blob: cd52a9e19bdf28e574cdfaa420340636b0905bed [file] [log] [blame]
Marek Olsak37cd4d02015-02-03 21:53:27 +00001; RUN: llc < %s -march=r600 -mcpu=redwood | FileCheck --check-prefix=EG %s
2; RUN: llc < %s -march=amdgcn -mcpu=verde -verify-machineinstrs | FileCheck --check-prefix=GCN --check-prefix=SI %s
3; RUN: llc < %s -march=amdgcn -mcpu=bonaire -verify-machineinstrs | FileCheck --check-prefix=GCN --check-prefix=CI %s
Michel Danzer49812b52013-07-10 16:37:07 +00004
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +00005@local_memory_two_objects.local_mem0 = internal unnamed_addr addrspace(3) global [4 x i32] undef, align 4
6@local_memory_two_objects.local_mem1 = internal unnamed_addr addrspace(3) global [4 x i32] undef, align 4
Michel Danzer49812b52013-07-10 16:37:07 +00007
Marek Olsak37cd4d02015-02-03 21:53:27 +00008; EG: {{^}}local_memory_two_objects:
Michel Danzer49812b52013-07-10 16:37:07 +00009
10; Check that the LDS size emitted correctly
Marek Olsak37cd4d02015-02-03 21:53:27 +000011; EG: .long 166120
12; EG-NEXT: .long 8
13; GCN: .long 47180
14; GCN-NEXT: .long 38792
Michel Danzer49812b52013-07-10 16:37:07 +000015
Tom Stellard8f9fc202013-11-15 00:12:45 +000016; We would like to check the the lds writes are using different
17; addresses, but due to variations in the scheduler, we can't do
18; this consistently on evergreen GPUs.
Marek Olsak37cd4d02015-02-03 21:53:27 +000019; EG: LDS_WRITE
20; EG: LDS_WRITE
21; GCN: ds_write_b32 {{v[0-9]*}}, v[[ADDRW:[0-9]*]]
22; GCN-NOT: ds_write_b32 {{v[0-9]*}}, v[[ADDRW]]
Michel Danzer49812b52013-07-10 16:37:07 +000023
24; GROUP_BARRIER must be the last instruction in a clause
Marek Olsak37cd4d02015-02-03 21:53:27 +000025; EG: GROUP_BARRIER
26; EG-NEXT: ALU clause
Michel Danzer49812b52013-07-10 16:37:07 +000027
Matt Arsenault99ed7892014-03-19 22:19:49 +000028; Make sure the lds reads are using different addresses, at different
29; constant offsets.
Marek Olsak37cd4d02015-02-03 21:53:27 +000030; EG: LDS_READ_RET {{[*]*}} OQAP, {{PV|T}}[[ADDRR:[0-9]*\.[XYZW]]]
31; EG-NOT: LDS_READ_RET {{[*]*}} OQAP, T[[ADDRR]]
Tom Stellard326d6ec2014-11-05 14:50:53 +000032; SI: v_add_i32_e32 [[SIPTR:v[0-9]+]], 16, v{{[0-9]+}}
33; SI: ds_read_b32 {{v[0-9]+}}, [[SIPTR]] [M0]
Tom Stellard83f0bce2015-01-29 16:55:25 +000034; CI: ds_read_b32 {{v[0-9]+}}, [[ADDRR:v[0-9]+]] [M0]
35; CI: ds_read_b32 {{v[0-9]+}}, [[ADDRR]] offset:16 [M0]
Michel Danzer49812b52013-07-10 16:37:07 +000036
37define void @local_memory_two_objects(i32 addrspace(1)* %out) {
38entry:
39 %x.i = call i32 @llvm.r600.read.tidig.x() #0
40 %arrayidx = getelementptr inbounds [4 x i32] addrspace(3)* @local_memory_two_objects.local_mem0, i32 0, i32 %x.i
41 store i32 %x.i, i32 addrspace(3)* %arrayidx, align 4
42 %mul = shl nsw i32 %x.i, 1
43 %arrayidx1 = getelementptr inbounds [4 x i32] addrspace(3)* @local_memory_two_objects.local_mem1, i32 0, i32 %x.i
44 store i32 %mul, i32 addrspace(3)* %arrayidx1, align 4
45 %sub = sub nsw i32 3, %x.i
46 call void @llvm.AMDGPU.barrier.local()
47 %arrayidx2 = getelementptr inbounds [4 x i32] addrspace(3)* @local_memory_two_objects.local_mem0, i32 0, i32 %sub
48 %0 = load i32 addrspace(3)* %arrayidx2, align 4
49 %arrayidx3 = getelementptr inbounds i32 addrspace(1)* %out, i32 %x.i
50 store i32 %0, i32 addrspace(1)* %arrayidx3, align 4
51 %arrayidx4 = getelementptr inbounds [4 x i32] addrspace(3)* @local_memory_two_objects.local_mem1, i32 0, i32 %sub
52 %1 = load i32 addrspace(3)* %arrayidx4, align 4
53 %add = add nsw i32 %x.i, 4
54 %arrayidx5 = getelementptr inbounds i32 addrspace(1)* %out, i32 %add
55 store i32 %1, i32 addrspace(1)* %arrayidx5, align 4
56 ret void
57}
58
59declare i32 @llvm.r600.read.tidig.x() #0
60declare void @llvm.AMDGPU.barrier.local()
61
62attributes #0 = { readnone }