Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 1 | //===-- AMDGPU.td - AMDGPU Tablegen files --------*- tablegen -*-===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 8 | //===------------------------------------------------------------===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 9 | |
Tom Stellard | bc5b537 | 2014-06-13 16:38:59 +0000 | [diff] [blame] | 10 | include "llvm/Target/Target.td" |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 11 | |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 12 | //===------------------------------------------------------------===// |
| 13 | // Subtarget Features (device properties) |
| 14 | //===------------------------------------------------------------===// |
Tom Stellard | 783893a | 2013-11-18 19:43:33 +0000 | [diff] [blame] | 15 | |
Matt Arsenault | f5e2997 | 2014-06-20 06:50:05 +0000 | [diff] [blame] | 16 | def FeatureFP64 : SubtargetFeature<"fp64", |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 17 | "FP64", |
| 18 | "true", |
| 19 | "Enable double precision operations" |
| 20 | >; |
Matt Arsenault | f171cf2 | 2014-07-14 23:40:49 +0000 | [diff] [blame] | 21 | |
Matt Arsenault | b035a57 | 2015-01-29 19:34:25 +0000 | [diff] [blame] | 22 | def FeatureFastFMAF32 : SubtargetFeature<"fast-fmaf", |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 23 | "FastFMAF32", |
| 24 | "true", |
| 25 | "Assuming f32 fma is at least as fast as mul + add" |
| 26 | >; |
Matt Arsenault | b035a57 | 2015-01-29 19:34:25 +0000 | [diff] [blame] | 27 | |
Matt Arsenault | e83690c | 2016-01-18 21:13:50 +0000 | [diff] [blame] | 28 | def HalfRate64Ops : SubtargetFeature<"half-rate-64-ops", |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 29 | "HalfRate64Ops", |
| 30 | "true", |
| 31 | "Most fp64 instructions are half rate instead of quarter" |
| 32 | >; |
Matt Arsenault | f171cf2 | 2014-07-14 23:40:49 +0000 | [diff] [blame] | 33 | |
Tom Stellard | 9979277 | 2013-06-07 20:28:49 +0000 | [diff] [blame] | 34 | def FeatureR600ALUInst : SubtargetFeature<"R600ALUInst", |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 35 | "R600ALUInst", |
| 36 | "false", |
| 37 | "Older version of ALU instructions encoding" |
| 38 | >; |
Tom Stellard | 9979277 | 2013-06-07 20:28:49 +0000 | [diff] [blame] | 39 | |
| 40 | def FeatureVertexCache : SubtargetFeature<"HasVertexCache", |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 41 | "HasVertexCache", |
| 42 | "true", |
| 43 | "Specify use of dedicated vertex cache" |
| 44 | >; |
Tom Stellard | 9979277 | 2013-06-07 20:28:49 +0000 | [diff] [blame] | 45 | |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 46 | def FeatureCaymanISA : SubtargetFeature<"caymanISA", |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 47 | "CaymanISA", |
| 48 | "true", |
| 49 | "Use Cayman ISA" |
| 50 | >; |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 51 | |
Tom Stellard | 348273d | 2014-01-23 16:18:02 +0000 | [diff] [blame] | 52 | def FeatureCFALUBug : SubtargetFeature<"cfalubug", |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 53 | "CFALUBug", |
| 54 | "true", |
| 55 | "GPU has CF_ALU bug" |
| 56 | >; |
Changpeng Fang | b41574a | 2015-12-22 20:55:23 +0000 | [diff] [blame] | 57 | |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 58 | def FeatureFlatAddressSpace : SubtargetFeature<"flat-address-space", |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 59 | "FlatAddressSpace", |
| 60 | "true", |
| 61 | "Support flat address space" |
| 62 | >; |
Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 63 | |
Nicolai Haehnle | 5b50497 | 2016-01-04 23:35:53 +0000 | [diff] [blame] | 64 | def FeatureXNACK : SubtargetFeature<"xnack", |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 65 | "EnableXNACK", |
| 66 | "true", |
| 67 | "Enable XNACK support" |
| 68 | >; |
Tom Stellard | e99fb65 | 2015-01-20 19:33:04 +0000 | [diff] [blame] | 69 | |
Marek Olsak | 4d00dd2 | 2015-03-09 15:48:09 +0000 | [diff] [blame] | 70 | def FeatureSGPRInitBug : SubtargetFeature<"sgpr-init-bug", |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 71 | "SGPRInitBug", |
| 72 | "true", |
| 73 | "VI SGPR initilization bug requiring a fixed SGPR allocation size" |
| 74 | >; |
Tom Stellard | de008d3 | 2016-01-21 04:28:34 +0000 | [diff] [blame] | 75 | |
Tom Stellard | 3498e4f | 2013-06-07 20:28:55 +0000 | [diff] [blame] | 76 | class SubtargetFeatureFetchLimit <string Value> : |
| 77 | SubtargetFeature <"fetch"#Value, |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 78 | "TexVTXClauseSize", |
| 79 | Value, |
| 80 | "Limit the maximum number of fetches in a clause to "#Value |
| 81 | >; |
Tom Stellard | 9979277 | 2013-06-07 20:28:49 +0000 | [diff] [blame] | 82 | |
Tom Stellard | 3498e4f | 2013-06-07 20:28:55 +0000 | [diff] [blame] | 83 | def FeatureFetchLimit8 : SubtargetFeatureFetchLimit <"8">; |
| 84 | def FeatureFetchLimit16 : SubtargetFeatureFetchLimit <"16">; |
| 85 | |
Tom Stellard | 8c347b0 | 2014-01-22 21:55:40 +0000 | [diff] [blame] | 86 | class SubtargetFeatureWavefrontSize <int Value> : SubtargetFeature< |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 87 | "wavefrontsize"#Value, |
| 88 | "WavefrontSize", |
| 89 | !cast<string>(Value), |
| 90 | "The number of threads per wavefront" |
| 91 | >; |
Tom Stellard | 8c347b0 | 2014-01-22 21:55:40 +0000 | [diff] [blame] | 92 | |
| 93 | def FeatureWavefrontSize16 : SubtargetFeatureWavefrontSize<16>; |
| 94 | def FeatureWavefrontSize32 : SubtargetFeatureWavefrontSize<32>; |
| 95 | def FeatureWavefrontSize64 : SubtargetFeatureWavefrontSize<64>; |
| 96 | |
Tom Stellard | ec87f84 | 2015-05-25 16:15:54 +0000 | [diff] [blame] | 97 | class SubtargetFeatureLDSBankCount <int Value> : SubtargetFeature < |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 98 | "ldsbankcount"#Value, |
| 99 | "LDSBankCount", |
| 100 | !cast<string>(Value), |
| 101 | "The number of LDS banks per compute unit." |
| 102 | >; |
Tom Stellard | ec87f84 | 2015-05-25 16:15:54 +0000 | [diff] [blame] | 103 | |
| 104 | def FeatureLDSBankCount16 : SubtargetFeatureLDSBankCount<16>; |
| 105 | def FeatureLDSBankCount32 : SubtargetFeatureLDSBankCount<32>; |
| 106 | |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 107 | class SubtargetFeatureISAVersion <int Major, int Minor, int Stepping> |
| 108 | : SubtargetFeature < |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 109 | "isaver"#Major#"."#Minor#"."#Stepping, |
| 110 | "IsaVersion", |
| 111 | "ISAVersion"#Major#"_"#Minor#"_"#Stepping, |
| 112 | "Instruction set version number" |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 113 | >; |
| 114 | |
| 115 | def FeatureISAVersion7_0_0 : SubtargetFeatureISAVersion <7,0,0>; |
| 116 | def FeatureISAVersion7_0_1 : SubtargetFeatureISAVersion <7,0,1>; |
| 117 | def FeatureISAVersion8_0_0 : SubtargetFeatureISAVersion <8,0,0>; |
| 118 | def FeatureISAVersion8_0_1 : SubtargetFeatureISAVersion <8,0,1>; |
Changpeng Fang | c16be00 | 2016-01-13 20:39:25 +0000 | [diff] [blame] | 119 | def FeatureISAVersion8_0_3 : SubtargetFeatureISAVersion <8,0,3>; |
Tom Stellard | 347ac79 | 2015-06-26 21:15:07 +0000 | [diff] [blame] | 120 | |
Tom Stellard | 880a80a | 2014-06-17 16:53:14 +0000 | [diff] [blame] | 121 | class SubtargetFeatureLocalMemorySize <int Value> : SubtargetFeature< |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 122 | "localmemorysize"#Value, |
| 123 | "LocalMemorySize", |
| 124 | !cast<string>(Value), |
| 125 | "The size of local memory in bytes" |
| 126 | >; |
Tom Stellard | 880a80a | 2014-06-17 16:53:14 +0000 | [diff] [blame] | 127 | |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 128 | def FeatureGCN : SubtargetFeature<"gcn", |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 129 | "IsGCN", |
| 130 | "true", |
| 131 | "GCN or newer GPU" |
| 132 | >; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 133 | |
| 134 | def FeatureGCN1Encoding : SubtargetFeature<"gcn1-encoding", |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 135 | "GCN1Encoding", |
| 136 | "true", |
| 137 | "Encoding format for SI and CI" |
| 138 | >; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 139 | |
| 140 | def FeatureGCN3Encoding : SubtargetFeature<"gcn3-encoding", |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 141 | "GCN3Encoding", |
| 142 | "true", |
| 143 | "Encoding format for VI" |
| 144 | >; |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 145 | |
| 146 | def FeatureCIInsts : SubtargetFeature<"ci-insts", |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 147 | "CIInsts", |
| 148 | "true", |
| 149 | "Additional intstructions for CI+" |
| 150 | >; |
| 151 | |
| 152 | //===------------------------------------------------------------===// |
| 153 | // Subtarget Features (options and debugging) |
| 154 | //===------------------------------------------------------------===// |
| 155 | |
| 156 | // Some instructions do not support denormals despite this flag. Using |
| 157 | // fp32 denormals also causes instructions to run at the double |
| 158 | // precision rate for the device. |
| 159 | def FeatureFP32Denormals : SubtargetFeature<"fp32-denormals", |
| 160 | "FP32Denormals", |
| 161 | "true", |
| 162 | "Enable single precision denormal handling" |
| 163 | >; |
| 164 | |
| 165 | def FeatureFP64Denormals : SubtargetFeature<"fp64-denormals", |
| 166 | "FP64Denormals", |
| 167 | "true", |
| 168 | "Enable double precision denormal handling", |
| 169 | [FeatureFP64] |
| 170 | >; |
| 171 | |
| 172 | def FeatureEnableHugeScratchBuffer : SubtargetFeature< |
| 173 | "huge-scratch-buffer", |
| 174 | "EnableHugeScratchBuffer", |
| 175 | "true", |
| 176 | "Enable scratch buffer sizes greater than 128 GB" |
| 177 | >; |
| 178 | |
| 179 | def FeatureVGPRSpilling : SubtargetFeature<"vgpr-spilling", |
| 180 | "EnableVGPRSpilling", |
| 181 | "true", |
| 182 | "Enable spilling of VGPRs to scratch memory" |
| 183 | >; |
| 184 | |
| 185 | def FeatureDumpCode : SubtargetFeature <"DumpCode", |
| 186 | "DumpCode", |
| 187 | "true", |
| 188 | "Dump MachineInstrs in the CodeEmitter" |
| 189 | >; |
| 190 | |
| 191 | def FeatureDumpCodeLower : SubtargetFeature <"dumpcode", |
| 192 | "DumpCode", |
| 193 | "true", |
| 194 | "Dump MachineInstrs in the CodeEmitter" |
| 195 | >; |
| 196 | |
| 197 | def FeatureIRStructurizer : SubtargetFeature <"disable-irstructurizer", |
| 198 | "EnableIRStructurizer", |
| 199 | "false", |
| 200 | "Disable IR Structurizer" |
| 201 | >; |
| 202 | |
| 203 | def FeaturePromoteAlloca : SubtargetFeature <"promote-alloca", |
| 204 | "EnablePromoteAlloca", |
| 205 | "true", |
| 206 | "Enable promote alloca pass" |
| 207 | >; |
| 208 | |
| 209 | // XXX - This should probably be removed once enabled by default |
| 210 | def FeatureEnableLoadStoreOpt : SubtargetFeature <"load-store-opt", |
| 211 | "EnableLoadStoreOpt", |
| 212 | "true", |
| 213 | "Enable SI load/store optimizer pass" |
| 214 | >; |
| 215 | |
| 216 | // Performance debugging feature. Allow using DS instruction immediate |
| 217 | // offsets even if the base pointer can't be proven to be base. On SI, |
| 218 | // base pointer values that won't give the same result as a 16-bit add |
| 219 | // are not safe to fold, but this will override the conservative test |
| 220 | // for the base pointer. |
| 221 | def FeatureEnableUnsafeDSOffsetFolding : SubtargetFeature < |
| 222 | "unsafe-ds-offset-folding", |
| 223 | "EnableUnsafeDSOffsetFolding", |
| 224 | "true", |
| 225 | "Force using DS instruction immediate offsets on SI" |
| 226 | >; |
| 227 | |
| 228 | def FeatureIfCvt : SubtargetFeature <"disable-ifcvt", |
| 229 | "EnableIfCvt", |
| 230 | "false", |
| 231 | "Disable the if conversion pass" |
| 232 | >; |
| 233 | |
| 234 | def FeatureEnableSIScheduler : SubtargetFeature<"si-scheduler", |
| 235 | "EnableSIScheduler", |
| 236 | "true", |
| 237 | "Enable SI Machine Scheduler" |
| 238 | >; |
| 239 | |
| 240 | def FeatureFlatForGlobal : SubtargetFeature<"flat-for-global", |
| 241 | "FlatForGlobal", |
| 242 | "true", |
| 243 | "Force to generate flat instruction for global" |
| 244 | >; |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 245 | |
| 246 | // Dummy feature used to disable assembler instructions. |
| 247 | def FeatureDisable : SubtargetFeature<"", |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 248 | "FeatureDisable","true", |
| 249 | "Dummy feature to disable assembler instructions" |
| 250 | >; |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 251 | |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 252 | class SubtargetFeatureGeneration <string Value, |
| 253 | list<SubtargetFeature> Implies> : |
| 254 | SubtargetFeature <Value, "Gen", "AMDGPUSubtarget::"#Value, |
| 255 | Value#" GPU generation", Implies>; |
| 256 | |
Tom Stellard | 880a80a | 2014-06-17 16:53:14 +0000 | [diff] [blame] | 257 | def FeatureLocalMemorySize0 : SubtargetFeatureLocalMemorySize<0>; |
| 258 | def FeatureLocalMemorySize32768 : SubtargetFeatureLocalMemorySize<32768>; |
| 259 | def FeatureLocalMemorySize65536 : SubtargetFeatureLocalMemorySize<65536>; |
| 260 | |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 261 | def FeatureR600 : SubtargetFeatureGeneration<"R600", |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 262 | [FeatureR600ALUInst, FeatureFetchLimit8, FeatureLocalMemorySize0] |
| 263 | >; |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 264 | |
| 265 | def FeatureR700 : SubtargetFeatureGeneration<"R700", |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 266 | [FeatureFetchLimit16, FeatureLocalMemorySize0] |
| 267 | >; |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 268 | |
| 269 | def FeatureEvergreen : SubtargetFeatureGeneration<"EVERGREEN", |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 270 | [FeatureFetchLimit16, FeatureLocalMemorySize32768] |
| 271 | >; |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 272 | |
| 273 | def FeatureNorthernIslands : SubtargetFeatureGeneration<"NORTHERN_ISLANDS", |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 274 | [FeatureFetchLimit16, FeatureWavefrontSize64, |
| 275 | FeatureLocalMemorySize32768] |
Tom Stellard | 880a80a | 2014-06-17 16:53:14 +0000 | [diff] [blame] | 276 | >; |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 277 | |
| 278 | def FeatureSouthernIslands : SubtargetFeatureGeneration<"SOUTHERN_ISLANDS", |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 279 | [FeatureFP64, FeatureLocalMemorySize32768, |
| 280 | FeatureWavefrontSize64, FeatureGCN, FeatureGCN1Encoding, |
| 281 | FeatureLDSBankCount32] |
| 282 | >; |
Tom Stellard | a6c6e1b | 2013-06-07 20:37:48 +0000 | [diff] [blame] | 283 | |
Tom Stellard | 6e1ee47 | 2013-10-29 16:37:28 +0000 | [diff] [blame] | 284 | def FeatureSeaIslands : SubtargetFeatureGeneration<"SEA_ISLANDS", |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 285 | [FeatureFP64, FeatureLocalMemorySize65536, |
| 286 | FeatureWavefrontSize64, FeatureGCN, FeatureFlatAddressSpace, |
| 287 | FeatureGCN1Encoding, FeatureCIInsts] |
| 288 | >; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 289 | |
| 290 | def FeatureVolcanicIslands : SubtargetFeatureGeneration<"VOLCANIC_ISLANDS", |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 291 | [FeatureFP64, FeatureLocalMemorySize65536, |
| 292 | FeatureWavefrontSize64, FeatureFlatAddressSpace, FeatureGCN, |
| 293 | FeatureGCN3Encoding, FeatureCIInsts, FeatureLDSBankCount32] |
| 294 | >; |
Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 295 | |
Tom Stellard | 3498e4f | 2013-06-07 20:28:55 +0000 | [diff] [blame] | 296 | //===----------------------------------------------------------------------===// |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 297 | |
| 298 | def AMDGPUInstrInfo : InstrInfo { |
| 299 | let guessInstructionProperties = 1; |
Matt Arsenault | 1ecac06 | 2015-02-18 02:15:32 +0000 | [diff] [blame] | 300 | let noNamedPositionallyEncodedOperands = 1; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 301 | } |
| 302 | |
Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 303 | def AMDGPUAsmParser : AsmParser { |
| 304 | // Some of the R600 registers have the same name, so this crashes. |
| 305 | // For example T0_XYZW and T0_XY both have the asm name T0. |
| 306 | let ShouldEmitMatchRegisterName = 0; |
| 307 | } |
| 308 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 309 | def AMDGPU : Target { |
| 310 | // Pull in Instruction Info: |
| 311 | let InstructionSet = AMDGPUInstrInfo; |
Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 312 | let AssemblyParsers = [AMDGPUAsmParser]; |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 313 | } |
| 314 | |
Tom Stellard | bc5b537 | 2014-06-13 16:38:59 +0000 | [diff] [blame] | 315 | // Dummy Instruction itineraries for pseudo instructions |
| 316 | def ALU_NULL : FuncUnit; |
| 317 | def NullALU : InstrItinClass; |
| 318 | |
Tom Stellard | 0e70de5 | 2014-05-16 20:56:45 +0000 | [diff] [blame] | 319 | //===----------------------------------------------------------------------===// |
| 320 | // Predicate helper class |
| 321 | //===----------------------------------------------------------------------===// |
| 322 | |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 323 | def TruePredicate : Predicate<"true">; |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 324 | |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 325 | def isSICI : Predicate< |
| 326 | "Subtarget->getGeneration() == AMDGPUSubtarget::SOUTHERN_ISLANDS ||" |
| 327 | "Subtarget->getGeneration() == AMDGPUSubtarget::SEA_ISLANDS" |
| 328 | >, AssemblerPredicate<"FeatureGCN1Encoding">; |
| 329 | |
Tom Stellard | 5ebdfbe | 2015-12-24 03:18:18 +0000 | [diff] [blame] | 330 | def isVI : Predicate < |
| 331 | "Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS">, |
| 332 | AssemblerPredicate<"FeatureGCN3Encoding">; |
| 333 | |
Matt Arsenault | 382d945 | 2016-01-26 04:49:22 +0000 | [diff] [blame^] | 334 | def isCIVI : Predicate < |
| 335 | "Subtarget->getGeneration() == AMDGPUSubtarget::SEA_ISLANDS || " |
| 336 | "Subtarget->getGeneration() == AMDGPUSubtarget::VOLCANIC_ISLANDS" |
| 337 | >, AssemblerPredicate<"FeatureCIInsts">; |
| 338 | |
| 339 | def HasFlatAddressSpace : Predicate<"Subtarget->hasFlatAddressSpace()">; |
| 340 | |
Tom Stellard | 0e70de5 | 2014-05-16 20:56:45 +0000 | [diff] [blame] | 341 | class PredicateControl { |
| 342 | Predicate SubtargetPredicate; |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 343 | Predicate SIAssemblerPredicate = isSICI; |
Tom Stellard | 5ebdfbe | 2015-12-24 03:18:18 +0000 | [diff] [blame] | 344 | Predicate VIAssemblerPredicate = isVI; |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 345 | list<Predicate> AssemblerPredicates = []; |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 346 | Predicate AssemblerPredicate = TruePredicate; |
Tom Stellard | 0e70de5 | 2014-05-16 20:56:45 +0000 | [diff] [blame] | 347 | list<Predicate> OtherPredicates = []; |
Tom Stellard | d1f0f02 | 2015-04-23 19:33:54 +0000 | [diff] [blame] | 348 | list<Predicate> Predicates = !listconcat([SubtargetPredicate, AssemblerPredicate], |
Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 349 | AssemblerPredicates, |
Tom Stellard | 0e70de5 | 2014-05-16 20:56:45 +0000 | [diff] [blame] | 350 | OtherPredicates); |
| 351 | } |
| 352 | |
Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 353 | // Include AMDGPU TD files |
| 354 | include "R600Schedule.td" |
| 355 | include "SISchedule.td" |
| 356 | include "Processors.td" |
| 357 | include "AMDGPUInstrInfo.td" |
| 358 | include "AMDGPUIntrinsics.td" |
| 359 | include "AMDGPURegisterInfo.td" |
| 360 | include "AMDGPUInstructions.td" |
Christian Konig | 2c8f6d5 | 2013-03-07 09:03:52 +0000 | [diff] [blame] | 361 | include "AMDGPUCallingConv.td" |