blob: 8014c3142e0fa3ea95010afacdcb97ef84ad03ac [file] [log] [blame]
Daniel Dunbar71475772009-07-17 20:42:00 +00001//===-- X86AsmParser.cpp - Parse X86 assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng11424442011-07-26 00:24:13 +000010#include "MCTargetDesc/X86BaseInfo.h"
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000011#include "X86AsmInstrumentation.h"
Evgeniy Stepanove3804d42014-02-28 12:28:07 +000012#include "X86AsmParserCommon.h"
13#include "X86Operand.h"
Chad Rosier6844ea02012-10-24 22:13:37 +000014#include "llvm/ADT/APFloat.h"
Craig Topper690d8ea2013-07-24 07:33:14 +000015#include "llvm/ADT/STLExtras.h"
Chris Lattner1261b812010-09-22 04:11:10 +000016#include "llvm/ADT/SmallString.h"
17#include "llvm/ADT/SmallVector.h"
Chris Lattner1261b812010-09-22 04:11:10 +000018#include "llvm/ADT/StringSwitch.h"
19#include "llvm/ADT/Twine.h"
Chad Rosier8a244662013-04-02 20:02:33 +000020#include "llvm/MC/MCContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000021#include "llvm/MC/MCExpr.h"
22#include "llvm/MC/MCInst.h"
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +000023#include "llvm/MC/MCInstrInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/MC/MCParser/MCAsmLexer.h"
25#include "llvm/MC/MCParser/MCAsmParser.h"
26#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
27#include "llvm/MC/MCRegisterInfo.h"
28#include "llvm/MC/MCStreamer.h"
29#include "llvm/MC/MCSubtargetInfo.h"
30#include "llvm/MC/MCSymbol.h"
31#include "llvm/MC/MCTargetAsmParser.h"
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000032#include "llvm/Support/SourceMgr.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000033#include "llvm/Support/TargetRegistry.h"
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +000034#include "llvm/Support/raw_ostream.h"
Reid Kleckner7b1e1a02014-07-30 22:23:11 +000035#include <algorithm>
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000036#include <memory>
Evan Cheng4d1ca962011-07-08 01:53:10 +000037
Daniel Dunbar71475772009-07-17 20:42:00 +000038using namespace llvm;
39
40namespace {
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000041
Chad Rosier5362af92013-04-16 18:15:40 +000042static const char OpPrecedence[] = {
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000043 0, // IC_OR
44 1, // IC_AND
Kevin Enderbyd6b10712014-02-06 01:21:15 +000045 2, // IC_LSHIFT
46 2, // IC_RSHIFT
47 3, // IC_PLUS
48 3, // IC_MINUS
49 4, // IC_MULTIPLY
50 4, // IC_DIVIDE
51 5, // IC_RPAREN
52 6, // IC_LPAREN
Chad Rosier5362af92013-04-16 18:15:40 +000053 0, // IC_IMM
54 0 // IC_REGISTER
55};
56
Devang Patel4a6e7782012-01-12 18:03:40 +000057class X86AsmParser : public MCTargetAsmParser {
Evan Cheng91111d22011-07-09 05:47:46 +000058 MCSubtargetInfo &STI;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000059 MCAsmParser &Parser;
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +000060 const MCInstrInfo &MII;
Chad Rosierf0e87202012-10-25 20:41:34 +000061 ParseInstructionInfo *InstInfo;
Evgeniy Stepanov49e26252014-03-14 08:58:04 +000062 std::unique_ptr<X86AsmInstrumentation> Instrumentation;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +000063private:
Alp Tokera5b88a52013-12-02 16:06:06 +000064 SMLoc consumeToken() {
65 SMLoc Result = Parser.getTok().getLoc();
66 Parser.Lex();
67 return Result;
68 }
69
Chad Rosier5362af92013-04-16 18:15:40 +000070 enum InfixCalculatorTok {
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000071 IC_OR = 0,
72 IC_AND,
Kevin Enderbyd6b10712014-02-06 01:21:15 +000073 IC_LSHIFT,
74 IC_RSHIFT,
Kevin Enderby2e13b1c2014-01-15 19:05:24 +000075 IC_PLUS,
Chad Rosier5362af92013-04-16 18:15:40 +000076 IC_MINUS,
77 IC_MULTIPLY,
78 IC_DIVIDE,
79 IC_RPAREN,
80 IC_LPAREN,
81 IC_IMM,
82 IC_REGISTER
83 };
84
85 class InfixCalculator {
86 typedef std::pair< InfixCalculatorTok, int64_t > ICToken;
87 SmallVector<InfixCalculatorTok, 4> InfixOperatorStack;
88 SmallVector<ICToken, 4> PostfixStack;
89
90 public:
91 int64_t popOperand() {
92 assert (!PostfixStack.empty() && "Poped an empty stack!");
93 ICToken Op = PostfixStack.pop_back_val();
94 assert ((Op.first == IC_IMM || Op.first == IC_REGISTER)
95 && "Expected and immediate or register!");
96 return Op.second;
97 }
98 void pushOperand(InfixCalculatorTok Op, int64_t Val = 0) {
99 assert ((Op == IC_IMM || Op == IC_REGISTER) &&
100 "Unexpected operand!");
101 PostfixStack.push_back(std::make_pair(Op, Val));
102 }
103
Jakub Staszak9c349222013-08-08 15:48:46 +0000104 void popOperator() { InfixOperatorStack.pop_back(); }
Chad Rosier5362af92013-04-16 18:15:40 +0000105 void pushOperator(InfixCalculatorTok Op) {
106 // Push the new operator if the stack is empty.
107 if (InfixOperatorStack.empty()) {
108 InfixOperatorStack.push_back(Op);
109 return;
110 }
111
112 // Push the new operator if it has a higher precedence than the operator
113 // on the top of the stack or the operator on the top of the stack is a
114 // left parentheses.
115 unsigned Idx = InfixOperatorStack.size() - 1;
116 InfixCalculatorTok StackOp = InfixOperatorStack[Idx];
117 if (OpPrecedence[Op] > OpPrecedence[StackOp] || StackOp == IC_LPAREN) {
118 InfixOperatorStack.push_back(Op);
119 return;
120 }
121
122 // The operator on the top of the stack has higher precedence than the
123 // new operator.
124 unsigned ParenCount = 0;
125 while (1) {
126 // Nothing to process.
127 if (InfixOperatorStack.empty())
128 break;
129
130 Idx = InfixOperatorStack.size() - 1;
131 StackOp = InfixOperatorStack[Idx];
132 if (!(OpPrecedence[StackOp] >= OpPrecedence[Op] || ParenCount))
133 break;
134
135 // If we have an even parentheses count and we see a left parentheses,
136 // then stop processing.
137 if (!ParenCount && StackOp == IC_LPAREN)
138 break;
139
140 if (StackOp == IC_RPAREN) {
141 ++ParenCount;
Jakub Staszak9c349222013-08-08 15:48:46 +0000142 InfixOperatorStack.pop_back();
Chad Rosier5362af92013-04-16 18:15:40 +0000143 } else if (StackOp == IC_LPAREN) {
144 --ParenCount;
Jakub Staszak9c349222013-08-08 15:48:46 +0000145 InfixOperatorStack.pop_back();
Chad Rosier5362af92013-04-16 18:15:40 +0000146 } else {
Jakub Staszak9c349222013-08-08 15:48:46 +0000147 InfixOperatorStack.pop_back();
Chad Rosier5362af92013-04-16 18:15:40 +0000148 PostfixStack.push_back(std::make_pair(StackOp, 0));
149 }
150 }
151 // Push the new operator.
152 InfixOperatorStack.push_back(Op);
153 }
154 int64_t execute() {
155 // Push any remaining operators onto the postfix stack.
156 while (!InfixOperatorStack.empty()) {
157 InfixCalculatorTok StackOp = InfixOperatorStack.pop_back_val();
158 if (StackOp != IC_LPAREN && StackOp != IC_RPAREN)
159 PostfixStack.push_back(std::make_pair(StackOp, 0));
160 }
161
162 if (PostfixStack.empty())
163 return 0;
164
165 SmallVector<ICToken, 16> OperandStack;
166 for (unsigned i = 0, e = PostfixStack.size(); i != e; ++i) {
167 ICToken Op = PostfixStack[i];
168 if (Op.first == IC_IMM || Op.first == IC_REGISTER) {
169 OperandStack.push_back(Op);
170 } else {
171 assert (OperandStack.size() > 1 && "Too few operands.");
172 int64_t Val;
173 ICToken Op2 = OperandStack.pop_back_val();
174 ICToken Op1 = OperandStack.pop_back_val();
175 switch (Op.first) {
176 default:
177 report_fatal_error("Unexpected operator!");
178 break;
179 case IC_PLUS:
180 Val = Op1.second + Op2.second;
181 OperandStack.push_back(std::make_pair(IC_IMM, Val));
182 break;
183 case IC_MINUS:
184 Val = Op1.second - Op2.second;
185 OperandStack.push_back(std::make_pair(IC_IMM, Val));
186 break;
187 case IC_MULTIPLY:
188 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
189 "Multiply operation with an immediate and a register!");
190 Val = Op1.second * Op2.second;
191 OperandStack.push_back(std::make_pair(IC_IMM, Val));
192 break;
193 case IC_DIVIDE:
194 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
195 "Divide operation with an immediate and a register!");
196 assert (Op2.second != 0 && "Division by zero!");
197 Val = Op1.second / Op2.second;
198 OperandStack.push_back(std::make_pair(IC_IMM, Val));
199 break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000200 case IC_OR:
201 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
202 "Or operation with an immediate and a register!");
203 Val = Op1.second | Op2.second;
204 OperandStack.push_back(std::make_pair(IC_IMM, Val));
205 break;
206 case IC_AND:
207 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
208 "And operation with an immediate and a register!");
209 Val = Op1.second & Op2.second;
210 OperandStack.push_back(std::make_pair(IC_IMM, Val));
211 break;
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000212 case IC_LSHIFT:
213 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
214 "Left shift operation with an immediate and a register!");
215 Val = Op1.second << Op2.second;
216 OperandStack.push_back(std::make_pair(IC_IMM, Val));
217 break;
218 case IC_RSHIFT:
219 assert (Op1.first == IC_IMM && Op2.first == IC_IMM &&
220 "Right shift operation with an immediate and a register!");
221 Val = Op1.second >> Op2.second;
222 OperandStack.push_back(std::make_pair(IC_IMM, Val));
223 break;
Chad Rosier5362af92013-04-16 18:15:40 +0000224 }
225 }
226 }
227 assert (OperandStack.size() == 1 && "Expected a single result.");
228 return OperandStack.pop_back_val().second;
229 }
230 };
231
232 enum IntelExprState {
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000233 IES_OR,
234 IES_AND,
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000235 IES_LSHIFT,
236 IES_RSHIFT,
Chad Rosier5362af92013-04-16 18:15:40 +0000237 IES_PLUS,
238 IES_MINUS,
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000239 IES_NOT,
Chad Rosier5362af92013-04-16 18:15:40 +0000240 IES_MULTIPLY,
241 IES_DIVIDE,
242 IES_LBRAC,
243 IES_RBRAC,
244 IES_LPAREN,
245 IES_RPAREN,
246 IES_REGISTER,
Chad Rosier5362af92013-04-16 18:15:40 +0000247 IES_INTEGER,
Chad Rosier5362af92013-04-16 18:15:40 +0000248 IES_IDENTIFIER,
249 IES_ERROR
250 };
251
252 class IntelExprStateMachine {
Chad Rosier31246272013-04-17 21:01:45 +0000253 IntelExprState State, PrevState;
Chad Rosier5362af92013-04-16 18:15:40 +0000254 unsigned BaseReg, IndexReg, TmpReg, Scale;
Chad Rosierbfb70992013-04-17 00:11:46 +0000255 int64_t Imm;
Chad Rosier5362af92013-04-16 18:15:40 +0000256 const MCExpr *Sym;
257 StringRef SymName;
Chad Rosierbfb70992013-04-17 00:11:46 +0000258 bool StopOnLBrac, AddImmPrefix;
Chad Rosier5362af92013-04-16 18:15:40 +0000259 InfixCalculator IC;
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000260 InlineAsmIdentifierInfo Info;
Chad Rosier5362af92013-04-16 18:15:40 +0000261 public:
Chad Rosierbfb70992013-04-17 00:11:46 +0000262 IntelExprStateMachine(int64_t imm, bool stoponlbrac, bool addimmprefix) :
Chad Rosier31246272013-04-17 21:01:45 +0000263 State(IES_PLUS), PrevState(IES_ERROR), BaseReg(0), IndexReg(0), TmpReg(0),
Craig Topper062a2ba2014-04-25 05:30:21 +0000264 Scale(1), Imm(imm), Sym(nullptr), StopOnLBrac(stoponlbrac),
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000265 AddImmPrefix(addimmprefix) { Info.clear(); }
Chad Rosier5362af92013-04-16 18:15:40 +0000266
267 unsigned getBaseReg() { return BaseReg; }
268 unsigned getIndexReg() { return IndexReg; }
269 unsigned getScale() { return Scale; }
270 const MCExpr *getSym() { return Sym; }
271 StringRef getSymName() { return SymName; }
Chad Rosierbfb70992013-04-17 00:11:46 +0000272 int64_t getImm() { return Imm + IC.execute(); }
Chad Rosieredb1dc82013-05-09 23:48:53 +0000273 bool isValidEndState() {
274 return State == IES_RBRAC || State == IES_INTEGER;
275 }
Chad Rosierbfb70992013-04-17 00:11:46 +0000276 bool getStopOnLBrac() { return StopOnLBrac; }
277 bool getAddImmPrefix() { return AddImmPrefix; }
Chad Rosier31246272013-04-17 21:01:45 +0000278 bool hadError() { return State == IES_ERROR; }
Chad Rosierbfb70992013-04-17 00:11:46 +0000279
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000280 InlineAsmIdentifierInfo &getIdentifierInfo() {
281 return Info;
282 }
283
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000284 void onOr() {
285 IntelExprState CurrState = State;
286 switch (State) {
287 default:
288 State = IES_ERROR;
289 break;
290 case IES_INTEGER:
291 case IES_RPAREN:
292 case IES_REGISTER:
293 State = IES_OR;
294 IC.pushOperator(IC_OR);
295 break;
296 }
297 PrevState = CurrState;
298 }
299 void onAnd() {
300 IntelExprState CurrState = State;
301 switch (State) {
302 default:
303 State = IES_ERROR;
304 break;
305 case IES_INTEGER:
306 case IES_RPAREN:
307 case IES_REGISTER:
308 State = IES_AND;
309 IC.pushOperator(IC_AND);
310 break;
311 }
312 PrevState = CurrState;
313 }
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000314 void onLShift() {
315 IntelExprState CurrState = State;
316 switch (State) {
317 default:
318 State = IES_ERROR;
319 break;
320 case IES_INTEGER:
321 case IES_RPAREN:
322 case IES_REGISTER:
323 State = IES_LSHIFT;
324 IC.pushOperator(IC_LSHIFT);
325 break;
326 }
327 PrevState = CurrState;
328 }
329 void onRShift() {
330 IntelExprState CurrState = State;
331 switch (State) {
332 default:
333 State = IES_ERROR;
334 break;
335 case IES_INTEGER:
336 case IES_RPAREN:
337 case IES_REGISTER:
338 State = IES_RSHIFT;
339 IC.pushOperator(IC_RSHIFT);
340 break;
341 }
342 PrevState = CurrState;
343 }
Chad Rosier5362af92013-04-16 18:15:40 +0000344 void onPlus() {
Chad Rosier31246272013-04-17 21:01:45 +0000345 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000346 switch (State) {
347 default:
348 State = IES_ERROR;
349 break;
350 case IES_INTEGER:
351 case IES_RPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000352 case IES_REGISTER:
353 State = IES_PLUS;
Chad Rosier5362af92013-04-16 18:15:40 +0000354 IC.pushOperator(IC_PLUS);
Chad Rosier31246272013-04-17 21:01:45 +0000355 if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) {
356 // If we already have a BaseReg, then assume this is the IndexReg with
357 // a scale of 1.
358 if (!BaseReg) {
359 BaseReg = TmpReg;
360 } else {
361 assert (!IndexReg && "BaseReg/IndexReg already set!");
362 IndexReg = TmpReg;
363 Scale = 1;
364 }
365 }
Chad Rosier5362af92013-04-16 18:15:40 +0000366 break;
367 }
Chad Rosier31246272013-04-17 21:01:45 +0000368 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000369 }
370 void onMinus() {
Chad Rosier31246272013-04-17 21:01:45 +0000371 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000372 switch (State) {
373 default:
374 State = IES_ERROR;
375 break;
376 case IES_PLUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000377 case IES_NOT:
Chad Rosier31246272013-04-17 21:01:45 +0000378 case IES_MULTIPLY:
379 case IES_DIVIDE:
Chad Rosier5362af92013-04-16 18:15:40 +0000380 case IES_LPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000381 case IES_RPAREN:
Chad Rosier31246272013-04-17 21:01:45 +0000382 case IES_LBRAC:
383 case IES_RBRAC:
384 case IES_INTEGER:
Chad Rosier5362af92013-04-16 18:15:40 +0000385 case IES_REGISTER:
386 State = IES_MINUS;
Chad Rosier31246272013-04-17 21:01:45 +0000387 // Only push the minus operator if it is not a unary operator.
388 if (!(CurrState == IES_PLUS || CurrState == IES_MINUS ||
389 CurrState == IES_MULTIPLY || CurrState == IES_DIVIDE ||
390 CurrState == IES_LPAREN || CurrState == IES_LBRAC))
391 IC.pushOperator(IC_MINUS);
392 if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) {
393 // If we already have a BaseReg, then assume this is the IndexReg with
394 // a scale of 1.
395 if (!BaseReg) {
396 BaseReg = TmpReg;
397 } else {
398 assert (!IndexReg && "BaseReg/IndexReg already set!");
399 IndexReg = TmpReg;
400 Scale = 1;
401 }
Chad Rosier5362af92013-04-16 18:15:40 +0000402 }
Chad Rosier5362af92013-04-16 18:15:40 +0000403 break;
404 }
Chad Rosier31246272013-04-17 21:01:45 +0000405 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000406 }
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000407 void onNot() {
408 IntelExprState CurrState = State;
409 switch (State) {
410 default:
411 State = IES_ERROR;
412 break;
413 case IES_PLUS:
414 case IES_NOT:
415 State = IES_NOT;
416 break;
417 }
418 PrevState = CurrState;
419 }
Chad Rosier5362af92013-04-16 18:15:40 +0000420 void onRegister(unsigned Reg) {
Chad Rosier31246272013-04-17 21:01:45 +0000421 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000422 switch (State) {
423 default:
424 State = IES_ERROR;
425 break;
426 case IES_PLUS:
427 case IES_LPAREN:
428 State = IES_REGISTER;
429 TmpReg = Reg;
430 IC.pushOperand(IC_REGISTER);
431 break;
Chad Rosier31246272013-04-17 21:01:45 +0000432 case IES_MULTIPLY:
433 // Index Register - Scale * Register
434 if (PrevState == IES_INTEGER) {
435 assert (!IndexReg && "IndexReg already set!");
436 State = IES_REGISTER;
437 IndexReg = Reg;
438 // Get the scale and replace the 'Scale * Register' with '0'.
439 Scale = IC.popOperand();
440 IC.pushOperand(IC_IMM);
441 IC.popOperator();
442 } else {
443 State = IES_ERROR;
444 }
Chad Rosier5362af92013-04-16 18:15:40 +0000445 break;
446 }
Chad Rosier31246272013-04-17 21:01:45 +0000447 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000448 }
Chad Rosier95ce8892013-04-19 18:39:50 +0000449 void onIdentifierExpr(const MCExpr *SymRef, StringRef SymRefName) {
Chad Rosierdb003992013-04-18 16:28:19 +0000450 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000451 switch (State) {
452 default:
453 State = IES_ERROR;
454 break;
455 case IES_PLUS:
456 case IES_MINUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000457 case IES_NOT:
Chad Rosier5362af92013-04-16 18:15:40 +0000458 State = IES_INTEGER;
459 Sym = SymRef;
460 SymName = SymRefName;
461 IC.pushOperand(IC_IMM);
462 break;
463 }
464 }
Kevin Enderby9d117022014-01-23 21:52:41 +0000465 bool onInteger(int64_t TmpInt, StringRef &ErrMsg) {
Chad Rosier31246272013-04-17 21:01:45 +0000466 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000467 switch (State) {
468 default:
469 State = IES_ERROR;
470 break;
471 case IES_PLUS:
472 case IES_MINUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000473 case IES_NOT:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000474 case IES_OR:
475 case IES_AND:
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000476 case IES_LSHIFT:
477 case IES_RSHIFT:
Chad Rosier5362af92013-04-16 18:15:40 +0000478 case IES_DIVIDE:
Chad Rosier31246272013-04-17 21:01:45 +0000479 case IES_MULTIPLY:
Chad Rosier5362af92013-04-16 18:15:40 +0000480 case IES_LPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000481 State = IES_INTEGER;
Chad Rosier31246272013-04-17 21:01:45 +0000482 if (PrevState == IES_REGISTER && CurrState == IES_MULTIPLY) {
483 // Index Register - Register * Scale
484 assert (!IndexReg && "IndexReg already set!");
485 IndexReg = TmpReg;
486 Scale = TmpInt;
Kevin Enderby9d117022014-01-23 21:52:41 +0000487 if(Scale != 1 && Scale != 2 && Scale != 4 && Scale != 8) {
488 ErrMsg = "scale factor in address must be 1, 2, 4 or 8";
489 return true;
490 }
Chad Rosier31246272013-04-17 21:01:45 +0000491 // Get the scale and replace the 'Register * Scale' with '0'.
492 IC.popOperator();
493 } else if ((PrevState == IES_PLUS || PrevState == IES_MINUS ||
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000494 PrevState == IES_OR || PrevState == IES_AND ||
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000495 PrevState == IES_LSHIFT || PrevState == IES_RSHIFT ||
Chad Rosier31246272013-04-17 21:01:45 +0000496 PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE ||
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000497 PrevState == IES_LPAREN || PrevState == IES_LBRAC ||
498 PrevState == IES_NOT) &&
Chad Rosier31246272013-04-17 21:01:45 +0000499 CurrState == IES_MINUS) {
500 // Unary minus. No need to pop the minus operand because it was never
501 // pushed.
502 IC.pushOperand(IC_IMM, -TmpInt); // Push -Imm.
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000503 } else if ((PrevState == IES_PLUS || PrevState == IES_MINUS ||
504 PrevState == IES_OR || PrevState == IES_AND ||
505 PrevState == IES_LSHIFT || PrevState == IES_RSHIFT ||
506 PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE ||
507 PrevState == IES_LPAREN || PrevState == IES_LBRAC ||
508 PrevState == IES_NOT) &&
509 CurrState == IES_NOT) {
510 // Unary not. No need to pop the not operand because it was never
511 // pushed.
512 IC.pushOperand(IC_IMM, ~TmpInt); // Push ~Imm.
Chad Rosier31246272013-04-17 21:01:45 +0000513 } else {
514 IC.pushOperand(IC_IMM, TmpInt);
515 }
Chad Rosier5362af92013-04-16 18:15:40 +0000516 break;
517 }
Chad Rosier31246272013-04-17 21:01:45 +0000518 PrevState = CurrState;
Kevin Enderby9d117022014-01-23 21:52:41 +0000519 return false;
Chad Rosier5362af92013-04-16 18:15:40 +0000520 }
521 void onStar() {
Chad Rosierdb003992013-04-18 16:28:19 +0000522 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000523 switch (State) {
524 default:
525 State = IES_ERROR;
526 break;
527 case IES_INTEGER:
Chad Rosier5362af92013-04-16 18:15:40 +0000528 case IES_REGISTER:
Chad Rosier5362af92013-04-16 18:15:40 +0000529 case IES_RPAREN:
530 State = IES_MULTIPLY;
531 IC.pushOperator(IC_MULTIPLY);
532 break;
533 }
534 }
535 void onDivide() {
Chad Rosierdb003992013-04-18 16:28:19 +0000536 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000537 switch (State) {
538 default:
539 State = IES_ERROR;
540 break;
541 case IES_INTEGER:
Chad Rosier31246272013-04-17 21:01:45 +0000542 case IES_RPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000543 State = IES_DIVIDE;
544 IC.pushOperator(IC_DIVIDE);
545 break;
546 }
547 }
548 void onLBrac() {
Chad Rosierdb003992013-04-18 16:28:19 +0000549 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000550 switch (State) {
551 default:
552 State = IES_ERROR;
553 break;
554 case IES_RBRAC:
555 State = IES_PLUS;
556 IC.pushOperator(IC_PLUS);
557 break;
558 }
559 }
560 void onRBrac() {
Chad Rosier31246272013-04-17 21:01:45 +0000561 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000562 switch (State) {
563 default:
564 State = IES_ERROR;
565 break;
Chad Rosier5362af92013-04-16 18:15:40 +0000566 case IES_INTEGER:
Chad Rosier5362af92013-04-16 18:15:40 +0000567 case IES_REGISTER:
Chad Rosier31246272013-04-17 21:01:45 +0000568 case IES_RPAREN:
Chad Rosier5362af92013-04-16 18:15:40 +0000569 State = IES_RBRAC;
Chad Rosier31246272013-04-17 21:01:45 +0000570 if (CurrState == IES_REGISTER && PrevState != IES_MULTIPLY) {
571 // If we already have a BaseReg, then assume this is the IndexReg with
572 // a scale of 1.
573 if (!BaseReg) {
574 BaseReg = TmpReg;
575 } else {
576 assert (!IndexReg && "BaseReg/IndexReg already set!");
577 IndexReg = TmpReg;
578 Scale = 1;
579 }
Chad Rosier5362af92013-04-16 18:15:40 +0000580 }
581 break;
582 }
Chad Rosier31246272013-04-17 21:01:45 +0000583 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000584 }
585 void onLParen() {
Chad Rosier31246272013-04-17 21:01:45 +0000586 IntelExprState CurrState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000587 switch (State) {
588 default:
589 State = IES_ERROR;
590 break;
591 case IES_PLUS:
592 case IES_MINUS:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000593 case IES_NOT:
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000594 case IES_OR:
595 case IES_AND:
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000596 case IES_LSHIFT:
597 case IES_RSHIFT:
Chad Rosier5362af92013-04-16 18:15:40 +0000598 case IES_MULTIPLY:
599 case IES_DIVIDE:
Chad Rosier5362af92013-04-16 18:15:40 +0000600 case IES_LPAREN:
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000601 // FIXME: We don't handle this type of unary minus or not, yet.
Chad Rosierdb003992013-04-18 16:28:19 +0000602 if ((PrevState == IES_PLUS || PrevState == IES_MINUS ||
Kevin Enderby2e13b1c2014-01-15 19:05:24 +0000603 PrevState == IES_OR || PrevState == IES_AND ||
Kevin Enderbyd6b10712014-02-06 01:21:15 +0000604 PrevState == IES_LSHIFT || PrevState == IES_RSHIFT ||
Chad Rosierdb003992013-04-18 16:28:19 +0000605 PrevState == IES_MULTIPLY || PrevState == IES_DIVIDE ||
Ehsan Akhgari4103da62014-07-04 19:13:05 +0000606 PrevState == IES_LPAREN || PrevState == IES_LBRAC ||
607 PrevState == IES_NOT) &&
608 (CurrState == IES_MINUS || CurrState == IES_NOT)) {
Chad Rosierdb003992013-04-18 16:28:19 +0000609 State = IES_ERROR;
610 break;
611 }
Chad Rosier5362af92013-04-16 18:15:40 +0000612 State = IES_LPAREN;
613 IC.pushOperator(IC_LPAREN);
614 break;
615 }
Chad Rosier31246272013-04-17 21:01:45 +0000616 PrevState = CurrState;
Chad Rosier5362af92013-04-16 18:15:40 +0000617 }
618 void onRParen() {
Chad Rosierdb003992013-04-18 16:28:19 +0000619 PrevState = State;
Chad Rosier5362af92013-04-16 18:15:40 +0000620 switch (State) {
621 default:
622 State = IES_ERROR;
623 break;
Chad Rosier5362af92013-04-16 18:15:40 +0000624 case IES_INTEGER:
Chad Rosier31246272013-04-17 21:01:45 +0000625 case IES_REGISTER:
Chad Rosier5362af92013-04-16 18:15:40 +0000626 case IES_RPAREN:
627 State = IES_RPAREN;
628 IC.pushOperator(IC_RPAREN);
629 break;
630 }
631 }
632 };
633
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000634 MCAsmParser &getParser() const { return Parser; }
635
636 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
637
Chris Lattnera3a06812011-10-16 04:47:35 +0000638 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000639 ArrayRef<SMRange> Ranges = None,
Chad Rosier4453e842012-10-12 23:09:25 +0000640 bool MatchingInlineAsm = false) {
641 if (MatchingInlineAsm) return true;
Chris Lattnera3a06812011-10-16 04:47:35 +0000642 return Parser.Error(L, Msg, Ranges);
643 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000644
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000645 bool ErrorAndEatStatement(SMLoc L, const Twine &Msg,
646 ArrayRef<SMRange> Ranges = None,
647 bool MatchingInlineAsm = false) {
648 Parser.eatToEndOfStatement();
649 return Error(L, Msg, Ranges, MatchingInlineAsm);
650 }
651
David Blaikie960ea3f2014-06-08 16:18:35 +0000652 std::nullptr_t ErrorOperand(SMLoc Loc, StringRef Msg) {
Devang Patel41b9dde2012-01-17 18:00:18 +0000653 Error(Loc, Msg);
Craig Topper062a2ba2014-04-25 05:30:21 +0000654 return nullptr;
Devang Patel41b9dde2012-01-17 18:00:18 +0000655 }
656
David Blaikie960ea3f2014-06-08 16:18:35 +0000657 std::unique_ptr<X86Operand> DefaultMemSIOperand(SMLoc Loc);
658 std::unique_ptr<X86Operand> DefaultMemDIOperand(SMLoc Loc);
659 std::unique_ptr<X86Operand> ParseOperand();
660 std::unique_ptr<X86Operand> ParseATTOperand();
661 std::unique_ptr<X86Operand> ParseIntelOperand();
662 std::unique_ptr<X86Operand> ParseIntelOffsetOfOperator();
Benjamin Kramer951b15e2013-12-01 11:47:42 +0000663 bool ParseIntelDotOperator(const MCExpr *Disp, const MCExpr *&NewDisp);
David Blaikie960ea3f2014-06-08 16:18:35 +0000664 std::unique_ptr<X86Operand> ParseIntelOperator(unsigned OpKind);
665 std::unique_ptr<X86Operand>
666 ParseIntelSegmentOverride(unsigned SegReg, SMLoc Start, unsigned Size);
667 std::unique_ptr<X86Operand>
668 ParseIntelMemOperand(int64_t ImmDisp, SMLoc StartLoc, unsigned Size);
Benjamin Kramer951b15e2013-12-01 11:47:42 +0000669 bool ParseIntelExpression(IntelExprStateMachine &SM, SMLoc &End);
David Blaikie960ea3f2014-06-08 16:18:35 +0000670 std::unique_ptr<X86Operand> ParseIntelBracExpression(unsigned SegReg,
671 SMLoc Start,
672 int64_t ImmDisp,
673 unsigned Size);
Benjamin Kramer951b15e2013-12-01 11:47:42 +0000674 bool ParseIntelIdentifier(const MCExpr *&Val, StringRef &Identifier,
675 InlineAsmIdentifierInfo &Info,
676 bool IsUnevaluatedOperand, SMLoc &End);
Chad Rosiercb78f0d2013-04-22 19:42:15 +0000677
David Blaikie960ea3f2014-06-08 16:18:35 +0000678 std::unique_ptr<X86Operand> ParseMemOperand(unsigned SegReg, SMLoc StartLoc);
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000679
David Blaikie960ea3f2014-06-08 16:18:35 +0000680 std::unique_ptr<X86Operand>
681 CreateMemForInlineAsm(unsigned SegReg, const MCExpr *Disp, unsigned BaseReg,
682 unsigned IndexReg, unsigned Scale, SMLoc Start,
683 SMLoc End, unsigned Size, StringRef Identifier,
684 InlineAsmIdentifierInfo &Info);
Chad Rosier7ca135b2013-03-19 21:11:56 +0000685
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000686 bool ParseDirectiveWord(unsigned Size, SMLoc L);
Evan Cheng481ebb02011-07-27 00:38:12 +0000687 bool ParseDirectiveCode(StringRef IDVal, SMLoc L);
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000688
David Blaikie960ea3f2014-06-08 16:18:35 +0000689 bool processInstruction(MCInst &Inst, const OperandVector &Ops);
Devang Patelde47cce2012-01-18 22:42:29 +0000690
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000691 /// Wrapper around MCStreamer::EmitInstruction(). Possibly adds
692 /// instrumentation around Inst.
David Blaikie960ea3f2014-06-08 16:18:35 +0000693 void EmitInstruction(MCInst &Inst, OperandVector &Operands, MCStreamer &Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +0000694
Chad Rosier49963552012-10-13 00:26:04 +0000695 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000696 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000697 uint64_t &ErrorInfo,
Craig Topper39012cc2014-03-09 18:03:14 +0000698 bool MatchingInlineAsm) override;
Chad Rosier9cb988f2012-08-09 22:04:55 +0000699
Reid Klecknerf6fb7802014-08-26 20:32:34 +0000700 void MatchFPUWaitAlias(SMLoc IDLoc, X86Operand &Op, OperandVector &Operands,
701 MCStreamer &Out, bool MatchingInlineAsm);
702
703 bool ErrorMissingFeature(SMLoc IDLoc, uint64_t ErrorInfo,
704 bool MatchingInlineAsm);
705
706 bool MatchAndEmitATTInstruction(SMLoc IDLoc, unsigned &Opcode,
707 OperandVector &Operands, MCStreamer &Out,
708 uint64_t &ErrorInfo,
709 bool MatchingInlineAsm);
710
711 bool MatchAndEmitIntelInstruction(SMLoc IDLoc, unsigned &Opcode,
712 OperandVector &Operands, MCStreamer &Out,
713 uint64_t &ErrorInfo,
714 bool MatchingInlineAsm);
715
716 unsigned getPointerSize() {
717 if (is16BitMode()) return 16;
718 if (is32BitMode()) return 32;
719 if (is64BitMode()) return 64;
720 llvm_unreachable("invalid mode");
721 }
722
Craig Topperfd38cbe2014-08-30 16:48:34 +0000723 bool OmitRegisterFromClobberLists(unsigned RegNo) override;
Nico Weber42f79db2014-07-17 20:24:55 +0000724
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000725 /// doSrcDstMatch - Returns true if operands are matching in their
726 /// word size (%si and %di, %esi and %edi, etc.). Order depends on
727 /// the parsing mode (Intel vs. AT&T).
728 bool doSrcDstMatch(X86Operand &Op1, X86Operand &Op2);
729
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000730 /// Parses AVX512 specific operand primitives: masked registers ({%k<NUM>}, {z})
731 /// and memory broadcasting ({1to<NUM>}) primitives, updating Operands vector if required.
732 /// \return \c true if no parsing errors occurred, \c false otherwise.
David Blaikie960ea3f2014-06-08 16:18:35 +0000733 bool HandleAVX512Operand(OperandVector &Operands,
734 const MCParsedAsmOperand &Op);
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000735
Evan Chengc5e6d2f2011-07-11 03:57:24 +0000736 bool is64BitMode() const {
Evan Cheng4d1ca962011-07-08 01:53:10 +0000737 // FIXME: Can tablegen auto-generate this?
Evan Cheng91111d22011-07-09 05:47:46 +0000738 return (STI.getFeatureBits() & X86::Mode64Bit) != 0;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000739 }
Craig Topper3c80d622014-01-06 04:55:54 +0000740 bool is32BitMode() const {
741 // FIXME: Can tablegen auto-generate this?
742 return (STI.getFeatureBits() & X86::Mode32Bit) != 0;
743 }
744 bool is16BitMode() const {
745 // FIXME: Can tablegen auto-generate this?
746 return (STI.getFeatureBits() & X86::Mode16Bit) != 0;
747 }
748 void SwitchMode(uint64_t mode) {
749 uint64_t oldMode = STI.getFeatureBits() &
750 (X86::Mode64Bit | X86::Mode32Bit | X86::Mode16Bit);
751 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(oldMode | mode));
Evan Cheng481ebb02011-07-27 00:38:12 +0000752 setAvailableFeatures(FB);
Craig Topper3c80d622014-01-06 04:55:54 +0000753 assert(mode == (STI.getFeatureBits() &
754 (X86::Mode64Bit | X86::Mode32Bit | X86::Mode16Bit)));
Evan Cheng481ebb02011-07-27 00:38:12 +0000755 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000756
Reid Kleckner5b37c182014-08-01 20:21:24 +0000757 unsigned getPointerWidth() {
758 if (is16BitMode()) return 16;
759 if (is32BitMode()) return 32;
760 if (is64BitMode()) return 64;
761 llvm_unreachable("invalid mode");
762 }
763
Chad Rosierc2f055d2013-04-18 16:13:18 +0000764 bool isParsingIntelSyntax() {
765 return getParser().getAssemblerDialect();
766 }
767
Daniel Dunbareefe8612010-07-19 05:44:09 +0000768 /// @name Auto-generated Matcher Functions
769 /// {
Michael J. Spencer530ce852010-10-09 11:00:50 +0000770
Chris Lattner3e4582a2010-09-06 19:11:01 +0000771#define GET_ASSEMBLER_HEADER
772#include "X86GenAsmMatcher.inc"
Michael J. Spencer530ce852010-10-09 11:00:50 +0000773
Daniel Dunbar00331992009-07-29 00:02:19 +0000774 /// }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000775
776public:
Joey Gouly0e76fa72013-09-12 10:28:05 +0000777 X86AsmParser(MCSubtargetInfo &sti, MCAsmParser &parser,
Evgeniy Stepanovf4a36992014-04-24 13:29:34 +0000778 const MCInstrInfo &mii,
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000779 const MCTargetOptions &Options)
Craig Topper062a2ba2014-04-25 05:30:21 +0000780 : MCTargetAsmParser(), STI(sti), Parser(parser), MII(mii),
781 InstInfo(nullptr) {
Michael J. Spencer530ce852010-10-09 11:00:50 +0000782
Daniel Dunbareefe8612010-07-19 05:44:09 +0000783 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000784 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000785 Instrumentation.reset(
786 CreateX86AsmInstrumentation(Options, Parser.getContext(), STI));
Daniel Dunbareefe8612010-07-19 05:44:09 +0000787 }
Evgeniy Stepanov0a951b72014-04-23 11:16:03 +0000788
Craig Topper39012cc2014-03-09 18:03:14 +0000789 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000790
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000791 void SetFrameRegister(unsigned RegNo) override;
792
David Blaikie960ea3f2014-06-08 16:18:35 +0000793 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
794 SMLoc NameLoc, OperandVector &Operands) override;
Kevin Enderbyce4bec82009-09-10 20:51:44 +0000795
Craig Topper39012cc2014-03-09 18:03:14 +0000796 bool ParseDirective(AsmToken DirectiveID) override;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000797};
Chris Lattner4eb9df02009-07-29 06:33:53 +0000798} // end anonymous namespace
799
Sean Callanan86c11812010-01-23 00:40:33 +0000800/// @name Auto-generated Match Functions
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000801/// {
Sean Callanan86c11812010-01-23 00:40:33 +0000802
Chris Lattner60db0a62010-02-09 00:34:28 +0000803static unsigned MatchRegisterName(StringRef Name);
Sean Callanan86c11812010-01-23 00:40:33 +0000804
805/// }
Chris Lattner4eb9df02009-07-29 06:33:53 +0000806
Kevin Enderbybc570f22014-01-23 22:34:42 +0000807static bool CheckBaseRegAndIndexReg(unsigned BaseReg, unsigned IndexReg,
808 StringRef &ErrMsg) {
809 // If we have both a base register and an index register make sure they are
810 // both 64-bit or 32-bit registers.
811 // To support VSIB, IndexReg can be 128-bit or 256-bit registers.
812 if (BaseReg != 0 && IndexReg != 0) {
813 if (X86MCRegisterClasses[X86::GR64RegClassID].contains(BaseReg) &&
814 (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) ||
815 X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg)) &&
816 IndexReg != X86::RIZ) {
817 ErrMsg = "base register is 64-bit, but index register is not";
818 return true;
819 }
820 if (X86MCRegisterClasses[X86::GR32RegClassID].contains(BaseReg) &&
821 (X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg) ||
822 X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg)) &&
823 IndexReg != X86::EIZ){
824 ErrMsg = "base register is 32-bit, but index register is not";
825 return true;
826 }
827 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg)) {
828 if (X86MCRegisterClasses[X86::GR32RegClassID].contains(IndexReg) ||
829 X86MCRegisterClasses[X86::GR64RegClassID].contains(IndexReg)) {
830 ErrMsg = "base register is 16-bit, but index register is not";
831 return true;
832 }
833 if (((BaseReg == X86::BX || BaseReg == X86::BP) &&
834 IndexReg != X86::SI && IndexReg != X86::DI) ||
835 ((BaseReg == X86::SI || BaseReg == X86::DI) &&
836 IndexReg != X86::BX && IndexReg != X86::BP)) {
837 ErrMsg = "invalid 16-bit base/index register combination";
838 return true;
839 }
840 }
841 }
842 return false;
843}
844
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000845bool X86AsmParser::doSrcDstMatch(X86Operand &Op1, X86Operand &Op2)
846{
847 // Return true and let a normal complaint about bogus operands happen.
848 if (!Op1.isMem() || !Op2.isMem())
849 return true;
850
851 // Actually these might be the other way round if Intel syntax is
852 // being used. It doesn't matter.
853 unsigned diReg = Op1.Mem.BaseReg;
854 unsigned siReg = Op2.Mem.BaseReg;
855
856 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(siReg))
857 return X86MCRegisterClasses[X86::GR16RegClassID].contains(diReg);
858 if (X86MCRegisterClasses[X86::GR32RegClassID].contains(siReg))
859 return X86MCRegisterClasses[X86::GR32RegClassID].contains(diReg);
860 if (X86MCRegisterClasses[X86::GR64RegClassID].contains(siReg))
861 return X86MCRegisterClasses[X86::GR64RegClassID].contains(diReg);
862 // Again, return true and let another error happen.
863 return true;
864}
865
Devang Patel4a6e7782012-01-12 18:03:40 +0000866bool X86AsmParser::ParseRegister(unsigned &RegNo,
867 SMLoc &StartLoc, SMLoc &EndLoc) {
Chris Lattnercc2ad082010-01-15 18:27:19 +0000868 RegNo = 0;
Benjamin Kramere3d658b2012-09-07 14:51:35 +0000869 const AsmToken &PercentTok = Parser.getTok();
870 StartLoc = PercentTok.getLoc();
871
872 // If we encounter a %, ignore it. This code handles registers with and
873 // without the prefix, unprefixed registers can occur in cfi directives.
874 if (!isParsingIntelSyntax() && PercentTok.is(AsmToken::Percent))
Devang Patel41b9dde2012-01-17 18:00:18 +0000875 Parser.Lex(); // Eat percent token.
Kevin Enderby7d912182009-09-03 17:15:07 +0000876
Sean Callanan936b0d32010-01-19 21:44:56 +0000877 const AsmToken &Tok = Parser.getTok();
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000878 EndLoc = Tok.getEndLoc();
879
Devang Patelce6a2ca2012-01-20 22:32:05 +0000880 if (Tok.isNot(AsmToken::Identifier)) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +0000881 if (isParsingIntelSyntax()) return true;
Benjamin Kramer1930b002011-10-16 12:10:27 +0000882 return Error(StartLoc, "invalid register name",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000883 SMRange(StartLoc, EndLoc));
Devang Patelce6a2ca2012-01-20 22:32:05 +0000884 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000885
Kevin Enderby7d912182009-09-03 17:15:07 +0000886 RegNo = MatchRegisterName(Tok.getString());
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000887
Chris Lattner1261b812010-09-22 04:11:10 +0000888 // If the match failed, try the register name as lowercase.
889 if (RegNo == 0)
Benjamin Kramer20baffb2011-11-06 20:37:06 +0000890 RegNo = MatchRegisterName(Tok.getString().lower());
Michael J. Spencer530ce852010-10-09 11:00:50 +0000891
Evan Chengeda1d4f2011-07-27 23:22:03 +0000892 if (!is64BitMode()) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000893 // FIXME: This should be done using Requires<Not64BitMode> and
Evan Chengeda1d4f2011-07-27 23:22:03 +0000894 // Requires<In64BitMode> so "eiz" usage in 64-bit instructions can be also
895 // checked.
896 // FIXME: Check AH, CH, DH, BH cannot be used in an instruction requiring a
897 // REX prefix.
898 if (RegNo == X86::RIZ ||
899 X86MCRegisterClasses[X86::GR64RegClassID].contains(RegNo) ||
900 X86II::isX86_64NonExtLowByteReg(RegNo) ||
901 X86II::isX86_64ExtendedReg(RegNo))
Benjamin Kramer1930b002011-10-16 12:10:27 +0000902 return Error(StartLoc, "register %"
903 + Tok.getString() + " is only available in 64-bit mode",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000904 SMRange(StartLoc, EndLoc));
Evan Chengeda1d4f2011-07-27 23:22:03 +0000905 }
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +0000906
Chris Lattner1261b812010-09-22 04:11:10 +0000907 // Parse "%st" as "%st(0)" and "%st(1)", which is multiple tokens.
908 if (RegNo == 0 && (Tok.getString() == "st" || Tok.getString() == "ST")) {
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000909 RegNo = X86::ST0;
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000910 Parser.Lex(); // Eat 'st'
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000911
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000912 // Check to see if we have '(4)' after %st.
913 if (getLexer().isNot(AsmToken::LParen))
914 return false;
915 // Lex the paren.
916 getParser().Lex();
917
918 const AsmToken &IntTok = Parser.getTok();
919 if (IntTok.isNot(AsmToken::Integer))
920 return Error(IntTok.getLoc(), "expected stack index");
921 switch (IntTok.getIntVal()) {
922 case 0: RegNo = X86::ST0; break;
923 case 1: RegNo = X86::ST1; break;
924 case 2: RegNo = X86::ST2; break;
925 case 3: RegNo = X86::ST3; break;
926 case 4: RegNo = X86::ST4; break;
927 case 5: RegNo = X86::ST5; break;
928 case 6: RegNo = X86::ST6; break;
929 case 7: RegNo = X86::ST7; break;
930 default: return Error(IntTok.getLoc(), "invalid stack index");
931 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000932
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000933 if (getParser().Lex().isNot(AsmToken::RParen))
934 return Error(Parser.getTok().getLoc(), "expected ')'");
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000935
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000936 EndLoc = Parser.getTok().getEndLoc();
Chris Lattnerd00faaa2010-02-09 00:49:22 +0000937 Parser.Lex(); // Eat ')'
938 return false;
939 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000940
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000941 EndLoc = Parser.getTok().getEndLoc();
942
Chris Lattner80486622010-06-24 07:29:18 +0000943 // If this is "db[0-7]", match it as an alias
944 // for dr[0-7].
945 if (RegNo == 0 && Tok.getString().size() == 3 &&
946 Tok.getString().startswith("db")) {
947 switch (Tok.getString()[2]) {
948 case '0': RegNo = X86::DR0; break;
949 case '1': RegNo = X86::DR1; break;
950 case '2': RegNo = X86::DR2; break;
951 case '3': RegNo = X86::DR3; break;
952 case '4': RegNo = X86::DR4; break;
953 case '5': RegNo = X86::DR5; break;
954 case '6': RegNo = X86::DR6; break;
955 case '7': RegNo = X86::DR7; break;
956 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000957
Chris Lattner80486622010-06-24 07:29:18 +0000958 if (RegNo != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000959 EndLoc = Parser.getTok().getEndLoc();
Chris Lattner80486622010-06-24 07:29:18 +0000960 Parser.Lex(); // Eat it.
961 return false;
962 }
963 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +0000964
Devang Patelce6a2ca2012-01-20 22:32:05 +0000965 if (RegNo == 0) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +0000966 if (isParsingIntelSyntax()) return true;
Benjamin Kramer1930b002011-10-16 12:10:27 +0000967 return Error(StartLoc, "invalid register name",
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000968 SMRange(StartLoc, EndLoc));
Devang Patelce6a2ca2012-01-20 22:32:05 +0000969 }
Daniel Dunbar00331992009-07-29 00:02:19 +0000970
Sean Callanana83fd7d2010-01-19 20:27:46 +0000971 Parser.Lex(); // Eat identifier token.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +0000972 return false;
Daniel Dunbar71475772009-07-17 20:42:00 +0000973}
974
Yuri Gorshenin3939dec2014-09-10 09:45:49 +0000975void X86AsmParser::SetFrameRegister(unsigned RegNo) {
976 Instrumentation->SetFrameRegister(RegNo);
977}
978
David Blaikie960ea3f2014-06-08 16:18:35 +0000979std::unique_ptr<X86Operand> X86AsmParser::DefaultMemSIOperand(SMLoc Loc) {
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000980 unsigned basereg =
981 is64BitMode() ? X86::RSI : (is32BitMode() ? X86::ESI : X86::SI);
982 const MCExpr *Disp = MCConstantExpr::Create(0, getContext());
983 return X86Operand::CreateMem(/*SegReg=*/0, Disp, /*BaseReg=*/basereg,
984 /*IndexReg=*/0, /*Scale=*/1, Loc, Loc, 0);
985}
986
David Blaikie960ea3f2014-06-08 16:18:35 +0000987std::unique_ptr<X86Operand> X86AsmParser::DefaultMemDIOperand(SMLoc Loc) {
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000988 unsigned basereg =
989 is64BitMode() ? X86::RDI : (is32BitMode() ? X86::EDI : X86::DI);
990 const MCExpr *Disp = MCConstantExpr::Create(0, getContext());
991 return X86Operand::CreateMem(/*SegReg=*/0, Disp, /*BaseReg=*/basereg,
992 /*IndexReg=*/0, /*Scale=*/1, Loc, Loc, 0);
993}
994
David Blaikie960ea3f2014-06-08 16:18:35 +0000995std::unique_ptr<X86Operand> X86AsmParser::ParseOperand() {
Devang Patel9a9bb5c2012-01-30 20:02:42 +0000996 if (isParsingIntelSyntax())
Devang Patel46831de2012-01-12 01:36:43 +0000997 return ParseIntelOperand();
998 return ParseATTOperand();
999}
1000
Devang Patel41b9dde2012-01-17 18:00:18 +00001001/// getIntelMemOperandSize - Return intel memory operand size.
1002static unsigned getIntelMemOperandSize(StringRef OpStr) {
Chad Rosierb6b8e962012-09-11 21:10:25 +00001003 unsigned Size = StringSwitch<unsigned>(OpStr)
Chad Rosierab53b4f2012-09-12 18:24:26 +00001004 .Cases("BYTE", "byte", 8)
1005 .Cases("WORD", "word", 16)
1006 .Cases("DWORD", "dword", 32)
1007 .Cases("QWORD", "qword", 64)
1008 .Cases("XWORD", "xword", 80)
1009 .Cases("XMMWORD", "xmmword", 128)
1010 .Cases("YMMWORD", "ymmword", 256)
Craig Topper9ac290a2014-01-17 07:37:39 +00001011 .Cases("ZMMWORD", "zmmword", 512)
Craig Topper2d4b3c92014-01-17 07:44:10 +00001012 .Cases("OPAQUE", "opaque", -1U) // needs to be non-zero, but doesn't matter
Chad Rosierb6b8e962012-09-11 21:10:25 +00001013 .Default(0);
1014 return Size;
Devang Patel46831de2012-01-12 01:36:43 +00001015}
1016
David Blaikie960ea3f2014-06-08 16:18:35 +00001017std::unique_ptr<X86Operand> X86AsmParser::CreateMemForInlineAsm(
1018 unsigned SegReg, const MCExpr *Disp, unsigned BaseReg, unsigned IndexReg,
1019 unsigned Scale, SMLoc Start, SMLoc End, unsigned Size, StringRef Identifier,
1020 InlineAsmIdentifierInfo &Info) {
Reid Kleckner5b37c182014-08-01 20:21:24 +00001021 // If we found a decl other than a VarDecl, then assume it is a FuncDecl or
1022 // some other label reference.
1023 if (isa<MCSymbolRefExpr>(Disp) && Info.OpDecl && !Info.IsVarDecl) {
1024 // Insert an explicit size if the user didn't have one.
1025 if (!Size) {
1026 Size = getPointerWidth();
1027 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_SizeDirective, Start,
1028 /*Len=*/0, Size));
1029 }
1030
1031 // Create an absolute memory reference in order to match against
1032 // instructions taking a PC relative operand.
1033 return X86Operand::CreateMem(Disp, Start, End, Size, Identifier,
1034 Info.OpDecl);
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001035 }
1036
1037 // We either have a direct symbol reference, or an offset from a symbol. The
1038 // parser always puts the symbol on the LHS, so look there for size
1039 // calculation purposes.
1040 const MCBinaryExpr *BinOp = dyn_cast<MCBinaryExpr>(Disp);
1041 bool IsSymRef =
1042 isa<MCSymbolRefExpr>(BinOp ? BinOp->getLHS() : Disp);
1043 if (IsSymRef) {
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001044 if (!Size) {
1045 Size = Info.Type * 8; // Size is in terms of bits in this context.
1046 if (Size)
1047 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_SizeDirective, Start,
1048 /*Len=*/0, Size));
1049 }
Chad Rosier7ca135b2013-03-19 21:11:56 +00001050 }
1051
Chad Rosier7ca135b2013-03-19 21:11:56 +00001052 // When parsing inline assembly we set the base register to a non-zero value
Chad Rosier175d0ae2013-04-12 18:21:18 +00001053 // if we don't know the actual value at this time. This is necessary to
Chad Rosier7ca135b2013-03-19 21:11:56 +00001054 // get the matching correct in some cases.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001055 BaseReg = BaseReg ? BaseReg : 1;
1056 return X86Operand::CreateMem(SegReg, Disp, BaseReg, IndexReg, Scale, Start,
Chad Rosier732b8372013-04-22 22:04:25 +00001057 End, Size, Identifier, Info.OpDecl);
Chad Rosier7ca135b2013-03-19 21:11:56 +00001058}
1059
Chad Rosierd383db52013-04-12 20:20:54 +00001060static void
1061RewriteIntelBracExpression(SmallVectorImpl<AsmRewrite> *AsmRewrites,
1062 StringRef SymName, int64_t ImmDisp,
1063 int64_t FinalImmDisp, SMLoc &BracLoc,
1064 SMLoc &StartInBrac, SMLoc &End) {
1065 // Remove the '[' and ']' from the IR string.
1066 AsmRewrites->push_back(AsmRewrite(AOK_Skip, BracLoc, 1));
1067 AsmRewrites->push_back(AsmRewrite(AOK_Skip, End, 1));
1068
1069 // If ImmDisp is non-zero, then we parsed a displacement before the
1070 // bracketed expression (i.e., ImmDisp [ BaseReg + Scale*IndexReg + Disp])
1071 // If ImmDisp doesn't match the displacement computed by the state machine
1072 // then we have an additional displacement in the bracketed expression.
1073 if (ImmDisp != FinalImmDisp) {
1074 if (ImmDisp) {
1075 // We have an immediate displacement before the bracketed expression.
1076 // Adjust this to match the final immediate displacement.
1077 bool Found = false;
1078 for (SmallVectorImpl<AsmRewrite>::iterator I = AsmRewrites->begin(),
1079 E = AsmRewrites->end(); I != E; ++I) {
1080 if ((*I).Loc.getPointer() > BracLoc.getPointer())
1081 continue;
Chad Rosierbfb70992013-04-17 00:11:46 +00001082 if ((*I).Kind == AOK_ImmPrefix || (*I).Kind == AOK_Imm) {
1083 assert (!Found && "ImmDisp already rewritten.");
Chad Rosierd383db52013-04-12 20:20:54 +00001084 (*I).Kind = AOK_Imm;
1085 (*I).Len = BracLoc.getPointer() - (*I).Loc.getPointer();
1086 (*I).Val = FinalImmDisp;
1087 Found = true;
1088 break;
1089 }
1090 }
1091 assert (Found && "Unable to rewrite ImmDisp.");
Duncan Sands0480b9b2013-05-13 07:50:47 +00001092 (void)Found;
Chad Rosierd383db52013-04-12 20:20:54 +00001093 } else {
1094 // We have a symbolic and an immediate displacement, but no displacement
Chad Rosierbfb70992013-04-17 00:11:46 +00001095 // before the bracketed expression. Put the immediate displacement
Chad Rosierd383db52013-04-12 20:20:54 +00001096 // before the bracketed expression.
Chad Rosierbfb70992013-04-17 00:11:46 +00001097 AsmRewrites->push_back(AsmRewrite(AOK_Imm, BracLoc, 0, FinalImmDisp));
Chad Rosierd383db52013-04-12 20:20:54 +00001098 }
1099 }
1100 // Remove all the ImmPrefix rewrites within the brackets.
1101 for (SmallVectorImpl<AsmRewrite>::iterator I = AsmRewrites->begin(),
1102 E = AsmRewrites->end(); I != E; ++I) {
1103 if ((*I).Loc.getPointer() < StartInBrac.getPointer())
1104 continue;
1105 if ((*I).Kind == AOK_ImmPrefix)
1106 (*I).Kind = AOK_Delete;
1107 }
1108 const char *SymLocPtr = SymName.data();
1109 // Skip everything before the symbol.
1110 if (unsigned Len = SymLocPtr - StartInBrac.getPointer()) {
1111 assert(Len > 0 && "Expected a non-negative length.");
1112 AsmRewrites->push_back(AsmRewrite(AOK_Skip, StartInBrac, Len));
1113 }
1114 // Skip everything after the symbol.
1115 if (unsigned Len = End.getPointer() - (SymLocPtr + SymName.size())) {
1116 SMLoc Loc = SMLoc::getFromPointer(SymLocPtr + SymName.size());
1117 assert(Len > 0 && "Expected a non-negative length.");
1118 AsmRewrites->push_back(AsmRewrite(AOK_Skip, Loc, Len));
1119 }
1120}
1121
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001122bool X86AsmParser::ParseIntelExpression(IntelExprStateMachine &SM, SMLoc &End) {
Chad Rosier6844ea02012-10-24 22:13:37 +00001123 const AsmToken &Tok = Parser.getTok();
Chad Rosier51afe632012-06-27 22:34:28 +00001124
Chad Rosier5c118fd2013-01-14 22:31:35 +00001125 bool Done = false;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001126 while (!Done) {
1127 bool UpdateLocLex = true;
1128
1129 // The period in the dot operator (e.g., [ebx].foo.bar) is parsed as an
1130 // identifier. Don't try an parse it as a register.
1131 if (Tok.getString().startswith("."))
1132 break;
Chad Rosierbfb70992013-04-17 00:11:46 +00001133
1134 // If we're parsing an immediate expression, we don't expect a '['.
1135 if (SM.getStopOnLBrac() && getLexer().getKind() == AsmToken::LBrac)
1136 break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001137
David Majnemer6a5b8122014-06-19 01:25:43 +00001138 AsmToken::TokenKind TK = getLexer().getKind();
1139 switch (TK) {
Chad Rosier5c118fd2013-01-14 22:31:35 +00001140 default: {
1141 if (SM.isValidEndState()) {
1142 Done = true;
1143 break;
1144 }
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001145 return Error(Tok.getLoc(), "unknown token in expression");
Chad Rosier5c118fd2013-01-14 22:31:35 +00001146 }
Chad Rosierbfb70992013-04-17 00:11:46 +00001147 case AsmToken::EndOfStatement: {
1148 Done = true;
1149 break;
1150 }
David Majnemer6a5b8122014-06-19 01:25:43 +00001151 case AsmToken::String:
Chad Rosier5c118fd2013-01-14 22:31:35 +00001152 case AsmToken::Identifier: {
Chad Rosier175d0ae2013-04-12 18:21:18 +00001153 // This could be a register or a symbolic displacement.
1154 unsigned TmpReg;
Chad Rosier95ce8892013-04-19 18:39:50 +00001155 const MCExpr *Val;
Chad Rosier152749c2013-04-12 18:54:20 +00001156 SMLoc IdentLoc = Tok.getLoc();
1157 StringRef Identifier = Tok.getString();
David Majnemer6a5b8122014-06-19 01:25:43 +00001158 if (TK != AsmToken::String && !ParseRegister(TmpReg, IdentLoc, End)) {
Chad Rosier5c118fd2013-01-14 22:31:35 +00001159 SM.onRegister(TmpReg);
1160 UpdateLocLex = false;
1161 break;
Chad Rosier95ce8892013-04-19 18:39:50 +00001162 } else {
1163 if (!isParsingInlineAsm()) {
1164 if (getParser().parsePrimaryExpr(Val, End))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001165 return Error(Tok.getLoc(), "Unexpected identifier!");
Chad Rosier95ce8892013-04-19 18:39:50 +00001166 } else {
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001167 // This is a dot operator, not an adjacent identifier.
1168 if (Identifier.find('.') != StringRef::npos) {
1169 return false;
1170 } else {
1171 InlineAsmIdentifierInfo &Info = SM.getIdentifierInfo();
1172 if (ParseIntelIdentifier(Val, Identifier, Info,
1173 /*Unevaluated=*/false, End))
1174 return true;
1175 }
Chad Rosier95ce8892013-04-19 18:39:50 +00001176 }
1177 SM.onIdentifierExpr(Val, Identifier);
Chad Rosier5c118fd2013-01-14 22:31:35 +00001178 UpdateLocLex = false;
1179 break;
1180 }
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001181 return Error(Tok.getLoc(), "Unexpected identifier!");
Chad Rosier5c118fd2013-01-14 22:31:35 +00001182 }
Kevin Enderby36eba252013-12-19 23:16:14 +00001183 case AsmToken::Integer: {
Kevin Enderby9d117022014-01-23 21:52:41 +00001184 StringRef ErrMsg;
Chad Rosierbfb70992013-04-17 00:11:46 +00001185 if (isParsingInlineAsm() && SM.getAddImmPrefix())
Chad Rosier4a7005e2013-04-05 16:28:55 +00001186 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_ImmPrefix,
1187 Tok.getLoc()));
Kevin Enderby36eba252013-12-19 23:16:14 +00001188 // Look for 'b' or 'f' following an Integer as a directional label
1189 SMLoc Loc = getTok().getLoc();
1190 int64_t IntVal = getTok().getIntVal();
1191 End = consumeToken();
1192 UpdateLocLex = false;
1193 if (getLexer().getKind() == AsmToken::Identifier) {
1194 StringRef IDVal = getTok().getString();
1195 if (IDVal == "f" || IDVal == "b") {
1196 MCSymbol *Sym =
Rafael Espindola4269b9e2014-03-13 18:09:26 +00001197 getContext().GetDirectionalLocalSymbol(IntVal, IDVal == "b");
Kevin Enderby36eba252013-12-19 23:16:14 +00001198 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
1199 const MCExpr *Val =
1200 MCSymbolRefExpr::Create(Sym, Variant, getContext());
1201 if (IDVal == "b" && Sym->isUndefined())
1202 return Error(Loc, "invalid reference to undefined symbol");
1203 StringRef Identifier = Sym->getName();
1204 SM.onIdentifierExpr(Val, Identifier);
1205 End = consumeToken();
1206 } else {
Kevin Enderby9d117022014-01-23 21:52:41 +00001207 if (SM.onInteger(IntVal, ErrMsg))
1208 return Error(Loc, ErrMsg);
Kevin Enderby36eba252013-12-19 23:16:14 +00001209 }
1210 } else {
Kevin Enderby9d117022014-01-23 21:52:41 +00001211 if (SM.onInteger(IntVal, ErrMsg))
1212 return Error(Loc, ErrMsg);
Kevin Enderby36eba252013-12-19 23:16:14 +00001213 }
Chad Rosier5c118fd2013-01-14 22:31:35 +00001214 break;
Kevin Enderby36eba252013-12-19 23:16:14 +00001215 }
Chad Rosier5c118fd2013-01-14 22:31:35 +00001216 case AsmToken::Plus: SM.onPlus(); break;
1217 case AsmToken::Minus: SM.onMinus(); break;
Ehsan Akhgari4103da62014-07-04 19:13:05 +00001218 case AsmToken::Tilde: SM.onNot(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001219 case AsmToken::Star: SM.onStar(); break;
Chad Rosier4a7005e2013-04-05 16:28:55 +00001220 case AsmToken::Slash: SM.onDivide(); break;
Kevin Enderby2e13b1c2014-01-15 19:05:24 +00001221 case AsmToken::Pipe: SM.onOr(); break;
1222 case AsmToken::Amp: SM.onAnd(); break;
Kevin Enderbyd6b10712014-02-06 01:21:15 +00001223 case AsmToken::LessLess:
1224 SM.onLShift(); break;
1225 case AsmToken::GreaterGreater:
1226 SM.onRShift(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001227 case AsmToken::LBrac: SM.onLBrac(); break;
1228 case AsmToken::RBrac: SM.onRBrac(); break;
Chad Rosier4a7005e2013-04-05 16:28:55 +00001229 case AsmToken::LParen: SM.onLParen(); break;
1230 case AsmToken::RParen: SM.onRParen(); break;
Chad Rosier5c118fd2013-01-14 22:31:35 +00001231 }
Chad Rosier31246272013-04-17 21:01:45 +00001232 if (SM.hadError())
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001233 return Error(Tok.getLoc(), "unknown token in expression");
Chad Rosier31246272013-04-17 21:01:45 +00001234
Alp Tokera5b88a52013-12-02 16:06:06 +00001235 if (!Done && UpdateLocLex)
1236 End = consumeToken();
Devang Patel41b9dde2012-01-17 18:00:18 +00001237 }
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001238 return false;
Chad Rosier5362af92013-04-16 18:15:40 +00001239}
1240
David Blaikie960ea3f2014-06-08 16:18:35 +00001241std::unique_ptr<X86Operand>
1242X86AsmParser::ParseIntelBracExpression(unsigned SegReg, SMLoc Start,
1243 int64_t ImmDisp, unsigned Size) {
Chad Rosier5362af92013-04-16 18:15:40 +00001244 const AsmToken &Tok = Parser.getTok();
1245 SMLoc BracLoc = Tok.getLoc(), End = Tok.getEndLoc();
1246 if (getLexer().isNot(AsmToken::LBrac))
1247 return ErrorOperand(BracLoc, "Expected '[' token!");
1248 Parser.Lex(); // Eat '['
1249
1250 SMLoc StartInBrac = Tok.getLoc();
1251 // Parse [ Symbol + ImmDisp ] and [ BaseReg + Scale*IndexReg + ImmDisp ]. We
1252 // may have already parsed an immediate displacement before the bracketed
1253 // expression.
Chad Rosierbfb70992013-04-17 00:11:46 +00001254 IntelExprStateMachine SM(ImmDisp, /*StopOnLBrac=*/false, /*AddImmPrefix=*/true);
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001255 if (ParseIntelExpression(SM, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001256 return nullptr;
Devang Patel41b9dde2012-01-17 18:00:18 +00001257
Craig Topper062a2ba2014-04-25 05:30:21 +00001258 const MCExpr *Disp = nullptr;
Chad Rosier175d0ae2013-04-12 18:21:18 +00001259 if (const MCExpr *Sym = SM.getSym()) {
Chad Rosierd383db52013-04-12 20:20:54 +00001260 // A symbolic displacement.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001261 Disp = Sym;
Chad Rosierd383db52013-04-12 20:20:54 +00001262 if (isParsingInlineAsm())
1263 RewriteIntelBracExpression(InstInfo->AsmRewrites, SM.getSymName(),
Chad Rosier5362af92013-04-16 18:15:40 +00001264 ImmDisp, SM.getImm(), BracLoc, StartInBrac,
Chad Rosierd383db52013-04-12 20:20:54 +00001265 End);
Reid Klecknerd84e70e2014-03-04 00:33:17 +00001266 }
1267
1268 if (SM.getImm() || !Disp) {
1269 const MCExpr *Imm = MCConstantExpr::Create(SM.getImm(), getContext());
1270 if (Disp)
1271 Disp = MCBinaryExpr::CreateAdd(Disp, Imm, getContext());
1272 else
1273 Disp = Imm; // An immediate displacement only.
Chad Rosier175d0ae2013-04-12 18:21:18 +00001274 }
Devang Pateld0930ff2012-01-20 21:21:01 +00001275
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001276 // Parse struct field access. Intel requires a dot, but MSVC doesn't. MSVC
1277 // will in fact do global lookup the field name inside all global typedefs,
1278 // but we don't emulate that.
1279 if (Tok.getString().find('.') != StringRef::npos) {
Chad Rosier911c1f32012-10-25 17:37:43 +00001280 const MCExpr *NewDisp;
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001281 if (ParseIntelDotOperator(Disp, NewDisp))
Craig Topper062a2ba2014-04-25 05:30:21 +00001282 return nullptr;
Chad Rosier911c1f32012-10-25 17:37:43 +00001283
Chad Rosier70f47592013-04-10 20:07:47 +00001284 End = Tok.getEndLoc();
Chad Rosier911c1f32012-10-25 17:37:43 +00001285 Parser.Lex(); // Eat the field.
1286 Disp = NewDisp;
1287 }
Chad Rosier5dcb4662012-10-24 22:21:50 +00001288
Chad Rosier5c118fd2013-01-14 22:31:35 +00001289 int BaseReg = SM.getBaseReg();
1290 int IndexReg = SM.getIndexReg();
Chad Rosier175d0ae2013-04-12 18:21:18 +00001291 int Scale = SM.getScale();
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001292 if (!isParsingInlineAsm()) {
1293 // handle [-42]
1294 if (!BaseReg && !IndexReg) {
1295 if (!SegReg)
1296 return X86Operand::CreateMem(Disp, Start, End, Size);
1297 else
1298 return X86Operand::CreateMem(SegReg, Disp, 0, 0, 1, Start, End, Size);
1299 }
Kevin Enderbybc570f22014-01-23 22:34:42 +00001300 StringRef ErrMsg;
1301 if (CheckBaseRegAndIndexReg(BaseReg, IndexReg, ErrMsg)) {
1302 Error(StartInBrac, ErrMsg);
Craig Topper062a2ba2014-04-25 05:30:21 +00001303 return nullptr;
Kevin Enderbybc570f22014-01-23 22:34:42 +00001304 }
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001305 return X86Operand::CreateMem(SegReg, Disp, BaseReg, IndexReg, Scale, Start,
1306 End, Size);
Chad Rosier5c118fd2013-01-14 22:31:35 +00001307 }
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001308
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001309 InlineAsmIdentifierInfo &Info = SM.getIdentifierInfo();
Chad Rosiere8f9bfd2013-04-19 19:29:50 +00001310 return CreateMemForInlineAsm(SegReg, Disp, BaseReg, IndexReg, Scale, Start,
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001311 End, Size, SM.getSymName(), Info);
Devang Patel41b9dde2012-01-17 18:00:18 +00001312}
1313
Chad Rosier8a244662013-04-02 20:02:33 +00001314// Inline assembly may use variable names with namespace alias qualifiers.
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001315bool X86AsmParser::ParseIntelIdentifier(const MCExpr *&Val,
1316 StringRef &Identifier,
1317 InlineAsmIdentifierInfo &Info,
1318 bool IsUnevaluatedOperand, SMLoc &End) {
Chad Rosier95ce8892013-04-19 18:39:50 +00001319 assert (isParsingInlineAsm() && "Expected to be parsing inline assembly.");
Craig Topper062a2ba2014-04-25 05:30:21 +00001320 Val = nullptr;
Chad Rosier8a244662013-04-02 20:02:33 +00001321
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001322 StringRef LineBuf(Identifier.data());
John McCallf73981b2013-05-03 00:15:41 +00001323 SemaCallback->LookupInlineAsmIdentifier(LineBuf, Info, IsUnevaluatedOperand);
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001324
Chad Rosier8a244662013-04-02 20:02:33 +00001325 const AsmToken &Tok = Parser.getTok();
John McCallf73981b2013-05-03 00:15:41 +00001326
1327 // Advance the token stream until the end of the current token is
1328 // after the end of what the frontend claimed.
1329 const char *EndPtr = Tok.getLoc().getPointer() + LineBuf.size();
1330 while (true) {
1331 End = Tok.getEndLoc();
1332 getLexer().Lex();
1333
1334 assert(End.getPointer() <= EndPtr && "frontend claimed part of a token?");
1335 if (End.getPointer() == EndPtr) break;
Chad Rosier8a244662013-04-02 20:02:33 +00001336 }
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001337
1338 // Create the symbol reference.
1339 Identifier = LineBuf;
Chad Rosier8a244662013-04-02 20:02:33 +00001340 MCSymbol *Sym = getContext().GetOrCreateSymbol(Identifier);
1341 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
Chad Rosier95ce8892013-04-19 18:39:50 +00001342 Val = MCSymbolRefExpr::Create(Sym, Variant, getParser().getContext());
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001343 return false;
Chad Rosier8a244662013-04-02 20:02:33 +00001344}
1345
David Majnemeraa34d792013-08-27 21:56:17 +00001346/// \brief Parse intel style segment override.
David Blaikie960ea3f2014-06-08 16:18:35 +00001347std::unique_ptr<X86Operand>
1348X86AsmParser::ParseIntelSegmentOverride(unsigned SegReg, SMLoc Start,
1349 unsigned Size) {
David Majnemeraa34d792013-08-27 21:56:17 +00001350 assert(SegReg != 0 && "Tried to parse a segment override without a segment!");
1351 const AsmToken &Tok = Parser.getTok(); // Eat colon.
1352 if (Tok.isNot(AsmToken::Colon))
1353 return ErrorOperand(Tok.getLoc(), "Expected ':' token!");
1354 Parser.Lex(); // Eat ':'
Devang Patel41b9dde2012-01-17 18:00:18 +00001355
David Majnemeraa34d792013-08-27 21:56:17 +00001356 int64_t ImmDisp = 0;
Chad Rosier1530ba52013-03-27 21:49:56 +00001357 if (getLexer().is(AsmToken::Integer)) {
David Majnemeraa34d792013-08-27 21:56:17 +00001358 ImmDisp = Tok.getIntVal();
1359 AsmToken ImmDispToken = Parser.Lex(); // Eat the integer.
1360
Chad Rosier1530ba52013-03-27 21:49:56 +00001361 if (isParsingInlineAsm())
David Majnemeraa34d792013-08-27 21:56:17 +00001362 InstInfo->AsmRewrites->push_back(
1363 AsmRewrite(AOK_ImmPrefix, ImmDispToken.getLoc()));
1364
1365 if (getLexer().isNot(AsmToken::LBrac)) {
1366 // An immediate following a 'segment register', 'colon' token sequence can
1367 // be followed by a bracketed expression. If it isn't we know we have our
1368 // final segment override.
1369 const MCExpr *Disp = MCConstantExpr::Create(ImmDisp, getContext());
1370 return X86Operand::CreateMem(SegReg, Disp, /*BaseReg=*/0, /*IndexReg=*/0,
1371 /*Scale=*/1, Start, ImmDispToken.getEndLoc(),
1372 Size);
1373 }
Chad Rosier1530ba52013-03-27 21:49:56 +00001374 }
1375
Chad Rosier91c82662012-10-24 17:22:29 +00001376 if (getLexer().is(AsmToken::LBrac))
Chad Rosierfce4fab2013-04-08 17:43:47 +00001377 return ParseIntelBracExpression(SegReg, Start, ImmDisp, Size);
Devang Patel880bc162012-01-23 18:31:58 +00001378
David Majnemeraa34d792013-08-27 21:56:17 +00001379 const MCExpr *Val;
1380 SMLoc End;
1381 if (!isParsingInlineAsm()) {
1382 if (getParser().parsePrimaryExpr(Val, End))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001383 return ErrorOperand(Tok.getLoc(), "unknown token in expression");
David Majnemeraa34d792013-08-27 21:56:17 +00001384
1385 return X86Operand::CreateMem(Val, Start, End, Size);
Devang Patel880bc162012-01-23 18:31:58 +00001386 }
Devang Patel41b9dde2012-01-17 18:00:18 +00001387
David Majnemeraa34d792013-08-27 21:56:17 +00001388 InlineAsmIdentifierInfo Info;
1389 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001390 if (ParseIntelIdentifier(Val, Identifier, Info,
1391 /*Unevaluated=*/false, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001392 return nullptr;
David Majnemeraa34d792013-08-27 21:56:17 +00001393 return CreateMemForInlineAsm(/*SegReg=*/0, Val, /*BaseReg=*/0,/*IndexReg=*/0,
1394 /*Scale=*/1, Start, End, Size, Identifier, Info);
1395}
1396
1397/// ParseIntelMemOperand - Parse intel style memory operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00001398std::unique_ptr<X86Operand> X86AsmParser::ParseIntelMemOperand(int64_t ImmDisp,
1399 SMLoc Start,
1400 unsigned Size) {
David Majnemeraa34d792013-08-27 21:56:17 +00001401 const AsmToken &Tok = Parser.getTok();
1402 SMLoc End;
1403
1404 // Parse ImmDisp [ BaseReg + Scale*IndexReg + Disp ].
1405 if (getLexer().is(AsmToken::LBrac))
1406 return ParseIntelBracExpression(/*SegReg=*/0, Start, ImmDisp, Size);
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001407 assert(ImmDisp == 0);
David Majnemeraa34d792013-08-27 21:56:17 +00001408
Chad Rosier95ce8892013-04-19 18:39:50 +00001409 const MCExpr *Val;
1410 if (!isParsingInlineAsm()) {
1411 if (getParser().parsePrimaryExpr(Val, End))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001412 return ErrorOperand(Tok.getLoc(), "unknown token in expression");
Chad Rosier95ce8892013-04-19 18:39:50 +00001413
1414 return X86Operand::CreateMem(Val, Start, End, Size);
1415 }
1416
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001417 InlineAsmIdentifierInfo Info;
Chad Rosierce031892013-04-11 23:24:15 +00001418 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001419 if (ParseIntelIdentifier(Val, Identifier, Info,
1420 /*Unevaluated=*/false, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001421 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001422
1423 if (!getLexer().is(AsmToken::LBrac))
1424 return CreateMemForInlineAsm(/*SegReg=*/0, Val, /*BaseReg=*/0, /*IndexReg=*/0,
1425 /*Scale=*/1, Start, End, Size, Identifier, Info);
1426
1427 Parser.Lex(); // Eat '['
1428
1429 // Parse Identifier [ ImmDisp ]
1430 IntelExprStateMachine SM(/*ImmDisp=*/0, /*StopOnLBrac=*/true,
1431 /*AddImmPrefix=*/false);
1432 if (ParseIntelExpression(SM, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001433 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001434
1435 if (SM.getSym()) {
1436 Error(Start, "cannot use more than one symbol in memory operand");
Craig Topper062a2ba2014-04-25 05:30:21 +00001437 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001438 }
1439 if (SM.getBaseReg()) {
1440 Error(Start, "cannot use base register with variable reference");
Craig Topper062a2ba2014-04-25 05:30:21 +00001441 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001442 }
1443 if (SM.getIndexReg()) {
1444 Error(Start, "cannot use index register with variable reference");
Craig Topper062a2ba2014-04-25 05:30:21 +00001445 return nullptr;
Reid Kleckner4e3bd512014-03-04 17:57:01 +00001446 }
1447
1448 const MCExpr *Disp = MCConstantExpr::Create(SM.getImm(), getContext());
1449 // BaseReg is non-zero to avoid assertions. In the context of inline asm,
1450 // we're pointing to a local variable in memory, so the base register is
1451 // really the frame or stack pointer.
1452 return X86Operand::CreateMem(/*SegReg=*/0, Disp, /*BaseReg=*/1, /*IndexReg=*/0,
1453 /*Scale=*/1, Start, End, Size, Identifier,
1454 Info.OpDecl);
Chad Rosier91c82662012-10-24 17:22:29 +00001455}
1456
Chad Rosier5dcb4662012-10-24 22:21:50 +00001457/// Parse the '.' operator.
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001458bool X86AsmParser::ParseIntelDotOperator(const MCExpr *Disp,
Chad Rosiercc541e82013-04-19 15:57:00 +00001459 const MCExpr *&NewDisp) {
Chad Rosier70f47592013-04-10 20:07:47 +00001460 const AsmToken &Tok = Parser.getTok();
Chad Rosier6241c1a2013-04-17 21:14:38 +00001461 int64_t OrigDispVal, DotDispVal;
Chad Rosier911c1f32012-10-25 17:37:43 +00001462
1463 // FIXME: Handle non-constant expressions.
Chad Rosiercc541e82013-04-19 15:57:00 +00001464 if (const MCConstantExpr *OrigDisp = dyn_cast<MCConstantExpr>(Disp))
Chad Rosier911c1f32012-10-25 17:37:43 +00001465 OrigDispVal = OrigDisp->getValue();
Chad Rosiercc541e82013-04-19 15:57:00 +00001466 else
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001467 return Error(Tok.getLoc(), "Non-constant offsets are not supported!");
Chad Rosier5dcb4662012-10-24 22:21:50 +00001468
Reid Kleckner94a1c4d2014-03-06 19:19:12 +00001469 // Drop the optional '.'.
1470 StringRef DotDispStr = Tok.getString();
1471 if (DotDispStr.startswith("."))
1472 DotDispStr = DotDispStr.drop_front(1);
Chad Rosier5dcb4662012-10-24 22:21:50 +00001473
Chad Rosier5dcb4662012-10-24 22:21:50 +00001474 // .Imm gets lexed as a real.
1475 if (Tok.is(AsmToken::Real)) {
1476 APInt DotDisp;
1477 DotDispStr.getAsInteger(10, DotDisp);
Chad Rosier911c1f32012-10-25 17:37:43 +00001478 DotDispVal = DotDisp.getZExtValue();
Chad Rosiercc541e82013-04-19 15:57:00 +00001479 } else if (isParsingInlineAsm() && Tok.is(AsmToken::Identifier)) {
Chad Rosier240b7b92012-10-25 21:51:10 +00001480 unsigned DotDisp;
1481 std::pair<StringRef, StringRef> BaseMember = DotDispStr.split('.');
1482 if (SemaCallback->LookupInlineAsmField(BaseMember.first, BaseMember.second,
Chad Rosiercc541e82013-04-19 15:57:00 +00001483 DotDisp))
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001484 return Error(Tok.getLoc(), "Unable to lookup field reference!");
Chad Rosier240b7b92012-10-25 21:51:10 +00001485 DotDispVal = DotDisp;
Chad Rosiercc541e82013-04-19 15:57:00 +00001486 } else
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001487 return Error(Tok.getLoc(), "Unexpected token type!");
Chad Rosier911c1f32012-10-25 17:37:43 +00001488
Chad Rosier240b7b92012-10-25 21:51:10 +00001489 if (isParsingInlineAsm() && Tok.is(AsmToken::Identifier)) {
1490 SMLoc Loc = SMLoc::getFromPointer(DotDispStr.data());
1491 unsigned Len = DotDispStr.size();
1492 unsigned Val = OrigDispVal + DotDispVal;
1493 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_DotOperator, Loc, Len,
1494 Val));
Chad Rosier911c1f32012-10-25 17:37:43 +00001495 }
1496
Chad Rosiercc541e82013-04-19 15:57:00 +00001497 NewDisp = MCConstantExpr::Create(OrigDispVal + DotDispVal, getContext());
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001498 return false;
Chad Rosier5dcb4662012-10-24 22:21:50 +00001499}
1500
Chad Rosier91c82662012-10-24 17:22:29 +00001501/// Parse the 'offset' operator. This operator is used to specify the
1502/// location rather then the content of a variable.
David Blaikie960ea3f2014-06-08 16:18:35 +00001503std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOffsetOfOperator() {
Chad Rosier18785852013-04-09 20:58:48 +00001504 const AsmToken &Tok = Parser.getTok();
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001505 SMLoc OffsetOfLoc = Tok.getLoc();
Chad Rosier91c82662012-10-24 17:22:29 +00001506 Parser.Lex(); // Eat offset.
Chad Rosier91c82662012-10-24 17:22:29 +00001507
Chad Rosier91c82662012-10-24 17:22:29 +00001508 const MCExpr *Val;
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001509 InlineAsmIdentifierInfo Info;
Chad Rosier18785852013-04-09 20:58:48 +00001510 SMLoc Start = Tok.getLoc(), End;
Chad Rosierae7ecd62013-04-11 23:37:34 +00001511 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001512 if (ParseIntelIdentifier(Val, Identifier, Info,
1513 /*Unevaluated=*/false, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001514 return nullptr;
Chad Rosierae7ecd62013-04-11 23:37:34 +00001515
Chad Rosiere2f03772012-10-26 16:09:20 +00001516 // Don't emit the offset operator.
1517 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_Skip, OffsetOfLoc, 7));
1518
Chad Rosier91c82662012-10-24 17:22:29 +00001519 // The offset operator will have an 'r' constraint, thus we need to create
1520 // register operand to ensure proper matching. Just pick a GPR based on
1521 // the size of a pointer.
Craig Topper3c80d622014-01-06 04:55:54 +00001522 unsigned RegNo =
1523 is64BitMode() ? X86::RBX : (is32BitMode() ? X86::EBX : X86::BX);
Chad Rosiera4bc9432013-01-10 22:10:27 +00001524 return X86Operand::CreateReg(RegNo, Start, End, /*GetAddress=*/true,
Chad Rosier732b8372013-04-22 22:04:25 +00001525 OffsetOfLoc, Identifier, Info.OpDecl);
Devang Patel41b9dde2012-01-17 18:00:18 +00001526}
1527
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001528enum IntelOperatorKind {
1529 IOK_LENGTH,
1530 IOK_SIZE,
1531 IOK_TYPE
1532};
1533
1534/// Parse the 'LENGTH', 'TYPE' and 'SIZE' operators. The LENGTH operator
1535/// returns the number of elements in an array. It returns the value 1 for
1536/// non-array variables. The SIZE operator returns the size of a C or C++
1537/// variable. A variable's size is the product of its LENGTH and TYPE. The
1538/// TYPE operator returns the size of a C or C++ type or variable. If the
1539/// variable is an array, TYPE returns the size of a single element.
David Blaikie960ea3f2014-06-08 16:18:35 +00001540std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOperator(unsigned OpKind) {
Chad Rosier18785852013-04-09 20:58:48 +00001541 const AsmToken &Tok = Parser.getTok();
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001542 SMLoc TypeLoc = Tok.getLoc();
1543 Parser.Lex(); // Eat operator.
Chad Rosier11c42f22012-10-26 18:04:20 +00001544
Craig Topper062a2ba2014-04-25 05:30:21 +00001545 const MCExpr *Val = nullptr;
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001546 InlineAsmIdentifierInfo Info;
Chad Rosier18785852013-04-09 20:58:48 +00001547 SMLoc Start = Tok.getLoc(), End;
Chad Rosierb67f8052013-04-11 23:57:04 +00001548 StringRef Identifier = Tok.getString();
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001549 if (ParseIntelIdentifier(Val, Identifier, Info,
1550 /*Unevaluated=*/true, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001551 return nullptr;
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001552
1553 if (!Info.OpDecl)
1554 return ErrorOperand(Start, "unable to lookup expression");
Chad Rosier11c42f22012-10-26 18:04:20 +00001555
Chad Rosierf6675c32013-04-22 17:01:46 +00001556 unsigned CVal = 0;
Chad Rosiercb78f0d2013-04-22 19:42:15 +00001557 switch(OpKind) {
1558 default: llvm_unreachable("Unexpected operand kind!");
1559 case IOK_LENGTH: CVal = Info.Length; break;
1560 case IOK_SIZE: CVal = Info.Size; break;
1561 case IOK_TYPE: CVal = Info.Type; break;
1562 }
Chad Rosier11c42f22012-10-26 18:04:20 +00001563
1564 // Rewrite the type operator and the C or C++ type or variable in terms of an
1565 // immediate. E.g. TYPE foo -> $$4
1566 unsigned Len = End.getPointer() - TypeLoc.getPointer();
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001567 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_Imm, TypeLoc, Len, CVal));
Chad Rosier11c42f22012-10-26 18:04:20 +00001568
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001569 const MCExpr *Imm = MCConstantExpr::Create(CVal, getContext());
Chad Rosierf3c04f62013-03-19 21:58:18 +00001570 return X86Operand::CreateImm(Imm, Start, End);
Chad Rosier11c42f22012-10-26 18:04:20 +00001571}
1572
David Blaikie960ea3f2014-06-08 16:18:35 +00001573std::unique_ptr<X86Operand> X86AsmParser::ParseIntelOperand() {
Chad Rosier70f47592013-04-10 20:07:47 +00001574 const AsmToken &Tok = Parser.getTok();
David Majnemeraa34d792013-08-27 21:56:17 +00001575 SMLoc Start, End;
Chad Rosier91c82662012-10-24 17:22:29 +00001576
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001577 // Offset, length, type and size operators.
1578 if (isParsingInlineAsm()) {
Chad Rosier99e54642013-04-19 17:32:29 +00001579 StringRef AsmTokStr = Tok.getString();
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001580 if (AsmTokStr == "offset" || AsmTokStr == "OFFSET")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001581 return ParseIntelOffsetOfOperator();
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001582 if (AsmTokStr == "length" || AsmTokStr == "LENGTH")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001583 return ParseIntelOperator(IOK_LENGTH);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001584 if (AsmTokStr == "size" || AsmTokStr == "SIZE")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001585 return ParseIntelOperator(IOK_SIZE);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001586 if (AsmTokStr == "type" || AsmTokStr == "TYPE")
Chad Rosier10d1d1c2013-04-09 20:44:09 +00001587 return ParseIntelOperator(IOK_TYPE);
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001588 }
Chad Rosier11c42f22012-10-26 18:04:20 +00001589
David Majnemeraa34d792013-08-27 21:56:17 +00001590 unsigned Size = getIntelMemOperandSize(Tok.getString());
1591 if (Size) {
1592 Parser.Lex(); // Eat operand size (e.g., byte, word).
1593 if (Tok.getString() != "PTR" && Tok.getString() != "ptr")
Reid Kleckner71ff3f22014-08-01 00:59:22 +00001594 return ErrorOperand(Tok.getLoc(), "Expected 'PTR' or 'ptr' token!");
David Majnemeraa34d792013-08-27 21:56:17 +00001595 Parser.Lex(); // Eat ptr.
1596 }
1597 Start = Tok.getLoc();
1598
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001599 // Immediate.
Chad Rosierbfb70992013-04-17 00:11:46 +00001600 if (getLexer().is(AsmToken::Integer) || getLexer().is(AsmToken::Minus) ||
Ehsan Akhgari4103da62014-07-04 19:13:05 +00001601 getLexer().is(AsmToken::Tilde) || getLexer().is(AsmToken::LParen)) {
Chad Rosierbfb70992013-04-17 00:11:46 +00001602 AsmToken StartTok = Tok;
1603 IntelExprStateMachine SM(/*Imm=*/0, /*StopOnLBrac=*/true,
1604 /*AddImmPrefix=*/false);
Benjamin Kramer951b15e2013-12-01 11:47:42 +00001605 if (ParseIntelExpression(SM, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001606 return nullptr;
Chad Rosierbfb70992013-04-17 00:11:46 +00001607
1608 int64_t Imm = SM.getImm();
1609 if (isParsingInlineAsm()) {
1610 unsigned Len = Tok.getLoc().getPointer() - Start.getPointer();
1611 if (StartTok.getString().size() == Len)
1612 // Just add a prefix if this wasn't a complex immediate expression.
Chad Rosierf3c04f62013-03-19 21:58:18 +00001613 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_ImmPrefix, Start));
Chad Rosierbfb70992013-04-17 00:11:46 +00001614 else
1615 // Otherwise, rewrite the complex expression as a single immediate.
1616 InstInfo->AsmRewrites->push_back(AsmRewrite(AOK_Imm, Start, Len, Imm));
Devang Patel41b9dde2012-01-17 18:00:18 +00001617 }
Chad Rosierbfb70992013-04-17 00:11:46 +00001618
1619 if (getLexer().isNot(AsmToken::LBrac)) {
Kevin Enderby36eba252013-12-19 23:16:14 +00001620 // If a directional label (ie. 1f or 2b) was parsed above from
1621 // ParseIntelExpression() then SM.getSym() was set to a pointer to
1622 // to the MCExpr with the directional local symbol and this is a
1623 // memory operand not an immediate operand.
1624 if (SM.getSym())
1625 return X86Operand::CreateMem(SM.getSym(), Start, End, Size);
1626
Chad Rosierbfb70992013-04-17 00:11:46 +00001627 const MCExpr *ImmExpr = MCConstantExpr::Create(Imm, getContext());
1628 return X86Operand::CreateImm(ImmExpr, Start, End);
1629 }
1630
1631 // Only positive immediates are valid.
1632 if (Imm < 0)
1633 return ErrorOperand(Start, "expected a positive immediate displacement "
1634 "before bracketed expr.");
1635
1636 // Parse ImmDisp [ BaseReg + Scale*IndexReg + Disp ].
David Majnemeraa34d792013-08-27 21:56:17 +00001637 return ParseIntelMemOperand(Imm, Start, Size);
Devang Patel41b9dde2012-01-17 18:00:18 +00001638 }
1639
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001640 // Register.
Devang Patelce6a2ca2012-01-20 22:32:05 +00001641 unsigned RegNo = 0;
1642 if (!ParseRegister(RegNo, Start, End)) {
Chad Rosier0397edd2012-10-04 23:59:38 +00001643 // If this is a segment register followed by a ':', then this is the start
David Majnemeraa34d792013-08-27 21:56:17 +00001644 // of a segment override, otherwise this is a normal register reference.
Chad Rosier0397edd2012-10-04 23:59:38 +00001645 if (getLexer().isNot(AsmToken::Colon))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00001646 return X86Operand::CreateReg(RegNo, Start, End);
Chad Rosier0397edd2012-10-04 23:59:38 +00001647
David Majnemeraa34d792013-08-27 21:56:17 +00001648 return ParseIntelSegmentOverride(/*SegReg=*/RegNo, Start, Size);
Devang Patel46831de2012-01-12 01:36:43 +00001649 }
1650
Chad Rosierd0ed73a2013-01-17 19:21:48 +00001651 // Memory operand.
David Majnemeraa34d792013-08-27 21:56:17 +00001652 return ParseIntelMemOperand(/*Disp=*/0, Start, Size);
Devang Patel46831de2012-01-12 01:36:43 +00001653}
1654
David Blaikie960ea3f2014-06-08 16:18:35 +00001655std::unique_ptr<X86Operand> X86AsmParser::ParseATTOperand() {
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001656 switch (getLexer().getKind()) {
1657 default:
Chris Lattnerb9270732010-04-17 18:56:34 +00001658 // Parse a memory operand with no segment register.
1659 return ParseMemOperand(0, Parser.getTok().getLoc());
Chris Lattnercc2ad082010-01-15 18:27:19 +00001660 case AsmToken::Percent: {
Chris Lattnerb9270732010-04-17 18:56:34 +00001661 // Read the register.
Chris Lattnercc2ad082010-01-15 18:27:19 +00001662 unsigned RegNo;
Chris Lattner0c2538f2010-01-15 18:51:29 +00001663 SMLoc Start, End;
Craig Topper062a2ba2014-04-25 05:30:21 +00001664 if (ParseRegister(RegNo, Start, End)) return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001665 if (RegNo == X86::EIZ || RegNo == X86::RIZ) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00001666 Error(Start, "%eiz and %riz can only be used as index registers",
1667 SMRange(Start, End));
Craig Topper062a2ba2014-04-25 05:30:21 +00001668 return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001669 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001670
Chris Lattnerb9270732010-04-17 18:56:34 +00001671 // If this is a segment register followed by a ':', then this is the start
1672 // of a memory reference, otherwise this is a normal register reference.
1673 if (getLexer().isNot(AsmToken::Colon))
1674 return X86Operand::CreateReg(RegNo, Start, End);
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001675
Reid Kleckner0c5da972014-07-31 23:03:22 +00001676 if (!X86MCRegisterClasses[X86::SEGMENT_REGRegClassID].contains(RegNo))
1677 return ErrorOperand(Start, "invalid segment register");
1678
Chris Lattnerb9270732010-04-17 18:56:34 +00001679 getParser().Lex(); // Eat the colon.
1680 return ParseMemOperand(RegNo, Start);
Chris Lattnercc2ad082010-01-15 18:27:19 +00001681 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001682 case AsmToken::Dollar: {
1683 // $42 -> immediate.
Sean Callanan936b0d32010-01-19 21:44:56 +00001684 SMLoc Start = Parser.getTok().getLoc(), End;
Sean Callanana83fd7d2010-01-19 20:27:46 +00001685 Parser.Lex();
Daniel Dunbar73da11e2009-08-31 08:08:38 +00001686 const MCExpr *Val;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001687 if (getParser().parseExpression(Val, End))
Craig Topper062a2ba2014-04-25 05:30:21 +00001688 return nullptr;
Chris Lattner528d00b2010-01-15 19:28:38 +00001689 return X86Operand::CreateImm(Val, Start, End);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001690 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001691 }
Daniel Dunbar2b11c7d2009-07-20 20:01:54 +00001692}
1693
David Blaikie960ea3f2014-06-08 16:18:35 +00001694bool X86AsmParser::HandleAVX512Operand(OperandVector &Operands,
1695 const MCParsedAsmOperand &Op) {
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001696 if(STI.getFeatureBits() & X86::FeatureAVX512) {
1697 if (getLexer().is(AsmToken::LCurly)) {
1698 // Eat "{" and mark the current place.
1699 const SMLoc consumedToken = consumeToken();
1700 // Distinguish {1to<NUM>} from {%k<NUM>}.
1701 if(getLexer().is(AsmToken::Integer)) {
1702 // Parse memory broadcasting ({1to<NUM>}).
1703 if (getLexer().getTok().getIntVal() != 1)
1704 return !ErrorAndEatStatement(getLexer().getLoc(),
1705 "Expected 1to<NUM> at this point");
1706 Parser.Lex(); // Eat "1" of 1to8
1707 if (!getLexer().is(AsmToken::Identifier) ||
1708 !getLexer().getTok().getIdentifier().startswith("to"))
1709 return !ErrorAndEatStatement(getLexer().getLoc(),
1710 "Expected 1to<NUM> at this point");
1711 // Recognize only reasonable suffixes.
1712 const char *BroadcastPrimitive =
1713 StringSwitch<const char*>(getLexer().getTok().getIdentifier())
Robert Khasanovbfa01312014-07-21 14:54:21 +00001714 .Case("to2", "{1to2}")
1715 .Case("to4", "{1to4}")
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001716 .Case("to8", "{1to8}")
1717 .Case("to16", "{1to16}")
Craig Topper062a2ba2014-04-25 05:30:21 +00001718 .Default(nullptr);
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001719 if (!BroadcastPrimitive)
1720 return !ErrorAndEatStatement(getLexer().getLoc(),
1721 "Invalid memory broadcast primitive.");
1722 Parser.Lex(); // Eat "toN" of 1toN
1723 if (!getLexer().is(AsmToken::RCurly))
1724 return !ErrorAndEatStatement(getLexer().getLoc(),
1725 "Expected } at this point");
1726 Parser.Lex(); // Eat "}"
1727 Operands.push_back(X86Operand::CreateToken(BroadcastPrimitive,
1728 consumedToken));
1729 // No AVX512 specific primitives can pass
1730 // after memory broadcasting, so return.
1731 return true;
1732 } else {
1733 // Parse mask register {%k1}
1734 Operands.push_back(X86Operand::CreateToken("{", consumedToken));
David Blaikie960ea3f2014-06-08 16:18:35 +00001735 if (std::unique_ptr<X86Operand> Op = ParseOperand()) {
1736 Operands.push_back(std::move(Op));
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001737 if (!getLexer().is(AsmToken::RCurly))
1738 return !ErrorAndEatStatement(getLexer().getLoc(),
1739 "Expected } at this point");
1740 Operands.push_back(X86Operand::CreateToken("}", consumeToken()));
1741
1742 // Parse "zeroing non-masked" semantic {z}
1743 if (getLexer().is(AsmToken::LCurly)) {
1744 Operands.push_back(X86Operand::CreateToken("{z}", consumeToken()));
1745 if (!getLexer().is(AsmToken::Identifier) ||
1746 getLexer().getTok().getIdentifier() != "z")
1747 return !ErrorAndEatStatement(getLexer().getLoc(),
1748 "Expected z at this point");
1749 Parser.Lex(); // Eat the z
1750 if (!getLexer().is(AsmToken::RCurly))
1751 return !ErrorAndEatStatement(getLexer().getLoc(),
1752 "Expected } at this point");
1753 Parser.Lex(); // Eat the }
1754 }
1755 }
1756 }
1757 }
1758 }
1759 return true;
1760}
1761
Chris Lattnerb9270732010-04-17 18:56:34 +00001762/// ParseMemOperand: segment: disp(basereg, indexreg, scale). The '%ds:' prefix
1763/// has already been parsed if present.
David Blaikie960ea3f2014-06-08 16:18:35 +00001764std::unique_ptr<X86Operand> X86AsmParser::ParseMemOperand(unsigned SegReg,
1765 SMLoc MemStart) {
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001766
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001767 // We have to disambiguate a parenthesized expression "(4+5)" from the start
1768 // of a memory operand with a missing displacement "(%ebx)" or "(,%eax)". The
Chris Lattner807a3bc2010-01-24 01:07:33 +00001769 // only way to do this without lookahead is to eat the '(' and see what is
1770 // after it.
Daniel Dunbar73da11e2009-08-31 08:08:38 +00001771 const MCExpr *Disp = MCConstantExpr::Create(0, getParser().getContext());
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001772 if (getLexer().isNot(AsmToken::LParen)) {
Chris Lattnere17df0b2010-01-15 19:39:23 +00001773 SMLoc ExprEnd;
Craig Topper062a2ba2014-04-25 05:30:21 +00001774 if (getParser().parseExpression(Disp, ExprEnd)) return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001775
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001776 // After parsing the base expression we could either have a parenthesized
1777 // memory address or not. If not, return now. If so, eat the (.
1778 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbara4fc8d92009-07-31 22:22:54 +00001779 // Unless we have a segment register, treat this as an immediate.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001780 if (SegReg == 0)
Daniel Dunbar76e5d702010-01-30 01:02:48 +00001781 return X86Operand::CreateMem(Disp, MemStart, ExprEnd);
Chris Lattner015cfb12010-01-15 19:33:43 +00001782 return X86Operand::CreateMem(SegReg, Disp, 0, 0, 1, MemStart, ExprEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001783 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001784
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001785 // Eat the '('.
Sean Callanana83fd7d2010-01-19 20:27:46 +00001786 Parser.Lex();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001787 } else {
1788 // Okay, we have a '('. We don't know if this is an expression or not, but
1789 // so we have to eat the ( to see beyond it.
Sean Callanan936b0d32010-01-19 21:44:56 +00001790 SMLoc LParenLoc = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00001791 Parser.Lex(); // Eat the '('.
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001792
Kevin Enderby7d912182009-09-03 17:15:07 +00001793 if (getLexer().is(AsmToken::Percent) || getLexer().is(AsmToken::Comma)) {
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001794 // Nothing to do here, fall into the code below with the '(' part of the
1795 // memory operand consumed.
1796 } else {
Chris Lattner528d00b2010-01-15 19:28:38 +00001797 SMLoc ExprEnd;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001798
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001799 // It must be an parenthesized expression, parse it now.
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001800 if (getParser().parseParenExpression(Disp, ExprEnd))
Craig Topper062a2ba2014-04-25 05:30:21 +00001801 return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001802
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001803 // After parsing the base expression we could either have a parenthesized
1804 // memory address or not. If not, return now. If so, eat the (.
1805 if (getLexer().isNot(AsmToken::LParen)) {
Daniel Dunbara4fc8d92009-07-31 22:22:54 +00001806 // Unless we have a segment register, treat this as an immediate.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001807 if (SegReg == 0)
Daniel Dunbar76e5d702010-01-30 01:02:48 +00001808 return X86Operand::CreateMem(Disp, LParenLoc, ExprEnd);
Chris Lattner015cfb12010-01-15 19:33:43 +00001809 return X86Operand::CreateMem(SegReg, Disp, 0, 0, 1, MemStart, ExprEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001810 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001811
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001812 // Eat the '('.
Sean Callanana83fd7d2010-01-19 20:27:46 +00001813 Parser.Lex();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001814 }
1815 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001816
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001817 // If we reached here, then we just ate the ( of the memory operand. Process
1818 // the rest of the memory operand.
Daniel Dunbar3ebf8482009-07-31 20:53:16 +00001819 unsigned BaseReg = 0, IndexReg = 0, Scale = 1;
David Woodhouse6dbda442014-01-08 12:58:28 +00001820 SMLoc IndexLoc, BaseLoc;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001821
Chris Lattner0c2538f2010-01-15 18:51:29 +00001822 if (getLexer().is(AsmToken::Percent)) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00001823 SMLoc StartLoc, EndLoc;
David Woodhouse6dbda442014-01-08 12:58:28 +00001824 BaseLoc = Parser.getTok().getLoc();
Craig Topper062a2ba2014-04-25 05:30:21 +00001825 if (ParseRegister(BaseReg, StartLoc, EndLoc)) return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001826 if (BaseReg == X86::EIZ || BaseReg == X86::RIZ) {
Benjamin Kramer1930b002011-10-16 12:10:27 +00001827 Error(StartLoc, "eiz and riz can only be used as index registers",
1828 SMRange(StartLoc, EndLoc));
Craig Topper062a2ba2014-04-25 05:30:21 +00001829 return nullptr;
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001830 }
Chris Lattner0c2538f2010-01-15 18:51:29 +00001831 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001832
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001833 if (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00001834 Parser.Lex(); // Eat the comma.
Kevin Enderbyfb3110b2012-03-12 21:32:09 +00001835 IndexLoc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001836
1837 // Following the comma we should have either an index register, or a scale
1838 // value. We don't support the later form, but we want to parse it
1839 // correctly.
1840 //
1841 // Not that even though it would be completely consistent to support syntax
Bruno Cardoso Lopes306a1f92010-07-24 00:06:39 +00001842 // like "1(%eax,,1)", the assembler doesn't. Use "eiz" or "riz" for this.
Kevin Enderby7d912182009-09-03 17:15:07 +00001843 if (getLexer().is(AsmToken::Percent)) {
Chris Lattner0c2538f2010-01-15 18:51:29 +00001844 SMLoc L;
Craig Topper062a2ba2014-04-25 05:30:21 +00001845 if (ParseRegister(IndexReg, L, L)) return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001846
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001847 if (getLexer().isNot(AsmToken::RParen)) {
1848 // Parse the scale amount:
1849 // ::= ',' [scale-expression]
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001850 if (getLexer().isNot(AsmToken::Comma)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00001851 Error(Parser.getTok().getLoc(),
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001852 "expected comma in scale expression");
Craig Topper062a2ba2014-04-25 05:30:21 +00001853 return nullptr;
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001854 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00001855 Parser.Lex(); // Eat the comma.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001856
1857 if (getLexer().isNot(AsmToken::RParen)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00001858 SMLoc Loc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001859
1860 int64_t ScaleVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001861 if (getParser().parseAbsoluteExpression(ScaleVal)){
Kevin Enderbydeed5aa2012-03-09 22:24:10 +00001862 Error(Loc, "expected scale expression");
Craig Topper062a2ba2014-04-25 05:30:21 +00001863 return nullptr;
Craig Topper6bf3ed42012-07-18 04:59:16 +00001864 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001865
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001866 // Validate the scale amount.
David Woodhouse6dbda442014-01-08 12:58:28 +00001867 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg) &&
1868 ScaleVal != 1) {
1869 Error(Loc, "scale factor in 16-bit address must be 1");
Craig Topper062a2ba2014-04-25 05:30:21 +00001870 return nullptr;
David Woodhouse6dbda442014-01-08 12:58:28 +00001871 }
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001872 if (ScaleVal != 1 && ScaleVal != 2 && ScaleVal != 4 && ScaleVal != 8){
1873 Error(Loc, "scale factor in address must be 1, 2, 4 or 8");
Craig Topper062a2ba2014-04-25 05:30:21 +00001874 return nullptr;
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001875 }
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001876 Scale = (unsigned)ScaleVal;
1877 }
1878 }
1879 } else if (getLexer().isNot(AsmToken::RParen)) {
Daniel Dunbar94b84a12010-08-24 19:13:38 +00001880 // A scale amount without an index is ignored.
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001881 // index.
Sean Callanan936b0d32010-01-19 21:44:56 +00001882 SMLoc Loc = Parser.getTok().getLoc();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001883
1884 int64_t Value;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00001885 if (getParser().parseAbsoluteExpression(Value))
Craig Topper062a2ba2014-04-25 05:30:21 +00001886 return nullptr;
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001887
Daniel Dunbar94b84a12010-08-24 19:13:38 +00001888 if (Value != 1)
1889 Warning(Loc, "scale factor without index register is ignored");
1890 Scale = 1;
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001891 }
1892 }
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001893
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001894 // Ok, we've eaten the memory operand, verify we have a ')' and eat it too.
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001895 if (getLexer().isNot(AsmToken::RParen)) {
Sean Callanan936b0d32010-01-19 21:44:56 +00001896 Error(Parser.getTok().getLoc(), "unexpected token in memory operand");
Craig Topper062a2ba2014-04-25 05:30:21 +00001897 return nullptr;
Chris Lattnera2bbb7c2010-01-15 18:44:13 +00001898 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00001899 SMLoc MemEnd = Parser.getTok().getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00001900 Parser.Lex(); // Eat the ')'.
Bruno Cardoso Lopesd65cd1d2010-07-23 22:15:26 +00001901
David Woodhouse6dbda442014-01-08 12:58:28 +00001902 // Check for use of invalid 16-bit registers. Only BX/BP/SI/DI are allowed,
1903 // and then only in non-64-bit modes. Except for DX, which is a special case
1904 // because an unofficial form of in/out instructions uses it.
1905 if (X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg) &&
1906 (is64BitMode() || (BaseReg != X86::BX && BaseReg != X86::BP &&
1907 BaseReg != X86::SI && BaseReg != X86::DI)) &&
1908 BaseReg != X86::DX) {
1909 Error(BaseLoc, "invalid 16-bit base register");
Craig Topper062a2ba2014-04-25 05:30:21 +00001910 return nullptr;
David Woodhouse6dbda442014-01-08 12:58:28 +00001911 }
1912 if (BaseReg == 0 &&
1913 X86MCRegisterClasses[X86::GR16RegClassID].contains(IndexReg)) {
1914 Error(IndexLoc, "16-bit memory operand may not include only index register");
Craig Topper062a2ba2014-04-25 05:30:21 +00001915 return nullptr;
David Woodhouse6dbda442014-01-08 12:58:28 +00001916 }
Kevin Enderbybc570f22014-01-23 22:34:42 +00001917
1918 StringRef ErrMsg;
1919 if (CheckBaseRegAndIndexReg(BaseReg, IndexReg, ErrMsg)) {
1920 Error(BaseLoc, ErrMsg);
Craig Topper062a2ba2014-04-25 05:30:21 +00001921 return nullptr;
Kevin Enderbyfb3110b2012-03-12 21:32:09 +00001922 }
1923
Reid Klecknerb7e2f602014-07-31 23:26:35 +00001924 if (SegReg || BaseReg || IndexReg)
1925 return X86Operand::CreateMem(SegReg, Disp, BaseReg, IndexReg, Scale,
1926 MemStart, MemEnd);
1927 return X86Operand::CreateMem(Disp, MemStart, MemEnd);
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00001928}
1929
David Blaikie960ea3f2014-06-08 16:18:35 +00001930bool X86AsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
1931 SMLoc NameLoc, OperandVector &Operands) {
Chad Rosierf0e87202012-10-25 20:41:34 +00001932 InstInfo = &Info;
Chris Lattner2cb092d2010-10-30 19:23:13 +00001933 StringRef PatchedName = Name;
Daniel Dunbar0e767d72010-05-25 19:49:32 +00001934
Chris Lattner7e8a99b2010-11-28 20:23:50 +00001935 // FIXME: Hack to recognize setneb as setne.
1936 if (PatchedName.startswith("set") && PatchedName.endswith("b") &&
1937 PatchedName != "setb" && PatchedName != "setnb")
1938 PatchedName = PatchedName.substr(0, Name.size()-1);
Chad Rosier51afe632012-06-27 22:34:28 +00001939
Daniel Dunbar0e767d72010-05-25 19:49:32 +00001940 // FIXME: Hack to recognize cmp<comparison code>{ss,sd,ps,pd}.
Craig Topper062a2ba2014-04-25 05:30:21 +00001941 const MCExpr *ExtraImmOp = nullptr;
Bruno Cardoso Lopes3183dd52010-06-23 21:10:57 +00001942 if ((PatchedName.startswith("cmp") || PatchedName.startswith("vcmp")) &&
Daniel Dunbar0e767d72010-05-25 19:49:32 +00001943 (PatchedName.endswith("ss") || PatchedName.endswith("sd") ||
1944 PatchedName.endswith("ps") || PatchedName.endswith("pd"))) {
Craig Toppera0a603e2012-03-29 07:11:23 +00001945 bool IsVCMP = PatchedName[0] == 'v';
Bruno Cardoso Lopes3183dd52010-06-23 21:10:57 +00001946 unsigned SSECCIdx = IsVCMP ? 4 : 3;
Daniel Dunbar0e767d72010-05-25 19:49:32 +00001947 unsigned SSEComparisonCode = StringSwitch<unsigned>(
Bruno Cardoso Lopes3183dd52010-06-23 21:10:57 +00001948 PatchedName.slice(SSECCIdx, PatchedName.size() - 2))
Craig Toppera0a603e2012-03-29 07:11:23 +00001949 .Case("eq", 0x00)
1950 .Case("lt", 0x01)
1951 .Case("le", 0x02)
1952 .Case("unord", 0x03)
1953 .Case("neq", 0x04)
1954 .Case("nlt", 0x05)
1955 .Case("nle", 0x06)
1956 .Case("ord", 0x07)
1957 /* AVX only from here */
1958 .Case("eq_uq", 0x08)
1959 .Case("nge", 0x09)
Bruno Cardoso Lopes6c614512010-07-07 22:24:03 +00001960 .Case("ngt", 0x0A)
1961 .Case("false", 0x0B)
1962 .Case("neq_oq", 0x0C)
1963 .Case("ge", 0x0D)
1964 .Case("gt", 0x0E)
1965 .Case("true", 0x0F)
1966 .Case("eq_os", 0x10)
1967 .Case("lt_oq", 0x11)
1968 .Case("le_oq", 0x12)
1969 .Case("unord_s", 0x13)
1970 .Case("neq_us", 0x14)
1971 .Case("nlt_uq", 0x15)
1972 .Case("nle_uq", 0x16)
1973 .Case("ord_s", 0x17)
1974 .Case("eq_us", 0x18)
1975 .Case("nge_uq", 0x19)
1976 .Case("ngt_uq", 0x1A)
1977 .Case("false_os", 0x1B)
1978 .Case("neq_os", 0x1C)
1979 .Case("ge_oq", 0x1D)
1980 .Case("gt_oq", 0x1E)
1981 .Case("true_us", 0x1F)
Daniel Dunbar0e767d72010-05-25 19:49:32 +00001982 .Default(~0U);
Craig Toppera0a603e2012-03-29 07:11:23 +00001983 if (SSEComparisonCode != ~0U && (IsVCMP || SSEComparisonCode < 8)) {
Daniel Dunbar0e767d72010-05-25 19:49:32 +00001984 ExtraImmOp = MCConstantExpr::Create(SSEComparisonCode,
1985 getParser().getContext());
1986 if (PatchedName.endswith("ss")) {
Bruno Cardoso Lopes3183dd52010-06-23 21:10:57 +00001987 PatchedName = IsVCMP ? "vcmpss" : "cmpss";
Daniel Dunbar0e767d72010-05-25 19:49:32 +00001988 } else if (PatchedName.endswith("sd")) {
Bruno Cardoso Lopes3183dd52010-06-23 21:10:57 +00001989 PatchedName = IsVCMP ? "vcmpsd" : "cmpsd";
Daniel Dunbar0e767d72010-05-25 19:49:32 +00001990 } else if (PatchedName.endswith("ps")) {
Bruno Cardoso Lopes3183dd52010-06-23 21:10:57 +00001991 PatchedName = IsVCMP ? "vcmpps" : "cmpps";
Daniel Dunbar0e767d72010-05-25 19:49:32 +00001992 } else {
1993 assert(PatchedName.endswith("pd") && "Unexpected mnemonic!");
Bruno Cardoso Lopes3183dd52010-06-23 21:10:57 +00001994 PatchedName = IsVCMP ? "vcmppd" : "cmppd";
Daniel Dunbar0e767d72010-05-25 19:49:32 +00001995 }
1996 }
1997 }
Bruno Cardoso Lopesea0e05a2010-07-23 18:41:12 +00001998
Daniel Dunbar3e0c9792010-02-10 21:19:28 +00001999 Operands.push_back(X86Operand::CreateToken(PatchedName, NameLoc));
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002000
Devang Patel7cdb2ff2012-01-30 22:47:12 +00002001 if (ExtraImmOp && !isParsingIntelSyntax())
Daniel Dunbar0e767d72010-05-25 19:49:32 +00002002 Operands.push_back(X86Operand::CreateImm(ExtraImmOp, NameLoc, NameLoc));
Michael J. Spencer530ce852010-10-09 11:00:50 +00002003
Chris Lattner086a83a2010-09-08 05:17:37 +00002004 // Determine whether this is an instruction prefix.
2005 bool isPrefix =
Chris Lattner2cb092d2010-10-30 19:23:13 +00002006 Name == "lock" || Name == "rep" ||
2007 Name == "repe" || Name == "repz" ||
Rafael Espindolaf6c05b12010-11-23 11:23:24 +00002008 Name == "repne" || Name == "repnz" ||
Rafael Espindolaeab08002010-11-27 20:29:45 +00002009 Name == "rex64" || Name == "data16";
Michael J. Spencer530ce852010-10-09 11:00:50 +00002010
2011
Chris Lattner086a83a2010-09-08 05:17:37 +00002012 // This does the actual operand parsing. Don't parse any more if we have a
2013 // prefix juxtaposed with an operation like "lock incl 4(%rax)", because we
2014 // just want to parse the "lock" as the first instruction and the "incl" as
2015 // the next one.
2016 if (getLexer().isNot(AsmToken::EndOfStatement) && !isPrefix) {
Daniel Dunbar71527c12009-08-11 05:00:25 +00002017
2018 // Parse '*' modifier.
Alp Tokera5b88a52013-12-02 16:06:06 +00002019 if (getLexer().is(AsmToken::Star))
2020 Operands.push_back(X86Operand::CreateToken("*", consumeToken()));
Daniel Dunbar71527c12009-08-11 05:00:25 +00002021
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002022 // Read the operands.
2023 while(1) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002024 if (std::unique_ptr<X86Operand> Op = ParseOperand()) {
2025 Operands.push_back(std::move(Op));
2026 if (!HandleAVX512Operand(Operands, *Operands.back()))
Elena Demikhovsky89529742013-09-12 08:55:00 +00002027 return true;
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002028 } else {
2029 Parser.eatToEndOfStatement();
2030 return true;
Elena Demikhovsky89529742013-09-12 08:55:00 +00002031 }
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002032 // check for comma and eat it
2033 if (getLexer().is(AsmToken::Comma))
2034 Parser.Lex();
2035 else
2036 break;
2037 }
Elena Demikhovsky89529742013-09-12 08:55:00 +00002038
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002039 if (getLexer().isNot(AsmToken::EndOfStatement))
Elena Demikhovsky9f09b3e2014-02-20 07:00:10 +00002040 return ErrorAndEatStatement(getLexer().getLoc(),
2041 "unexpected token in argument list");
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002042 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002043
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002044 // Consume the EndOfStatement or the prefix separator Slash
Elena Demikhovsky9f09b3e2014-02-20 07:00:10 +00002045 if (getLexer().is(AsmToken::EndOfStatement) ||
2046 (isPrefix && getLexer().is(AsmToken::Slash)))
Elena Demikhovskyc9657012014-02-20 06:34:39 +00002047 Parser.Lex();
Daniel Dunbare1fdb0e2009-07-28 22:40:46 +00002048
Devang Patel7cdb2ff2012-01-30 22:47:12 +00002049 if (ExtraImmOp && isParsingIntelSyntax())
2050 Operands.push_back(X86Operand::CreateImm(ExtraImmOp, NameLoc, NameLoc));
2051
Chris Lattnerb6f8e822010-11-06 19:25:43 +00002052 // This is a terrible hack to handle "out[bwl]? %al, (%dx)" ->
2053 // "outb %al, %dx". Out doesn't take a memory form, but this is a widely
2054 // documented form in various unofficial manuals, so a lot of code uses it.
2055 if ((Name == "outb" || Name == "outw" || Name == "outl" || Name == "out") &&
2056 Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002057 X86Operand &Op = (X86Operand &)*Operands.back();
Chris Lattnerb6f8e822010-11-06 19:25:43 +00002058 if (Op.isMem() && Op.Mem.SegReg == 0 &&
2059 isa<MCConstantExpr>(Op.Mem.Disp) &&
2060 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
2061 Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) {
2062 SMLoc Loc = Op.getEndLoc();
2063 Operands.back() = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc);
Chris Lattnerb6f8e822010-11-06 19:25:43 +00002064 }
2065 }
Joerg Sonnenbergerb7e635d2011-02-22 20:40:09 +00002066 // Same hack for "in[bwl]? (%dx), %al" -> "inb %dx, %al".
2067 if ((Name == "inb" || Name == "inw" || Name == "inl" || Name == "in") &&
2068 Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002069 X86Operand &Op = (X86Operand &)*Operands[1];
Joerg Sonnenbergerb7e635d2011-02-22 20:40:09 +00002070 if (Op.isMem() && Op.Mem.SegReg == 0 &&
2071 isa<MCConstantExpr>(Op.Mem.Disp) &&
2072 cast<MCConstantExpr>(Op.Mem.Disp)->getValue() == 0 &&
2073 Op.Mem.BaseReg == MatchRegisterName("dx") && Op.Mem.IndexReg == 0) {
2074 SMLoc Loc = Op.getEndLoc();
David Blaikie960ea3f2014-06-08 16:18:35 +00002075 Operands[1] = X86Operand::CreateReg(Op.Mem.BaseReg, Loc, Loc);
Joerg Sonnenbergerb7e635d2011-02-22 20:40:09 +00002076 }
2077 }
David Woodhouse4ce66062014-01-22 15:08:55 +00002078
2079 // Append default arguments to "ins[bwld]"
2080 if (Name.startswith("ins") && Operands.size() == 1 &&
2081 (Name == "insb" || Name == "insw" || Name == "insl" ||
2082 Name == "insd" )) {
2083 if (isParsingIntelSyntax()) {
2084 Operands.push_back(X86Operand::CreateReg(X86::DX, NameLoc, NameLoc));
2085 Operands.push_back(DefaultMemDIOperand(NameLoc));
2086 } else {
2087 Operands.push_back(X86Operand::CreateReg(X86::DX, NameLoc, NameLoc));
2088 Operands.push_back(DefaultMemDIOperand(NameLoc));
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002089 }
2090 }
2091
David Woodhousec472b812014-01-22 15:08:49 +00002092 // Append default arguments to "outs[bwld]"
2093 if (Name.startswith("outs") && Operands.size() == 1 &&
2094 (Name == "outsb" || Name == "outsw" || Name == "outsl" ||
2095 Name == "outsd" )) {
2096 if (isParsingIntelSyntax()) {
2097 Operands.push_back(DefaultMemSIOperand(NameLoc));
2098 Operands.push_back(X86Operand::CreateReg(X86::DX, NameLoc, NameLoc));
2099 } else {
2100 Operands.push_back(DefaultMemSIOperand(NameLoc));
2101 Operands.push_back(X86Operand::CreateReg(X86::DX, NameLoc, NameLoc));
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002102 }
2103 }
2104
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00002105 // Transform "lods[bwlq]" into "lods[bwlq] ($SIREG)" for appropriate
2106 // values of $SIREG according to the mode. It would be nice if this
2107 // could be achieved with InstAlias in the tables.
2108 if (Name.startswith("lods") && Operands.size() == 1 &&
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002109 (Name == "lods" || Name == "lodsb" || Name == "lodsw" ||
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00002110 Name == "lodsl" || Name == "lodsd" || Name == "lodsq"))
2111 Operands.push_back(DefaultMemSIOperand(NameLoc));
2112
David Woodhouseb33c2ef2014-01-22 15:08:21 +00002113 // Transform "stos[bwlq]" into "stos[bwlq] ($DIREG)" for appropriate
2114 // values of $DIREG according to the mode. It would be nice if this
2115 // could be achieved with InstAlias in the tables.
2116 if (Name.startswith("stos") && Operands.size() == 1 &&
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002117 (Name == "stos" || Name == "stosb" || Name == "stosw" ||
David Woodhouseb33c2ef2014-01-22 15:08:21 +00002118 Name == "stosl" || Name == "stosd" || Name == "stosq"))
2119 Operands.push_back(DefaultMemDIOperand(NameLoc));
Joerg Sonnenberger3fbfcc02011-03-18 11:59:40 +00002120
David Woodhouse20fe4802014-01-22 15:08:27 +00002121 // Transform "scas[bwlq]" into "scas[bwlq] ($DIREG)" for appropriate
2122 // values of $DIREG according to the mode. It would be nice if this
2123 // could be achieved with InstAlias in the tables.
2124 if (Name.startswith("scas") && Operands.size() == 1 &&
2125 (Name == "scas" || Name == "scasb" || Name == "scasw" ||
2126 Name == "scasl" || Name == "scasd" || Name == "scasq"))
2127 Operands.push_back(DefaultMemDIOperand(NameLoc));
2128
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00002129 // Add default SI and DI operands to "cmps[bwlq]".
2130 if (Name.startswith("cmps") &&
2131 (Name == "cmps" || Name == "cmpsb" || Name == "cmpsw" ||
2132 Name == "cmpsl" || Name == "cmpsd" || Name == "cmpsq")) {
2133 if (Operands.size() == 1) {
2134 if (isParsingIntelSyntax()) {
2135 Operands.push_back(DefaultMemSIOperand(NameLoc));
2136 Operands.push_back(DefaultMemDIOperand(NameLoc));
2137 } else {
2138 Operands.push_back(DefaultMemDIOperand(NameLoc));
2139 Operands.push_back(DefaultMemSIOperand(NameLoc));
2140 }
2141 } else if (Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002142 X86Operand &Op = (X86Operand &)*Operands[1];
2143 X86Operand &Op2 = (X86Operand &)*Operands[2];
David Woodhouse9bbf7ca2014-01-22 15:08:36 +00002144 if (!doSrcDstMatch(Op, Op2))
2145 return Error(Op.getStartLoc(),
2146 "mismatching source and destination index registers");
2147 }
2148 }
2149
David Woodhouse6f417de2014-01-22 15:08:42 +00002150 // Add default SI and DI operands to "movs[bwlq]".
2151 if ((Name.startswith("movs") &&
2152 (Name == "movs" || Name == "movsb" || Name == "movsw" ||
2153 Name == "movsl" || Name == "movsd" || Name == "movsq")) ||
2154 (Name.startswith("smov") &&
2155 (Name == "smov" || Name == "smovb" || Name == "smovw" ||
2156 Name == "smovl" || Name == "smovd" || Name == "smovq"))) {
2157 if (Operands.size() == 1) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002158 if (Name == "movsd")
David Woodhouse6f417de2014-01-22 15:08:42 +00002159 Operands.back() = X86Operand::CreateToken("movsl", NameLoc);
2160 if (isParsingIntelSyntax()) {
2161 Operands.push_back(DefaultMemDIOperand(NameLoc));
2162 Operands.push_back(DefaultMemSIOperand(NameLoc));
2163 } else {
2164 Operands.push_back(DefaultMemSIOperand(NameLoc));
2165 Operands.push_back(DefaultMemDIOperand(NameLoc));
2166 }
2167 } else if (Operands.size() == 3) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002168 X86Operand &Op = (X86Operand &)*Operands[1];
2169 X86Operand &Op2 = (X86Operand &)*Operands[2];
David Woodhouse6f417de2014-01-22 15:08:42 +00002170 if (!doSrcDstMatch(Op, Op2))
2171 return Error(Op.getStartLoc(),
2172 "mismatching source and destination index registers");
2173 }
2174 }
2175
Chris Lattner4bd21712010-09-15 04:33:27 +00002176 // FIXME: Hack to handle recognize s{hr,ar,hl} $1, <op>. Canonicalize to
Chris Lattner30561ab2010-09-11 16:32:12 +00002177 // "shift <op>".
Daniel Dunbar18fc3442010-03-13 00:47:29 +00002178 if ((Name.startswith("shr") || Name.startswith("sar") ||
Chris Lattner64f91b92010-11-06 21:23:40 +00002179 Name.startswith("shl") || Name.startswith("sal") ||
2180 Name.startswith("rcl") || Name.startswith("rcr") ||
2181 Name.startswith("rol") || Name.startswith("ror")) &&
Chris Lattner4cfbcdc2010-09-06 18:32:06 +00002182 Operands.size() == 3) {
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002183 if (isParsingIntelSyntax()) {
Devang Patela410ed32012-01-24 21:43:36 +00002184 // Intel syntax
David Blaikie960ea3f2014-06-08 16:18:35 +00002185 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[2]);
2186 if (Op1.isImm() && isa<MCConstantExpr>(Op1.getImm()) &&
2187 cast<MCConstantExpr>(Op1.getImm())->getValue() == 1)
Craig Topper6bf3ed42012-07-18 04:59:16 +00002188 Operands.pop_back();
Devang Patela410ed32012-01-24 21:43:36 +00002189 } else {
David Blaikie960ea3f2014-06-08 16:18:35 +00002190 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[1]);
2191 if (Op1.isImm() && isa<MCConstantExpr>(Op1.getImm()) &&
2192 cast<MCConstantExpr>(Op1.getImm())->getValue() == 1)
Craig Topper6bf3ed42012-07-18 04:59:16 +00002193 Operands.erase(Operands.begin() + 1);
Chris Lattner4cfbcdc2010-09-06 18:32:06 +00002194 }
Daniel Dunbarfbd12cc2010-03-20 22:36:38 +00002195 }
Chad Rosier51afe632012-06-27 22:34:28 +00002196
Chris Lattnerfc4fe002011-04-09 19:41:05 +00002197 // Transforms "int $3" into "int3" as a size optimization. We can't write an
2198 // instalias with an immediate operand yet.
2199 if (Name == "int" && Operands.size() == 2) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002200 X86Operand &Op1 = static_cast<X86Operand &>(*Operands[1]);
2201 if (Op1.isImm() && isa<MCConstantExpr>(Op1.getImm()) &&
2202 cast<MCConstantExpr>(Op1.getImm())->getValue() == 3) {
Chris Lattnerfc4fe002011-04-09 19:41:05 +00002203 Operands.erase(Operands.begin() + 1);
David Blaikie960ea3f2014-06-08 16:18:35 +00002204 static_cast<X86Operand &>(*Operands[0]).setTokenValue("int3");
Chris Lattnerfc4fe002011-04-09 19:41:05 +00002205 }
2206 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002207
Chris Lattnerf29c0b62010-01-14 22:21:20 +00002208 return false;
Daniel Dunbar3c2a8932009-07-20 18:55:04 +00002209}
2210
Craig Topper7e9a1cb2013-03-18 02:53:34 +00002211static bool convertToSExti8(MCInst &Inst, unsigned Opcode, unsigned Reg,
2212 bool isCmp) {
2213 MCInst TmpInst;
2214 TmpInst.setOpcode(Opcode);
2215 if (!isCmp)
2216 TmpInst.addOperand(MCOperand::CreateReg(Reg));
2217 TmpInst.addOperand(MCOperand::CreateReg(Reg));
2218 TmpInst.addOperand(Inst.getOperand(0));
2219 Inst = TmpInst;
2220 return true;
2221}
2222
2223static bool convert16i16to16ri8(MCInst &Inst, unsigned Opcode,
2224 bool isCmp = false) {
2225 if (!Inst.getOperand(0).isImm() ||
2226 !isImmSExti16i8Value(Inst.getOperand(0).getImm()))
2227 return false;
2228
2229 return convertToSExti8(Inst, Opcode, X86::AX, isCmp);
2230}
2231
2232static bool convert32i32to32ri8(MCInst &Inst, unsigned Opcode,
2233 bool isCmp = false) {
2234 if (!Inst.getOperand(0).isImm() ||
2235 !isImmSExti32i8Value(Inst.getOperand(0).getImm()))
2236 return false;
2237
2238 return convertToSExti8(Inst, Opcode, X86::EAX, isCmp);
2239}
2240
2241static bool convert64i32to64ri8(MCInst &Inst, unsigned Opcode,
2242 bool isCmp = false) {
2243 if (!Inst.getOperand(0).isImm() ||
2244 !isImmSExti64i8Value(Inst.getOperand(0).getImm()))
2245 return false;
2246
2247 return convertToSExti8(Inst, Opcode, X86::RAX, isCmp);
2248}
2249
David Blaikie960ea3f2014-06-08 16:18:35 +00002250bool X86AsmParser::processInstruction(MCInst &Inst, const OperandVector &Ops) {
Devang Patelde47cce2012-01-18 22:42:29 +00002251 switch (Inst.getOpcode()) {
2252 default: return false;
Craig Topper7e9a1cb2013-03-18 02:53:34 +00002253 case X86::AND16i16: return convert16i16to16ri8(Inst, X86::AND16ri8);
2254 case X86::AND32i32: return convert32i32to32ri8(Inst, X86::AND32ri8);
2255 case X86::AND64i32: return convert64i32to64ri8(Inst, X86::AND64ri8);
2256 case X86::XOR16i16: return convert16i16to16ri8(Inst, X86::XOR16ri8);
2257 case X86::XOR32i32: return convert32i32to32ri8(Inst, X86::XOR32ri8);
2258 case X86::XOR64i32: return convert64i32to64ri8(Inst, X86::XOR64ri8);
2259 case X86::OR16i16: return convert16i16to16ri8(Inst, X86::OR16ri8);
2260 case X86::OR32i32: return convert32i32to32ri8(Inst, X86::OR32ri8);
2261 case X86::OR64i32: return convert64i32to64ri8(Inst, X86::OR64ri8);
2262 case X86::CMP16i16: return convert16i16to16ri8(Inst, X86::CMP16ri8, true);
2263 case X86::CMP32i32: return convert32i32to32ri8(Inst, X86::CMP32ri8, true);
2264 case X86::CMP64i32: return convert64i32to64ri8(Inst, X86::CMP64ri8, true);
2265 case X86::ADD16i16: return convert16i16to16ri8(Inst, X86::ADD16ri8);
2266 case X86::ADD32i32: return convert32i32to32ri8(Inst, X86::ADD32ri8);
2267 case X86::ADD64i32: return convert64i32to64ri8(Inst, X86::ADD64ri8);
2268 case X86::SUB16i16: return convert16i16to16ri8(Inst, X86::SUB16ri8);
2269 case X86::SUB32i32: return convert32i32to32ri8(Inst, X86::SUB32ri8);
2270 case X86::SUB64i32: return convert64i32to64ri8(Inst, X86::SUB64ri8);
Craig Topper0498b882013-03-18 03:34:55 +00002271 case X86::ADC16i16: return convert16i16to16ri8(Inst, X86::ADC16ri8);
2272 case X86::ADC32i32: return convert32i32to32ri8(Inst, X86::ADC32ri8);
2273 case X86::ADC64i32: return convert64i32to64ri8(Inst, X86::ADC64ri8);
2274 case X86::SBB16i16: return convert16i16to16ri8(Inst, X86::SBB16ri8);
2275 case X86::SBB32i32: return convert32i32to32ri8(Inst, X86::SBB32ri8);
2276 case X86::SBB64i32: return convert64i32to64ri8(Inst, X86::SBB64ri8);
Craig Toppera0e07352013-10-07 05:42:48 +00002277 case X86::VMOVAPDrr:
2278 case X86::VMOVAPDYrr:
2279 case X86::VMOVAPSrr:
2280 case X86::VMOVAPSYrr:
2281 case X86::VMOVDQArr:
2282 case X86::VMOVDQAYrr:
2283 case X86::VMOVDQUrr:
2284 case X86::VMOVDQUYrr:
2285 case X86::VMOVUPDrr:
2286 case X86::VMOVUPDYrr:
2287 case X86::VMOVUPSrr:
2288 case X86::VMOVUPSYrr: {
2289 if (X86II::isX86_64ExtendedReg(Inst.getOperand(0).getReg()) ||
2290 !X86II::isX86_64ExtendedReg(Inst.getOperand(1).getReg()))
2291 return false;
2292
2293 unsigned NewOpc;
2294 switch (Inst.getOpcode()) {
2295 default: llvm_unreachable("Invalid opcode");
2296 case X86::VMOVAPDrr: NewOpc = X86::VMOVAPDrr_REV; break;
2297 case X86::VMOVAPDYrr: NewOpc = X86::VMOVAPDYrr_REV; break;
2298 case X86::VMOVAPSrr: NewOpc = X86::VMOVAPSrr_REV; break;
2299 case X86::VMOVAPSYrr: NewOpc = X86::VMOVAPSYrr_REV; break;
2300 case X86::VMOVDQArr: NewOpc = X86::VMOVDQArr_REV; break;
2301 case X86::VMOVDQAYrr: NewOpc = X86::VMOVDQAYrr_REV; break;
2302 case X86::VMOVDQUrr: NewOpc = X86::VMOVDQUrr_REV; break;
2303 case X86::VMOVDQUYrr: NewOpc = X86::VMOVDQUYrr_REV; break;
2304 case X86::VMOVUPDrr: NewOpc = X86::VMOVUPDrr_REV; break;
2305 case X86::VMOVUPDYrr: NewOpc = X86::VMOVUPDYrr_REV; break;
2306 case X86::VMOVUPSrr: NewOpc = X86::VMOVUPSrr_REV; break;
2307 case X86::VMOVUPSYrr: NewOpc = X86::VMOVUPSYrr_REV; break;
2308 }
2309 Inst.setOpcode(NewOpc);
2310 return true;
2311 }
2312 case X86::VMOVSDrr:
2313 case X86::VMOVSSrr: {
2314 if (X86II::isX86_64ExtendedReg(Inst.getOperand(0).getReg()) ||
2315 !X86II::isX86_64ExtendedReg(Inst.getOperand(2).getReg()))
2316 return false;
2317 unsigned NewOpc;
2318 switch (Inst.getOpcode()) {
2319 default: llvm_unreachable("Invalid opcode");
2320 case X86::VMOVSDrr: NewOpc = X86::VMOVSDrr_REV; break;
2321 case X86::VMOVSSrr: NewOpc = X86::VMOVSSrr_REV; break;
2322 }
2323 Inst.setOpcode(NewOpc);
2324 return true;
2325 }
Devang Patelde47cce2012-01-18 22:42:29 +00002326 }
Devang Patelde47cce2012-01-18 22:42:29 +00002327}
2328
Tim Northover26bb14e2014-08-18 11:49:42 +00002329static const char *getSubtargetFeatureName(uint64_t Val);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002330
David Blaikie960ea3f2014-06-08 16:18:35 +00002331void X86AsmParser::EmitInstruction(MCInst &Inst, OperandVector &Operands,
2332 MCStreamer &Out) {
Evgeniy Stepanov77ad8662014-07-31 09:11:04 +00002333 Instrumentation->InstrumentAndEmitInstruction(Inst, Operands, getContext(),
2334 MII, Out);
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002335}
2336
David Blaikie960ea3f2014-06-08 16:18:35 +00002337bool X86AsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
2338 OperandVector &Operands,
Tim Northover26bb14e2014-08-18 11:49:42 +00002339 MCStreamer &Out, uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +00002340 bool MatchingInlineAsm) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002341 if (isParsingIntelSyntax())
2342 return MatchAndEmitIntelInstruction(IDLoc, Opcode, Operands, Out, ErrorInfo,
2343 MatchingInlineAsm);
2344 return MatchAndEmitATTInstruction(IDLoc, Opcode, Operands, Out, ErrorInfo,
2345 MatchingInlineAsm);
2346}
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002347
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002348void X86AsmParser::MatchFPUWaitAlias(SMLoc IDLoc, X86Operand &Op,
2349 OperandVector &Operands, MCStreamer &Out,
2350 bool MatchingInlineAsm) {
Chris Lattnera63292a2010-09-29 01:50:45 +00002351 // FIXME: This should be replaced with a real .td file alias mechanism.
Chad Rosier3b1336c2012-08-28 23:57:47 +00002352 // Also, MatchInstructionImpl should actually *do* the EmitInstruction
Chris Lattner4869d342010-11-06 19:57:21 +00002353 // call.
Reid Klecknerb1f2d2f2014-07-31 00:07:33 +00002354 const char *Repl = StringSwitch<const char *>(Op.getToken())
2355 .Case("finit", "fninit")
2356 .Case("fsave", "fnsave")
2357 .Case("fstcw", "fnstcw")
2358 .Case("fstcww", "fnstcw")
2359 .Case("fstenv", "fnstenv")
2360 .Case("fstsw", "fnstsw")
2361 .Case("fstsww", "fnstsw")
2362 .Case("fclex", "fnclex")
2363 .Default(nullptr);
2364 if (Repl) {
Chris Lattnera63292a2010-09-29 01:50:45 +00002365 MCInst Inst;
2366 Inst.setOpcode(X86::WAIT);
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002367 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002368 if (!MatchingInlineAsm)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002369 EmitInstruction(Inst, Operands, Out);
Chris Lattneradc0dbe2010-09-30 16:39:29 +00002370 Operands[0] = X86Operand::CreateToken(Repl, IDLoc);
Chris Lattnera63292a2010-09-29 01:50:45 +00002371 }
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002372}
2373
2374bool X86AsmParser::ErrorMissingFeature(SMLoc IDLoc, uint64_t ErrorInfo,
2375 bool MatchingInlineAsm) {
2376 assert(ErrorInfo && "Unknown missing feature!");
2377 ArrayRef<SMRange> EmptyRanges = None;
2378 SmallString<126> Msg;
2379 raw_svector_ostream OS(Msg);
2380 OS << "instruction requires:";
2381 uint64_t Mask = 1;
2382 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
2383 if (ErrorInfo & Mask)
2384 OS << ' ' << getSubtargetFeatureName(ErrorInfo & Mask);
2385 Mask <<= 1;
2386 }
2387 return Error(IDLoc, OS.str(), EmptyRanges, MatchingInlineAsm);
2388}
2389
2390bool X86AsmParser::MatchAndEmitATTInstruction(SMLoc IDLoc, unsigned &Opcode,
2391 OperandVector &Operands,
2392 MCStreamer &Out,
2393 uint64_t &ErrorInfo,
2394 bool MatchingInlineAsm) {
2395 assert(!Operands.empty() && "Unexpect empty operand list!");
2396 X86Operand &Op = static_cast<X86Operand &>(*Operands[0]);
2397 assert(Op.isToken() && "Leading operand should always be a mnemonic!");
2398 ArrayRef<SMRange> EmptyRanges = None;
2399
2400 // First, handle aliases that expand to multiple instructions.
2401 MatchFPUWaitAlias(IDLoc, Op, Operands, Out, MatchingInlineAsm);
Michael J. Spencer530ce852010-10-09 11:00:50 +00002402
Chris Lattner628fbec2010-09-06 21:54:15 +00002403 bool WasOriginallyInvalidOperand = false;
Chris Lattnerb44fd242010-09-29 01:42:58 +00002404 MCInst Inst;
Michael J. Spencer530ce852010-10-09 11:00:50 +00002405
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002406 // First, try a direct match.
Chad Rosier2f480a82012-10-12 22:53:36 +00002407 switch (MatchInstructionImpl(Operands, Inst,
Chad Rosier49963552012-10-13 00:26:04 +00002408 ErrorInfo, MatchingInlineAsm,
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002409 isParsingIntelSyntax())) {
Jim Grosbach120a96a2011-08-15 23:03:29 +00002410 default: break;
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002411 case Match_Success:
Devang Patelde47cce2012-01-18 22:42:29 +00002412 // Some instructions need post-processing to, for example, tweak which
2413 // encoding is selected. Loop on it while changes happen so the
Chad Rosier51afe632012-06-27 22:34:28 +00002414 // individual transformations can chain off each other.
Chad Rosier4453e842012-10-12 23:09:25 +00002415 if (!MatchingInlineAsm)
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002416 while (processInstruction(Inst, Operands))
2417 ;
Devang Patelde47cce2012-01-18 22:42:29 +00002418
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002419 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002420 if (!MatchingInlineAsm)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002421 EmitInstruction(Inst, Operands, Out);
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002422 Opcode = Inst.getOpcode();
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002423 return false;
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002424 case Match_MissingFeature:
2425 return ErrorMissingFeature(IDLoc, ErrorInfo, MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002426 case Match_InvalidOperand:
2427 WasOriginallyInvalidOperand = true;
2428 break;
2429 case Match_MnemonicFail:
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002430 break;
2431 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002432
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002433 // FIXME: Ideally, we would only attempt suffix matches for things which are
2434 // valid prefixes, and we could just infer the right unambiguous
2435 // type. However, that requires substantially more matcher support than the
2436 // following hack.
Michael J. Spencer530ce852010-10-09 11:00:50 +00002437
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002438 // Change the operand to point to a temporary token.
David Blaikie960ea3f2014-06-08 16:18:35 +00002439 StringRef Base = Op.getToken();
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002440 SmallString<16> Tmp;
2441 Tmp += Base;
2442 Tmp += ' ';
David Blaikie960ea3f2014-06-08 16:18:35 +00002443 Op.setTokenValue(Tmp.str());
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002444
Chris Lattnerfab94132010-11-06 18:28:02 +00002445 // If this instruction starts with an 'f', then it is a floating point stack
2446 // instruction. These come in up to three forms for 32-bit, 64-bit, and
2447 // 80-bit floating point, which use the suffixes s,l,t respectively.
2448 //
2449 // Otherwise, we assume that this may be an integer instruction, which comes
2450 // in 8/16/32/64-bit forms using the b,w,l,q suffixes respectively.
2451 const char *Suffixes = Base[0] != 'f' ? "bwlq" : "slt\0";
Chad Rosier51afe632012-06-27 22:34:28 +00002452
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002453 // Check for the various suffix matches.
Tim Northover26bb14e2014-08-18 11:49:42 +00002454 uint64_t ErrorInfoIgnore;
2455 uint64_t ErrorInfoMissingFeature = 0; // Init suppresses compiler warnings.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002456 unsigned Match[4];
Chad Rosier51afe632012-06-27 22:34:28 +00002457
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002458 for (unsigned I = 0, E = array_lengthof(Match); I != E; ++I) {
2459 Tmp.back() = Suffixes[I];
2460 Match[I] = MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore,
2461 MatchingInlineAsm, isParsingIntelSyntax());
2462 // If this returned as a missing feature failure, remember that.
2463 if (Match[I] == Match_MissingFeature)
2464 ErrorInfoMissingFeature = ErrorInfoIgnore;
2465 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002466
2467 // Restore the old token.
David Blaikie960ea3f2014-06-08 16:18:35 +00002468 Op.setTokenValue(Base);
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002469
2470 // If exactly one matched, then we treat that as a successful match (and the
2471 // instruction will already have been filled in correctly, since the failing
2472 // matches won't have modified it).
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002473 unsigned NumSuccessfulMatches =
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002474 std::count(std::begin(Match), std::end(Match), Match_Success);
Chris Lattnerb44fd242010-09-29 01:42:58 +00002475 if (NumSuccessfulMatches == 1) {
Jim Grosbach8f28dbd2012-01-27 00:51:27 +00002476 Inst.setLoc(IDLoc);
Chad Rosier4453e842012-10-12 23:09:25 +00002477 if (!MatchingInlineAsm)
Evgeniy Stepanov49e26252014-03-14 08:58:04 +00002478 EmitInstruction(Inst, Operands, Out);
Chad Rosierf4e35dc2012-10-01 23:45:51 +00002479 Opcode = Inst.getOpcode();
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002480 return false;
Chris Lattnerb44fd242010-09-29 01:42:58 +00002481 }
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002482
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002483 // Otherwise, the match failed, try to produce a decent error message.
Daniel Dunbar2ecc3bb2010-08-12 00:55:38 +00002484
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002485 // If we had multiple suffix matches, then identify this as an ambiguous
2486 // match.
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002487 if (NumSuccessfulMatches > 1) {
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002488 char MatchChars[4];
2489 unsigned NumMatches = 0;
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002490 for (unsigned I = 0, E = array_lengthof(Match); I != E; ++I)
2491 if (Match[I] == Match_Success)
2492 MatchChars[NumMatches++] = Suffixes[I];
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002493
Alp Tokere69170a2014-06-26 22:52:05 +00002494 SmallString<126> Msg;
2495 raw_svector_ostream OS(Msg);
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002496 OS << "ambiguous instructions require an explicit suffix (could be ";
2497 for (unsigned i = 0; i != NumMatches; ++i) {
2498 if (i != 0)
2499 OS << ", ";
2500 if (i + 1 == NumMatches)
2501 OS << "or ";
2502 OS << "'" << Base << MatchChars[i] << "'";
2503 }
2504 OS << ")";
Chad Rosier4453e842012-10-12 23:09:25 +00002505 Error(IDLoc, OS.str(), EmptyRanges, MatchingInlineAsm);
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002506 return true;
Daniel Dunbar7d7b4d12010-08-12 00:55:42 +00002507 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002508
Chris Lattner628fbec2010-09-06 21:54:15 +00002509 // Okay, we know that none of the variants matched successfully.
Michael J. Spencer530ce852010-10-09 11:00:50 +00002510
Chris Lattner628fbec2010-09-06 21:54:15 +00002511 // If all of the instructions reported an invalid mnemonic, then the original
2512 // mnemonic was invalid.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002513 if (std::count(std::begin(Match), std::end(Match), Match_MnemonicFail) == 4) {
Chris Lattner339cc7b2010-09-06 22:11:18 +00002514 if (!WasOriginallyInvalidOperand) {
David Blaikie960ea3f2014-06-08 16:18:35 +00002515 ArrayRef<SMRange> Ranges =
2516 MatchingInlineAsm ? EmptyRanges : Op.getLocRange();
Benjamin Kramerd416bae2011-10-16 11:28:29 +00002517 return Error(IDLoc, "invalid instruction mnemonic '" + Base + "'",
Chad Rosier4453e842012-10-12 23:09:25 +00002518 Ranges, MatchingInlineAsm);
Chris Lattner339cc7b2010-09-06 22:11:18 +00002519 }
2520
2521 // Recover location info for the operand if we know which was the problem.
Tim Northover26bb14e2014-08-18 11:49:42 +00002522 if (ErrorInfo != ~0ULL) {
Chad Rosier49963552012-10-13 00:26:04 +00002523 if (ErrorInfo >= Operands.size())
Chad Rosier3d4bc622012-08-21 19:36:59 +00002524 return Error(IDLoc, "too few operands for instruction",
Chad Rosier4453e842012-10-12 23:09:25 +00002525 EmptyRanges, MatchingInlineAsm);
Michael J. Spencer530ce852010-10-09 11:00:50 +00002526
David Blaikie960ea3f2014-06-08 16:18:35 +00002527 X86Operand &Operand = (X86Operand &)*Operands[ErrorInfo];
2528 if (Operand.getStartLoc().isValid()) {
2529 SMRange OperandRange = Operand.getLocRange();
2530 return Error(Operand.getStartLoc(), "invalid operand for instruction",
Chad Rosier4453e842012-10-12 23:09:25 +00002531 OperandRange, MatchingInlineAsm);
Chris Lattnera3a06812011-10-16 04:47:35 +00002532 }
Chris Lattner339cc7b2010-09-06 22:11:18 +00002533 }
2534
Chad Rosier3d4bc622012-08-21 19:36:59 +00002535 return Error(IDLoc, "invalid operand for instruction", EmptyRanges,
Chad Rosier4453e842012-10-12 23:09:25 +00002536 MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002537 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002538
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002539 // If one instruction matched with a missing feature, report this as a
2540 // missing feature.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002541 if (std::count(std::begin(Match), std::end(Match),
2542 Match_MissingFeature) == 1) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002543 ErrorInfo = ErrorInfoMissingFeature;
2544 return ErrorMissingFeature(IDLoc, ErrorInfoMissingFeature,
2545 MatchingInlineAsm);
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002546 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002547
Chris Lattner628fbec2010-09-06 21:54:15 +00002548 // If one instruction matched with an invalid operand, report this as an
2549 // operand failure.
Reid Kleckner7b1e1a02014-07-30 22:23:11 +00002550 if (std::count(std::begin(Match), std::end(Match),
2551 Match_InvalidOperand) == 1) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002552 return Error(IDLoc, "invalid operand for instruction", EmptyRanges,
2553 MatchingInlineAsm);
Chris Lattner628fbec2010-09-06 21:54:15 +00002554 }
Michael J. Spencer530ce852010-10-09 11:00:50 +00002555
Chris Lattnerb4be28f2010-09-06 20:08:02 +00002556 // If all of these were an outright failure, report it in a useless way.
Chad Rosier3d4bc622012-08-21 19:36:59 +00002557 Error(IDLoc, "unknown use of instruction mnemonic without a size suffix",
Chad Rosier4453e842012-10-12 23:09:25 +00002558 EmptyRanges, MatchingInlineAsm);
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002559 return true;
2560}
2561
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002562bool X86AsmParser::MatchAndEmitIntelInstruction(SMLoc IDLoc, unsigned &Opcode,
2563 OperandVector &Operands,
2564 MCStreamer &Out,
2565 uint64_t &ErrorInfo,
2566 bool MatchingInlineAsm) {
2567 assert(!Operands.empty() && "Unexpect empty operand list!");
2568 X86Operand &Op = static_cast<X86Operand &>(*Operands[0]);
2569 assert(Op.isToken() && "Leading operand should always be a mnemonic!");
2570 StringRef Mnemonic = Op.getToken();
2571 ArrayRef<SMRange> EmptyRanges = None;
2572
2573 // First, handle aliases that expand to multiple instructions.
2574 MatchFPUWaitAlias(IDLoc, Op, Operands, Out, MatchingInlineAsm);
2575
2576 MCInst Inst;
2577
2578 // Find one unsized memory operand, if present.
2579 X86Operand *UnsizedMemOp = nullptr;
2580 for (const auto &Op : Operands) {
2581 X86Operand *X86Op = static_cast<X86Operand *>(Op.get());
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002582 if (X86Op->isMemUnsized())
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002583 UnsizedMemOp = X86Op;
2584 }
2585
2586 // Allow some instructions to have implicitly pointer-sized operands. This is
2587 // compatible with gas.
2588 if (UnsizedMemOp) {
2589 static const char *const PtrSizedInstrs[] = {"call", "jmp", "push"};
2590 for (const char *Instr : PtrSizedInstrs) {
2591 if (Mnemonic == Instr) {
2592 UnsizedMemOp->Mem.Size = getPointerSize();
2593 break;
2594 }
2595 }
2596 }
2597
2598 // If an unsized memory operand is present, try to match with each memory
2599 // operand size. In Intel assembly, the size is not part of the instruction
2600 // mnemonic.
2601 SmallVector<unsigned, 8> Match;
2602 uint64_t ErrorInfoMissingFeature = 0;
2603 if (UnsizedMemOp && UnsizedMemOp->isMemUnsized()) {
2604 static const unsigned MopSizes[] = {8, 16, 32, 64, 80};
2605 for (unsigned Size : MopSizes) {
2606 UnsizedMemOp->Mem.Size = Size;
2607 uint64_t ErrorInfoIgnore;
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002608 unsigned LastOpcode = Inst.getOpcode();
2609 unsigned M =
2610 MatchInstructionImpl(Operands, Inst, ErrorInfoIgnore,
2611 MatchingInlineAsm, isParsingIntelSyntax());
2612 if (Match.empty() || LastOpcode != Inst.getOpcode())
2613 Match.push_back(M);
2614
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002615 // If this returned as a missing feature failure, remember that.
2616 if (Match.back() == Match_MissingFeature)
2617 ErrorInfoMissingFeature = ErrorInfoIgnore;
2618 }
Reid Kleckner7b7a5992014-08-27 20:10:38 +00002619
2620 // Restore the size of the unsized memory operand if we modified it.
2621 if (UnsizedMemOp)
2622 UnsizedMemOp->Mem.Size = 0;
2623 }
2624
2625 // If we haven't matched anything yet, this is not a basic integer or FPU
2626 // operation. There shouldn't be any ambiguity in our mneumonic table, so try
2627 // matching with the unsized operand.
2628 if (Match.empty()) {
Reid Klecknerf6fb7802014-08-26 20:32:34 +00002629 Match.push_back(MatchInstructionImpl(Operands, Inst, ErrorInfo,
2630 MatchingInlineAsm,
2631 isParsingIntelSyntax()));
2632 // If this returned as a missing feature failure, remember that.
2633 if (Match.back() == Match_MissingFeature)
2634 ErrorInfoMissingFeature = ErrorInfo;
2635 }
2636
2637 // Restore the size of the unsized memory operand if we modified it.
2638 if (UnsizedMemOp)
2639 UnsizedMemOp->Mem.Size = 0;
2640
2641 // If it's a bad mnemonic, all results will be the same.
2642 if (Match.back() == Match_MnemonicFail) {
2643 ArrayRef<SMRange> Ranges =
2644 MatchingInlineAsm ? EmptyRanges : Op.getLocRange();
2645 return Error(IDLoc, "invalid instruction mnemonic '" + Mnemonic + "'",
2646 Ranges, MatchingInlineAsm);
2647 }
2648
2649 // If exactly one matched, then we treat that as a successful match (and the
2650 // instruction will already have been filled in correctly, since the failing
2651 // matches won't have modified it).
2652 unsigned NumSuccessfulMatches =
2653 std::count(std::begin(Match), std::end(Match), Match_Success);
2654 if (NumSuccessfulMatches == 1) {
2655 // Some instructions need post-processing to, for example, tweak which
2656 // encoding is selected. Loop on it while changes happen so the individual
2657 // transformations can chain off each other.
2658 if (!MatchingInlineAsm)
2659 while (processInstruction(Inst, Operands))
2660 ;
2661 Inst.setLoc(IDLoc);
2662 if (!MatchingInlineAsm)
2663 EmitInstruction(Inst, Operands, Out);
2664 Opcode = Inst.getOpcode();
2665 return false;
2666 } else if (NumSuccessfulMatches > 1) {
2667 assert(UnsizedMemOp &&
2668 "multiple matches only possible with unsized memory operands");
2669 ArrayRef<SMRange> Ranges =
2670 MatchingInlineAsm ? EmptyRanges : UnsizedMemOp->getLocRange();
2671 return Error(UnsizedMemOp->getStartLoc(),
2672 "ambiguous operand size for instruction '" + Mnemonic + "\'",
2673 Ranges, MatchingInlineAsm);
2674 }
2675
2676 // If one instruction matched with a missing feature, report this as a
2677 // missing feature.
2678 if (std::count(std::begin(Match), std::end(Match),
2679 Match_MissingFeature) == 1) {
2680 ErrorInfo = ErrorInfoMissingFeature;
2681 return ErrorMissingFeature(IDLoc, ErrorInfoMissingFeature,
2682 MatchingInlineAsm);
2683 }
2684
2685 // If one instruction matched with an invalid operand, report this as an
2686 // operand failure.
2687 if (std::count(std::begin(Match), std::end(Match),
2688 Match_InvalidOperand) == 1) {
2689 return Error(IDLoc, "invalid operand for instruction", EmptyRanges,
2690 MatchingInlineAsm);
2691 }
2692
2693 // If all of these were an outright failure, report it in a useless way.
2694 return Error(IDLoc, "unknown instruction mnemonic", EmptyRanges,
2695 MatchingInlineAsm);
2696}
2697
Nico Weber42f79db2014-07-17 20:24:55 +00002698bool X86AsmParser::OmitRegisterFromClobberLists(unsigned RegNo) {
2699 return X86MCRegisterClasses[X86::SEGMENT_REGRegClassID].contains(RegNo);
2700}
Daniel Dunbar9b816a12010-05-04 16:12:42 +00002701
Devang Patel4a6e7782012-01-12 18:03:40 +00002702bool X86AsmParser::ParseDirective(AsmToken DirectiveID) {
Chris Lattner72c0b592010-10-30 17:38:55 +00002703 StringRef IDVal = DirectiveID.getIdentifier();
2704 if (IDVal == ".word")
2705 return ParseDirectiveWord(2, DirectiveID.getLoc());
Evan Cheng481ebb02011-07-27 00:38:12 +00002706 else if (IDVal.startswith(".code"))
2707 return ParseDirectiveCode(IDVal, DirectiveID.getLoc());
Chad Rosier6f8d8b22012-09-10 20:54:39 +00002708 else if (IDVal.startswith(".att_syntax")) {
Reid Klecknerce63b792014-08-06 23:21:13 +00002709 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2710 if (Parser.getTok().getString() == "prefix")
2711 Parser.Lex();
2712 else if (Parser.getTok().getString() == "noprefix")
2713 return Error(DirectiveID.getLoc(), "'.att_syntax noprefix' is not "
2714 "supported: registers must have a "
2715 "'%' prefix in .att_syntax");
2716 }
Chad Rosier6f8d8b22012-09-10 20:54:39 +00002717 getParser().setAssemblerDialect(0);
2718 return false;
2719 } else if (IDVal.startswith(".intel_syntax")) {
Devang Patela173ee52012-01-31 18:14:05 +00002720 getParser().setAssemblerDialect(1);
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002721 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002722 if (Parser.getTok().getString() == "noprefix")
Craig Topper6bf3ed42012-07-18 04:59:16 +00002723 Parser.Lex();
Reid Klecknerce63b792014-08-06 23:21:13 +00002724 else if (Parser.getTok().getString() == "prefix")
2725 return Error(DirectiveID.getLoc(), "'.intel_syntax prefix' is not "
2726 "supported: registers must not have "
2727 "a '%' prefix in .intel_syntax");
Devang Patel9a9bb5c2012-01-30 20:02:42 +00002728 }
2729 return false;
2730 }
Chris Lattner72c0b592010-10-30 17:38:55 +00002731 return true;
2732}
2733
2734/// ParseDirectiveWord
2735/// ::= .word [ expression (, expression)* ]
Devang Patel4a6e7782012-01-12 18:03:40 +00002736bool X86AsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
Chris Lattner72c0b592010-10-30 17:38:55 +00002737 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2738 for (;;) {
2739 const MCExpr *Value;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00002740 if (getParser().parseExpression(Value))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002741 return false;
Chad Rosier51afe632012-06-27 22:34:28 +00002742
Eric Christopherbf7bc492013-01-09 03:52:05 +00002743 getParser().getStreamer().EmitValue(Value, Size);
Chad Rosier51afe632012-06-27 22:34:28 +00002744
Chris Lattner72c0b592010-10-30 17:38:55 +00002745 if (getLexer().is(AsmToken::EndOfStatement))
2746 break;
Chad Rosier51afe632012-06-27 22:34:28 +00002747
Chris Lattner72c0b592010-10-30 17:38:55 +00002748 // FIXME: Improve diagnostic.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002749 if (getLexer().isNot(AsmToken::Comma)) {
2750 Error(L, "unexpected token in directive");
2751 return false;
2752 }
Chris Lattner72c0b592010-10-30 17:38:55 +00002753 Parser.Lex();
2754 }
2755 }
Chad Rosier51afe632012-06-27 22:34:28 +00002756
Chris Lattner72c0b592010-10-30 17:38:55 +00002757 Parser.Lex();
2758 return false;
2759}
2760
Evan Cheng481ebb02011-07-27 00:38:12 +00002761/// ParseDirectiveCode
Craig Topper3c80d622014-01-06 04:55:54 +00002762/// ::= .code16 | .code32 | .code64
Devang Patel4a6e7782012-01-12 18:03:40 +00002763bool X86AsmParser::ParseDirectiveCode(StringRef IDVal, SMLoc L) {
Craig Topper3c80d622014-01-06 04:55:54 +00002764 if (IDVal == ".code16") {
Evan Cheng481ebb02011-07-27 00:38:12 +00002765 Parser.Lex();
Craig Topper3c80d622014-01-06 04:55:54 +00002766 if (!is16BitMode()) {
2767 SwitchMode(X86::Mode16Bit);
2768 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
2769 }
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002770 } else if (IDVal == ".code32") {
Craig Topper3c80d622014-01-06 04:55:54 +00002771 Parser.Lex();
2772 if (!is32BitMode()) {
2773 SwitchMode(X86::Mode32Bit);
Evan Cheng481ebb02011-07-27 00:38:12 +00002774 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
2775 }
2776 } else if (IDVal == ".code64") {
2777 Parser.Lex();
2778 if (!is64BitMode()) {
Craig Topper3c80d622014-01-06 04:55:54 +00002779 SwitchMode(X86::Mode64Bit);
Evan Cheng481ebb02011-07-27 00:38:12 +00002780 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code64);
2781 }
2782 } else {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00002783 Error(L, "unknown directive " + IDVal);
2784 return false;
Evan Cheng481ebb02011-07-27 00:38:12 +00002785 }
Chris Lattner72c0b592010-10-30 17:38:55 +00002786
Evan Cheng481ebb02011-07-27 00:38:12 +00002787 return false;
2788}
Chris Lattner72c0b592010-10-30 17:38:55 +00002789
Daniel Dunbar71475772009-07-17 20:42:00 +00002790// Force static initialization.
2791extern "C" void LLVMInitializeX86AsmParser() {
Devang Patel4a6e7782012-01-12 18:03:40 +00002792 RegisterMCAsmParser<X86AsmParser> X(TheX86_32Target);
2793 RegisterMCAsmParser<X86AsmParser> Y(TheX86_64Target);
Daniel Dunbar71475772009-07-17 20:42:00 +00002794}
Daniel Dunbar00331992009-07-29 00:02:19 +00002795
Chris Lattner3e4582a2010-09-06 19:11:01 +00002796#define GET_REGISTER_MATCHER
2797#define GET_MATCHER_IMPLEMENTATION
Jim Grosbach6f1f41b2012-11-14 18:04:47 +00002798#define GET_SUBTARGET_FEATURE_NAME
Daniel Dunbar00331992009-07-29 00:02:19 +00002799#include "X86GenAsmMatcher.inc"