blob: c006df090de80aeb06b32ecdc74419f91459ac52 [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001//===- WebAssemblyTargetMachine.cpp - Define TargetMachine for WebAssembly -==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
11/// \brief This file defines the WebAssembly-specific subclass of TargetMachine.
12///
13//===----------------------------------------------------------------------===//
14
Dan Gohman10e730a2015-06-29 23:51:55 +000015#include "WebAssemblyTargetMachine.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000016#include "MCTargetDesc/WebAssemblyMCTargetDesc.h"
17#include "WebAssembly.h"
Dan Gohman5bf22fc2015-12-17 04:55:44 +000018#include "WebAssemblyTargetObjectFile.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000019#include "WebAssemblyTargetTransformInfo.h"
20#include "llvm/CodeGen/MachineFunctionPass.h"
21#include "llvm/CodeGen/Passes.h"
22#include "llvm/CodeGen/RegAllocRegistry.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000023#include "llvm/CodeGen/TargetPassConfig.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000024#include "llvm/IR/Function.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000025#include "llvm/Support/TargetRegistry.h"
26#include "llvm/Target/TargetOptions.h"
JF Bastien03855df2015-07-01 23:41:25 +000027#include "llvm/Transforms/Scalar.h"
Dan Gohman10e730a2015-06-29 23:51:55 +000028using namespace llvm;
29
30#define DEBUG_TYPE "wasm"
31
Derek Schufff41f67d2016-08-01 21:34:04 +000032// Emscripten's asm.js-style exception handling
Derek Schuffccdceda2016-08-18 15:27:25 +000033static cl::opt<bool> EnableEmException(
Derek Schuff53b9af02016-08-09 00:29:55 +000034 "enable-emscripten-cxx-exceptions",
Derek Schufff41f67d2016-08-01 21:34:04 +000035 cl::desc("WebAssembly Emscripten-style exception handling"),
36 cl::init(false));
37
Derek Schuffccdceda2016-08-18 15:27:25 +000038// Emscripten's asm.js-style setjmp/longjmp handling
39static cl::opt<bool> EnableEmSjLj(
40 "enable-emscripten-sjlj",
41 cl::desc("WebAssembly Emscripten-style setjmp/longjmp handling"),
42 cl::init(false));
43
Dan Gohman10e730a2015-06-29 23:51:55 +000044extern "C" void LLVMInitializeWebAssemblyTarget() {
45 // Register the target.
Mehdi Aminif42454b2016-10-09 23:00:34 +000046 RegisterTargetMachine<WebAssemblyTargetMachine> X(
47 getTheWebAssemblyTarget32());
48 RegisterTargetMachine<WebAssemblyTargetMachine> Y(
49 getTheWebAssemblyTarget64());
Derek Schufff41f67d2016-08-01 21:34:04 +000050
51 // Register exception handling pass to opt
Derek Schuffccdceda2016-08-18 15:27:25 +000052 initializeWebAssemblyLowerEmscriptenEHSjLjPass(
Derek Schufff41f67d2016-08-01 21:34:04 +000053 *PassRegistry::getPassRegistry());
Dan Gohman10e730a2015-06-29 23:51:55 +000054}
55
56//===----------------------------------------------------------------------===//
57// WebAssembly Lowering public interface.
58//===----------------------------------------------------------------------===//
59
Dan Gohman41133a32016-05-19 03:00:05 +000060static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
61 if (!RM.hasValue())
62 return Reloc::PIC_;
63 return *RM;
64}
65
Dan Gohman10e730a2015-06-29 23:51:55 +000066/// Create an WebAssembly architecture model.
67///
68WebAssemblyTargetMachine::WebAssemblyTargetMachine(
69 const Target &T, const Triple &TT, StringRef CPU, StringRef FS,
Dan Gohman41133a32016-05-19 03:00:05 +000070 const TargetOptions &Options, Optional<Reloc::Model> RM,
Daniel Jasper314ed202017-08-03 05:15:53 +000071 Optional<CodeModel::Model> CM, CodeGenOpt::Level OL, bool JIT)
Matthias Braunbb8507e2017-10-12 22:57:28 +000072 : LLVMTargetMachine(T,
73 TT.isArch64Bit() ? "e-m:e-p:64:64-i64:64-n32:64-S128"
74 : "e-m:e-p:32:32-i64:64-n32:64-S128",
75 TT, CPU, FS, Options, getEffectiveRelocModel(RM),
76 CM ? *CM : CodeModel::Large, OL),
Dan Gohman18eafb62017-02-22 01:23:18 +000077 TLOF(TT.isOSBinFormatELF() ?
78 static_cast<TargetLoweringObjectFile*>(
79 new WebAssemblyTargetObjectFileELF()) :
80 static_cast<TargetLoweringObjectFile*>(
81 new WebAssemblyTargetObjectFile())) {
Dan Gohmane0405332016-10-03 22:43:53 +000082 // WebAssembly type-checks instructions, but a noreturn function with a return
Derek Schuffffa143c2015-11-10 00:30:57 +000083 // type that doesn't match the context will cause a check failure. So we lower
84 // LLVM 'unreachable' to ISD::TRAP and then lower that to WebAssembly's
Dan Gohmane0405332016-10-03 22:43:53 +000085 // 'unreachable' instructions which is meant for that case.
Derek Schuffffa143c2015-11-10 00:30:57 +000086 this->Options.TrapUnreachable = true;
87
Dan Gohmand934cb82017-02-24 23:18:00 +000088 // WebAssembly treats each function as an independent unit. Force
89 // -ffunction-sections, effectively, so that we can emit them independently.
90 if (!TT.isOSBinFormatELF()) {
91 this->Options.FunctionSections = true;
92 this->Options.DataSections = true;
93 this->Options.UniqueSectionNames = true;
94 }
95
Dan Gohman10e730a2015-06-29 23:51:55 +000096 initAsmInfo();
97
Dan Gohmand85ab7f2016-02-18 06:32:53 +000098 // Note that we don't use setRequiresStructuredCFG(true). It disables
99 // optimizations than we're ok with, and want, such as critical edge
100 // splitting and tail merging.
Dan Gohman10e730a2015-06-29 23:51:55 +0000101}
102
103WebAssemblyTargetMachine::~WebAssemblyTargetMachine() {}
104
105const WebAssemblySubtarget *
106WebAssemblyTargetMachine::getSubtargetImpl(const Function &F) const {
107 Attribute CPUAttr = F.getFnAttribute("target-cpu");
108 Attribute FSAttr = F.getFnAttribute("target-features");
109
110 std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
111 ? CPUAttr.getValueAsString().str()
112 : TargetCPU;
113 std::string FS = !FSAttr.hasAttribute(Attribute::None)
114 ? FSAttr.getValueAsString().str()
115 : TargetFS;
116
117 auto &I = SubtargetMap[CPU + FS];
118 if (!I) {
119 // This needs to be done before we create a new subtarget since any
120 // creation will depend on the TM and the code generation flags on the
121 // function that reside in TargetOptions.
122 resetTargetOptions(F);
Rafael Espindola3adc7ce2015-08-11 18:11:17 +0000123 I = llvm::make_unique<WebAssemblySubtarget>(TargetTriple, CPU, FS, *this);
Dan Gohman10e730a2015-06-29 23:51:55 +0000124 }
125 return I.get();
126}
127
128namespace {
Derek Schuff39b53672018-03-20 22:01:32 +0000129class StripThreadLocal final : public ModulePass {
130 // The default thread model for wasm is single, where thread-local variables
131 // are identical to regular globals and should be treated the same. So this
132 // pass just converts all GlobalVariables to NotThreadLocal
133 static char ID;
134
135 public:
136 StripThreadLocal() : ModulePass(ID) {}
137 bool runOnModule(Module &M) override {
138 for (auto &GV : M.globals())
139 GV.setThreadLocalMode(GlobalValue::ThreadLocalMode::NotThreadLocal);
140 return true;
141 }
142};
143char StripThreadLocal::ID = 0;
144
Dan Gohman10e730a2015-06-29 23:51:55 +0000145/// WebAssembly Code Generator Pass Configuration Options.
146class WebAssemblyPassConfig final : public TargetPassConfig {
147public:
Matthias Braun5e394c32017-05-30 21:36:41 +0000148 WebAssemblyPassConfig(WebAssemblyTargetMachine &TM, PassManagerBase &PM)
Dan Gohman10e730a2015-06-29 23:51:55 +0000149 : TargetPassConfig(TM, PM) {}
150
151 WebAssemblyTargetMachine &getWebAssemblyTargetMachine() const {
152 return getTM<WebAssemblyTargetMachine>();
153 }
154
155 FunctionPass *createTargetRegisterAllocator(bool) override;
Dan Gohman10e730a2015-06-29 23:51:55 +0000156
157 void addIRPasses() override;
Dan Gohman10e730a2015-06-29 23:51:55 +0000158 bool addInstSelector() override;
Dan Gohman10e730a2015-06-29 23:51:55 +0000159 void addPostRegAlloc() override;
Derek Schuffad154c82016-03-28 17:05:30 +0000160 bool addGCPasses() override { return false; }
Dan Gohman10e730a2015-06-29 23:51:55 +0000161 void addPreEmitPass() override;
162};
163} // end anonymous namespace
164
Sanjoy Das26d11ca2017-12-22 18:21:59 +0000165TargetTransformInfo
166WebAssemblyTargetMachine::getTargetTransformInfo(const Function &F) {
167 return TargetTransformInfo(WebAssemblyTTIImpl(this, F));
Dan Gohman10e730a2015-06-29 23:51:55 +0000168}
169
170TargetPassConfig *
171WebAssemblyTargetMachine::createPassConfig(PassManagerBase &PM) {
Matthias Braun5e394c32017-05-30 21:36:41 +0000172 return new WebAssemblyPassConfig(*this, PM);
Dan Gohman10e730a2015-06-29 23:51:55 +0000173}
174
175FunctionPass *WebAssemblyPassConfig::createTargetRegisterAllocator(bool) {
176 return nullptr; // No reg alloc
177}
178
Dan Gohman10e730a2015-06-29 23:51:55 +0000179//===----------------------------------------------------------------------===//
180// The following functions are called from lib/CodeGen/Passes.cpp to modify
181// the CodeGen pass sequence.
182//===----------------------------------------------------------------------===//
183
184void WebAssemblyPassConfig::addIRPasses() {
Derek Schuff39b53672018-03-20 22:01:32 +0000185 if (TM->Options.ThreadModel == ThreadModel::Single) {
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000186 // In "single" mode, atomics get lowered to non-atomics.
JF Bastien03855df2015-07-01 23:41:25 +0000187 addPass(createLowerAtomicPass());
Derek Schuff39b53672018-03-20 22:01:32 +0000188 addPass(new StripThreadLocal());
189 } else {
JF Bastien03855df2015-07-01 23:41:25 +0000190 // Expand some atomic operations. WebAssemblyTargetLowering has hooks which
191 // control specifically what gets lowered.
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000192 addPass(createAtomicExpandPass());
Derek Schuff39b53672018-03-20 22:01:32 +0000193 }
Dan Gohman10e730a2015-06-29 23:51:55 +0000194
Sam Cleggbafe6902017-12-15 00:17:10 +0000195 // Lower .llvm.global_dtors into .llvm_global_ctors with __cxa_atexit calls.
196 addPass(createWebAssemblyLowerGlobalDtors());
197
Dan Gohman1b637452017-01-07 00:34:54 +0000198 // Fix function bitcasts, as WebAssembly requires caller and callee signatures
199 // to match.
200 addPass(createWebAssemblyFixFunctionBitcasts());
201
Dan Gohman81719f82015-11-25 16:55:01 +0000202 // Optimize "returned" function attributes.
Dan Gohmanb13c91f2016-01-19 14:55:02 +0000203 if (getOptLevel() != CodeGenOpt::None)
204 addPass(createWebAssemblyOptimizeReturned());
Dan Gohman81719f82015-11-25 16:55:01 +0000205
Heejin Ahnc0f18172016-09-01 21:05:15 +0000206 // If exception handling is not enabled and setjmp/longjmp handling is
207 // enabled, we lower invokes into calls and delete unreachable landingpad
208 // blocks. Lowering invokes when there is no EH support is done in
209 // TargetPassConfig::addPassesToHandleExceptions, but this runs after this
210 // function and SjLj handling expects all invokes to be lowered before.
Heejin Ahn9386bde2018-02-24 00:40:50 +0000211 if (!EnableEmException &&
212 TM->Options.ExceptionModel == ExceptionHandling::None) {
Heejin Ahnc0f18172016-09-01 21:05:15 +0000213 addPass(createLowerInvokePass());
214 // The lower invoke pass may create unreachable code. Remove it in order not
215 // to process dead blocks in setjmp/longjmp handling.
216 addPass(createUnreachableBlockEliminationPass());
217 }
218
219 // Handle exceptions and setjmp/longjmp if enabled.
Derek Schuffccdceda2016-08-18 15:27:25 +0000220 if (EnableEmException || EnableEmSjLj)
221 addPass(createWebAssemblyLowerEmscriptenEHSjLj(EnableEmException,
222 EnableEmSjLj));
Derek Schufff41f67d2016-08-01 21:34:04 +0000223
Dan Gohman10e730a2015-06-29 23:51:55 +0000224 TargetPassConfig::addIRPasses();
225}
226
Dan Gohman10e730a2015-06-29 23:51:55 +0000227bool WebAssemblyPassConfig::addInstSelector() {
Dan Gohmanb0921ca2015-12-05 19:24:17 +0000228 (void)TargetPassConfig::addInstSelector();
Dan Gohman10e730a2015-06-29 23:51:55 +0000229 addPass(
230 createWebAssemblyISelDag(getWebAssemblyTargetMachine(), getOptLevel()));
Dan Gohman1cf96c02015-12-09 16:23:59 +0000231 // Run the argument-move pass immediately after the ScheduleDAG scheduler
232 // so that we can fix up the ARGUMENT instructions before anything else
233 // sees them in the wrong place.
234 addPass(createWebAssemblyArgumentMove());
Dan Gohmanbb372242016-01-26 03:39:31 +0000235 // Set the p2align operands. This information is present during ISel, however
236 // it's inconvenient to collect. Collect it now, and update the immediate
237 // operands.
238 addPass(createWebAssemblySetP2AlignOperands());
Dan Gohman10e730a2015-06-29 23:51:55 +0000239 return false;
240}
241
JF Bastien600aee92015-07-31 17:53:38 +0000242void WebAssemblyPassConfig::addPostRegAlloc() {
Dan Gohman9c54d3b2015-11-25 18:13:18 +0000243 // TODO: The following CodeGen passes don't currently support code containing
244 // virtual registers. Consider removing their restrictions and re-enabling
245 // them.
Derek Schuffad154c82016-03-28 17:05:30 +0000246
247 // Has no asserts of its own, but was not written to handle virtual regs.
248 disablePass(&ShrinkWrapID);
Derek Schuffecabac62016-03-28 22:52:20 +0000249
Matthias Braun1eb47362016-08-25 01:27:13 +0000250 // These functions all require the NoVRegs property.
JF Bastien600aee92015-07-31 17:53:38 +0000251 disablePass(&MachineCopyPropagationID);
Derek Schuffecabac62016-03-28 22:52:20 +0000252 disablePass(&PostRASchedulerID);
253 disablePass(&FuncletLayoutID);
254 disablePass(&StackMapLivenessID);
255 disablePass(&LiveDebugValuesID);
Sanjoy Dasfe71ec72016-04-19 06:24:58 +0000256 disablePass(&PatchableFunctionID);
Dan Gohman950a13c2015-09-16 16:51:30 +0000257
Dan Gohmanb0921ca2015-12-05 19:24:17 +0000258 TargetPassConfig::addPostRegAlloc();
JF Bastien600aee92015-07-31 17:53:38 +0000259}
Dan Gohman10e730a2015-06-29 23:51:55 +0000260
Dan Gohman950a13c2015-09-16 16:51:30 +0000261void WebAssemblyPassConfig::addPreEmitPass() {
Dan Gohmanb0921ca2015-12-05 19:24:17 +0000262 TargetPassConfig::addPreEmitPass();
Dan Gohman05ac43f2015-12-17 01:39:00 +0000263
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000264 // Now that we have a prologue and epilogue and all frame indices are
265 // rewritten, eliminate SP and FP. This allows them to be stackified,
266 // colored, and numbered with the rest of the registers.
267 addPass(createWebAssemblyReplacePhysRegs());
268
Derek Schuff6f697832016-10-21 16:38:07 +0000269 // Rewrite pseudo call_indirect instructions as real instructions.
270 // This needs to run before register stackification, because we change the
271 // order of the arguments.
272 addPass(createWebAssemblyCallIndirectFixup());
273
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000274 if (getOptLevel() != CodeGenOpt::None) {
275 // LiveIntervals isn't commonly run this late. Re-establish preconditions.
276 addPass(createWebAssemblyPrepareForLiveIntervals());
277
278 // Depend on LiveIntervals and perform some optimizations on it.
279 addPass(createWebAssemblyOptimizeLiveIntervals());
280
281 // Prepare store instructions for register stackifying.
282 addPass(createWebAssemblyStoreResults());
283
Dan Gohmane0405332016-10-03 22:43:53 +0000284 // Mark registers as representing wasm's value stack. This is a key
Dan Gohman0cfb5f82016-05-10 04:24:02 +0000285 // code-compression technique in WebAssembly. We run this pass (and
286 // StoreResults above) very late, so that it sees as much code as possible,
287 // including code emitted by PEI and expanded by late tail duplication.
288 addPass(createWebAssemblyRegStackify());
289
290 // Run the register coloring pass to reduce the total number of registers.
291 // This runs after stackification so that it doesn't consider registers
292 // that become stackified.
293 addPass(createWebAssemblyRegColoring());
294 }
295
Dan Gohmand934cb82017-02-24 23:18:00 +0000296 // Eliminate multiple-entry loops. Do this before inserting explicit get_local
297 // and set_local operators because we create a new variable that we want
298 // converted into a local.
299 addPass(createWebAssemblyFixIrreducibleControlFlow());
300
Dan Gohman4fc4e422016-10-24 19:49:43 +0000301 // Insert explicit get_local and set_local operators.
Dan Gohman66caac52016-12-03 23:00:12 +0000302 addPass(createWebAssemblyExplicitLocals());
Dan Gohman4fc4e422016-10-24 19:49:43 +0000303
Dan Gohmanf52ee172017-02-27 22:38:58 +0000304 // Sort the blocks of the CFG into topological order, a prerequisite for
305 // BLOCK and LOOP markers.
306 addPass(createWebAssemblyCFGSort());
307
308 // Insert BLOCK and LOOP markers.
Dan Gohman950a13c2015-09-16 16:51:30 +0000309 addPass(createWebAssemblyCFGStackify());
Dan Gohman5941bde2015-11-25 21:32:06 +0000310
Dan Gohmanf0b165a2015-12-05 03:03:35 +0000311 // Lower br_unless into br_if.
312 addPass(createWebAssemblyLowerBrUnless());
313
Dan Gohman5941bde2015-11-25 21:32:06 +0000314 // Perform the very last peephole optimizations on the code.
Dan Gohmanb13c91f2016-01-19 14:55:02 +0000315 if (getOptLevel() != CodeGenOpt::None)
316 addPass(createWebAssemblyPeephole());
Dan Gohmanb7c24002016-05-21 00:21:56 +0000317
318 // Create a mapping from LLVM CodeGen virtual registers to wasm registers.
319 addPass(createWebAssemblyRegNumbering());
Dan Gohman950a13c2015-09-16 16:51:30 +0000320}