blob: af197fd9c95eb02884fb2c3ace033b139cf3b290 [file] [log] [blame]
Erich Keaneebba5922017-07-21 22:37:03 +00001//===--- ARM.h - Declare ARM target feature support -------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file declares ARM TargetInfo objects.
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef LLVM_CLANG_LIB_BASIC_TARGETS_ARM_H
15#define LLVM_CLANG_LIB_BASIC_TARGETS_ARM_H
16
17#include "OSTargets.h"
18#include "clang/Basic/TargetInfo.h"
19#include "clang/Basic/TargetOptions.h"
20#include "llvm/ADT/Triple.h"
21#include "llvm/Support/Compiler.h"
22#include "llvm/Support/TargetParser.h"
23
24namespace clang {
25namespace targets {
26
27class LLVM_LIBRARY_VISIBILITY ARMTargetInfo : public TargetInfo {
28 // Possible FPU choices.
29 enum FPUMode {
30 VFP2FPU = (1 << 0),
31 VFP3FPU = (1 << 1),
32 VFP4FPU = (1 << 2),
33 NeonFPU = (1 << 3),
34 FPARMV8 = (1 << 4)
35 };
36
37 // Possible HWDiv features.
38 enum HWDivMode { HWDivThumb = (1 << 0), HWDivARM = (1 << 1) };
39
40 static bool FPUModeIsVFP(FPUMode Mode) {
41 return Mode & (VFP2FPU | VFP3FPU | VFP4FPU | NeonFPU | FPARMV8);
42 }
43
44 static const TargetInfo::GCCRegAlias GCCRegAliases[];
45 static const char *const GCCRegNames[];
46
47 std::string ABI, CPU;
48
49 StringRef CPUProfile;
50 StringRef CPUAttr;
51
52 enum { FP_Default, FP_VFP, FP_Neon } FPMath;
53
Florian Hahnef5bbd62017-07-27 16:28:39 +000054 llvm::ARM::ISAKind ArchISA;
55 llvm::ARM::ArchKind ArchKind = llvm::ARM::ArchKind::ARMV4T;
56 llvm::ARM::ProfileKind ArchProfile;
Erich Keaneebba5922017-07-21 22:37:03 +000057 unsigned ArchVersion;
58
59 unsigned FPU : 5;
60
61 unsigned IsAAPCS : 1;
62 unsigned HWDiv : 2;
63
64 // Initialized via features.
65 unsigned SoftFloat : 1;
66 unsigned SoftFloatABI : 1;
67
68 unsigned CRC : 1;
69 unsigned Crypto : 1;
70 unsigned DSP : 1;
71 unsigned Unaligned : 1;
72
73 enum {
74 LDREX_B = (1 << 0), /// byte (8-bit)
75 LDREX_H = (1 << 1), /// half (16-bit)
76 LDREX_W = (1 << 2), /// word (32-bit)
77 LDREX_D = (1 << 3), /// double (64-bit)
78 };
79
80 uint32_t LDREX;
81
82 // ACLE 6.5.1 Hardware floating point
83 enum {
84 HW_FP_HP = (1 << 1), /// half (16-bit)
85 HW_FP_SP = (1 << 2), /// single (32-bit)
86 HW_FP_DP = (1 << 3), /// double (64-bit)
87 };
88 uint32_t HW_FP;
89
90 static const Builtin::Info BuiltinInfo[];
91
Tim Northoverad4c5db2017-07-24 17:06:23 +000092 void setABIAAPCS();
93 void setABIAPCS(bool IsAAPCS16);
Erich Keaneebba5922017-07-21 22:37:03 +000094
Tim Northoverad4c5db2017-07-24 17:06:23 +000095 void setArchInfo();
Florian Hahnef5bbd62017-07-27 16:28:39 +000096 void setArchInfo(llvm::ARM::ArchKind Kind);
Erich Keaneebba5922017-07-21 22:37:03 +000097
Tim Northoverad4c5db2017-07-24 17:06:23 +000098 void setAtomic();
Erich Keaneebba5922017-07-21 22:37:03 +000099
Tim Northoverad4c5db2017-07-24 17:06:23 +0000100 bool isThumb() const;
101 bool supportsThumb() const;
102 bool supportsThumb2() const;
Erich Keaneebba5922017-07-21 22:37:03 +0000103
Tim Northoverad4c5db2017-07-24 17:06:23 +0000104 StringRef getCPUAttr() const;
105 StringRef getCPUProfile() const;
Erich Keaneebba5922017-07-21 22:37:03 +0000106
107public:
Tim Northoverad4c5db2017-07-24 17:06:23 +0000108 ARMTargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts);
Erich Keaneebba5922017-07-21 22:37:03 +0000109
Tim Northoverad4c5db2017-07-24 17:06:23 +0000110 StringRef getABI() const override;
111 bool setABI(const std::string &Name) override;
Erich Keaneebba5922017-07-21 22:37:03 +0000112
113 // FIXME: This should be based on Arch attributes, not CPU names.
114 bool
115 initFeatureMap(llvm::StringMap<bool> &Features, DiagnosticsEngine &Diags,
116 StringRef CPU,
Tim Northoverad4c5db2017-07-24 17:06:23 +0000117 const std::vector<std::string> &FeaturesVec) const override;
Erich Keaneebba5922017-07-21 22:37:03 +0000118
119 bool handleTargetFeatures(std::vector<std::string> &Features,
120 DiagnosticsEngine &Diags) override;
121
122 bool hasFeature(StringRef Feature) const override;
Erich Keaneebba5922017-07-21 22:37:03 +0000123
Tim Northoverad4c5db2017-07-24 17:06:23 +0000124 bool isValidCPUName(StringRef Name) const override;
Erich Keane3ec17432018-02-08 23:14:15 +0000125 void fillValidCPUList(SmallVectorImpl<StringRef> &Values) const override;
126
Tim Northoverad4c5db2017-07-24 17:06:23 +0000127 bool setCPU(const std::string &Name) override;
Erich Keaneebba5922017-07-21 22:37:03 +0000128
129 bool setFPMath(StringRef Name) override;
130
Akira Hatanaka502775a2017-12-09 00:02:37 +0000131 bool useFP16ConversionIntrinsics() const override {
132 return false;
133 }
134
Erich Keaneebba5922017-07-21 22:37:03 +0000135 void getTargetDefinesARMV81A(const LangOptions &Opts,
136 MacroBuilder &Builder) const;
137
138 void getTargetDefinesARMV82A(const LangOptions &Opts,
Tim Northoverad4c5db2017-07-24 17:06:23 +0000139 MacroBuilder &Builder) const;
Erich Keaneebba5922017-07-21 22:37:03 +0000140 void getTargetDefines(const LangOptions &Opts,
141 MacroBuilder &Builder) const override;
Tim Northoverad4c5db2017-07-24 17:06:23 +0000142
Erich Keaneebba5922017-07-21 22:37:03 +0000143 ArrayRef<Builtin::Info> getTargetBuiltins() const override;
Tim Northoverad4c5db2017-07-24 17:06:23 +0000144
145 bool isCLZForZeroUndef() const override;
146 BuiltinVaListKind getBuiltinVaListKind() const override;
147
Erich Keaneebba5922017-07-21 22:37:03 +0000148 ArrayRef<const char *> getGCCRegNames() const override;
149 ArrayRef<TargetInfo::GCCRegAlias> getGCCRegAliases() const override;
150 bool validateAsmConstraint(const char *&Name,
Tim Northoverad4c5db2017-07-24 17:06:23 +0000151 TargetInfo::ConstraintInfo &Info) const override;
152 std::string convertConstraint(const char *&Constraint) const override;
Erich Keaneebba5922017-07-21 22:37:03 +0000153 bool
154 validateConstraintModifier(StringRef Constraint, char Modifier, unsigned Size,
Tim Northoverad4c5db2017-07-24 17:06:23 +0000155 std::string &SuggestedModifier) const override;
156 const char *getClobbers() const override;
Erich Keaneebba5922017-07-21 22:37:03 +0000157
Tim Northoverad4c5db2017-07-24 17:06:23 +0000158 CallingConvCheckResult checkCallingConvention(CallingConv CC) const override;
Erich Keaneebba5922017-07-21 22:37:03 +0000159
Tim Northoverad4c5db2017-07-24 17:06:23 +0000160 int getEHDataRegisterNumber(unsigned RegNo) const override;
Erich Keaneebba5922017-07-21 22:37:03 +0000161
Tim Northoverad4c5db2017-07-24 17:06:23 +0000162 bool hasSjLjLowering() const override;
Erich Keaneebba5922017-07-21 22:37:03 +0000163};
164
165class LLVM_LIBRARY_VISIBILITY ARMleTargetInfo : public ARMTargetInfo {
166public:
Tim Northoverad4c5db2017-07-24 17:06:23 +0000167 ARMleTargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts);
Erich Keaneebba5922017-07-21 22:37:03 +0000168 void getTargetDefines(const LangOptions &Opts,
169 MacroBuilder &Builder) const override;
170};
171
172class LLVM_LIBRARY_VISIBILITY ARMbeTargetInfo : public ARMTargetInfo {
173public:
Tim Northoverad4c5db2017-07-24 17:06:23 +0000174 ARMbeTargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts);
Erich Keaneebba5922017-07-21 22:37:03 +0000175 void getTargetDefines(const LangOptions &Opts,
176 MacroBuilder &Builder) const override;
177};
178
179class LLVM_LIBRARY_VISIBILITY WindowsARMTargetInfo
180 : public WindowsTargetInfo<ARMleTargetInfo> {
181 const llvm::Triple Triple;
182
183public:
Tim Northoverad4c5db2017-07-24 17:06:23 +0000184 WindowsARMTargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts);
185
Erich Keaneebba5922017-07-21 22:37:03 +0000186 void getVisualStudioDefines(const LangOptions &Opts,
187 MacroBuilder &Builder) const;
Tim Northoverad4c5db2017-07-24 17:06:23 +0000188
189 BuiltinVaListKind getBuiltinVaListKind() const override;
190
191 CallingConvCheckResult checkCallingConvention(CallingConv CC) const override;
Erich Keaneebba5922017-07-21 22:37:03 +0000192};
193
194// Windows ARM + Itanium C++ ABI Target
195class LLVM_LIBRARY_VISIBILITY ItaniumWindowsARMleTargetInfo
196 : public WindowsARMTargetInfo {
197public:
198 ItaniumWindowsARMleTargetInfo(const llvm::Triple &Triple,
Tim Northoverad4c5db2017-07-24 17:06:23 +0000199 const TargetOptions &Opts);
Erich Keaneebba5922017-07-21 22:37:03 +0000200
201 void getTargetDefines(const LangOptions &Opts,
Tim Northoverad4c5db2017-07-24 17:06:23 +0000202 MacroBuilder &Builder) const override;
Erich Keaneebba5922017-07-21 22:37:03 +0000203};
204
205// Windows ARM, MS (C++) ABI
206class LLVM_LIBRARY_VISIBILITY MicrosoftARMleTargetInfo
207 : public WindowsARMTargetInfo {
208public:
209 MicrosoftARMleTargetInfo(const llvm::Triple &Triple,
Tim Northoverad4c5db2017-07-24 17:06:23 +0000210 const TargetOptions &Opts);
Erich Keaneebba5922017-07-21 22:37:03 +0000211
212 void getTargetDefines(const LangOptions &Opts,
Tim Northoverad4c5db2017-07-24 17:06:23 +0000213 MacroBuilder &Builder) const override;
Erich Keaneebba5922017-07-21 22:37:03 +0000214};
215
216// ARM MinGW target
217class LLVM_LIBRARY_VISIBILITY MinGWARMTargetInfo : public WindowsARMTargetInfo {
218public:
Tim Northoverad4c5db2017-07-24 17:06:23 +0000219 MinGWARMTargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts);
Erich Keaneebba5922017-07-21 22:37:03 +0000220
221 void getTargetDefines(const LangOptions &Opts,
222 MacroBuilder &Builder) const override;
223};
224
225// ARM Cygwin target
226class LLVM_LIBRARY_VISIBILITY CygwinARMTargetInfo : public ARMleTargetInfo {
227public:
Tim Northoverad4c5db2017-07-24 17:06:23 +0000228 CygwinARMTargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts);
229
Erich Keaneebba5922017-07-21 22:37:03 +0000230 void getTargetDefines(const LangOptions &Opts,
231 MacroBuilder &Builder) const override;
232};
233
234class LLVM_LIBRARY_VISIBILITY DarwinARMTargetInfo
235 : public DarwinTargetInfo<ARMleTargetInfo> {
236protected:
237 void getOSDefines(const LangOptions &Opts, const llvm::Triple &Triple,
Tim Northoverad4c5db2017-07-24 17:06:23 +0000238 MacroBuilder &Builder) const override;
Erich Keaneebba5922017-07-21 22:37:03 +0000239
240public:
Tim Northoverad4c5db2017-07-24 17:06:23 +0000241 DarwinARMTargetInfo(const llvm::Triple &Triple, const TargetOptions &Opts);
Erich Keaneebba5922017-07-21 22:37:03 +0000242};
Tim Northoverad4c5db2017-07-24 17:06:23 +0000243
Erich Keaneebba5922017-07-21 22:37:03 +0000244// 32-bit RenderScript is armv7 with width and align of 'long' set to 8-bytes
245class LLVM_LIBRARY_VISIBILITY RenderScript32TargetInfo
246 : public ARMleTargetInfo {
247public:
248 RenderScript32TargetInfo(const llvm::Triple &Triple,
Tim Northoverad4c5db2017-07-24 17:06:23 +0000249 const TargetOptions &Opts);
250
Erich Keaneebba5922017-07-21 22:37:03 +0000251 void getTargetDefines(const LangOptions &Opts,
252 MacroBuilder &Builder) const override;
253};
254
255} // namespace targets
256} // namespace clang
257
258#endif // LLVM_CLANG_LIB_BASIC_TARGETS_ARM_H