blob: 97228965e68c3658d948c60869b7683d5760047d [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- R600InstrInfo.cpp - R600 Instruction Information ------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// R600 Implementation of TargetInstrInfo.
Tom Stellard75aadc22012-12-11 21:25:42 +000012//
13//===----------------------------------------------------------------------===//
14
Chandler Carruth6bda14b2017-06-06 11:49:48 +000015#include "R600InstrInfo.h"
Vincent Lejeune3a8d78a2013-04-30 00:14:44 +000016#include "AMDGPU.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000017#include "AMDGPUInstrInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000018#include "AMDGPUSubtarget.h"
19#include "R600Defines.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000020#include "R600FrameLowering.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "R600RegisterInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000022#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000023#include "Utils/AMDGPUBaseInfo.h"
24#include "llvm/ADT/BitVector.h"
25#include "llvm/ADT/SmallSet.h"
26#include "llvm/ADT/SmallVector.h"
27#include "llvm/CodeGen/MachineBasicBlock.h"
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000028#include "llvm/CodeGen/MachineFrameInfo.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000029#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstr.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000031#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000032#include "llvm/CodeGen/MachineOperand.h"
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000034#include "llvm/CodeGen/TargetRegisterInfo.h"
35#include "llvm/CodeGen/TargetSubtargetInfo.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000036#include "llvm/Support/ErrorHandling.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000037#include <algorithm>
38#include <cassert>
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000039#include <cstdint>
Chandler Carruth6bda14b2017-06-06 11:49:48 +000040#include <cstring>
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000041#include <iterator>
42#include <utility>
43#include <vector>
Tom Stellard75aadc22012-12-11 21:25:42 +000044
Chandler Carruthd174b722014-04-22 02:03:14 +000045using namespace llvm;
46
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000047#define GET_INSTRINFO_CTOR_DTOR
Tom Stellardc5a154d2018-06-28 23:47:12 +000048#include "R600GenDFAPacketizer.inc"
49
50#define GET_INSTRINFO_CTOR_DTOR
51#define GET_INSTRMAP_INFO
52#define GET_INSTRINFO_NAMED_OPS
53#include "R600GenInstrInfo.inc"
Tom Stellard75aadc22012-12-11 21:25:42 +000054
Matt Arsenault43e92fe2016-06-24 06:30:11 +000055R600InstrInfo::R600InstrInfo(const R600Subtarget &ST)
Tom Stellardc5a154d2018-06-28 23:47:12 +000056 : R600GenInstrInfo(-1, -1), RI(), ST(ST) {}
Tom Stellard75aadc22012-12-11 21:25:42 +000057
Tom Stellard75aadc22012-12-11 21:25:42 +000058bool R600InstrInfo::isVector(const MachineInstr &MI) const {
59 return get(MI.getOpcode()).TSFlags & R600_InstFlag::VECTOR;
60}
61
Benjamin Kramerbdc49562016-06-12 15:39:02 +000062void R600InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
63 MachineBasicBlock::iterator MI,
64 const DebugLoc &DL, unsigned DestReg,
65 unsigned SrcReg, bool KillSrc) const {
Tom Stellard0344cdf2013-08-01 15:23:42 +000066 unsigned VectorComponents = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +000067 if ((R600::R600_Reg128RegClass.contains(DestReg) ||
68 R600::R600_Reg128VerticalRegClass.contains(DestReg)) &&
69 (R600::R600_Reg128RegClass.contains(SrcReg) ||
70 R600::R600_Reg128VerticalRegClass.contains(SrcReg))) {
Tom Stellard0344cdf2013-08-01 15:23:42 +000071 VectorComponents = 4;
Tom Stellardc5a154d2018-06-28 23:47:12 +000072 } else if((R600::R600_Reg64RegClass.contains(DestReg) ||
73 R600::R600_Reg64VerticalRegClass.contains(DestReg)) &&
74 (R600::R600_Reg64RegClass.contains(SrcReg) ||
75 R600::R600_Reg64VerticalRegClass.contains(SrcReg))) {
Tom Stellard0344cdf2013-08-01 15:23:42 +000076 VectorComponents = 2;
77 }
78
79 if (VectorComponents > 0) {
80 for (unsigned I = 0; I < VectorComponents; I++) {
Tom Stellardb03c98d2018-05-03 22:38:06 +000081 unsigned SubRegIndex = AMDGPURegisterInfo::getSubRegFromChannel(I);
Tom Stellardc5a154d2018-06-28 23:47:12 +000082 buildDefaultInstruction(MBB, MI, R600::MOV,
Tom Stellard75aadc22012-12-11 21:25:42 +000083 RI.getSubReg(DestReg, SubRegIndex),
84 RI.getSubReg(SrcReg, SubRegIndex))
85 .addReg(DestReg,
86 RegState::Define | RegState::Implicit);
87 }
88 } else {
Tom Stellardc5a154d2018-06-28 23:47:12 +000089 MachineInstr *NewMI = buildDefaultInstruction(MBB, MI, R600::MOV,
Tom Stellard75aadc22012-12-11 21:25:42 +000090 DestReg, SrcReg);
Tom Stellardc5a154d2018-06-28 23:47:12 +000091 NewMI->getOperand(getOperandIdx(*NewMI, R600::OpName::src0))
Tom Stellard75aadc22012-12-11 21:25:42 +000092 .setIsKill(KillSrc);
93 }
94}
95
Tom Stellardcd6b0a62013-11-22 00:41:08 +000096/// \returns true if \p MBBI can be moved into a new basic.
97bool R600InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB,
98 MachineBasicBlock::iterator MBBI) const {
99 for (MachineInstr::const_mop_iterator I = MBBI->operands_begin(),
100 E = MBBI->operands_end(); I != E; ++I) {
101 if (I->isReg() && !TargetRegisterInfo::isVirtualRegister(I->getReg()) &&
102 I->isUse() && RI.isPhysRegLiveAcrossClauses(I->getReg()))
103 return false;
104 }
105 return true;
106}
107
Tom Stellard75aadc22012-12-11 21:25:42 +0000108bool R600InstrInfo::isMov(unsigned Opcode) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000109 switch(Opcode) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000110 default:
111 return false;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000112 case R600::MOV:
113 case R600::MOV_IMM_F32:
114 case R600::MOV_IMM_I32:
Tom Stellard75aadc22012-12-11 21:25:42 +0000115 return true;
116 }
117}
118
Tom Stellard75aadc22012-12-11 21:25:42 +0000119bool R600InstrInfo::isReductionOp(unsigned Opcode) const {
Aaron Ballmanf04bbd82013-07-10 17:19:22 +0000120 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +0000121}
122
123bool R600InstrInfo::isCubeOp(unsigned Opcode) const {
124 switch(Opcode) {
125 default: return false;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000126 case R600::CUBE_r600_pseudo:
127 case R600::CUBE_r600_real:
128 case R600::CUBE_eg_pseudo:
129 case R600::CUBE_eg_real:
Tom Stellard75aadc22012-12-11 21:25:42 +0000130 return true;
131 }
132}
133
134bool R600InstrInfo::isALUInstr(unsigned Opcode) const {
135 unsigned TargetFlags = get(Opcode).TSFlags;
136
Tom Stellard5eb903d2013-06-28 15:46:53 +0000137 return (TargetFlags & R600_InstFlag::ALU_INST);
Tom Stellard75aadc22012-12-11 21:25:42 +0000138}
139
Tom Stellardc026e8b2013-06-28 15:47:08 +0000140bool R600InstrInfo::hasInstrModifiers(unsigned Opcode) const {
141 unsigned TargetFlags = get(Opcode).TSFlags;
142
143 return ((TargetFlags & R600_InstFlag::OP1) |
144 (TargetFlags & R600_InstFlag::OP2) |
145 (TargetFlags & R600_InstFlag::OP3));
146}
147
148bool R600InstrInfo::isLDSInstr(unsigned Opcode) const {
149 unsigned TargetFlags = get(Opcode).TSFlags;
150
151 return ((TargetFlags & R600_InstFlag::LDS_1A) |
Tom Stellardf3d166a2013-08-26 15:05:49 +0000152 (TargetFlags & R600_InstFlag::LDS_1A1D) |
153 (TargetFlags & R600_InstFlag::LDS_1A2D));
Tom Stellardc026e8b2013-06-28 15:47:08 +0000154}
155
Tom Stellard8f9fc202013-11-15 00:12:45 +0000156bool R600InstrInfo::isLDSRetInstr(unsigned Opcode) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000157 return isLDSInstr(Opcode) && getOperandIdx(Opcode, R600::OpName::dst) != -1;
Tom Stellard8f9fc202013-11-15 00:12:45 +0000158}
159
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000160bool R600InstrInfo::canBeConsideredALU(const MachineInstr &MI) const {
161 if (isALUInstr(MI.getOpcode()))
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +0000162 return true;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000163 if (isVector(MI) || isCubeOp(MI.getOpcode()))
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +0000164 return true;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000165 switch (MI.getOpcode()) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000166 case R600::PRED_X:
167 case R600::INTERP_PAIR_XY:
168 case R600::INTERP_PAIR_ZW:
169 case R600::INTERP_VEC_LOAD:
170 case R600::COPY:
171 case R600::DOT_4:
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +0000172 return true;
173 default:
174 return false;
175 }
176}
177
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000178bool R600InstrInfo::isTransOnly(unsigned Opcode) const {
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +0000179 if (ST.hasCaymanISA())
180 return false;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000181 return (get(Opcode).getSchedClass() == R600::Sched::TransALU);
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000182}
183
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000184bool R600InstrInfo::isTransOnly(const MachineInstr &MI) const {
185 return isTransOnly(MI.getOpcode());
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000186}
187
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +0000188bool R600InstrInfo::isVectorOnly(unsigned Opcode) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000189 return (get(Opcode).getSchedClass() == R600::Sched::VecALU);
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +0000190}
191
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000192bool R600InstrInfo::isVectorOnly(const MachineInstr &MI) const {
193 return isVectorOnly(MI.getOpcode());
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +0000194}
195
Tom Stellard676c16d2013-08-16 01:11:51 +0000196bool R600InstrInfo::isExport(unsigned Opcode) const {
197 return (get(Opcode).TSFlags & R600_InstFlag::IS_EXPORT);
198}
199
Vincent Lejeunec2991642013-04-30 00:13:39 +0000200bool R600InstrInfo::usesVertexCache(unsigned Opcode) const {
Tom Stellardd93cede2013-05-06 17:50:57 +0000201 return ST.hasVertexCache() && IS_VTX(get(Opcode));
Vincent Lejeunec2991642013-04-30 00:13:39 +0000202}
203
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000204bool R600InstrInfo::usesVertexCache(const MachineInstr &MI) const {
205 const MachineFunction *MF = MI.getParent()->getParent();
Matthias Braunf1caa282017-12-15 22:22:58 +0000206 return !AMDGPU::isCompute(MF->getFunction().getCallingConv()) &&
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000207 usesVertexCache(MI.getOpcode());
Vincent Lejeunec2991642013-04-30 00:13:39 +0000208}
209
210bool R600InstrInfo::usesTextureCache(unsigned Opcode) const {
Tom Stellardd93cede2013-05-06 17:50:57 +0000211 return (!ST.hasVertexCache() && IS_VTX(get(Opcode))) || IS_TEX(get(Opcode));
Vincent Lejeunec2991642013-04-30 00:13:39 +0000212}
213
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000214bool R600InstrInfo::usesTextureCache(const MachineInstr &MI) const {
215 const MachineFunction *MF = MI.getParent()->getParent();
Matthias Braunf1caa282017-12-15 22:22:58 +0000216 return (AMDGPU::isCompute(MF->getFunction().getCallingConv()) &&
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000217 usesVertexCache(MI.getOpcode())) ||
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000218 usesTextureCache(MI.getOpcode());
Vincent Lejeunec2991642013-04-30 00:13:39 +0000219}
220
Tom Stellardce540332013-06-28 15:46:59 +0000221bool R600InstrInfo::mustBeLastInClause(unsigned Opcode) const {
222 switch (Opcode) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000223 case R600::KILLGT:
224 case R600::GROUP_BARRIER:
Tom Stellardce540332013-06-28 15:46:59 +0000225 return true;
226 default:
227 return false;
228 }
229}
230
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000231bool R600InstrInfo::usesAddressRegister(MachineInstr &MI) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000232 return MI.findRegisterUseOperandIdx(R600::AR_X) != -1;
Tom Stellard26a3b672013-10-22 18:19:10 +0000233}
234
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000235bool R600InstrInfo::definesAddressRegister(MachineInstr &MI) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000236 return MI.findRegisterDefOperandIdx(R600::AR_X) != -1;
Tom Stellard26a3b672013-10-22 18:19:10 +0000237}
238
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000239bool R600InstrInfo::readsLDSSrcReg(const MachineInstr &MI) const {
240 if (!isALUInstr(MI.getOpcode())) {
Tom Stellard7f6fa4c2013-09-12 02:55:06 +0000241 return false;
242 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000243 for (MachineInstr::const_mop_iterator I = MI.operands_begin(),
244 E = MI.operands_end();
245 I != E; ++I) {
Tom Stellard7f6fa4c2013-09-12 02:55:06 +0000246 if (!I->isReg() || !I->isUse() ||
247 TargetRegisterInfo::isVirtualRegister(I->getReg()))
248 continue;
249
Tom Stellardc5a154d2018-06-28 23:47:12 +0000250 if (R600::R600_LDS_SRC_REGRegClass.contains(I->getReg()))
Tom Stellard7f6fa4c2013-09-12 02:55:06 +0000251 return true;
252 }
253 return false;
254}
255
Tom Stellard84021442013-07-23 01:48:24 +0000256int R600InstrInfo::getSelIdx(unsigned Opcode, unsigned SrcIdx) const {
Jan Vesely468e0552015-03-02 18:56:52 +0000257 static const unsigned SrcSelTable[][2] = {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000258 {R600::OpName::src0, R600::OpName::src0_sel},
259 {R600::OpName::src1, R600::OpName::src1_sel},
260 {R600::OpName::src2, R600::OpName::src2_sel},
261 {R600::OpName::src0_X, R600::OpName::src0_sel_X},
262 {R600::OpName::src0_Y, R600::OpName::src0_sel_Y},
263 {R600::OpName::src0_Z, R600::OpName::src0_sel_Z},
264 {R600::OpName::src0_W, R600::OpName::src0_sel_W},
265 {R600::OpName::src1_X, R600::OpName::src1_sel_X},
266 {R600::OpName::src1_Y, R600::OpName::src1_sel_Y},
267 {R600::OpName::src1_Z, R600::OpName::src1_sel_Z},
268 {R600::OpName::src1_W, R600::OpName::src1_sel_W}
Tom Stellard84021442013-07-23 01:48:24 +0000269 };
270
Jan Vesely468e0552015-03-02 18:56:52 +0000271 for (const auto &Row : SrcSelTable) {
272 if (getOperandIdx(Opcode, Row[0]) == (int)SrcIdx) {
273 return getOperandIdx(Opcode, Row[1]);
Tom Stellard84021442013-07-23 01:48:24 +0000274 }
275 }
276 return -1;
277}
Tom Stellard84021442013-07-23 01:48:24 +0000278
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000279SmallVector<std::pair<MachineOperand *, int64_t>, 3>
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000280R600InstrInfo::getSrcs(MachineInstr &MI) const {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000281 SmallVector<std::pair<MachineOperand *, int64_t>, 3> Result;
282
Tom Stellardc5a154d2018-06-28 23:47:12 +0000283 if (MI.getOpcode() == R600::DOT_4) {
Tom Stellard02661d92013-06-25 21:22:18 +0000284 static const unsigned OpTable[8][2] = {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000285 {R600::OpName::src0_X, R600::OpName::src0_sel_X},
286 {R600::OpName::src0_Y, R600::OpName::src0_sel_Y},
287 {R600::OpName::src0_Z, R600::OpName::src0_sel_Z},
288 {R600::OpName::src0_W, R600::OpName::src0_sel_W},
289 {R600::OpName::src1_X, R600::OpName::src1_sel_X},
290 {R600::OpName::src1_Y, R600::OpName::src1_sel_Y},
291 {R600::OpName::src1_Z, R600::OpName::src1_sel_Z},
292 {R600::OpName::src1_W, R600::OpName::src1_sel_W},
Vincent Lejeunec6896792013-06-04 23:17:15 +0000293 };
294
295 for (unsigned j = 0; j < 8; j++) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000296 MachineOperand &MO =
297 MI.getOperand(getOperandIdx(MI.getOpcode(), OpTable[j][0]));
Vincent Lejeunec6896792013-06-04 23:17:15 +0000298 unsigned Reg = MO.getReg();
Tom Stellardc5a154d2018-06-28 23:47:12 +0000299 if (Reg == R600::ALU_CONST) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000300 MachineOperand &Sel =
301 MI.getOperand(getOperandIdx(MI.getOpcode(), OpTable[j][1]));
Jan Veselybbc22312016-05-04 14:55:45 +0000302 Result.push_back(std::make_pair(&MO, Sel.getImm()));
Vincent Lejeunec6896792013-06-04 23:17:15 +0000303 continue;
304 }
Matt Arsenault0163e032014-07-20 06:31:06 +0000305
Vincent Lejeunec6896792013-06-04 23:17:15 +0000306 }
307 return Result;
308 }
309
Tom Stellard02661d92013-06-25 21:22:18 +0000310 static const unsigned OpTable[3][2] = {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000311 {R600::OpName::src0, R600::OpName::src0_sel},
312 {R600::OpName::src1, R600::OpName::src1_sel},
313 {R600::OpName::src2, R600::OpName::src2_sel},
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000314 };
315
316 for (unsigned j = 0; j < 3; j++) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000317 int SrcIdx = getOperandIdx(MI.getOpcode(), OpTable[j][0]);
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000318 if (SrcIdx < 0)
319 break;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000320 MachineOperand &MO = MI.getOperand(SrcIdx);
Jan Veselybbc22312016-05-04 14:55:45 +0000321 unsigned Reg = MO.getReg();
Tom Stellardc5a154d2018-06-28 23:47:12 +0000322 if (Reg == R600::ALU_CONST) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000323 MachineOperand &Sel =
324 MI.getOperand(getOperandIdx(MI.getOpcode(), OpTable[j][1]));
Jan Veselybbc22312016-05-04 14:55:45 +0000325 Result.push_back(std::make_pair(&MO, Sel.getImm()));
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000326 continue;
327 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000328 if (Reg == R600::ALU_LITERAL_X) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000329 MachineOperand &Operand =
Tom Stellardc5a154d2018-06-28 23:47:12 +0000330 MI.getOperand(getOperandIdx(MI.getOpcode(), R600::OpName::literal));
Jan Veselyfac8d7e2016-05-13 20:39:20 +0000331 if (Operand.isImm()) {
332 Result.push_back(std::make_pair(&MO, Operand.getImm()));
333 continue;
334 }
335 assert(Operand.isGlobal());
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000336 }
Jan Veselybbc22312016-05-04 14:55:45 +0000337 Result.push_back(std::make_pair(&MO, 0));
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000338 }
339 return Result;
340}
341
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000342std::vector<std::pair<int, unsigned>>
343R600InstrInfo::ExtractSrcs(MachineInstr &MI,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000344 const DenseMap<unsigned, unsigned> &PV,
345 unsigned &ConstCount) const {
346 ConstCount = 0;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000347 const std::pair<int, unsigned> DummyPair(-1, 0);
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000348 std::vector<std::pair<int, unsigned>> Result;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000349 unsigned i = 0;
Benjamin Kramer22ff8652016-07-30 11:31:16 +0000350 for (const auto &Src : getSrcs(MI)) {
351 ++i;
352 unsigned Reg = Src.first->getReg();
Jan Veselybbc22312016-05-04 14:55:45 +0000353 int Index = RI.getEncodingValue(Reg) & 0xff;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000354 if (Reg == R600::OQAP) {
Jan Veselybbc22312016-05-04 14:55:45 +0000355 Result.push_back(std::make_pair(Index, 0U));
Tom Stellardc026e8b2013-06-28 15:47:08 +0000356 }
Vincent Lejeune41d4cf22013-06-17 20:16:40 +0000357 if (PV.find(Reg) != PV.end()) {
Vincent Lejeune77a83522013-06-29 19:32:43 +0000358 // 255 is used to tells its a PS/PV reg
Jan Veselybbc22312016-05-04 14:55:45 +0000359 Result.push_back(std::make_pair(255, 0U));
Vincent Lejeune77a83522013-06-29 19:32:43 +0000360 continue;
361 }
362 if (Index > 127) {
363 ConstCount++;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000364 Result.push_back(DummyPair);
365 continue;
366 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000367 unsigned Chan = RI.getHWRegChan(Reg);
Jan Veselybbc22312016-05-04 14:55:45 +0000368 Result.push_back(std::make_pair(Index, Chan));
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000369 }
370 for (; i < 3; ++i)
371 Result.push_back(DummyPair);
372 return Result;
373}
374
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000375static std::vector<std::pair<int, unsigned>>
376Swizzle(std::vector<std::pair<int, unsigned>> Src,
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000377 R600InstrInfo::BankSwizzle Swz) {
Vincent Lejeune744efa42013-09-04 19:53:54 +0000378 if (Src[0] == Src[1])
379 Src[1].first = -1;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000380 switch (Swz) {
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000381 case R600InstrInfo::ALU_VEC_012_SCL_210:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000382 break;
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000383 case R600InstrInfo::ALU_VEC_021_SCL_122:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000384 std::swap(Src[1], Src[2]);
385 break;
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000386 case R600InstrInfo::ALU_VEC_102_SCL_221:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000387 std::swap(Src[0], Src[1]);
388 break;
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000389 case R600InstrInfo::ALU_VEC_120_SCL_212:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000390 std::swap(Src[0], Src[1]);
391 std::swap(Src[0], Src[2]);
392 break;
393 case R600InstrInfo::ALU_VEC_201:
394 std::swap(Src[0], Src[2]);
395 std::swap(Src[0], Src[1]);
396 break;
397 case R600InstrInfo::ALU_VEC_210:
398 std::swap(Src[0], Src[2]);
399 break;
400 }
401 return Src;
402}
403
Matt Arsenaultd7f44142016-07-15 21:26:46 +0000404static unsigned getTransSwizzle(R600InstrInfo::BankSwizzle Swz, unsigned Op) {
Vincent Lejeune77a83522013-06-29 19:32:43 +0000405 switch (Swz) {
406 case R600InstrInfo::ALU_VEC_012_SCL_210: {
407 unsigned Cycles[3] = { 2, 1, 0};
408 return Cycles[Op];
409 }
410 case R600InstrInfo::ALU_VEC_021_SCL_122: {
411 unsigned Cycles[3] = { 1, 2, 2};
412 return Cycles[Op];
413 }
414 case R600InstrInfo::ALU_VEC_120_SCL_212: {
415 unsigned Cycles[3] = { 2, 1, 2};
416 return Cycles[Op];
417 }
418 case R600InstrInfo::ALU_VEC_102_SCL_221: {
419 unsigned Cycles[3] = { 2, 2, 1};
420 return Cycles[Op];
421 }
422 default:
423 llvm_unreachable("Wrong Swizzle for Trans Slot");
Vincent Lejeune77a83522013-06-29 19:32:43 +0000424 }
425}
426
427/// returns how many MIs (whose inputs are represented by IGSrcs) can be packed
428/// in the same Instruction Group while meeting read port limitations given a
429/// Swz swizzle sequence.
430unsigned R600InstrInfo::isLegalUpTo(
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000431 const std::vector<std::vector<std::pair<int, unsigned>>> &IGSrcs,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000432 const std::vector<R600InstrInfo::BankSwizzle> &Swz,
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000433 const std::vector<std::pair<int, unsigned>> &TransSrcs,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000434 R600InstrInfo::BankSwizzle TransSwz) const {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000435 int Vector[4][3];
436 memset(Vector, -1, sizeof(Vector));
Vincent Lejeune77a83522013-06-29 19:32:43 +0000437 for (unsigned i = 0, e = IGSrcs.size(); i < e; i++) {
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000438 const std::vector<std::pair<int, unsigned>> &Srcs =
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000439 Swizzle(IGSrcs[i], Swz[i]);
440 for (unsigned j = 0; j < 3; j++) {
441 const std::pair<int, unsigned> &Src = Srcs[j];
Vincent Lejeune77a83522013-06-29 19:32:43 +0000442 if (Src.first < 0 || Src.first == 255)
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000443 continue;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000444 if (Src.first == GET_REG_INDEX(RI.getEncodingValue(R600::OQAP))) {
Vincent Lejeune77a83522013-06-29 19:32:43 +0000445 if (Swz[i] != R600InstrInfo::ALU_VEC_012_SCL_210 &&
446 Swz[i] != R600InstrInfo::ALU_VEC_021_SCL_122) {
Tom Stellardc026e8b2013-06-28 15:47:08 +0000447 // The value from output queue A (denoted by register OQAP) can
448 // only be fetched during the first cycle.
449 return false;
450 }
451 // OQAP does not count towards the normal read port restrictions
452 continue;
453 }
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000454 if (Vector[Src.second][j] < 0)
455 Vector[Src.second][j] = Src.first;
456 if (Vector[Src.second][j] != Src.first)
Vincent Lejeune77a83522013-06-29 19:32:43 +0000457 return i;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000458 }
459 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000460 // Now check Trans Alu
461 for (unsigned i = 0, e = TransSrcs.size(); i < e; ++i) {
462 const std::pair<int, unsigned> &Src = TransSrcs[i];
463 unsigned Cycle = getTransSwizzle(TransSwz, i);
464 if (Src.first < 0)
465 continue;
466 if (Src.first == 255)
467 continue;
468 if (Vector[Src.second][Cycle] < 0)
469 Vector[Src.second][Cycle] = Src.first;
470 if (Vector[Src.second][Cycle] != Src.first)
471 return IGSrcs.size() - 1;
472 }
473 return IGSrcs.size();
474}
475
476/// Given a swizzle sequence SwzCandidate and an index Idx, returns the next
477/// (in lexicographic term) swizzle sequence assuming that all swizzles after
478/// Idx can be skipped
479static bool
480NextPossibleSolution(
481 std::vector<R600InstrInfo::BankSwizzle> &SwzCandidate,
482 unsigned Idx) {
483 assert(Idx < SwzCandidate.size());
484 int ResetIdx = Idx;
485 while (ResetIdx > -1 && SwzCandidate[ResetIdx] == R600InstrInfo::ALU_VEC_210)
486 ResetIdx --;
487 for (unsigned i = ResetIdx + 1, e = SwzCandidate.size(); i < e; i++) {
488 SwzCandidate[i] = R600InstrInfo::ALU_VEC_012_SCL_210;
489 }
490 if (ResetIdx == -1)
491 return false;
Benjamin Kramer39690642013-06-29 20:04:19 +0000492 int NextSwizzle = SwzCandidate[ResetIdx] + 1;
493 SwzCandidate[ResetIdx] = (R600InstrInfo::BankSwizzle)NextSwizzle;
Vincent Lejeune77a83522013-06-29 19:32:43 +0000494 return true;
495}
496
497/// Enumerate all possible Swizzle sequence to find one that can meet all
498/// read port requirements.
499bool R600InstrInfo::FindSwizzleForVectorSlot(
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000500 const std::vector<std::vector<std::pair<int, unsigned>>> &IGSrcs,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000501 std::vector<R600InstrInfo::BankSwizzle> &SwzCandidate,
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000502 const std::vector<std::pair<int, unsigned>> &TransSrcs,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000503 R600InstrInfo::BankSwizzle TransSwz) const {
504 unsigned ValidUpTo = 0;
505 do {
506 ValidUpTo = isLegalUpTo(IGSrcs, SwzCandidate, TransSrcs, TransSwz);
507 if (ValidUpTo == IGSrcs.size())
508 return true;
509 } while (NextPossibleSolution(SwzCandidate, ValidUpTo));
510 return false;
511}
512
513/// Instructions in Trans slot can't read gpr at cycle 0 if they also read
514/// a const, and can't read a gpr at cycle 1 if they read 2 const.
515static bool
516isConstCompatible(R600InstrInfo::BankSwizzle TransSwz,
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000517 const std::vector<std::pair<int, unsigned>> &TransOps,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000518 unsigned ConstCount) {
Vincent Lejeune7e2c8322013-09-04 19:53:46 +0000519 // TransALU can't read 3 constants
520 if (ConstCount > 2)
521 return false;
Vincent Lejeune77a83522013-06-29 19:32:43 +0000522 for (unsigned i = 0, e = TransOps.size(); i < e; ++i) {
523 const std::pair<int, unsigned> &Src = TransOps[i];
524 unsigned Cycle = getTransSwizzle(TransSwz, i);
525 if (Src.first < 0)
526 continue;
527 if (ConstCount > 0 && Cycle == 0)
528 return false;
529 if (ConstCount > 1 && Cycle == 1)
530 return false;
531 }
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000532 return true;
533}
534
Tom Stellardc026e8b2013-06-28 15:47:08 +0000535bool
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000536R600InstrInfo::fitsReadPortLimitations(const std::vector<MachineInstr *> &IG,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000537 const DenseMap<unsigned, unsigned> &PV,
538 std::vector<BankSwizzle> &ValidSwizzle,
539 bool isLastAluTrans)
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000540 const {
541 //Todo : support shared src0 - src1 operand
542
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000543 std::vector<std::vector<std::pair<int, unsigned>>> IGSrcs;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000544 ValidSwizzle.clear();
Vincent Lejeune77a83522013-06-29 19:32:43 +0000545 unsigned ConstCount;
Vincent Lejeunea8a50242013-06-30 21:44:06 +0000546 BankSwizzle TransBS = ALU_VEC_012_SCL_210;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000547 for (unsigned i = 0, e = IG.size(); i < e; ++i) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000548 IGSrcs.push_back(ExtractSrcs(*IG[i], PV, ConstCount));
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000549 unsigned Op = getOperandIdx(IG[i]->getOpcode(),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000550 R600::OpName::bank_swizzle);
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000551 ValidSwizzle.push_back( (R600InstrInfo::BankSwizzle)
552 IG[i]->getOperand(Op).getImm());
553 }
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000554 std::vector<std::pair<int, unsigned>> TransOps;
Vincent Lejeune77a83522013-06-29 19:32:43 +0000555 if (!isLastAluTrans)
556 return FindSwizzleForVectorSlot(IGSrcs, ValidSwizzle, TransOps, TransBS);
557
Benjamin Kramere12a6ba2014-10-03 18:33:16 +0000558 TransOps = std::move(IGSrcs.back());
Vincent Lejeune77a83522013-06-29 19:32:43 +0000559 IGSrcs.pop_back();
560 ValidSwizzle.pop_back();
561
562 static const R600InstrInfo::BankSwizzle TransSwz[] = {
563 ALU_VEC_012_SCL_210,
564 ALU_VEC_021_SCL_122,
565 ALU_VEC_120_SCL_212,
566 ALU_VEC_102_SCL_221
567 };
568 for (unsigned i = 0; i < 4; i++) {
569 TransBS = TransSwz[i];
570 if (!isConstCompatible(TransBS, TransOps, ConstCount))
571 continue;
572 bool Result = FindSwizzleForVectorSlot(IGSrcs, ValidSwizzle, TransOps,
573 TransBS);
574 if (Result) {
575 ValidSwizzle.push_back(TransBS);
576 return true;
577 }
578 }
579
580 return false;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000581}
582
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000583bool
584R600InstrInfo::fitsConstReadLimitations(const std::vector<unsigned> &Consts)
585 const {
586 assert (Consts.size() <= 12 && "Too many operands in instructions group");
587 unsigned Pair1 = 0, Pair2 = 0;
588 for (unsigned i = 0, n = Consts.size(); i < n; ++i) {
589 unsigned ReadConstHalf = Consts[i] & 2;
590 unsigned ReadConstIndex = Consts[i] & (~3);
591 unsigned ReadHalfConst = ReadConstIndex | ReadConstHalf;
592 if (!Pair1) {
593 Pair1 = ReadHalfConst;
594 continue;
595 }
596 if (Pair1 == ReadHalfConst)
597 continue;
598 if (!Pair2) {
599 Pair2 = ReadHalfConst;
600 continue;
601 }
602 if (Pair2 != ReadHalfConst)
603 return false;
604 }
605 return true;
606}
607
608bool
Vincent Lejeune77a83522013-06-29 19:32:43 +0000609R600InstrInfo::fitsConstReadLimitations(const std::vector<MachineInstr *> &MIs)
610 const {
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000611 std::vector<unsigned> Consts;
Vincent Lejeunebb3f9312013-07-31 19:32:07 +0000612 SmallSet<int64_t, 4> Literals;
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000613 for (unsigned i = 0, n = MIs.size(); i < n; i++) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000614 MachineInstr &MI = *MIs[i];
615 if (!isALUInstr(MI.getOpcode()))
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000616 continue;
617
Benjamin Kramer22ff8652016-07-30 11:31:16 +0000618 for (const auto &Src : getSrcs(MI)) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000619 if (Src.first->getReg() == R600::ALU_LITERAL_X)
Vincent Lejeunebb3f9312013-07-31 19:32:07 +0000620 Literals.insert(Src.second);
621 if (Literals.size() > 4)
622 return false;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000623 if (Src.first->getReg() == R600::ALU_CONST)
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000624 Consts.push_back(Src.second);
Tom Stellardc5a154d2018-06-28 23:47:12 +0000625 if (R600::R600_KC0RegClass.contains(Src.first->getReg()) ||
626 R600::R600_KC1RegClass.contains(Src.first->getReg())) {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000627 unsigned Index = RI.getEncodingValue(Src.first->getReg()) & 0xff;
628 unsigned Chan = RI.getHWRegChan(Src.first->getReg());
Vincent Lejeune147700b2013-04-30 00:14:27 +0000629 Consts.push_back((Index << 2) | Chan);
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000630 }
631 }
632 }
633 return fitsConstReadLimitations(Consts);
634}
635
Eric Christopher143f02c2014-10-09 01:59:35 +0000636DFAPacketizer *
637R600InstrInfo::CreateTargetScheduleState(const TargetSubtargetInfo &STI) const {
638 const InstrItineraryData *II = STI.getInstrItineraryData();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000639 return static_cast<const R600Subtarget &>(STI).createDFAPacketizer(II);
Tom Stellard75aadc22012-12-11 21:25:42 +0000640}
641
642static bool
643isPredicateSetter(unsigned Opcode) {
644 switch (Opcode) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000645 case R600::PRED_X:
Tom Stellard75aadc22012-12-11 21:25:42 +0000646 return true;
647 default:
648 return false;
649 }
650}
651
652static MachineInstr *
653findFirstPredicateSetterFrom(MachineBasicBlock &MBB,
654 MachineBasicBlock::iterator I) {
655 while (I != MBB.begin()) {
656 --I;
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000657 MachineInstr &MI = *I;
658 if (isPredicateSetter(MI.getOpcode()))
659 return &MI;
Tom Stellard75aadc22012-12-11 21:25:42 +0000660 }
661
Craig Topper062a2ba2014-04-25 05:30:21 +0000662 return nullptr;
Tom Stellard75aadc22012-12-11 21:25:42 +0000663}
664
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000665static
666bool isJump(unsigned Opcode) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000667 return Opcode == R600::JUMP || Opcode == R600::JUMP_COND;
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000668}
669
Vincent Lejeune269708b2013-10-01 19:32:38 +0000670static bool isBranch(unsigned Opcode) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000671 return Opcode == R600::BRANCH || Opcode == R600::BRANCH_COND_i32 ||
672 Opcode == R600::BRANCH_COND_f32;
Vincent Lejeune269708b2013-10-01 19:32:38 +0000673}
674
Jacques Pienaar71c30a12016-07-15 14:41:04 +0000675bool R600InstrInfo::analyzeBranch(MachineBasicBlock &MBB,
676 MachineBasicBlock *&TBB,
677 MachineBasicBlock *&FBB,
678 SmallVectorImpl<MachineOperand> &Cond,
679 bool AllowModify) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000680 // Most of the following comes from the ARM implementation of AnalyzeBranch
681
682 // If the block has no terminators, it just falls into the block after it.
Benjamin Kramere61cbd12015-06-25 13:28:24 +0000683 MachineBasicBlock::iterator I = MBB.getLastNonDebugInstr();
684 if (I == MBB.end())
Tom Stellard75aadc22012-12-11 21:25:42 +0000685 return false;
Benjamin Kramere61cbd12015-06-25 13:28:24 +0000686
Tom Stellardc5a154d2018-06-28 23:47:12 +0000687 // R600::BRANCH* instructions are only available after isel and are not
Vincent Lejeune269708b2013-10-01 19:32:38 +0000688 // handled
689 if (isBranch(I->getOpcode()))
690 return true;
Duncan P. N. Exon Smithf197b1f2016-08-12 05:05:36 +0000691 if (!isJump(I->getOpcode())) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000692 return false;
693 }
694
Tom Stellarda64353e2014-01-23 18:49:34 +0000695 // Remove successive JUMP
Tom Stellardc5a154d2018-06-28 23:47:12 +0000696 while (I != MBB.begin() && std::prev(I)->getOpcode() == R600::JUMP) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000697 MachineBasicBlock::iterator PriorI = std::prev(I);
Tom Stellarda64353e2014-01-23 18:49:34 +0000698 if (AllowModify)
699 I->removeFromParent();
700 I = PriorI;
701 }
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000702 MachineInstr &LastInst = *I;
Tom Stellard75aadc22012-12-11 21:25:42 +0000703
704 // If there is only one terminator instruction, process it.
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000705 unsigned LastOpc = LastInst.getOpcode();
Duncan P. N. Exon Smithf197b1f2016-08-12 05:05:36 +0000706 if (I == MBB.begin() || !isJump((--I)->getOpcode())) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000707 if (LastOpc == R600::JUMP) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000708 TBB = LastInst.getOperand(0).getMBB();
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000709 return false;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000710 } else if (LastOpc == R600::JUMP_COND) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000711 auto predSet = I;
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000712 while (!isPredicateSetter(predSet->getOpcode())) {
713 predSet = --I;
Tom Stellard75aadc22012-12-11 21:25:42 +0000714 }
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000715 TBB = LastInst.getOperand(0).getMBB();
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000716 Cond.push_back(predSet->getOperand(1));
717 Cond.push_back(predSet->getOperand(2));
Tom Stellardc5a154d2018-06-28 23:47:12 +0000718 Cond.push_back(MachineOperand::CreateReg(R600::PRED_SEL_ONE, false));
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000719 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +0000720 }
721 return true; // Can't handle indirect branch.
722 }
723
724 // Get the instruction before it if it is a terminator.
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000725 MachineInstr &SecondLastInst = *I;
726 unsigned SecondLastOpc = SecondLastInst.getOpcode();
Tom Stellard75aadc22012-12-11 21:25:42 +0000727
728 // If the block ends with a B and a Bcc, handle it.
Tom Stellardc5a154d2018-06-28 23:47:12 +0000729 if (SecondLastOpc == R600::JUMP_COND && LastOpc == R600::JUMP) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000730 auto predSet = --I;
Tom Stellard75aadc22012-12-11 21:25:42 +0000731 while (!isPredicateSetter(predSet->getOpcode())) {
732 predSet = --I;
733 }
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000734 TBB = SecondLastInst.getOperand(0).getMBB();
735 FBB = LastInst.getOperand(0).getMBB();
Tom Stellard75aadc22012-12-11 21:25:42 +0000736 Cond.push_back(predSet->getOperand(1));
737 Cond.push_back(predSet->getOperand(2));
Tom Stellardc5a154d2018-06-28 23:47:12 +0000738 Cond.push_back(MachineOperand::CreateReg(R600::PRED_SEL_ONE, false));
Tom Stellard75aadc22012-12-11 21:25:42 +0000739 return false;
740 }
741
742 // Otherwise, can't handle this.
743 return true;
744}
745
Vincent Lejeunece499742013-07-09 15:03:33 +0000746static
747MachineBasicBlock::iterator FindLastAluClause(MachineBasicBlock &MBB) {
748 for (MachineBasicBlock::reverse_iterator It = MBB.rbegin(), E = MBB.rend();
749 It != E; ++It) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000750 if (It->getOpcode() == R600::CF_ALU ||
751 It->getOpcode() == R600::CF_ALU_PUSH_BEFORE)
Duncan P. N. Exon Smith18720962016-09-11 18:51:28 +0000752 return It.getReverse();
Vincent Lejeunece499742013-07-09 15:03:33 +0000753 }
754 return MBB.end();
755}
756
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000757unsigned R600InstrInfo::insertBranch(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000758 MachineBasicBlock *TBB,
759 MachineBasicBlock *FBB,
760 ArrayRef<MachineOperand> Cond,
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000761 const DebugLoc &DL,
762 int *BytesAdded) const {
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000763 assert(TBB && "insertBranch must not be told to insert a fallthrough");
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000764 assert(!BytesAdded && "code size not handled");
Tom Stellard75aadc22012-12-11 21:25:42 +0000765
Craig Topper062a2ba2014-04-25 05:30:21 +0000766 if (!FBB) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000767 if (Cond.empty()) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000768 BuildMI(&MBB, DL, get(R600::JUMP)).addMBB(TBB);
Tom Stellard75aadc22012-12-11 21:25:42 +0000769 return 1;
770 } else {
771 MachineInstr *PredSet = findFirstPredicateSetterFrom(MBB, MBB.end());
772 assert(PredSet && "No previous predicate !");
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000773 addFlag(*PredSet, 0, MO_FLAG_PUSH);
Tom Stellard75aadc22012-12-11 21:25:42 +0000774 PredSet->getOperand(2).setImm(Cond[1].getImm());
775
Tom Stellardc5a154d2018-06-28 23:47:12 +0000776 BuildMI(&MBB, DL, get(R600::JUMP_COND))
Tom Stellard75aadc22012-12-11 21:25:42 +0000777 .addMBB(TBB)
Tom Stellardc5a154d2018-06-28 23:47:12 +0000778 .addReg(R600::PREDICATE_BIT, RegState::Kill);
Vincent Lejeunece499742013-07-09 15:03:33 +0000779 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
780 if (CfAlu == MBB.end())
781 return 1;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000782 assert (CfAlu->getOpcode() == R600::CF_ALU);
783 CfAlu->setDesc(get(R600::CF_ALU_PUSH_BEFORE));
Tom Stellard75aadc22012-12-11 21:25:42 +0000784 return 1;
785 }
786 } else {
787 MachineInstr *PredSet = findFirstPredicateSetterFrom(MBB, MBB.end());
788 assert(PredSet && "No previous predicate !");
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000789 addFlag(*PredSet, 0, MO_FLAG_PUSH);
Tom Stellard75aadc22012-12-11 21:25:42 +0000790 PredSet->getOperand(2).setImm(Cond[1].getImm());
Tom Stellardc5a154d2018-06-28 23:47:12 +0000791 BuildMI(&MBB, DL, get(R600::JUMP_COND))
Tom Stellard75aadc22012-12-11 21:25:42 +0000792 .addMBB(TBB)
Tom Stellardc5a154d2018-06-28 23:47:12 +0000793 .addReg(R600::PREDICATE_BIT, RegState::Kill);
794 BuildMI(&MBB, DL, get(R600::JUMP)).addMBB(FBB);
Vincent Lejeunece499742013-07-09 15:03:33 +0000795 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
796 if (CfAlu == MBB.end())
797 return 2;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000798 assert (CfAlu->getOpcode() == R600::CF_ALU);
799 CfAlu->setDesc(get(R600::CF_ALU_PUSH_BEFORE));
Tom Stellard75aadc22012-12-11 21:25:42 +0000800 return 2;
801 }
802}
803
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000804unsigned R600InstrInfo::removeBranch(MachineBasicBlock &MBB,
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000805 int *BytesRemoved) const {
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000806 assert(!BytesRemoved && "code size not handled");
Tom Stellard75aadc22012-12-11 21:25:42 +0000807
808 // Note : we leave PRED* instructions there.
809 // They may be needed when predicating instructions.
810
811 MachineBasicBlock::iterator I = MBB.end();
812
813 if (I == MBB.begin()) {
814 return 0;
815 }
816 --I;
817 switch (I->getOpcode()) {
818 default:
819 return 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000820 case R600::JUMP_COND: {
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000821 MachineInstr *predSet = findFirstPredicateSetterFrom(MBB, I);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000822 clearFlag(*predSet, 0, MO_FLAG_PUSH);
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000823 I->eraseFromParent();
Vincent Lejeunece499742013-07-09 15:03:33 +0000824 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
825 if (CfAlu == MBB.end())
826 break;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000827 assert (CfAlu->getOpcode() == R600::CF_ALU_PUSH_BEFORE);
828 CfAlu->setDesc(get(R600::CF_ALU));
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000829 break;
830 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000831 case R600::JUMP:
Tom Stellard75aadc22012-12-11 21:25:42 +0000832 I->eraseFromParent();
833 break;
834 }
835 I = MBB.end();
836
837 if (I == MBB.begin()) {
838 return 1;
839 }
840 --I;
841 switch (I->getOpcode()) {
842 // FIXME: only one case??
843 default:
844 return 1;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000845 case R600::JUMP_COND: {
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000846 MachineInstr *predSet = findFirstPredicateSetterFrom(MBB, I);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000847 clearFlag(*predSet, 0, MO_FLAG_PUSH);
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000848 I->eraseFromParent();
Vincent Lejeunece499742013-07-09 15:03:33 +0000849 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
850 if (CfAlu == MBB.end())
851 break;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000852 assert (CfAlu->getOpcode() == R600::CF_ALU_PUSH_BEFORE);
853 CfAlu->setDesc(get(R600::CF_ALU));
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000854 break;
855 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000856 case R600::JUMP:
Tom Stellard75aadc22012-12-11 21:25:42 +0000857 I->eraseFromParent();
858 break;
859 }
860 return 2;
861}
862
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000863bool R600InstrInfo::isPredicated(const MachineInstr &MI) const {
864 int idx = MI.findFirstPredOperandIdx();
Tom Stellard75aadc22012-12-11 21:25:42 +0000865 if (idx < 0)
866 return false;
867
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000868 unsigned Reg = MI.getOperand(idx).getReg();
Tom Stellard75aadc22012-12-11 21:25:42 +0000869 switch (Reg) {
870 default: return false;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000871 case R600::PRED_SEL_ONE:
872 case R600::PRED_SEL_ZERO:
873 case R600::PREDICATE_BIT:
Tom Stellard75aadc22012-12-11 21:25:42 +0000874 return true;
875 }
876}
877
Krzysztof Parzyszekcc318712017-03-03 18:30:54 +0000878bool R600InstrInfo::isPredicable(const MachineInstr &MI) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000879 // XXX: KILL* instructions can be predicated, but they must be the last
880 // instruction in a clause, so this means any instructions after them cannot
881 // be predicated. Until we have proper support for instruction clauses in the
882 // backend, we will mark KILL* instructions as unpredicable.
883
Tom Stellardc5a154d2018-06-28 23:47:12 +0000884 if (MI.getOpcode() == R600::KILLGT) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000885 return false;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000886 } else if (MI.getOpcode() == R600::CF_ALU) {
Vincent Lejeunece499742013-07-09 15:03:33 +0000887 // If the clause start in the middle of MBB then the MBB has more
888 // than a single clause, unable to predicate several clauses.
Krzysztof Parzyszekcc318712017-03-03 18:30:54 +0000889 if (MI.getParent()->begin() != MachineBasicBlock::const_iterator(MI))
Vincent Lejeunece499742013-07-09 15:03:33 +0000890 return false;
891 // TODO: We don't support KC merging atm
Matt Arsenault8226fc42016-03-02 23:00:21 +0000892 return MI.getOperand(3).getImm() == 0 && MI.getOperand(4).getImm() == 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000893 } else if (isVector(MI)) {
Vincent Lejeunefe32bd82013-03-05 19:12:06 +0000894 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +0000895 } else {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000896 return TargetInstrInfo::isPredicable(MI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000897 }
898}
899
Tom Stellard75aadc22012-12-11 21:25:42 +0000900bool
901R600InstrInfo::isProfitableToIfCvt(MachineBasicBlock &MBB,
Sanjay Patelfa929a22017-03-15 15:37:42 +0000902 unsigned NumCycles,
Tom Stellard75aadc22012-12-11 21:25:42 +0000903 unsigned ExtraPredCycles,
Cong Houc536bd92015-09-10 23:10:42 +0000904 BranchProbability Probability) const{
Tom Stellard75aadc22012-12-11 21:25:42 +0000905 return true;
906}
907
908bool
909R600InstrInfo::isProfitableToIfCvt(MachineBasicBlock &TMBB,
910 unsigned NumTCycles,
911 unsigned ExtraTCycles,
912 MachineBasicBlock &FMBB,
913 unsigned NumFCycles,
914 unsigned ExtraFCycles,
Cong Houc536bd92015-09-10 23:10:42 +0000915 BranchProbability Probability) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000916 return true;
917}
918
919bool
920R600InstrInfo::isProfitableToDupForIfCvt(MachineBasicBlock &MBB,
Sanjay Patelfa929a22017-03-15 15:37:42 +0000921 unsigned NumCycles,
Cong Houc536bd92015-09-10 23:10:42 +0000922 BranchProbability Probability)
Tom Stellard75aadc22012-12-11 21:25:42 +0000923 const {
924 return true;
925}
926
927bool
928R600InstrInfo::isProfitableToUnpredicate(MachineBasicBlock &TMBB,
929 MachineBasicBlock &FMBB) const {
930 return false;
931}
932
Tom Stellard75aadc22012-12-11 21:25:42 +0000933bool
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000934R600InstrInfo::reverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000935 MachineOperand &MO = Cond[1];
936 switch (MO.getImm()) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000937 case R600::PRED_SETE_INT:
938 MO.setImm(R600::PRED_SETNE_INT);
Tom Stellard75aadc22012-12-11 21:25:42 +0000939 break;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000940 case R600::PRED_SETNE_INT:
941 MO.setImm(R600::PRED_SETE_INT);
Tom Stellard75aadc22012-12-11 21:25:42 +0000942 break;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000943 case R600::PRED_SETE:
944 MO.setImm(R600::PRED_SETNE);
Tom Stellard75aadc22012-12-11 21:25:42 +0000945 break;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000946 case R600::PRED_SETNE:
947 MO.setImm(R600::PRED_SETE);
Tom Stellard75aadc22012-12-11 21:25:42 +0000948 break;
949 default:
950 return true;
951 }
952
953 MachineOperand &MO2 = Cond[2];
954 switch (MO2.getReg()) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000955 case R600::PRED_SEL_ZERO:
956 MO2.setReg(R600::PRED_SEL_ONE);
Tom Stellard75aadc22012-12-11 21:25:42 +0000957 break;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000958 case R600::PRED_SEL_ONE:
959 MO2.setReg(R600::PRED_SEL_ZERO);
Tom Stellard75aadc22012-12-11 21:25:42 +0000960 break;
961 default:
962 return true;
963 }
964 return false;
965}
966
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000967bool R600InstrInfo::DefinesPredicate(MachineInstr &MI,
968 std::vector<MachineOperand> &Pred) const {
969 return isPredicateSetter(MI.getOpcode());
Tom Stellard75aadc22012-12-11 21:25:42 +0000970}
971
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000972bool R600InstrInfo::PredicateInstruction(MachineInstr &MI,
973 ArrayRef<MachineOperand> Pred) const {
974 int PIdx = MI.findFirstPredOperandIdx();
Tom Stellard75aadc22012-12-11 21:25:42 +0000975
Tom Stellardc5a154d2018-06-28 23:47:12 +0000976 if (MI.getOpcode() == R600::CF_ALU) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000977 MI.getOperand(8).setImm(0);
Vincent Lejeunece499742013-07-09 15:03:33 +0000978 return true;
979 }
980
Tom Stellardc5a154d2018-06-28 23:47:12 +0000981 if (MI.getOpcode() == R600::DOT_4) {
982 MI.getOperand(getOperandIdx(MI, R600::OpName::pred_sel_X))
Vincent Lejeune745d4292013-11-16 16:24:41 +0000983 .setReg(Pred[2].getReg());
Tom Stellardc5a154d2018-06-28 23:47:12 +0000984 MI.getOperand(getOperandIdx(MI, R600::OpName::pred_sel_Y))
Vincent Lejeune745d4292013-11-16 16:24:41 +0000985 .setReg(Pred[2].getReg());
Tom Stellardc5a154d2018-06-28 23:47:12 +0000986 MI.getOperand(getOperandIdx(MI, R600::OpName::pred_sel_Z))
Vincent Lejeune745d4292013-11-16 16:24:41 +0000987 .setReg(Pred[2].getReg());
Tom Stellardc5a154d2018-06-28 23:47:12 +0000988 MI.getOperand(getOperandIdx(MI, R600::OpName::pred_sel_W))
Vincent Lejeune745d4292013-11-16 16:24:41 +0000989 .setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000990 MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI);
Tom Stellardc5a154d2018-06-28 23:47:12 +0000991 MIB.addReg(R600::PREDICATE_BIT, RegState::Implicit);
Vincent Lejeune745d4292013-11-16 16:24:41 +0000992 return true;
993 }
994
Tom Stellard75aadc22012-12-11 21:25:42 +0000995 if (PIdx != -1) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000996 MachineOperand &PMO = MI.getOperand(PIdx);
Tom Stellard75aadc22012-12-11 21:25:42 +0000997 PMO.setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000998 MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI);
Tom Stellardc5a154d2018-06-28 23:47:12 +0000999 MIB.addReg(R600::PREDICATE_BIT, RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +00001000 return true;
1001 }
1002
1003 return false;
1004}
1005
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001006unsigned int R600InstrInfo::getPredicationCost(const MachineInstr &) const {
Arnold Schwaighoferd2f96b92013-09-30 15:28:56 +00001007 return 2;
1008}
1009
Tom Stellard75aadc22012-12-11 21:25:42 +00001010unsigned int R600InstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001011 const MachineInstr &,
Tom Stellard75aadc22012-12-11 21:25:42 +00001012 unsigned *PredCost) const {
1013 if (PredCost)
1014 *PredCost = 2;
1015 return 2;
1016}
1017
Tom Stellard1242ce92016-02-05 18:44:57 +00001018unsigned R600InstrInfo::calculateIndirectAddress(unsigned RegIndex,
1019 unsigned Channel) const {
1020 assert(Channel == 0);
1021 return RegIndex;
1022}
1023
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001024bool R600InstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
1025 switch (MI.getOpcode()) {
Tom Stellard2ff72622016-01-28 16:04:37 +00001026 default: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001027 MachineBasicBlock *MBB = MI.getParent();
1028 int OffsetOpIdx =
Tom Stellardc5a154d2018-06-28 23:47:12 +00001029 R600::getNamedOperandIdx(MI.getOpcode(), R600::OpName::addr);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001030 // addr is a custom operand with multiple MI operands, and only the
1031 // first MI operand is given a name.
Tom Stellard2ff72622016-01-28 16:04:37 +00001032 int RegOpIdx = OffsetOpIdx + 1;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001033 int ChanOpIdx =
Tom Stellardc5a154d2018-06-28 23:47:12 +00001034 R600::getNamedOperandIdx(MI.getOpcode(), R600::OpName::chan);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001035 if (isRegisterLoad(MI)) {
1036 int DstOpIdx =
Tom Stellardc5a154d2018-06-28 23:47:12 +00001037 R600::getNamedOperandIdx(MI.getOpcode(), R600::OpName::dst);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001038 unsigned RegIndex = MI.getOperand(RegOpIdx).getImm();
1039 unsigned Channel = MI.getOperand(ChanOpIdx).getImm();
Tom Stellard2ff72622016-01-28 16:04:37 +00001040 unsigned Address = calculateIndirectAddress(RegIndex, Channel);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001041 unsigned OffsetReg = MI.getOperand(OffsetOpIdx).getReg();
Tom Stellardc5a154d2018-06-28 23:47:12 +00001042 if (OffsetReg == R600::INDIRECT_BASE_ADDR) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001043 buildMovInstr(MBB, MI, MI.getOperand(DstOpIdx).getReg(),
Tom Stellard2ff72622016-01-28 16:04:37 +00001044 getIndirectAddrRegClass()->getRegister(Address));
1045 } else {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001046 buildIndirectRead(MBB, MI, MI.getOperand(DstOpIdx).getReg(), Address,
1047 OffsetReg);
Tom Stellard2ff72622016-01-28 16:04:37 +00001048 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001049 } else if (isRegisterStore(MI)) {
1050 int ValOpIdx =
Tom Stellardc5a154d2018-06-28 23:47:12 +00001051 R600::getNamedOperandIdx(MI.getOpcode(), R600::OpName::val);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001052 unsigned RegIndex = MI.getOperand(RegOpIdx).getImm();
1053 unsigned Channel = MI.getOperand(ChanOpIdx).getImm();
Tom Stellard2ff72622016-01-28 16:04:37 +00001054 unsigned Address = calculateIndirectAddress(RegIndex, Channel);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001055 unsigned OffsetReg = MI.getOperand(OffsetOpIdx).getReg();
Tom Stellardc5a154d2018-06-28 23:47:12 +00001056 if (OffsetReg == R600::INDIRECT_BASE_ADDR) {
Tom Stellard2ff72622016-01-28 16:04:37 +00001057 buildMovInstr(MBB, MI, getIndirectAddrRegClass()->getRegister(Address),
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001058 MI.getOperand(ValOpIdx).getReg());
Tom Stellard2ff72622016-01-28 16:04:37 +00001059 } else {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001060 buildIndirectWrite(MBB, MI, MI.getOperand(ValOpIdx).getReg(),
Tom Stellard2ff72622016-01-28 16:04:37 +00001061 calculateIndirectAddress(RegIndex, Channel),
1062 OffsetReg);
1063 }
1064 } else {
1065 return false;
1066 }
1067
1068 MBB->erase(MI);
1069 return true;
1070 }
Tom Stellardc5a154d2018-06-28 23:47:12 +00001071 case R600::R600_EXTRACT_ELT_V2:
1072 case R600::R600_EXTRACT_ELT_V4:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001073 buildIndirectRead(MI.getParent(), MI, MI.getOperand(0).getReg(),
1074 RI.getHWRegIndex(MI.getOperand(1).getReg()), // Address
1075 MI.getOperand(2).getReg(),
1076 RI.getHWRegChan(MI.getOperand(1).getReg()));
Tom Stellard880a80a2014-06-17 16:53:14 +00001077 break;
Tom Stellardc5a154d2018-06-28 23:47:12 +00001078 case R600::R600_INSERT_ELT_V2:
1079 case R600::R600_INSERT_ELT_V4:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001080 buildIndirectWrite(MI.getParent(), MI, MI.getOperand(2).getReg(), // Value
1081 RI.getHWRegIndex(MI.getOperand(1).getReg()), // Address
1082 MI.getOperand(3).getReg(), // Offset
1083 RI.getHWRegChan(MI.getOperand(1).getReg())); // Channel
Tom Stellard880a80a2014-06-17 16:53:14 +00001084 break;
1085 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001086 MI.eraseFromParent();
Tom Stellard880a80a2014-06-17 16:53:14 +00001087 return true;
1088}
1089
Eugene Zelenko734bb7b2017-01-20 17:52:16 +00001090void R600InstrInfo::reserveIndirectRegisters(BitVector &Reserved,
Geoff Berryc4796d42018-01-24 18:09:53 +00001091 const MachineFunction &MF,
1092 const R600RegisterInfo &TRI) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001093 const R600Subtarget &ST = MF.getSubtarget<R600Subtarget>();
1094 const R600FrameLowering *TFL = ST.getFrameLowering();
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001095
1096 unsigned StackWidth = TFL->getStackWidth(MF);
1097 int End = getIndirectIndexEnd(MF);
1098
Tom Stellard81d871d2013-11-13 23:36:50 +00001099 if (End == -1)
1100 return;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001101
1102 for (int Index = getIndirectIndexBegin(MF); Index <= End; ++Index) {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001103 for (unsigned Chan = 0; Chan < StackWidth; ++Chan) {
Tom Stellardc5a154d2018-06-28 23:47:12 +00001104 unsigned Reg = R600::R600_TReg32RegClass.getRegister((4 * Index) + Chan);
Geoff Berryc4796d42018-01-24 18:09:53 +00001105 TRI.reserveRegisterTuples(Reserved, Reg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001106 }
1107 }
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001108}
1109
Tom Stellard26a3b672013-10-22 18:19:10 +00001110const TargetRegisterClass *R600InstrInfo::getIndirectAddrRegClass() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +00001111 return &R600::R600_TReg32_XRegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001112}
1113
1114MachineInstrBuilder R600InstrInfo::buildIndirectWrite(MachineBasicBlock *MBB,
1115 MachineBasicBlock::iterator I,
1116 unsigned ValueReg, unsigned Address,
1117 unsigned OffsetReg) const {
Tom Stellard880a80a2014-06-17 16:53:14 +00001118 return buildIndirectWrite(MBB, I, ValueReg, Address, OffsetReg, 0);
1119}
1120
1121MachineInstrBuilder R600InstrInfo::buildIndirectWrite(MachineBasicBlock *MBB,
1122 MachineBasicBlock::iterator I,
1123 unsigned ValueReg, unsigned Address,
1124 unsigned OffsetReg,
1125 unsigned AddrChan) const {
1126 unsigned AddrReg;
1127 switch (AddrChan) {
1128 default: llvm_unreachable("Invalid Channel");
Tom Stellardc5a154d2018-06-28 23:47:12 +00001129 case 0: AddrReg = R600::R600_AddrRegClass.getRegister(Address); break;
1130 case 1: AddrReg = R600::R600_Addr_YRegClass.getRegister(Address); break;
1131 case 2: AddrReg = R600::R600_Addr_ZRegClass.getRegister(Address); break;
1132 case 3: AddrReg = R600::R600_Addr_WRegClass.getRegister(Address); break;
Tom Stellard880a80a2014-06-17 16:53:14 +00001133 }
Tom Stellardc5a154d2018-06-28 23:47:12 +00001134 MachineInstr *MOVA = buildDefaultInstruction(*MBB, I, R600::MOVA_INT_eg,
1135 R600::AR_X, OffsetReg);
1136 setImmOperand(*MOVA, R600::OpName::write, 0);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001137
Tom Stellardc5a154d2018-06-28 23:47:12 +00001138 MachineInstrBuilder Mov = buildDefaultInstruction(*MBB, I, R600::MOV,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001139 AddrReg, ValueReg)
Tom Stellardc5a154d2018-06-28 23:47:12 +00001140 .addReg(R600::AR_X,
Tom Stellardaad53762013-06-05 03:43:06 +00001141 RegState::Implicit | RegState::Kill);
Tom Stellardc5a154d2018-06-28 23:47:12 +00001142 setImmOperand(*Mov, R600::OpName::dst_rel, 1);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001143 return Mov;
1144}
1145
1146MachineInstrBuilder R600InstrInfo::buildIndirectRead(MachineBasicBlock *MBB,
1147 MachineBasicBlock::iterator I,
1148 unsigned ValueReg, unsigned Address,
1149 unsigned OffsetReg) const {
Tom Stellard880a80a2014-06-17 16:53:14 +00001150 return buildIndirectRead(MBB, I, ValueReg, Address, OffsetReg, 0);
1151}
1152
1153MachineInstrBuilder R600InstrInfo::buildIndirectRead(MachineBasicBlock *MBB,
1154 MachineBasicBlock::iterator I,
1155 unsigned ValueReg, unsigned Address,
1156 unsigned OffsetReg,
1157 unsigned AddrChan) const {
1158 unsigned AddrReg;
1159 switch (AddrChan) {
1160 default: llvm_unreachable("Invalid Channel");
Tom Stellardc5a154d2018-06-28 23:47:12 +00001161 case 0: AddrReg = R600::R600_AddrRegClass.getRegister(Address); break;
1162 case 1: AddrReg = R600::R600_Addr_YRegClass.getRegister(Address); break;
1163 case 2: AddrReg = R600::R600_Addr_ZRegClass.getRegister(Address); break;
1164 case 3: AddrReg = R600::R600_Addr_WRegClass.getRegister(Address); break;
Tom Stellard880a80a2014-06-17 16:53:14 +00001165 }
Tom Stellardc5a154d2018-06-28 23:47:12 +00001166 MachineInstr *MOVA = buildDefaultInstruction(*MBB, I, R600::MOVA_INT_eg,
1167 R600::AR_X,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001168 OffsetReg);
Tom Stellardc5a154d2018-06-28 23:47:12 +00001169 setImmOperand(*MOVA, R600::OpName::write, 0);
1170 MachineInstrBuilder Mov = buildDefaultInstruction(*MBB, I, R600::MOV,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001171 ValueReg,
1172 AddrReg)
Tom Stellardc5a154d2018-06-28 23:47:12 +00001173 .addReg(R600::AR_X,
Tom Stellardaad53762013-06-05 03:43:06 +00001174 RegState::Implicit | RegState::Kill);
Tom Stellardc5a154d2018-06-28 23:47:12 +00001175 setImmOperand(*Mov, R600::OpName::src0_rel, 1);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001176
1177 return Mov;
1178}
1179
Matt Arsenault52a4d9b2016-07-09 18:11:15 +00001180int R600InstrInfo::getIndirectIndexBegin(const MachineFunction &MF) const {
1181 const MachineRegisterInfo &MRI = MF.getRegInfo();
Matthias Braun941a7052016-07-28 18:40:00 +00001182 const MachineFrameInfo &MFI = MF.getFrameInfo();
Matt Arsenault52a4d9b2016-07-09 18:11:15 +00001183 int Offset = -1;
1184
Matthias Braun941a7052016-07-28 18:40:00 +00001185 if (MFI.getNumObjects() == 0) {
Matt Arsenault52a4d9b2016-07-09 18:11:15 +00001186 return -1;
1187 }
1188
1189 if (MRI.livein_empty()) {
1190 return 0;
1191 }
1192
1193 const TargetRegisterClass *IndirectRC = getIndirectAddrRegClass();
Krzysztof Parzyszek72518ea2017-10-16 19:08:41 +00001194 for (std::pair<unsigned, unsigned> LI : MRI.liveins()) {
1195 unsigned Reg = LI.first;
Matt Arsenault52a4d9b2016-07-09 18:11:15 +00001196 if (TargetRegisterInfo::isVirtualRegister(Reg) ||
1197 !IndirectRC->contains(Reg))
1198 continue;
1199
1200 unsigned RegIndex;
1201 unsigned RegEnd;
1202 for (RegIndex = 0, RegEnd = IndirectRC->getNumRegs(); RegIndex != RegEnd;
1203 ++RegIndex) {
1204 if (IndirectRC->getRegister(RegIndex) == Reg)
1205 break;
1206 }
1207 Offset = std::max(Offset, (int)RegIndex);
1208 }
1209
1210 return Offset + 1;
1211}
1212
1213int R600InstrInfo::getIndirectIndexEnd(const MachineFunction &MF) const {
1214 int Offset = 0;
Matthias Braun941a7052016-07-28 18:40:00 +00001215 const MachineFrameInfo &MFI = MF.getFrameInfo();
Matt Arsenault52a4d9b2016-07-09 18:11:15 +00001216
1217 // Variable sized objects are not supported
Matthias Braun941a7052016-07-28 18:40:00 +00001218 if (MFI.hasVarSizedObjects()) {
Matt Arsenault52a4d9b2016-07-09 18:11:15 +00001219 return -1;
1220 }
1221
Matthias Braun941a7052016-07-28 18:40:00 +00001222 if (MFI.getNumObjects() == 0) {
Matt Arsenault52a4d9b2016-07-09 18:11:15 +00001223 return -1;
1224 }
1225
1226 const R600Subtarget &ST = MF.getSubtarget<R600Subtarget>();
1227 const R600FrameLowering *TFL = ST.getFrameLowering();
1228
1229 unsigned IgnoredFrameReg;
1230 Offset = TFL->getFrameIndexReference(MF, -1, IgnoredFrameReg);
1231
1232 return getIndirectIndexBegin(MF) + Offset;
1233}
1234
Vincent Lejeune80031d9f2013-04-03 16:49:34 +00001235unsigned R600InstrInfo::getMaxAlusPerClause() const {
1236 return 115;
1237}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001238
Tom Stellard75aadc22012-12-11 21:25:42 +00001239MachineInstrBuilder R600InstrInfo::buildDefaultInstruction(MachineBasicBlock &MBB,
1240 MachineBasicBlock::iterator I,
1241 unsigned Opcode,
1242 unsigned DstReg,
1243 unsigned Src0Reg,
1244 unsigned Src1Reg) const {
1245 MachineInstrBuilder MIB = BuildMI(MBB, I, MBB.findDebugLoc(I), get(Opcode),
1246 DstReg); // $dst
1247
1248 if (Src1Reg) {
1249 MIB.addImm(0) // $update_exec_mask
1250 .addImm(0); // $update_predicate
1251 }
1252 MIB.addImm(1) // $write
1253 .addImm(0) // $omod
1254 .addImm(0) // $dst_rel
1255 .addImm(0) // $dst_clamp
1256 .addReg(Src0Reg) // $src0
1257 .addImm(0) // $src0_neg
1258 .addImm(0) // $src0_rel
Tom Stellard365366f2013-01-23 02:09:06 +00001259 .addImm(0) // $src0_abs
1260 .addImm(-1); // $src0_sel
Tom Stellard75aadc22012-12-11 21:25:42 +00001261
1262 if (Src1Reg) {
1263 MIB.addReg(Src1Reg) // $src1
1264 .addImm(0) // $src1_neg
1265 .addImm(0) // $src1_rel
Tom Stellard365366f2013-01-23 02:09:06 +00001266 .addImm(0) // $src1_abs
1267 .addImm(-1); // $src1_sel
Tom Stellard75aadc22012-12-11 21:25:42 +00001268 }
1269
1270 //XXX: The r600g finalizer expects this to be 1, once we've moved the
1271 //scheduling to the backend, we can change the default to 0.
1272 MIB.addImm(1) // $last
Tom Stellardc5a154d2018-06-28 23:47:12 +00001273 .addReg(R600::PRED_SEL_OFF) // $pred_sel
Vincent Lejeune22c42482013-04-30 00:14:08 +00001274 .addImm(0) // $literal
1275 .addImm(0); // $bank_swizzle
Tom Stellard75aadc22012-12-11 21:25:42 +00001276
1277 return MIB;
1278}
1279
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001280#define OPERAND_CASE(Label) \
1281 case Label: { \
Tom Stellard02661d92013-06-25 21:22:18 +00001282 static const unsigned Ops[] = \
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001283 { \
1284 Label##_X, \
1285 Label##_Y, \
1286 Label##_Z, \
1287 Label##_W \
1288 }; \
1289 return Ops[Slot]; \
1290 }
1291
Tom Stellard02661d92013-06-25 21:22:18 +00001292static unsigned getSlotedOps(unsigned Op, unsigned Slot) {
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001293 switch (Op) {
Tom Stellardc5a154d2018-06-28 23:47:12 +00001294 OPERAND_CASE(R600::OpName::update_exec_mask)
1295 OPERAND_CASE(R600::OpName::update_pred)
1296 OPERAND_CASE(R600::OpName::write)
1297 OPERAND_CASE(R600::OpName::omod)
1298 OPERAND_CASE(R600::OpName::dst_rel)
1299 OPERAND_CASE(R600::OpName::clamp)
1300 OPERAND_CASE(R600::OpName::src0)
1301 OPERAND_CASE(R600::OpName::src0_neg)
1302 OPERAND_CASE(R600::OpName::src0_rel)
1303 OPERAND_CASE(R600::OpName::src0_abs)
1304 OPERAND_CASE(R600::OpName::src0_sel)
1305 OPERAND_CASE(R600::OpName::src1)
1306 OPERAND_CASE(R600::OpName::src1_neg)
1307 OPERAND_CASE(R600::OpName::src1_rel)
1308 OPERAND_CASE(R600::OpName::src1_abs)
1309 OPERAND_CASE(R600::OpName::src1_sel)
1310 OPERAND_CASE(R600::OpName::pred_sel)
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001311 default:
1312 llvm_unreachable("Wrong Operand");
1313 }
1314}
1315
1316#undef OPERAND_CASE
1317
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001318MachineInstr *R600InstrInfo::buildSlotOfVectorInstruction(
1319 MachineBasicBlock &MBB, MachineInstr *MI, unsigned Slot, unsigned DstReg)
1320 const {
Tom Stellardc5a154d2018-06-28 23:47:12 +00001321 assert (MI->getOpcode() == R600::DOT_4 && "Not Implemented");
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001322 unsigned Opcode;
Tom Stellard5bfbae52018-07-11 20:59:01 +00001323 if (ST.getGeneration() <= AMDGPUSubtarget::R700)
Tom Stellardc5a154d2018-06-28 23:47:12 +00001324 Opcode = R600::DOT4_r600;
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001325 else
Tom Stellardc5a154d2018-06-28 23:47:12 +00001326 Opcode = R600::DOT4_eg;
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001327 MachineBasicBlock::iterator I = MI;
1328 MachineOperand &Src0 = MI->getOperand(
Tom Stellardc5a154d2018-06-28 23:47:12 +00001329 getOperandIdx(MI->getOpcode(), getSlotedOps(R600::OpName::src0, Slot)));
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001330 MachineOperand &Src1 = MI->getOperand(
Tom Stellardc5a154d2018-06-28 23:47:12 +00001331 getOperandIdx(MI->getOpcode(), getSlotedOps(R600::OpName::src1, Slot)));
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001332 MachineInstr *MIB = buildDefaultInstruction(
1333 MBB, I, Opcode, DstReg, Src0.getReg(), Src1.getReg());
Tom Stellard02661d92013-06-25 21:22:18 +00001334 static const unsigned Operands[14] = {
Tom Stellardc5a154d2018-06-28 23:47:12 +00001335 R600::OpName::update_exec_mask,
1336 R600::OpName::update_pred,
1337 R600::OpName::write,
1338 R600::OpName::omod,
1339 R600::OpName::dst_rel,
1340 R600::OpName::clamp,
1341 R600::OpName::src0_neg,
1342 R600::OpName::src0_rel,
1343 R600::OpName::src0_abs,
1344 R600::OpName::src0_sel,
1345 R600::OpName::src1_neg,
1346 R600::OpName::src1_rel,
1347 R600::OpName::src1_abs,
1348 R600::OpName::src1_sel,
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001349 };
1350
Vincent Lejeune745d4292013-11-16 16:24:41 +00001351 MachineOperand &MO = MI->getOperand(getOperandIdx(MI->getOpcode(),
Tom Stellardc5a154d2018-06-28 23:47:12 +00001352 getSlotedOps(R600::OpName::pred_sel, Slot)));
1353 MIB->getOperand(getOperandIdx(Opcode, R600::OpName::pred_sel))
Vincent Lejeune745d4292013-11-16 16:24:41 +00001354 .setReg(MO.getReg());
1355
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001356 for (unsigned i = 0; i < 14; i++) {
1357 MachineOperand &MO = MI->getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +00001358 getOperandIdx(MI->getOpcode(), getSlotedOps(Operands[i], Slot)));
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001359 assert (MO.isImm());
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001360 setImmOperand(*MIB, Operands[i], MO.getImm());
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001361 }
1362 MIB->getOperand(20).setImm(0);
1363 return MIB;
1364}
1365
Tom Stellard75aadc22012-12-11 21:25:42 +00001366MachineInstr *R600InstrInfo::buildMovImm(MachineBasicBlock &BB,
1367 MachineBasicBlock::iterator I,
1368 unsigned DstReg,
1369 uint64_t Imm) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +00001370 MachineInstr *MovImm = buildDefaultInstruction(BB, I, R600::MOV, DstReg,
1371 R600::ALU_LITERAL_X);
1372 setImmOperand(*MovImm, R600::OpName::literal, Imm);
Tom Stellard75aadc22012-12-11 21:25:42 +00001373 return MovImm;
1374}
1375
Tom Stellard26a3b672013-10-22 18:19:10 +00001376MachineInstr *R600InstrInfo::buildMovInstr(MachineBasicBlock *MBB,
1377 MachineBasicBlock::iterator I,
1378 unsigned DstReg, unsigned SrcReg) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +00001379 return buildDefaultInstruction(*MBB, I, R600::MOV, DstReg, SrcReg);
Tom Stellard26a3b672013-10-22 18:19:10 +00001380}
1381
Tom Stellard02661d92013-06-25 21:22:18 +00001382int R600InstrInfo::getOperandIdx(const MachineInstr &MI, unsigned Op) const {
Tom Stellard75aadc22012-12-11 21:25:42 +00001383 return getOperandIdx(MI.getOpcode(), Op);
1384}
1385
Tom Stellard02661d92013-06-25 21:22:18 +00001386int R600InstrInfo::getOperandIdx(unsigned Opcode, unsigned Op) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +00001387 return R600::getNamedOperandIdx(Opcode, Op);
Vincent Lejeunec6896792013-06-04 23:17:15 +00001388}
1389
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001390void R600InstrInfo::setImmOperand(MachineInstr &MI, unsigned Op,
Tom Stellard75aadc22012-12-11 21:25:42 +00001391 int64_t Imm) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001392 int Idx = getOperandIdx(MI, Op);
Tom Stellard75aadc22012-12-11 21:25:42 +00001393 assert(Idx != -1 && "Operand not supported for this instruction.");
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001394 assert(MI.getOperand(Idx).isImm());
1395 MI.getOperand(Idx).setImm(Imm);
Tom Stellard75aadc22012-12-11 21:25:42 +00001396}
1397
1398//===----------------------------------------------------------------------===//
1399// Instruction flag getters/setters
1400//===----------------------------------------------------------------------===//
1401
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001402MachineOperand &R600InstrInfo::getFlagOp(MachineInstr &MI, unsigned SrcIdx,
Tom Stellard75aadc22012-12-11 21:25:42 +00001403 unsigned Flag) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001404 unsigned TargetFlags = get(MI.getOpcode()).TSFlags;
Tom Stellard75aadc22012-12-11 21:25:42 +00001405 int FlagIndex = 0;
1406 if (Flag != 0) {
1407 // If we pass something other than the default value of Flag to this
1408 // function, it means we are want to set a flag on an instruction
1409 // that uses native encoding.
1410 assert(HAS_NATIVE_OPERANDS(TargetFlags));
1411 bool IsOP3 = (TargetFlags & R600_InstFlag::OP3) == R600_InstFlag::OP3;
1412 switch (Flag) {
1413 case MO_FLAG_CLAMP:
Tom Stellardc5a154d2018-06-28 23:47:12 +00001414 FlagIndex = getOperandIdx(MI, R600::OpName::clamp);
Tom Stellard75aadc22012-12-11 21:25:42 +00001415 break;
1416 case MO_FLAG_MASK:
Tom Stellardc5a154d2018-06-28 23:47:12 +00001417 FlagIndex = getOperandIdx(MI, R600::OpName::write);
Tom Stellard75aadc22012-12-11 21:25:42 +00001418 break;
1419 case MO_FLAG_NOT_LAST:
1420 case MO_FLAG_LAST:
Tom Stellardc5a154d2018-06-28 23:47:12 +00001421 FlagIndex = getOperandIdx(MI, R600::OpName::last);
Tom Stellard75aadc22012-12-11 21:25:42 +00001422 break;
1423 case MO_FLAG_NEG:
1424 switch (SrcIdx) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001425 case 0:
Tom Stellardc5a154d2018-06-28 23:47:12 +00001426 FlagIndex = getOperandIdx(MI, R600::OpName::src0_neg);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001427 break;
1428 case 1:
Tom Stellardc5a154d2018-06-28 23:47:12 +00001429 FlagIndex = getOperandIdx(MI, R600::OpName::src1_neg);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001430 break;
1431 case 2:
Tom Stellardc5a154d2018-06-28 23:47:12 +00001432 FlagIndex = getOperandIdx(MI, R600::OpName::src2_neg);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001433 break;
Tom Stellard75aadc22012-12-11 21:25:42 +00001434 }
1435 break;
1436
1437 case MO_FLAG_ABS:
1438 assert(!IsOP3 && "Cannot set absolute value modifier for OP3 "
1439 "instructions.");
Tom Stellard6975d352012-12-13 19:38:52 +00001440 (void)IsOP3;
Tom Stellard75aadc22012-12-11 21:25:42 +00001441 switch (SrcIdx) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001442 case 0:
Tom Stellardc5a154d2018-06-28 23:47:12 +00001443 FlagIndex = getOperandIdx(MI, R600::OpName::src0_abs);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001444 break;
1445 case 1:
Tom Stellardc5a154d2018-06-28 23:47:12 +00001446 FlagIndex = getOperandIdx(MI, R600::OpName::src1_abs);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001447 break;
Tom Stellard75aadc22012-12-11 21:25:42 +00001448 }
1449 break;
1450
1451 default:
1452 FlagIndex = -1;
1453 break;
1454 }
1455 assert(FlagIndex != -1 && "Flag not supported for this instruction");
1456 } else {
1457 FlagIndex = GET_FLAG_OPERAND_IDX(TargetFlags);
1458 assert(FlagIndex != 0 &&
1459 "Instruction flags not supported for this instruction");
1460 }
1461
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001462 MachineOperand &FlagOp = MI.getOperand(FlagIndex);
Tom Stellard75aadc22012-12-11 21:25:42 +00001463 assert(FlagOp.isImm());
1464 return FlagOp;
1465}
1466
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001467void R600InstrInfo::addFlag(MachineInstr &MI, unsigned Operand,
Tom Stellard75aadc22012-12-11 21:25:42 +00001468 unsigned Flag) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001469 unsigned TargetFlags = get(MI.getOpcode()).TSFlags;
Tom Stellard75aadc22012-12-11 21:25:42 +00001470 if (Flag == 0) {
1471 return;
1472 }
1473 if (HAS_NATIVE_OPERANDS(TargetFlags)) {
1474 MachineOperand &FlagOp = getFlagOp(MI, Operand, Flag);
1475 if (Flag == MO_FLAG_NOT_LAST) {
1476 clearFlag(MI, Operand, MO_FLAG_LAST);
1477 } else if (Flag == MO_FLAG_MASK) {
1478 clearFlag(MI, Operand, Flag);
1479 } else {
1480 FlagOp.setImm(1);
1481 }
1482 } else {
1483 MachineOperand &FlagOp = getFlagOp(MI, Operand);
1484 FlagOp.setImm(FlagOp.getImm() | (Flag << (NUM_MO_FLAGS * Operand)));
1485 }
1486}
1487
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001488void R600InstrInfo::clearFlag(MachineInstr &MI, unsigned Operand,
Tom Stellard75aadc22012-12-11 21:25:42 +00001489 unsigned Flag) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001490 unsigned TargetFlags = get(MI.getOpcode()).TSFlags;
Tom Stellard75aadc22012-12-11 21:25:42 +00001491 if (HAS_NATIVE_OPERANDS(TargetFlags)) {
1492 MachineOperand &FlagOp = getFlagOp(MI, Operand, Flag);
1493 FlagOp.setImm(0);
1494 } else {
1495 MachineOperand &FlagOp = getFlagOp(MI);
1496 unsigned InstFlags = FlagOp.getImm();
1497 InstFlags &= ~(Flag << (NUM_MO_FLAGS * Operand));
1498 FlagOp.setImm(InstFlags);
1499 }
1500}
Yaxun Liu920cc2f2017-11-10 01:53:24 +00001501
1502unsigned R600InstrInfo::getAddressSpaceForPseudoSourceKind(
Marcello Maggioni5ca41282018-08-20 19:23:45 +00001503 unsigned Kind) const {
Yaxun Liu920cc2f2017-11-10 01:53:24 +00001504 switch (Kind) {
1505 case PseudoSourceValue::Stack:
1506 case PseudoSourceValue::FixedStack:
Matt Arsenault0da63502018-08-31 05:49:54 +00001507 return AMDGPUAS::PRIVATE_ADDRESS;
Yaxun Liu920cc2f2017-11-10 01:53:24 +00001508 case PseudoSourceValue::ConstantPool:
1509 case PseudoSourceValue::GOT:
1510 case PseudoSourceValue::JumpTable:
1511 case PseudoSourceValue::GlobalValueCallEntry:
1512 case PseudoSourceValue::ExternalSymbolCallEntry:
1513 case PseudoSourceValue::TargetCustom:
Matt Arsenault0da63502018-08-31 05:49:54 +00001514 return AMDGPUAS::CONSTANT_ADDRESS;
Yaxun Liu920cc2f2017-11-10 01:53:24 +00001515 }
Matt Arsenault0da63502018-08-31 05:49:54 +00001516
Yaxun Liu920cc2f2017-11-10 01:53:24 +00001517 llvm_unreachable("Invalid pseudo source kind");
Yaxun Liu920cc2f2017-11-10 01:53:24 +00001518}