blob: 67e380bb190fc78e0fd03e2f6ccdb7344fccb3b0 [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014#include "MipsISelLowering.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "InstPrinter/MipsInstPrinter.h"
16#include "MCTargetDesc/MipsBaseInfo.h"
Daniel Sanders0456c152014-11-07 14:24:31 +000017#include "MipsCCState.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Daniel Sanders8b59af12013-11-12 12:56:01 +000023#include "llvm/ADT/StringSwitch.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000024#include "llvm/CodeGen/CallingConvLower.h"
25#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
Eric Christopher79cc1e32014-09-02 22:28:02 +000028#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000030#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000031#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000032#include "llvm/IR/CallingConv.h"
33#include "llvm/IR/DerivedTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000034#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000035#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000036#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000037#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000038#include "llvm/Support/raw_ostream.h"
Akira Hatanaka7473b472013-08-14 00:21:25 +000039#include <cctype>
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000040
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000041using namespace llvm;
42
Chandler Carruth84e68b22014-04-22 02:41:26 +000043#define DEBUG_TYPE "mips-lower"
44
Akira Hatanaka90131ac2012-10-19 21:47:33 +000045STATISTIC(NumTailCalls, "Number of tail calls");
46
47static cl::opt<bool>
Akira Hatanaka59f299f2012-11-21 20:21:11 +000048LargeGOT("mxgot", cl::Hidden,
49 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
50
Akira Hatanaka1cb02422013-05-20 18:07:43 +000051static cl::opt<bool>
Akira Hatanakabe76cd02013-05-21 17:17:59 +000052NoZeroDivCheck("mno-check-zero-division", cl::Hidden,
Akira Hatanaka1cb02422013-05-20 18:07:43 +000053 cl::desc("MIPS: Don't trap on integer division by zero."),
54 cl::init(false));
55
Reed Kotler720c5ca2014-04-17 22:15:34 +000056cl::opt<bool>
57EnableMipsFastISel("mips-fast-isel", cl::Hidden,
58 cl::desc("Allow mips-fast-isel to be used"),
59 cl::init(false));
60
Craig Topper840beec2014-04-04 05:16:06 +000061static const MCPhysReg Mips64DPRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000062 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
63 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
64};
65
Jia Liuf54f60f2012-02-28 07:46:26 +000066// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanaka73d78b72011-08-18 20:07:42 +000067// mask (Pos), and return true.
Jia Liuf54f60f2012-02-28 07:46:26 +000068// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka0bb60d892013-03-12 00:16:36 +000069static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000070 if (!isShiftedMask_64(I))
Akira Hatanaka4c0a7122013-10-07 19:33:02 +000071 return false;
Akira Hatanaka5360f882011-08-17 02:05:42 +000072
Benjamin Kramer5f6a9072015-02-12 15:35:40 +000073 Size = countPopulation(I);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +000074 Pos = countTrailingZeros(I);
Akira Hatanaka73d78b72011-08-18 20:07:42 +000075 return true;
Akira Hatanaka5360f882011-08-17 02:05:42 +000076}
77
Akira Hatanaka96ca1822013-03-13 00:54:29 +000078SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanakab049aef2012-02-24 22:34:47 +000079 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
80 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
81}
82
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000083SDValue MipsTargetLowering::getTargetNode(GlobalAddressSDNode *N, EVT Ty,
84 SelectionDAG &DAG,
Akira Hatanaka96ca1822013-03-13 00:54:29 +000085 unsigned Flag) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000086 return DAG.getTargetGlobalAddress(N->getGlobal(), SDLoc(N), Ty, 0, Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +000087}
88
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000089SDValue MipsTargetLowering::getTargetNode(ExternalSymbolSDNode *N, EVT Ty,
90 SelectionDAG &DAG,
91 unsigned Flag) const {
92 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
93}
94
95SDValue MipsTargetLowering::getTargetNode(BlockAddressSDNode *N, EVT Ty,
96 SelectionDAG &DAG,
97 unsigned Flag) const {
98 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
99}
100
101SDValue MipsTargetLowering::getTargetNode(JumpTableSDNode *N, EVT Ty,
102 SelectionDAG &DAG,
103 unsigned Flag) const {
104 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
105}
106
107SDValue MipsTargetLowering::getTargetNode(ConstantPoolSDNode *N, EVT Ty,
108 SelectionDAG &DAG,
109 unsigned Flag) const {
110 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
111 N->getOffset(), Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +0000112}
113
Chris Lattner5e693ed2009-07-28 03:13:23 +0000114const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
115 switch (Opcode) {
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000116 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka91318df2012-10-19 20:59:39 +0000117 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000118 case MipsISD::Hi: return "MipsISD::Hi";
119 case MipsISD::Lo: return "MipsISD::Lo";
120 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +0000121 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000122 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanakac0b02062013-01-30 00:26:49 +0000123 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000124 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
125 case MipsISD::FPCmp: return "MipsISD::FPCmp";
126 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
127 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000128 case MipsISD::TruncIntFP: return "MipsISD::TruncIntFP";
Akira Hatanakad98c99f2013-10-15 01:12:50 +0000129 case MipsISD::MFHI: return "MipsISD::MFHI";
130 case MipsISD::MFLO: return "MipsISD::MFLO";
131 case MipsISD::MTLOHI: return "MipsISD::MTLOHI";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000132 case MipsISD::Mult: return "MipsISD::Mult";
133 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000134 case MipsISD::MAdd: return "MipsISD::MAdd";
135 case MipsISD::MAddu: return "MipsISD::MAddu";
136 case MipsISD::MSub: return "MipsISD::MSub";
137 case MipsISD::MSubu: return "MipsISD::MSubu";
138 case MipsISD::DivRem: return "MipsISD::DivRem";
139 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000140 case MipsISD::DivRem16: return "MipsISD::DivRem16";
141 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000142 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
143 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakafaa88c02011-12-12 22:38:19 +0000144 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000145 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanaka5360f882011-08-17 02:05:42 +0000146 case MipsISD::Ext: return "MipsISD::Ext";
147 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000148 case MipsISD::LWL: return "MipsISD::LWL";
149 case MipsISD::LWR: return "MipsISD::LWR";
150 case MipsISD::SWL: return "MipsISD::SWL";
151 case MipsISD::SWR: return "MipsISD::SWR";
152 case MipsISD::LDL: return "MipsISD::LDL";
153 case MipsISD::LDR: return "MipsISD::LDR";
154 case MipsISD::SDL: return "MipsISD::SDL";
155 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000156 case MipsISD::EXTP: return "MipsISD::EXTP";
157 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
158 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
159 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
160 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
161 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
162 case MipsISD::SHILO: return "MipsISD::SHILO";
163 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
164 case MipsISD::MULT: return "MipsISD::MULT";
165 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liu434874d2013-03-04 01:06:54 +0000166 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000167 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
168 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
169 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000170 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
171 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
172 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000173 case MipsISD::SETCC_DSP: return "MipsISD::SETCC_DSP";
174 case MipsISD::SELECT_CC_DSP: return "MipsISD::SELECT_CC_DSP";
Daniel Sandersce09d072013-08-28 12:14:50 +0000175 case MipsISD::VALL_ZERO: return "MipsISD::VALL_ZERO";
176 case MipsISD::VANY_ZERO: return "MipsISD::VANY_ZERO";
177 case MipsISD::VALL_NONZERO: return "MipsISD::VALL_NONZERO";
178 case MipsISD::VANY_NONZERO: return "MipsISD::VANY_NONZERO";
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000179 case MipsISD::VCEQ: return "MipsISD::VCEQ";
180 case MipsISD::VCLE_S: return "MipsISD::VCLE_S";
181 case MipsISD::VCLE_U: return "MipsISD::VCLE_U";
182 case MipsISD::VCLT_S: return "MipsISD::VCLT_S";
183 case MipsISD::VCLT_U: return "MipsISD::VCLT_U";
Daniel Sanders3ce56622013-09-24 12:18:31 +0000184 case MipsISD::VSMAX: return "MipsISD::VSMAX";
185 case MipsISD::VSMIN: return "MipsISD::VSMIN";
186 case MipsISD::VUMAX: return "MipsISD::VUMAX";
187 case MipsISD::VUMIN: return "MipsISD::VUMIN";
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000188 case MipsISD::VEXTRACT_SEXT_ELT: return "MipsISD::VEXTRACT_SEXT_ELT";
189 case MipsISD::VEXTRACT_ZEXT_ELT: return "MipsISD::VEXTRACT_ZEXT_ELT";
Daniel Sandersf7456c72013-09-23 13:22:24 +0000190 case MipsISD::VNOR: return "MipsISD::VNOR";
Daniel Sanderse5087042013-09-24 14:02:15 +0000191 case MipsISD::VSHF: return "MipsISD::VSHF";
Daniel Sanders26307182013-09-24 14:20:00 +0000192 case MipsISD::SHF: return "MipsISD::SHF";
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000193 case MipsISD::ILVEV: return "MipsISD::ILVEV";
194 case MipsISD::ILVOD: return "MipsISD::ILVOD";
195 case MipsISD::ILVL: return "MipsISD::ILVL";
196 case MipsISD::ILVR: return "MipsISD::ILVR";
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000197 case MipsISD::PCKEV: return "MipsISD::PCKEV";
198 case MipsISD::PCKOD: return "MipsISD::PCKOD";
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000199 case MipsISD::INSVE: return "MipsISD::INSVE";
Craig Topper062a2ba2014-04-25 05:30:21 +0000200 default: return nullptr;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000201 }
202}
203
Eric Christopherb1526602014-09-19 23:30:42 +0000204MipsTargetLowering::MipsTargetLowering(const MipsTargetMachine &TM,
Eric Christopher8924d272014-07-18 23:25:04 +0000205 const MipsSubtarget &STI)
Eric Christopher96e72c62015-01-29 23:27:36 +0000206 : TargetLowering(TM), Subtarget(STI), ABI(TM.getABI()) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000207 // Mips does not have i1 type, so use i32 for
Wesley Peck527da1b2010-11-23 03:31:01 +0000208 // setcc operations results (slt, sgt, ...).
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000209 setBooleanContents(ZeroOrOneBooleanContent);
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000210 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Daniel Sanderscbd44c52014-07-10 10:18:12 +0000211 // The cmp.cond.fmt instruction in MIPS32r6/MIPS64r6 uses 0 and -1 like MSA
212 // does. Integer booleans still use 0 and 1.
Eric Christopher1c29a652014-07-18 22:55:25 +0000213 if (Subtarget.hasMips32r6())
Daniel Sanderscbd44c52014-07-10 10:18:12 +0000214 setBooleanContents(ZeroOrOneBooleanContent,
215 ZeroOrNegativeOneBooleanContent);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000216
Wesley Peck527da1b2010-11-23 03:31:01 +0000217 // Load extented operations for i1 types must be promoted
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000218 for (MVT VT : MVT::integer_valuetypes()) {
219 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i1, Promote);
220 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
221 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
222 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000223
Eli Friedman1fa07e12009-07-17 04:07:24 +0000224 // MIPS doesn't have extending float->double load/store
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000225 for (MVT VT : MVT::fp_valuetypes())
226 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman39d6faa2009-07-17 02:28:12 +0000228
Wesley Peck527da1b2010-11-23 03:31:01 +0000229 // Used by legalize types to correctly generate the setcc result.
230 // Without this, every float setcc comes with a AND/OR with the result,
231 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000232 // which is used implicitly by brcond and select operations.
Owen Anderson9f944592009-08-11 20:47:22 +0000233 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000234
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000235 // Mips Custom Operations
Akira Hatanaka0f693a82013-03-06 21:32:03 +0000236 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000237 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +0000238 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000239 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
240 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
241 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
242 setOperationAction(ISD::SELECT, MVT::f32, Custom);
243 setOperationAction(ISD::SELECT, MVT::f64, Custom);
244 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +0000245 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
246 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanakab7f78592012-03-09 23:46:03 +0000247 setOperationAction(ISD::SETCC, MVT::f32, Custom);
248 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000249 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000250 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
251 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000252 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000253
Eric Christopher1c29a652014-07-18 22:55:25 +0000254 if (Subtarget.isGP64bit()) {
Akira Hatanakada00aa82012-03-10 00:03:50 +0000255 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
256 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
257 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
258 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
259 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
260 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka019e5922012-06-02 00:04:42 +0000261 setOperationAction(ISD::LOAD, MVT::i64, Custom);
262 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000263 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +0000264 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
265 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
266 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000267 }
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000268
Eric Christopher1c29a652014-07-18 22:55:25 +0000269 if (!Subtarget.isGP64bit()) {
Akira Hatanaka0a8ab712012-05-09 00:55:21 +0000270 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
271 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
272 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
273 }
274
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000275 setOperationAction(ISD::ADD, MVT::i32, Custom);
Eric Christopher1c29a652014-07-18 22:55:25 +0000276 if (Subtarget.isGP64bit())
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000277 setOperationAction(ISD::ADD, MVT::i64, Custom);
278
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000279 setOperationAction(ISD::SDIV, MVT::i32, Expand);
280 setOperationAction(ISD::SREM, MVT::i32, Expand);
281 setOperationAction(ISD::UDIV, MVT::i32, Expand);
282 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakab1538f92011-10-03 21:06:13 +0000283 setOperationAction(ISD::SDIV, MVT::i64, Expand);
284 setOperationAction(ISD::SREM, MVT::i64, Expand);
285 setOperationAction(ISD::UDIV, MVT::i64, Expand);
286 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000287
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000288 // Operations not directly supported by Mips.
Tom Stellardb1588fc2013-03-08 15:36:57 +0000289 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
290 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
291 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
292 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Tom Stellard3787b122014-06-10 16:01:29 +0000293 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
294 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000295 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000296 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000298 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000299 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000300 if (Subtarget.hasCnMips()) {
Kai Nacke93fe5e82014-03-20 11:51:58 +0000301 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
302 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
303 } else {
304 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
305 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
306 }
Owen Anderson9f944592009-08-11 20:47:22 +0000307 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka410ce9c2011-12-21 00:14:05 +0000308 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000309 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
310 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
311 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
312 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000313 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000314 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka33a25af2012-07-31 20:54:48 +0000315 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
316 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000317
Eric Christopher1c29a652014-07-18 22:55:25 +0000318 if (!Subtarget.hasMips32r2())
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000319 setOperationAction(ISD::ROTR, MVT::i32, Expand);
320
Eric Christopher1c29a652014-07-18 22:55:25 +0000321 if (!Subtarget.hasMips64r2())
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000322 setOperationAction(ISD::ROTR, MVT::i64, Expand);
323
Owen Anderson9f944592009-08-11 20:47:22 +0000324 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000325 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000326 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000327 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000328 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
329 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000330 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
331 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanakadfb8cda2011-05-23 22:23:58 +0000332 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000333 setOperationAction(ISD::FLOG, MVT::f32, Expand);
334 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
335 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
336 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000337 setOperationAction(ISD::FMA, MVT::f32, Expand);
338 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka0603ad82012-03-29 18:43:11 +0000339 setOperationAction(ISD::FREM, MVT::f32, Expand);
340 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000341
Akira Hatanakac0b02062013-01-30 00:26:49 +0000342 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
343
Daniel Sanders2b553d42014-08-01 09:17:39 +0000344 setOperationAction(ISD::VASTART, MVT::Other, Custom);
345 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Bruno Cardoso Lopes048ffab2011-03-09 19:22:22 +0000346 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
347 setOperationAction(ISD::VAEND, MVT::Other, Expand);
348
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000349 // Use the default for now
Owen Anderson9f944592009-08-11 20:47:22 +0000350 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
351 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman26a48482011-07-27 22:21:52 +0000352
Jia Liuf54f60f2012-02-28 07:46:26 +0000353 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
354 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
355 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
356 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000357
Eli Friedman30a49e92011-08-03 21:06:02 +0000358 setInsertFencesForAtomic(true);
359
Eric Christopher1c29a652014-07-18 22:55:25 +0000360 if (!Subtarget.hasMips32r2()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000361 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
362 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000363 }
364
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000365 // MIPS16 lacks MIPS32's clz and clo instructions.
Eric Christopher1c29a652014-07-18 22:55:25 +0000366 if (!Subtarget.hasMips32() || Subtarget.inMips16Mode())
Owen Anderson9f944592009-08-11 20:47:22 +0000367 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000368 if (!Subtarget.hasMips64())
Akira Hatanaka1d8efab2011-12-21 00:20:27 +0000369 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
Bruno Cardoso Lopes93da7e62008-08-08 06:16:31 +0000370
Eric Christopher1c29a652014-07-18 22:55:25 +0000371 if (!Subtarget.hasMips32r2())
Owen Anderson9f944592009-08-11 20:47:22 +0000372 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000373 if (!Subtarget.hasMips64r2())
Akira Hatanaka4706ac92011-12-20 23:56:43 +0000374 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +0000375
Eric Christopher1c29a652014-07-18 22:55:25 +0000376 if (Subtarget.isGP64bit()) {
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000377 setLoadExtAction(ISD::SEXTLOAD, MVT::i64, MVT::i32, Custom);
378 setLoadExtAction(ISD::ZEXTLOAD, MVT::i64, MVT::i32, Custom);
379 setLoadExtAction(ISD::EXTLOAD, MVT::i64, MVT::i32, Custom);
Akira Hatanaka019e5922012-06-02 00:04:42 +0000380 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
381 }
382
Akira Hatanakaa3d9ab92013-07-26 20:58:55 +0000383 setOperationAction(ISD::TRAP, MVT::Other, Legal);
384
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000385 setTargetDAGCombine(ISD::SDIVREM);
386 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka5e152182012-03-08 03:26:37 +0000387 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000388 setTargetDAGCombine(ISD::AND);
389 setTargetDAGCombine(ISD::OR);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000390 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000391
Eric Christopher1c29a652014-07-18 22:55:25 +0000392 setMinFunctionAlignment(Subtarget.isGP64bit() ? 3 : 2);
Eli Friedman2518f832011-05-06 20:34:06 +0000393
Daniel Sanders2b553d42014-08-01 09:17:39 +0000394 // The arguments on the stack are defined in terms of 4-byte slots on O32
395 // and 8-byte slots on N32/N64.
Eric Christopher96e72c62015-01-29 23:27:36 +0000396 setMinStackArgumentAlignment((ABI.IsN32() || ABI.IsN64()) ? 8 : 4);
Daniel Sanders2b553d42014-08-01 09:17:39 +0000397
Eric Christopher96e72c62015-01-29 23:27:36 +0000398 setStackPointerRegisterToSaveRestore(ABI.IsN64() ? Mips::SP_64 : Mips::SP);
Akira Hatanakaaa560002011-05-26 18:59:03 +0000399
Eric Christopher96e72c62015-01-29 23:27:36 +0000400 setExceptionPointerRegister(ABI.IsN64() ? Mips::A0_64 : Mips::A0);
401 setExceptionSelectorRegister(ABI.IsN64() ? Mips::A1_64 : Mips::A1);
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000402
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000403 MaxStoresPerMemcpy = 16;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000404
Eric Christopher1c29a652014-07-18 22:55:25 +0000405 isMicroMips = Subtarget.inMicroMipsMode();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000406}
407
Eric Christopherb1526602014-09-19 23:30:42 +0000408const MipsTargetLowering *MipsTargetLowering::create(const MipsTargetMachine &TM,
Eric Christopher8924d272014-07-18 23:25:04 +0000409 const MipsSubtarget &STI) {
410 if (STI.inMips16Mode())
411 return llvm::createMips16TargetLowering(TM, STI);
Jia Liuf54f60f2012-02-28 07:46:26 +0000412
Eric Christopher8924d272014-07-18 23:25:04 +0000413 return llvm::createMipsSETargetLowering(TM, STI);
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000414}
415
Reed Kotler720c5ca2014-04-17 22:15:34 +0000416// Create a fast isel object.
417FastISel *
418MipsTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
419 const TargetLibraryInfo *libInfo) const {
420 if (!EnableMipsFastISel)
421 return TargetLowering::createFastISel(funcInfo, libInfo);
422 return Mips::createFastISel(funcInfo, libInfo);
423}
424
Matt Arsenault758659232013-05-18 00:21:46 +0000425EVT MipsTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Akira Hatanakab13b3332013-01-04 20:06:01 +0000426 if (!VT.isVector())
427 return MVT::i32;
428 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000429}
430
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000431static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000432 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000433 const MipsSubtarget &Subtarget) {
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000434 if (DCI.isBeforeLegalizeOps())
435 return SDValue();
436
Akira Hatanakab1538f92011-10-03 21:06:13 +0000437 EVT Ty = N->getValueType(0);
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000438 unsigned LO = (Ty == MVT::i32) ? Mips::LO0 : Mips::LO0_64;
439 unsigned HI = (Ty == MVT::i32) ? Mips::HI0 : Mips::HI0_64;
Akira Hatanakabe8612f2013-03-30 01:36:35 +0000440 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
441 MipsISD::DivRemU16;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000442 SDLoc DL(N);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000443
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000444 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000445 N->getOperand(0), N->getOperand(1));
446 SDValue InChain = DAG.getEntryNode();
447 SDValue InGlue = DivRem;
448
449 // insert MFLO
450 if (N->hasAnyUseOfValue(0)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000451 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000452 InGlue);
453 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
454 InChain = CopyFromLo.getValue(1);
455 InGlue = CopyFromLo.getValue(2);
456 }
457
458 // insert MFHI
459 if (N->hasAnyUseOfValue(1)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000460 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakab1538f92011-10-03 21:06:13 +0000461 HI, Ty, InGlue);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000462 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
463 }
464
465 return SDValue();
466}
467
Akira Hatanaka89af5892013-04-18 01:00:46 +0000468static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000469 switch (CC) {
470 default: llvm_unreachable("Unknown fp condition code!");
471 case ISD::SETEQ:
472 case ISD::SETOEQ: return Mips::FCOND_OEQ;
473 case ISD::SETUNE: return Mips::FCOND_UNE;
474 case ISD::SETLT:
475 case ISD::SETOLT: return Mips::FCOND_OLT;
476 case ISD::SETGT:
477 case ISD::SETOGT: return Mips::FCOND_OGT;
478 case ISD::SETLE:
479 case ISD::SETOLE: return Mips::FCOND_OLE;
480 case ISD::SETGE:
481 case ISD::SETOGE: return Mips::FCOND_OGE;
482 case ISD::SETULT: return Mips::FCOND_ULT;
483 case ISD::SETULE: return Mips::FCOND_ULE;
484 case ISD::SETUGT: return Mips::FCOND_UGT;
485 case ISD::SETUGE: return Mips::FCOND_UGE;
486 case ISD::SETUO: return Mips::FCOND_UN;
487 case ISD::SETO: return Mips::FCOND_OR;
488 case ISD::SETNE:
489 case ISD::SETONE: return Mips::FCOND_ONE;
490 case ISD::SETUEQ: return Mips::FCOND_UEQ;
491 }
492}
493
494
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000495/// This function returns true if the floating point conditional branches and
496/// conditional moves which use condition code CC should be inverted.
497static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000498 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
499 return false;
500
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000501 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
502 "Illegal Condition Code");
Akira Hatanakaa5352702011-03-31 18:26:17 +0000503
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000504 return true;
Akira Hatanakaa5352702011-03-31 18:26:17 +0000505}
506
507// Creates and returns an FPCmp node from a setcc node.
508// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000509static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000510 // must be a SETCC node
511 if (Op.getOpcode() != ISD::SETCC)
512 return Op;
513
514 SDValue LHS = Op.getOperand(0);
515
516 if (!LHS.getValueType().isFloatingPoint())
517 return Op;
518
519 SDValue RHS = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000520 SDLoc DL(Op);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000521
Akira Hatanakaaef55c82011-04-15 21:00:26 +0000522 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
523 // node if necessary.
Akira Hatanakaa5352702011-03-31 18:26:17 +0000524 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
525
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000526 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka89af5892013-04-18 01:00:46 +0000527 DAG.getConstant(condCodeToFCC(CC), MVT::i32));
Akira Hatanakaa5352702011-03-31 18:26:17 +0000528}
529
530// Creates and returns a CMovFPT/F node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000531static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000532 SDValue False, SDLoc DL) {
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000533 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
534 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000535 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000536
537 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000538 True.getValueType(), True, FCC0, False, Cond);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000539}
540
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000541static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000542 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000543 const MipsSubtarget &Subtarget) {
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000544 if (DCI.isBeforeLegalizeOps())
545 return SDValue();
546
547 SDValue SetCC = N->getOperand(0);
548
549 if ((SetCC.getOpcode() != ISD::SETCC) ||
550 !SetCC.getOperand(0).getValueType().isInteger())
551 return SDValue();
552
553 SDValue False = N->getOperand(2);
554 EVT FalseTy = False.getValueType();
555
556 if (!FalseTy.isInteger())
557 return SDValue();
558
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000559 ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(False);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000560
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000561 // If the RHS (False) is 0, we swap the order of the operands
562 // of ISD::SELECT (obviously also inverting the condition) so that we can
563 // take advantage of conditional moves using the $0 register.
564 // Example:
565 // return (a != 0) ? x : 0;
566 // load $reg, x
567 // movz $reg, $0, a
568 if (!FalseC)
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000569 return SDValue();
570
Andrew Trickef9de2a2013-05-25 02:42:55 +0000571 const SDLoc DL(N);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000572
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000573 if (!FalseC->getZExtValue()) {
574 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
575 SDValue True = N->getOperand(1);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000576
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000577 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
578 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
579
580 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
581 }
582
Matheus Almeidaa6beac12013-12-05 12:07:05 +0000583 // If both operands are integer constants there's a possibility that we
584 // can do some interesting optimizations.
585 SDValue True = N->getOperand(1);
586 ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(True);
587
588 if (!TrueC || !True.getValueType().isInteger())
589 return SDValue();
590
591 // We'll also ignore MVT::i64 operands as this optimizations proves
592 // to be ineffective because of the required sign extensions as the result
593 // of a SETCC operator is always MVT::i32 for non-vector types.
594 if (True.getValueType() == MVT::i64)
595 return SDValue();
596
597 int64_t Diff = TrueC->getSExtValue() - FalseC->getSExtValue();
598
599 // 1) (a < x) ? y : y-1
600 // slti $reg1, a, x
601 // addiu $reg2, $reg1, y-1
602 if (Diff == 1)
603 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, False);
604
605 // 2) (a < x) ? y-1 : y
606 // slti $reg1, a, x
607 // xor $reg1, $reg1, 1
608 // addiu $reg2, $reg1, y-1
609 if (Diff == -1) {
610 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
611 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
612 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
613 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, True);
614 }
615
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000616 // Couldn't optimize.
617 return SDValue();
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000618}
619
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000620static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000621 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000622 const MipsSubtarget &Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000623 // Pattern match EXT.
624 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
625 // => ext $dst, $src, size, pos
Eric Christopher1c29a652014-07-18 22:55:25 +0000626 if (DCI.isBeforeLegalizeOps() || !Subtarget.hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000627 return SDValue();
628
629 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000630 unsigned ShiftRightOpc = ShiftRight.getOpcode();
631
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000632 // Op's first operand must be a shift right.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000633 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000634 return SDValue();
635
636 // The second operand of the shift must be an immediate.
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000637 ConstantSDNode *CN;
638 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
639 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000640
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000641 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000642 uint64_t SMPos, SMSize;
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000643
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000644 // Op's second operand must be a shifted mask.
645 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000646 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000647 return SDValue();
648
649 // Return if the shifted mask does not start at bit 0 or the sum of its size
650 // and Pos exceeds the word's size.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000651 EVT ValTy = N->getValueType(0);
652 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000653 return SDValue();
654
Andrew Trickef9de2a2013-05-25 02:42:55 +0000655 return DAG.getNode(MipsISD::Ext, SDLoc(N), ValTy,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000656 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanakaeea541c2011-08-17 22:59:46 +0000657 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000658}
Jia Liuf54f60f2012-02-28 07:46:26 +0000659
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000660static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000661 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000662 const MipsSubtarget &Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000663 // Pattern match INS.
664 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liuf54f60f2012-02-28 07:46:26 +0000665 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000666 // => ins $dst, $src, size, pos, $src1
Eric Christopher1c29a652014-07-18 22:55:25 +0000667 if (DCI.isBeforeLegalizeOps() || !Subtarget.hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000668 return SDValue();
669
670 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
671 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
672 ConstantSDNode *CN;
673
674 // See if Op's first operand matches (and $src1 , mask0).
675 if (And0.getOpcode() != ISD::AND)
676 return SDValue();
677
678 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000679 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000680 return SDValue();
681
682 // See if Op's second operand matches (and (shl $src, pos), mask1).
683 if (And1.getOpcode() != ISD::AND)
684 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000685
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000686 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000687 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000688 return SDValue();
689
690 // The shift masks must have the same position and size.
691 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
692 return SDValue();
693
694 SDValue Shl = And1.getOperand(0);
695 if (Shl.getOpcode() != ISD::SHL)
696 return SDValue();
697
698 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
699 return SDValue();
700
701 unsigned Shamt = CN->getZExtValue();
702
703 // Return if the shift amount and the first bit position of mask are not the
Jia Liuf54f60f2012-02-28 07:46:26 +0000704 // same.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000705 EVT ValTy = N->getValueType(0);
706 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000707 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000708
Andrew Trickef9de2a2013-05-25 02:42:55 +0000709 return DAG.getNode(MipsISD::Ins, SDLoc(N), ValTy, Shl.getOperand(0),
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000710 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000711 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000712}
Jia Liuf54f60f2012-02-28 07:46:26 +0000713
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000714static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000715 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000716 const MipsSubtarget &Subtarget) {
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000717 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
718
719 if (DCI.isBeforeLegalizeOps())
720 return SDValue();
721
722 SDValue Add = N->getOperand(1);
723
724 if (Add.getOpcode() != ISD::ADD)
725 return SDValue();
726
727 SDValue Lo = Add.getOperand(1);
728
729 if ((Lo.getOpcode() != MipsISD::Lo) ||
730 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
731 return SDValue();
732
733 EVT ValTy = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000734 SDLoc DL(N);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000735
736 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
737 Add.getOperand(0));
738 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
739}
740
Bruno Cardoso Lopes61a61e92011-02-10 18:05:10 +0000741SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000742 const {
743 SelectionDAG &DAG = DCI.DAG;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000744 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000745
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000746 switch (Opc) {
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000747 default: break;
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000748 case ISD::SDIVREM:
749 case ISD::UDIVREM:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000750 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000751 case ISD::SELECT:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000752 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000753 case ISD::AND:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000754 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000755 case ISD::OR:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000756 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000757 case ISD::ADD:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000758 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000759 }
760
761 return SDValue();
762}
763
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000764void
765MipsTargetLowering::LowerOperationWrapper(SDNode *N,
766 SmallVectorImpl<SDValue> &Results,
767 SelectionDAG &DAG) const {
768 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
769
770 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
771 Results.push_back(Res.getValue(I));
772}
773
774void
775MipsTargetLowering::ReplaceNodeResults(SDNode *N,
776 SmallVectorImpl<SDValue> &Results,
777 SelectionDAG &DAG) const {
Akira Hatanaka9da442f2013-04-30 21:17:07 +0000778 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000779}
780
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000781SDValue MipsTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +0000782LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000783{
Wesley Peck527da1b2010-11-23 03:31:01 +0000784 switch (Op.getOpcode())
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000785 {
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000786 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
787 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
788 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
789 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
790 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
791 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
792 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
793 case ISD::SELECT: return lowerSELECT(Op, DAG);
794 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
795 case ISD::SETCC: return lowerSETCC(Op, DAG);
796 case ISD::VASTART: return lowerVASTART(Op, DAG);
Daniel Sanders2b553d42014-08-01 09:17:39 +0000797 case ISD::VAARG: return lowerVAARG(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000798 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000799 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
800 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
801 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000802 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
803 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
804 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
805 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
806 case ISD::LOAD: return lowerLOAD(Op, DAG);
807 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000808 case ISD::ADD: return lowerADD(Op, DAG);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000809 case ISD::FP_TO_SINT: return lowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000810 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000811 return SDValue();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000812}
813
Akira Hatanakae2489122011-04-15 21:51:11 +0000814//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000815// Lower helper functions
Akira Hatanakae2489122011-04-15 21:51:11 +0000816//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000817
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000818// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000819// MachineFunction as a live in value. It also creates a corresponding
820// virtual register for it.
821static unsigned
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000822addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000823{
Chris Lattnera10fff52007-12-31 04:13:23 +0000824 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
825 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000826 return VReg;
827}
828
Daniel Sanders308181e2014-06-12 10:44:10 +0000829static MachineBasicBlock *insertDivByZeroTrap(MachineInstr *MI,
830 MachineBasicBlock &MBB,
831 const TargetInstrInfo &TII,
832 bool Is64Bit) {
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000833 if (NoZeroDivCheck)
834 return &MBB;
835
836 // Insert instruction "teq $divisor_reg, $zero, 7".
837 MachineBasicBlock::iterator I(MI);
838 MachineInstrBuilder MIB;
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000839 MachineOperand &Divisor = MI->getOperand(2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000840 MIB = BuildMI(MBB, std::next(I), MI->getDebugLoc(), TII.get(Mips::TEQ))
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000841 .addReg(Divisor.getReg(), getKillRegState(Divisor.isKill()))
842 .addReg(Mips::ZERO).addImm(7);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000843
844 // Use the 32-bit sub-register if this is a 64-bit division.
845 if (Is64Bit)
846 MIB->getOperand(0).setSubReg(Mips::sub_32);
847
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000848 // Clear Divisor's kill flag.
849 Divisor.setIsKill(false);
Daniel Sanders308181e2014-06-12 10:44:10 +0000850
851 // We would normally delete the original instruction here but in this case
852 // we only needed to inject an additional instruction rather than replace it.
853
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000854 return &MBB;
855}
856
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000857MachineBasicBlock *
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000858MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000859 MachineBasicBlock *BB) const {
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000860 switch (MI->getOpcode()) {
Reed Kotler97ba5f22013-02-21 04:22:38 +0000861 default:
862 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000863 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000864 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000865 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000866 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000867 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000868 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000869 case Mips::ATOMIC_LOAD_ADD_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000870 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000871
872 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000873 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000874 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000875 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000876 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000877 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000878 case Mips::ATOMIC_LOAD_AND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000879 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000880
881 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000882 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000883 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000884 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000885 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000886 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000887 case Mips::ATOMIC_LOAD_OR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000888 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000889
890 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000891 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000892 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000893 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000894 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000895 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000896 case Mips::ATOMIC_LOAD_XOR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000897 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000898
899 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000900 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000901 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000902 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000903 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000904 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000905 case Mips::ATOMIC_LOAD_NAND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000906 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000907
908 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000909 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000910 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000911 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000912 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000913 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000914 case Mips::ATOMIC_LOAD_SUB_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000915 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000916
917 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000918 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000919 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000920 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000921 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000922 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000923 case Mips::ATOMIC_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000924 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000925
926 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000927 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000928 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000929 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000930 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000931 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000932 case Mips::ATOMIC_CMP_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000933 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000934 case Mips::PseudoSDIV:
935 case Mips::PseudoUDIV:
Daniel Sanders308181e2014-06-12 10:44:10 +0000936 case Mips::DIV:
937 case Mips::DIVU:
938 case Mips::MOD:
939 case Mips::MODU:
Eric Christopher96e72c62015-01-29 23:27:36 +0000940 return insertDivByZeroTrap(MI, *BB, *Subtarget.getInstrInfo(), false);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000941 case Mips::PseudoDSDIV:
942 case Mips::PseudoDUDIV:
Daniel Sanders308181e2014-06-12 10:44:10 +0000943 case Mips::DDIV:
944 case Mips::DDIVU:
945 case Mips::DMOD:
946 case Mips::DMODU:
Eric Christopher96e72c62015-01-29 23:27:36 +0000947 return insertDivByZeroTrap(MI, *BB, *Subtarget.getInstrInfo(), true);
Daniel Sanders0fa60412014-06-12 13:39:06 +0000948 case Mips::SEL_D:
949 return emitSEL_D(MI, BB);
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +0000950
951 case Mips::PseudoSELECT_I:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +0000952 case Mips::PseudoSELECT_I64:
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +0000953 case Mips::PseudoSELECT_S:
954 case Mips::PseudoSELECT_D32:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +0000955 case Mips::PseudoSELECT_D64:
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +0000956 return emitPseudoSELECT(MI, BB, false, Mips::BNE);
957 case Mips::PseudoSELECTFP_F_I:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +0000958 case Mips::PseudoSELECTFP_F_I64:
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +0000959 case Mips::PseudoSELECTFP_F_S:
960 case Mips::PseudoSELECTFP_F_D32:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +0000961 case Mips::PseudoSELECTFP_F_D64:
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +0000962 return emitPseudoSELECT(MI, BB, true, Mips::BC1F);
963 case Mips::PseudoSELECTFP_T_I:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +0000964 case Mips::PseudoSELECTFP_T_I64:
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +0000965 case Mips::PseudoSELECTFP_T_S:
966 case Mips::PseudoSELECTFP_T_D32:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +0000967 case Mips::PseudoSELECTFP_T_D64:
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +0000968 return emitPseudoSELECT(MI, BB, true, Mips::BC1T);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000969 }
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000970}
971
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000972// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
973// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
974MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000975MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher0713a9d2011-06-08 23:55:35 +0000976 unsigned Size, unsigned BinOpcode,
Akira Hatanaka15506782011-06-07 18:58:42 +0000977 bool Nand) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000978 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000979
980 MachineFunction *MF = BB->getParent();
981 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000982 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Eric Christopher96e72c62015-01-29 23:27:36 +0000983 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000984 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000985 unsigned LL, SC, AND, NOR, ZERO, BEQ;
986
987 if (Size == 4) {
Daniel Sanders6a803f62014-06-16 13:13:03 +0000988 if (isMicroMips) {
989 LL = Mips::LL_MM;
990 SC = Mips::SC_MM;
991 } else {
Daniel Sandersbdcfab12014-07-24 09:47:14 +0000992 LL = Subtarget.hasMips32r6() ? Mips::LL_R6 : Mips::LL;
993 SC = Subtarget.hasMips32r6() ? Mips::SC_R6 : Mips::SC;
Daniel Sanders6a803f62014-06-16 13:13:03 +0000994 }
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000995 AND = Mips::AND;
996 NOR = Mips::NOR;
997 ZERO = Mips::ZERO;
998 BEQ = Mips::BEQ;
Daniel Sanders6a803f62014-06-16 13:13:03 +0000999 } else {
Daniel Sandersbdcfab12014-07-24 09:47:14 +00001000 LL = Subtarget.hasMips64r6() ? Mips::LLD_R6 : Mips::LLD;
1001 SC = Subtarget.hasMips64r6() ? Mips::SCD_R6 : Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001002 AND = Mips::AND64;
1003 NOR = Mips::NOR64;
1004 ZERO = Mips::ZERO_64;
1005 BEQ = Mips::BEQ64;
1006 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001007
Akira Hatanaka0e019592011-07-19 20:11:17 +00001008 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001009 unsigned Ptr = MI->getOperand(1).getReg();
1010 unsigned Incr = MI->getOperand(2).getReg();
1011
Akira Hatanaka0e019592011-07-19 20:11:17 +00001012 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1013 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1014 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001015
1016 // insert new blocks after the current block
1017 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1018 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1019 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1020 MachineFunction::iterator It = BB;
1021 ++It;
1022 MF->insert(It, loopMBB);
1023 MF->insert(It, exitMBB);
1024
1025 // Transfer the remainder of BB and its successor edges to exitMBB.
1026 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001027 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001028 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1029
1030 // thisMBB:
1031 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001032 // fallthrough --> loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001033 BB->addSuccessor(loopMBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001034 loopMBB->addSuccessor(loopMBB);
1035 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001036
1037 // loopMBB:
1038 // ll oldval, 0(ptr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001039 // <binop> storeval, oldval, incr
1040 // sc success, storeval, 0(ptr)
1041 // beq success, $0, loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001042 BB = loopMBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001043 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001044 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001045 // and andres, oldval, incr
1046 // nor storeval, $0, andres
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001047 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1048 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001049 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001050 // <binop> storeval, oldval, incr
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001051 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001052 } else {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001053 StoreVal = Incr;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001054 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001055 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1056 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001057
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001058 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001059
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001060 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001061}
1062
Daniel Sanders6a803f62014-06-16 13:13:03 +00001063MachineBasicBlock *MipsTargetLowering::emitSignExtendToI32InReg(
1064 MachineInstr *MI, MachineBasicBlock *BB, unsigned Size, unsigned DstReg,
1065 unsigned SrcReg) const {
Eric Christopher96e72c62015-01-29 23:27:36 +00001066 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Daniel Sanders6a803f62014-06-16 13:13:03 +00001067 DebugLoc DL = MI->getDebugLoc();
1068
Eric Christopher1c29a652014-07-18 22:55:25 +00001069 if (Subtarget.hasMips32r2() && Size == 1) {
Daniel Sanders6a803f62014-06-16 13:13:03 +00001070 BuildMI(BB, DL, TII->get(Mips::SEB), DstReg).addReg(SrcReg);
1071 return BB;
1072 }
1073
Eric Christopher1c29a652014-07-18 22:55:25 +00001074 if (Subtarget.hasMips32r2() && Size == 2) {
Daniel Sanders6a803f62014-06-16 13:13:03 +00001075 BuildMI(BB, DL, TII->get(Mips::SEH), DstReg).addReg(SrcReg);
1076 return BB;
1077 }
1078
1079 MachineFunction *MF = BB->getParent();
1080 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1081 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1082 unsigned ScrReg = RegInfo.createVirtualRegister(RC);
1083
1084 assert(Size < 32);
1085 int64_t ShiftImm = 32 - (Size * 8);
1086
1087 BuildMI(BB, DL, TII->get(Mips::SLL), ScrReg).addReg(SrcReg).addImm(ShiftImm);
1088 BuildMI(BB, DL, TII->get(Mips::SRA), DstReg).addReg(ScrReg).addImm(ShiftImm);
1089
1090 return BB;
1091}
1092
1093MachineBasicBlock *MipsTargetLowering::emitAtomicBinaryPartword(
1094 MachineInstr *MI, MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
1095 bool Nand) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001096 assert((Size == 1 || Size == 2) &&
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001097 "Unsupported size for EmitAtomicBinaryPartial.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001098
1099 MachineFunction *MF = BB->getParent();
1100 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1101 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
Eric Christopher96e72c62015-01-29 23:27:36 +00001102 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001103 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001104
1105 unsigned Dest = MI->getOperand(0).getReg();
1106 unsigned Ptr = MI->getOperand(1).getReg();
1107 unsigned Incr = MI->getOperand(2).getReg();
1108
Akira Hatanaka0e019592011-07-19 20:11:17 +00001109 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1110 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001111 unsigned Mask = RegInfo.createVirtualRegister(RC);
1112 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001113 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1114 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001115 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001116 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1117 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1118 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1119 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1120 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001121 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001122 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1123 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1124 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001125 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001126
1127 // insert new blocks after the current block
1128 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1129 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001130 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001131 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1132 MachineFunction::iterator It = BB;
1133 ++It;
1134 MF->insert(It, loopMBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001135 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001136 MF->insert(It, exitMBB);
1137
1138 // Transfer the remainder of BB and its successor edges to exitMBB.
1139 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001140 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001141 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1142
Akira Hatanaka08636b42011-07-19 17:09:53 +00001143 BB->addSuccessor(loopMBB);
1144 loopMBB->addSuccessor(loopMBB);
1145 loopMBB->addSuccessor(sinkMBB);
1146 sinkMBB->addSuccessor(exitMBB);
1147
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001148 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001149 // addiu masklsb2,$0,-4 # 0xfffffffc
1150 // and alignedaddr,ptr,masklsb2
1151 // andi ptrlsb2,ptr,3
1152 // sll shiftamt,ptrlsb2,3
1153 // ori maskupper,$0,255 # 0xff
1154 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001155 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001156 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001157
1158 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001159 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001160 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001161 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001162 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001163 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Eric Christopher1c29a652014-07-18 22:55:25 +00001164 if (Subtarget.isLittle()) {
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001165 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1166 } else {
1167 unsigned Off = RegInfo.createVirtualRegister(RC);
1168 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1169 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1170 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1171 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001172 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001173 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001174 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001175 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001176 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001177 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(Incr).addReg(ShiftAmt);
Bruno Cardoso Lopesf771a0f2011-05-31 20:25:26 +00001178
Akira Hatanaka27292632011-07-18 18:52:12 +00001179 // atomic.load.binop
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001180 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001181 // ll oldval,0(alignedaddr)
1182 // binop binopres,oldval,incr2
1183 // and newval,binopres,mask
1184 // and maskedoldval0,oldval,mask2
1185 // or storeval,maskedoldval0,newval
1186 // sc success,storeval,0(alignedaddr)
1187 // beq success,$0,loopMBB
1188
Akira Hatanaka27292632011-07-18 18:52:12 +00001189 // atomic.swap
1190 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001191 // ll oldval,0(alignedaddr)
Akira Hatanakae4503582011-07-19 18:14:26 +00001192 // and newval,incr2,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001193 // and maskedoldval0,oldval,mask2
1194 // or storeval,maskedoldval0,newval
1195 // sc success,storeval,0(alignedaddr)
1196 // beq success,$0,loopMBB
Akira Hatanaka27292632011-07-18 18:52:12 +00001197
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001198 BB = loopMBB;
Jozef Kolek2f27d572014-12-18 16:39:29 +00001199 unsigned LL = isMicroMips ? Mips::LL_MM : Mips::LL;
1200 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001201 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001202 // and andres, oldval, incr2
1203 // nor binopres, $0, andres
1204 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001205 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1206 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001207 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001208 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001209 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001210 // <binop> binopres, oldval, incr2
1211 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001212 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1213 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001214 } else { // atomic.swap
Akira Hatanaka0e019592011-07-19 20:11:17 +00001215 // and newval, incr2, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001216 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanakae4503582011-07-19 18:14:26 +00001217 }
Jia Liuf54f60f2012-02-28 07:46:26 +00001218
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001219 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001220 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001221 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001222 .addReg(MaskedOldVal0).addReg(NewVal);
Jozef Kolek2f27d572014-12-18 16:39:29 +00001223 unsigned SC = isMicroMips ? Mips::SC_MM : Mips::SC;
1224 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001225 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001226 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001227 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001228
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001229 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001230 // and maskedoldval1,oldval,mask
1231 // srl srlres,maskedoldval1,shiftamt
Daniel Sanders6a803f62014-06-16 13:13:03 +00001232 // sign_extend dest,srlres
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001233 BB = sinkMBB;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001234
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001235 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001236 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001237 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001238 .addReg(MaskedOldVal1).addReg(ShiftAmt);
Daniel Sanders6a803f62014-06-16 13:13:03 +00001239 BB = emitSignExtendToI32InReg(MI, BB, Size, Dest, SrlRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001240
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001241 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001242
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001243 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001244}
1245
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001246MachineBasicBlock * MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
1247 MachineBasicBlock *BB,
1248 unsigned Size) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001249 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001250
1251 MachineFunction *MF = BB->getParent();
1252 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001253 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Eric Christopher96e72c62015-01-29 23:27:36 +00001254 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001255 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001256 unsigned LL, SC, ZERO, BNE, BEQ;
1257
1258 if (Size == 4) {
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +00001259 LL = isMicroMips ? Mips::LL_MM : Mips::LL;
1260 SC = isMicroMips ? Mips::SC_MM : Mips::SC;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001261 ZERO = Mips::ZERO;
1262 BNE = Mips::BNE;
1263 BEQ = Mips::BEQ;
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001264 } else {
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001265 LL = Mips::LLD;
1266 SC = Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001267 ZERO = Mips::ZERO_64;
1268 BNE = Mips::BNE64;
1269 BEQ = Mips::BEQ64;
1270 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001271
1272 unsigned Dest = MI->getOperand(0).getReg();
1273 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001274 unsigned OldVal = MI->getOperand(2).getReg();
1275 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001276
Akira Hatanaka0e019592011-07-19 20:11:17 +00001277 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001278
1279 // insert new blocks after the current block
1280 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1281 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1282 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1283 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1284 MachineFunction::iterator It = BB;
1285 ++It;
1286 MF->insert(It, loop1MBB);
1287 MF->insert(It, loop2MBB);
1288 MF->insert(It, exitMBB);
1289
1290 // Transfer the remainder of BB and its successor edges to exitMBB.
1291 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001292 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001293 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1294
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001295 // thisMBB:
1296 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001297 // fallthrough --> loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001298 BB->addSuccessor(loop1MBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001299 loop1MBB->addSuccessor(exitMBB);
1300 loop1MBB->addSuccessor(loop2MBB);
1301 loop2MBB->addSuccessor(loop1MBB);
1302 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001303
1304 // loop1MBB:
1305 // ll dest, 0(ptr)
1306 // bne dest, oldval, exitMBB
1307 BB = loop1MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001308 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1309 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001310 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001311
1312 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001313 // sc success, newval, 0(ptr)
1314 // beq success, $0, loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001315 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001316 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001317 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001318 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001319 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001320
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001321 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001322
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001323 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001324}
1325
1326MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001327MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka15506782011-06-07 18:58:42 +00001328 MachineBasicBlock *BB,
1329 unsigned Size) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001330 assert((Size == 1 || Size == 2) &&
1331 "Unsupported size for EmitAtomicCmpSwapPartial.");
1332
1333 MachineFunction *MF = BB->getParent();
1334 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1335 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
Eric Christopher96e72c62015-01-29 23:27:36 +00001336 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001337 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001338
1339 unsigned Dest = MI->getOperand(0).getReg();
1340 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001341 unsigned CmpVal = MI->getOperand(2).getReg();
1342 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001343
Akira Hatanaka0e019592011-07-19 20:11:17 +00001344 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1345 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001346 unsigned Mask = RegInfo.createVirtualRegister(RC);
1347 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001348 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1349 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1350 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1351 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1352 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1353 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1354 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1355 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1356 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1357 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1358 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1359 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001360 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001361
1362 // insert new blocks after the current block
1363 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1364 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1365 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001366 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001367 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1368 MachineFunction::iterator It = BB;
1369 ++It;
1370 MF->insert(It, loop1MBB);
1371 MF->insert(It, loop2MBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001372 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001373 MF->insert(It, exitMBB);
1374
1375 // Transfer the remainder of BB and its successor edges to exitMBB.
1376 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001377 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001378 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1379
Akira Hatanaka08636b42011-07-19 17:09:53 +00001380 BB->addSuccessor(loop1MBB);
1381 loop1MBB->addSuccessor(sinkMBB);
1382 loop1MBB->addSuccessor(loop2MBB);
1383 loop2MBB->addSuccessor(loop1MBB);
1384 loop2MBB->addSuccessor(sinkMBB);
1385 sinkMBB->addSuccessor(exitMBB);
1386
Akira Hatanakae4503582011-07-19 18:14:26 +00001387 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001388 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001389 // addiu masklsb2,$0,-4 # 0xfffffffc
1390 // and alignedaddr,ptr,masklsb2
1391 // andi ptrlsb2,ptr,3
1392 // sll shiftamt,ptrlsb2,3
1393 // ori maskupper,$0,255 # 0xff
1394 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001395 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001396 // andi maskedcmpval,cmpval,255
1397 // sll shiftedcmpval,maskedcmpval,shiftamt
1398 // andi maskednewval,newval,255
1399 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001400 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001401 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001402 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001403 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001404 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001405 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Eric Christopher1c29a652014-07-18 22:55:25 +00001406 if (Subtarget.isLittle()) {
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001407 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1408 } else {
1409 unsigned Off = RegInfo.createVirtualRegister(RC);
1410 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1411 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1412 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1413 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001414 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001415 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001416 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001417 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001418 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1419 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001420 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001421 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001422 .addReg(MaskedCmpVal).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001423 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001424 .addReg(NewVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001425 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001426 .addReg(MaskedNewVal).addReg(ShiftAmt);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001427
1428 // loop1MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001429 // ll oldval,0(alginedaddr)
1430 // and maskedoldval0,oldval,mask
1431 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001432 BB = loop1MBB;
Jozef Kolek2f27d572014-12-18 16:39:29 +00001433 unsigned LL = isMicroMips ? Mips::LL_MM : Mips::LL;
1434 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001435 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001436 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001437 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001438 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001439
1440 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001441 // and maskedoldval1,oldval,mask2
1442 // or storeval,maskedoldval1,shiftednewval
1443 // sc success,storeval,0(alignedaddr)
1444 // beq success,$0,loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001445 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001446 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001447 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001448 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001449 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Jozef Kolek2f27d572014-12-18 16:39:29 +00001450 unsigned SC = isMicroMips ? Mips::SC_MM : Mips::SC;
1451 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001452 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001453 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001454 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001455
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001456 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001457 // srl srlres,maskedoldval0,shiftamt
Daniel Sanders6a803f62014-06-16 13:13:03 +00001458 // sign_extend dest,srlres
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001459 BB = sinkMBB;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001460
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001461 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001462 .addReg(MaskedOldVal0).addReg(ShiftAmt);
Daniel Sanders6a803f62014-06-16 13:13:03 +00001463 BB = emitSignExtendToI32InReg(MI, BB, Size, Dest, SrlRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001464
1465 MI->eraseFromParent(); // The instruction is gone now.
1466
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001467 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001468}
1469
Daniel Sanders0fa60412014-06-12 13:39:06 +00001470MachineBasicBlock *MipsTargetLowering::emitSEL_D(MachineInstr *MI,
1471 MachineBasicBlock *BB) const {
1472 MachineFunction *MF = BB->getParent();
Eric Christopher96e72c62015-01-29 23:27:36 +00001473 const TargetRegisterInfo *TRI = Subtarget.getRegisterInfo();
1474 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Daniel Sanders0fa60412014-06-12 13:39:06 +00001475 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1476 DebugLoc DL = MI->getDebugLoc();
1477 MachineBasicBlock::iterator II(MI);
1478
1479 unsigned Fc = MI->getOperand(1).getReg();
1480 const auto &FGR64RegClass = TRI->getRegClass(Mips::FGR64RegClassID);
1481
1482 unsigned Fc2 = RegInfo.createVirtualRegister(FGR64RegClass);
1483
1484 BuildMI(*BB, II, DL, TII->get(Mips::SUBREG_TO_REG), Fc2)
1485 .addImm(0)
1486 .addReg(Fc)
1487 .addImm(Mips::sub_lo);
1488
1489 // We don't erase the original instruction, we just replace the condition
1490 // register with the 64-bit super-register.
1491 MI->getOperand(1).setReg(Fc2);
1492
1493 return BB;
1494}
1495
Akira Hatanakae2489122011-04-15 21:51:11 +00001496//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001497// Misc Lower Operation implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00001498//===----------------------------------------------------------------------===//
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001499SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001500 SDValue Chain = Op.getOperand(0);
1501 SDValue Table = Op.getOperand(1);
1502 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001503 SDLoc DL(Op);
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001504 EVT PTy = getPointerTy();
1505 unsigned EntrySize =
1506 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1507
1508 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1509 DAG.getConstant(EntrySize, PTy));
1510 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1511
1512 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1513 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1514 MachinePointerInfo::getJumpTable(), MemVT, false, false,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001515 false, 0);
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001516 Chain = Addr.getValue(1);
1517
Eric Christopher96e72c62015-01-29 23:27:36 +00001518 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || ABI.IsN64()) {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001519 // For PIC, the sequence is:
1520 // BRIND(load(Jumptable + index) + RelocBase)
1521 // RelocBase can be JumpTable, GOT or some sort of global base.
1522 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1523 getPICJumpTableRelocBase(Table, DAG));
1524 }
1525
1526 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1527}
1528
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001529SDValue MipsTargetLowering::lowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Wesley Peck527da1b2010-11-23 03:31:01 +00001530 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001531 // the block to branch to if the condition is true.
1532 SDValue Chain = Op.getOperand(0);
1533 SDValue Dest = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001534 SDLoc DL(Op);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001535
Eric Christopher1c29a652014-07-18 22:55:25 +00001536 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001537 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanakaa5352702011-03-31 18:26:17 +00001538
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001539 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001540 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopesa9504222008-07-30 17:06:13 +00001541 return Op;
Wesley Peck527da1b2010-11-23 03:31:01 +00001542
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +00001543 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001544 Mips::CondCode CC =
1545 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanakaf0ea5002013-03-30 01:16:38 +00001546 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1547 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001548 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001549 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001550 FCC0, Dest, CondRes);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001551}
1552
1553SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001554lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001555{
Eric Christopher1c29a652014-07-18 22:55:25 +00001556 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001557 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001558
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001559 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001560 if (Cond.getOpcode() != MipsISD::FPCmp)
1561 return Op;
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +00001562
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001563 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001564 SDLoc(Op));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001565}
1566
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001567SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001568lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001569{
Andrew Trickef9de2a2013-05-25 02:42:55 +00001570 SDLoc DL(Op);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001571 EVT Ty = Op.getOperand(0).getValueType();
Matt Arsenault758659232013-05-18 00:21:46 +00001572 SDValue Cond = DAG.getNode(ISD::SETCC, DL,
1573 getSetCCResultType(*DAG.getContext(), Ty),
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001574 Op.getOperand(0), Op.getOperand(1),
1575 Op.getOperand(4));
1576
1577 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1578 Op.getOperand(3));
1579}
1580
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001581SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher1c29a652014-07-18 22:55:25 +00001582 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001583 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanakab7f78592012-03-09 23:46:03 +00001584
1585 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1586 "Floating point operand expected.");
1587
1588 SDValue True = DAG.getConstant(1, MVT::i32);
1589 SDValue False = DAG.getConstant(0, MVT::i32);
1590
Andrew Trickef9de2a2013-05-25 02:42:55 +00001591 return createCMovFP(DAG, Cond, True, False, SDLoc(Op));
Akira Hatanakab7f78592012-03-09 23:46:03 +00001592}
1593
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001594SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001595 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001596 EVT Ty = Op.getValueType();
1597 GlobalAddressSDNode *N = cast<GlobalAddressSDNode>(Op);
1598 const GlobalValue *GV = N->getGlobal();
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001599
Eric Christopher96e72c62015-01-29 23:27:36 +00001600 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !ABI.IsN64()) {
Eric Christopher36fe0282015-02-03 07:22:52 +00001601 const MipsTargetObjectFile *TLOF =
1602 static_cast<const MipsTargetObjectFile *>(
1603 getTargetMachine().getObjFileLowering());
1604 if (TLOF->IsGlobalInSmallSection(GV, getTargetMachine()))
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00001605 // %gp_rel relocation
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00001606 return getAddrGPRel(N, SDLoc(N), Ty, DAG);
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001607
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001608 // %hi/%lo relocation
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00001609 return getAddrNonPIC(N, SDLoc(N), Ty, DAG);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001610 }
1611
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001612 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
Eric Christopher96e72c62015-01-29 23:27:36 +00001613 return getAddrLocal(N, SDLoc(N), Ty, DAG, ABI.IsN32() || ABI.IsN64());
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001614
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001615 if (LargeGOT)
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00001616 return getAddrGlobalLargeGOT(N, SDLoc(N), Ty, DAG, MipsII::MO_GOT_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001617 MipsII::MO_GOT_LO16, DAG.getEntryNode(),
1618 MachinePointerInfo::getGOT());
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001619
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00001620 return getAddrGlobal(N, SDLoc(N), Ty, DAG,
Eric Christopher96e72c62015-01-29 23:27:36 +00001621 (ABI.IsN32() || ABI.IsN64()) ? MipsII::MO_GOT_DISP
1622 : MipsII::MO_GOT16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001623 DAG.getEntryNode(), MachinePointerInfo::getGOT());
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001624}
1625
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001626SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001627 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001628 BlockAddressSDNode *N = cast<BlockAddressSDNode>(Op);
1629 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001630
Eric Christopher96e72c62015-01-29 23:27:36 +00001631 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !ABI.IsN64())
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00001632 return getAddrNonPIC(N, SDLoc(N), Ty, DAG);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001633
Eric Christopher96e72c62015-01-29 23:27:36 +00001634 return getAddrLocal(N, SDLoc(N), Ty, DAG, ABI.IsN32() || ABI.IsN64());
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001635}
1636
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001637SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001638lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001639{
Akira Hatanakabff84e12011-12-14 18:26:41 +00001640 // If the relocation model is PIC, use the General Dynamic TLS Model or
1641 // Local Dynamic TLS model, otherwise use the Initial Exec or
1642 // Local Exec TLS Model.
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001643
1644 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001645 SDLoc DL(GA);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001646 const GlobalValue *GV = GA->getGlobal();
1647 EVT PtrVT = getPointerTy();
1648
Hans Wennborgaea41202012-05-04 09:40:39 +00001649 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1650
1651 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg245917b2012-06-04 14:02:08 +00001652 // General Dynamic and Local Dynamic TLS Model.
1653 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1654 : MipsII::MO_TLSGD;
1655
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001656 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1657 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1658 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanakaf10ee842011-12-08 21:05:38 +00001659 unsigned PtrSize = PtrVT.getSizeInBits();
1660 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1661
Benjamin Kramer64ba50a2011-12-11 12:21:34 +00001662 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001663
1664 ArgListTy Args;
1665 ArgListEntry Entry;
1666 Entry.Node = Argument;
Akira Hatanakadee6c822011-12-08 20:34:32 +00001667 Entry.Ty = PtrTy;
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001668 Args.push_back(Entry);
Jia Liuf54f60f2012-02-28 07:46:26 +00001669
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001670 TargetLowering::CallLoweringInfo CLI(DAG);
1671 CLI.setDebugLoc(DL).setChain(DAG.getEntryNode())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00001672 .setCallee(CallingConv::C, PtrTy, TlsGetAddr, std::move(Args), 0);
Justin Holewinskiaa583972012-05-25 16:35:28 +00001673 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001674
Akira Hatanakabff84e12011-12-14 18:26:41 +00001675 SDValue Ret = CallResult.first;
1676
Hans Wennborgaea41202012-05-04 09:40:39 +00001677 if (model != TLSModel::LocalDynamic)
Akira Hatanakabff84e12011-12-14 18:26:41 +00001678 return Ret;
1679
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001680 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001681 MipsII::MO_DTPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001682 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1683 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001684 MipsII::MO_DTPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001685 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1686 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1687 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001688 }
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001689
1690 SDValue Offset;
Hans Wennborgaea41202012-05-04 09:40:39 +00001691 if (model == TLSModel::InitialExec) {
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001692 // Initial Exec TLS Model
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001693 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001694 MipsII::MO_GOTTPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001695 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanakab049aef2012-02-24 22:34:47 +00001696 TGA);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001697 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001698 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001699 false, false, false, 0);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001700 } else {
1701 // Local Exec TLS Model
Hans Wennborgaea41202012-05-04 09:40:39 +00001702 assert(model == TLSModel::LocalExec);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001703 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001704 MipsII::MO_TPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001705 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001706 MipsII::MO_TPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001707 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1708 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1709 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001710 }
1711
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001712 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1713 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001714}
1715
1716SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001717lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001718{
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001719 JumpTableSDNode *N = cast<JumpTableSDNode>(Op);
1720 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001721
Eric Christopher96e72c62015-01-29 23:27:36 +00001722 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !ABI.IsN64())
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00001723 return getAddrNonPIC(N, SDLoc(N), Ty, DAG);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001724
Eric Christopher96e72c62015-01-29 23:27:36 +00001725 return getAddrLocal(N, SDLoc(N), Ty, DAG, ABI.IsN32() || ABI.IsN64());
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001726}
1727
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001728SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001729lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001730{
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001731 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
1732 EVT Ty = Op.getValueType();
Bruno Cardoso Lopes2db07582009-11-25 12:17:58 +00001733
Eric Christopher96e72c62015-01-29 23:27:36 +00001734 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !ABI.IsN64()) {
Eric Christopher36fe0282015-02-03 07:22:52 +00001735 const MipsTargetObjectFile *TLOF =
1736 static_cast<const MipsTargetObjectFile *>(
1737 getTargetMachine().getObjFileLowering());
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00001738
Eric Christopher36fe0282015-02-03 07:22:52 +00001739 if (TLOF->IsConstantInSmallSection(N->getConstVal(), getTargetMachine()))
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00001740 // %gp_rel relocation
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00001741 return getAddrGPRel(N, SDLoc(N), Ty, DAG);
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00001742
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00001743 return getAddrNonPIC(N, SDLoc(N), Ty, DAG);
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00001744 }
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001745
Eric Christopher96e72c62015-01-29 23:27:36 +00001746 return getAddrLocal(N, SDLoc(N), Ty, DAG, ABI.IsN32() || ABI.IsN64());
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001747}
1748
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001749SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001750 MachineFunction &MF = DAG.getMachineFunction();
1751 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1752
Andrew Trickef9de2a2013-05-25 02:42:55 +00001753 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00001754 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1755 getPointerTy());
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001756
1757 // vastart just stores the address of the VarArgsFrameIndex slot into the
1758 // memory location argument.
1759 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001760 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001761 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001762}
Jia Liuf54f60f2012-02-28 07:46:26 +00001763
Daniel Sanders2b553d42014-08-01 09:17:39 +00001764SDValue MipsTargetLowering::lowerVAARG(SDValue Op, SelectionDAG &DAG) const {
1765 SDNode *Node = Op.getNode();
1766 EVT VT = Node->getValueType(0);
1767 SDValue Chain = Node->getOperand(0);
1768 SDValue VAListPtr = Node->getOperand(1);
1769 unsigned Align = Node->getConstantOperandVal(3);
1770 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1771 SDLoc DL(Node);
Eric Christopher96e72c62015-01-29 23:27:36 +00001772 unsigned ArgSlotSizeInBytes = (ABI.IsN32() || ABI.IsN64()) ? 8 : 4;
Daniel Sanders2b553d42014-08-01 09:17:39 +00001773
1774 SDValue VAListLoad = DAG.getLoad(getPointerTy(), DL, Chain, VAListPtr,
1775 MachinePointerInfo(SV), false, false, false,
1776 0);
1777 SDValue VAList = VAListLoad;
1778
1779 // Re-align the pointer if necessary.
1780 // It should only ever be necessary for 64-bit types on O32 since the minimum
1781 // argument alignment is the same as the maximum type alignment for N32/N64.
1782 //
1783 // FIXME: We currently align too often. The code generator doesn't notice
1784 // when the pointer is still aligned from the last va_arg (or pair of
1785 // va_args for the i64 on O32 case).
1786 if (Align > getMinStackArgumentAlignment()) {
1787 assert(((Align & (Align-1)) == 0) && "Expected Align to be a power of 2");
1788
1789 VAList = DAG.getNode(ISD::ADD, DL, VAList.getValueType(), VAList,
1790 DAG.getConstant(Align - 1,
1791 VAList.getValueType()));
1792
1793 VAList = DAG.getNode(ISD::AND, DL, VAList.getValueType(), VAList,
1794 DAG.getConstant(-(int64_t)Align,
1795 VAList.getValueType()));
1796 }
1797
1798 // Increment the pointer, VAList, to the next vaarg.
1799 unsigned ArgSizeInBytes = getDataLayout()->getTypeAllocSize(VT.getTypeForEVT(*DAG.getContext()));
1800 SDValue Tmp3 = DAG.getNode(ISD::ADD, DL, VAList.getValueType(), VAList,
1801 DAG.getConstant(RoundUpToAlignment(ArgSizeInBytes, ArgSlotSizeInBytes),
1802 VAList.getValueType()));
1803 // Store the incremented VAList to the legalized pointer
1804 Chain = DAG.getStore(VAListLoad.getValue(1), DL, Tmp3, VAListPtr,
1805 MachinePointerInfo(SV), false, false, 0);
1806
1807 // In big-endian mode we must adjust the pointer when the load size is smaller
1808 // than the argument slot size. We must also reduce the known alignment to
1809 // match. For example in the N64 ABI, we must add 4 bytes to the offset to get
1810 // the correct half of the slot, and reduce the alignment from 8 (slot
1811 // alignment) down to 4 (type alignment).
1812 if (!Subtarget.isLittle() && ArgSizeInBytes < ArgSlotSizeInBytes) {
1813 unsigned Adjustment = ArgSlotSizeInBytes - ArgSizeInBytes;
1814 VAList = DAG.getNode(ISD::ADD, DL, VAListPtr.getValueType(), VAList,
1815 DAG.getIntPtrConstant(Adjustment));
1816 }
1817 // Load the actual argument out of the pointer VAList
1818 return DAG.getLoad(VT, DL, Chain, VAList, MachinePointerInfo(), false, false,
1819 false, 0);
1820}
1821
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001822static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG,
1823 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001824 EVT TyX = Op.getOperand(0).getValueType();
1825 EVT TyY = Op.getOperand(1).getValueType();
1826 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1827 SDValue Const31 = DAG.getConstant(31, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001828 SDLoc DL(Op);
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001829 SDValue Res;
1830
1831 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1832 // to i32.
1833 SDValue X = (TyX == MVT::f32) ?
1834 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1835 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1836 Const1);
1837 SDValue Y = (TyY == MVT::f32) ?
1838 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1839 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1840 Const1);
1841
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001842 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001843 // ext E, Y, 31, 1 ; extract bit31 of Y
1844 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1845 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1846 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1847 } else {
1848 // sll SllX, X, 1
1849 // srl SrlX, SllX, 1
1850 // srl SrlY, Y, 31
1851 // sll SllY, SrlX, 31
1852 // or Or, SrlX, SllY
1853 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1854 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1855 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1856 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1857 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1858 }
1859
1860 if (TyX == MVT::f32)
1861 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1862
1863 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1864 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1865 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001866}
1867
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001868static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG,
1869 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001870 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1871 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1872 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1873 SDValue Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001874 SDLoc DL(Op);
Eric Christopher0713a9d2011-06-08 23:55:35 +00001875
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001876 // Bitcast to integer nodes.
1877 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1878 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001879
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001880 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001881 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1882 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1883 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1884 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001885
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001886 if (WidthX > WidthY)
1887 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1888 else if (WidthY > WidthX)
1889 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001890
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001891 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1892 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1893 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1894 }
1895
1896 // (d)sll SllX, X, 1
1897 // (d)srl SrlX, SllX, 1
1898 // (d)srl SrlY, Y, width(Y)-1
1899 // (d)sll SllY, SrlX, width(Y)-1
1900 // or Or, SrlX, SllY
1901 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1902 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1903 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1904 DAG.getConstant(WidthY - 1, MVT::i32));
1905
1906 if (WidthX > WidthY)
1907 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1908 else if (WidthY > WidthX)
1909 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1910
1911 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1912 DAG.getConstant(WidthX - 1, MVT::i32));
1913 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1914 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001915}
1916
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001917SDValue
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001918MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher1c29a652014-07-18 22:55:25 +00001919 if (Subtarget.isGP64bit())
1920 return lowerFCOPYSIGN64(Op, DAG, Subtarget.hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001921
Eric Christopher1c29a652014-07-18 22:55:25 +00001922 return lowerFCOPYSIGN32(Op, DAG, Subtarget.hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001923}
1924
Akira Hatanaka66277522011-06-02 00:24:44 +00001925SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001926lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes5444a7b2011-06-16 00:40:02 +00001927 // check the depth
1928 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka15506782011-06-07 18:58:42 +00001929 "Frame address can only be determined for current frame.");
Akira Hatanaka66277522011-06-02 00:24:44 +00001930
1931 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1932 MFI->setFrameAddressIsTaken(true);
1933 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001934 SDLoc DL(Op);
Eric Christopher96e72c62015-01-29 23:27:36 +00001935 SDValue FrameAddr = DAG.getCopyFromReg(
1936 DAG.getEntryNode(), DL, ABI.IsN64() ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka66277522011-06-02 00:24:44 +00001937 return FrameAddr;
1938}
1939
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001940SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001941 SelectionDAG &DAG) const {
Bill Wendling908bf812014-01-06 00:43:20 +00001942 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001943 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001944
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001945 // check the depth
1946 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1947 "Return address can be determined only for current frame.");
1948
1949 MachineFunction &MF = DAG.getMachineFunction();
1950 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001951 MVT VT = Op.getSimpleValueType();
Eric Christopher96e72c62015-01-29 23:27:36 +00001952 unsigned RA = ABI.IsN64() ? Mips::RA_64 : Mips::RA;
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001953 MFI->setReturnAddressIsTaken(true);
1954
1955 // Return RA, which contains the return address. Mark it an implicit live-in.
1956 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001957 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), Reg, VT);
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001958}
1959
Akira Hatanakac0b02062013-01-30 00:26:49 +00001960// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1961// generated from __builtin_eh_return (offset, handler)
1962// The effect of this is to adjust the stack pointer by "offset"
1963// and then branch to "handler".
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001964SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanakac0b02062013-01-30 00:26:49 +00001965 const {
1966 MachineFunction &MF = DAG.getMachineFunction();
1967 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1968
1969 MipsFI->setCallsEhReturn();
1970 SDValue Chain = Op.getOperand(0);
1971 SDValue Offset = Op.getOperand(1);
1972 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001973 SDLoc DL(Op);
Eric Christopher96e72c62015-01-29 23:27:36 +00001974 EVT Ty = ABI.IsN64() ? MVT::i64 : MVT::i32;
Akira Hatanakac0b02062013-01-30 00:26:49 +00001975
1976 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1977 // EH_RETURN nodes, so that instructions are emitted back-to-back.
Eric Christopher96e72c62015-01-29 23:27:36 +00001978 unsigned OffsetReg = ABI.IsN64() ? Mips::V1_64 : Mips::V1;
1979 unsigned AddrReg = ABI.IsN64() ? Mips::V0_64 : Mips::V0;
Akira Hatanakac0b02062013-01-30 00:26:49 +00001980 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1981 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1982 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1983 DAG.getRegister(OffsetReg, Ty),
1984 DAG.getRegister(AddrReg, getPointerTy()),
1985 Chain.getValue(1));
1986}
1987
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001988SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001989 SelectionDAG &DAG) const {
Eli Friedman26a48482011-07-27 22:21:52 +00001990 // FIXME: Need pseudo-fence for 'singlethread' fences
1991 // FIXME: Set SType for weaker fences where supported/appropriate.
1992 unsigned SType = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001993 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001994 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman26a48482011-07-27 22:21:52 +00001995 DAG.getConstant(SType, MVT::i32));
1996}
1997
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001998SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001999 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002000 SDLoc DL(Op);
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002001 MVT VT = Subtarget.isGP64bit() ? MVT::i64 : MVT::i32;
2002
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002003 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2004 SDValue Shamt = Op.getOperand(2);
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002005 // if shamt < (VT.bits):
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002006 // lo = (shl lo, shamt)
2007 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2008 // else:
2009 // lo = 0
2010 // hi = (shl lo, shamt[4:0])
2011 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2012 DAG.getConstant(-1, MVT::i32));
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002013 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, VT, Lo,
2014 DAG.getConstant(1, VT));
2015 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, VT, ShiftRight1Lo, Not);
2016 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, VT, Hi, Shamt);
2017 SDValue Or = DAG.getNode(ISD::OR, DL, VT, ShiftLeftHi, ShiftRightLo);
2018 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, VT, Lo, Shamt);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002019 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2020 DAG.getConstant(0x20, MVT::i32));
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002021 Lo = DAG.getNode(ISD::SELECT, DL, VT, Cond,
2022 DAG.getConstant(0, VT), ShiftLeftLo);
2023 Hi = DAG.getNode(ISD::SELECT, DL, VT, Cond, ShiftLeftLo, Or);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002024
2025 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00002026 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002027}
2028
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002029SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002030 bool IsSRA) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002031 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002032 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2033 SDValue Shamt = Op.getOperand(2);
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002034 MVT VT = Subtarget.isGP64bit() ? MVT::i64 : MVT::i32;
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002035
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002036 // if shamt < (VT.bits):
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002037 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2038 // if isSRA:
2039 // hi = (sra hi, shamt)
2040 // else:
2041 // hi = (srl hi, shamt)
2042 // else:
2043 // if isSRA:
2044 // lo = (sra hi, shamt[4:0])
2045 // hi = (sra hi, 31)
2046 // else:
2047 // lo = (srl hi, shamt[4:0])
2048 // hi = 0
2049 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2050 DAG.getConstant(-1, MVT::i32));
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002051 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, VT, Hi,
2052 DAG.getConstant(1, VT));
2053 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, VT, ShiftLeft1Hi, Not);
2054 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, VT, Lo, Shamt);
2055 SDValue Or = DAG.getNode(ISD::OR, DL, VT, ShiftLeftHi, ShiftRightLo);
2056 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL,
2057 DL, VT, Hi, Shamt);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002058 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2059 DAG.getConstant(0x20, MVT::i32));
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002060 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, VT, Hi, DAG.getConstant(31, VT));
2061 Lo = DAG.getNode(ISD::SELECT, DL, VT, Cond, ShiftRightHi, Or);
2062 Hi = DAG.getNode(ISD::SELECT, DL, VT, Cond,
2063 IsSRA ? Shift31 : DAG.getConstant(0, VT), ShiftRightHi);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002064
2065 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00002066 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002067}
2068
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002069static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002070 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002071 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002072 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka95866182012-06-13 19:06:08 +00002073 EVT BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002074 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002075 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2076
2077 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002078 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002079 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002080
2081 SDValue Ops[] = { Chain, Ptr, Src };
Craig Topper206fcd42014-04-26 19:29:41 +00002082 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002083 LD->getMemOperand());
2084}
2085
2086// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002087SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002088 LoadSDNode *LD = cast<LoadSDNode>(Op);
2089 EVT MemVT = LD->getMemoryVT();
2090
Eric Christopher1c29a652014-07-18 22:55:25 +00002091 if (Subtarget.systemSupportsUnalignedAccess())
Daniel Sandersac272632014-05-23 13:18:02 +00002092 return Op;
2093
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002094 // Return if load is aligned or if MemVT is neither i32 nor i64.
2095 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2096 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2097 return SDValue();
2098
Eric Christopher1c29a652014-07-18 22:55:25 +00002099 bool IsLittle = Subtarget.isLittle();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002100 EVT VT = Op.getValueType();
2101 ISD::LoadExtType ExtType = LD->getExtensionType();
2102 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2103
2104 assert((VT == MVT::i32) || (VT == MVT::i64));
2105
2106 // Expand
2107 // (set dst, (i64 (load baseptr)))
2108 // to
2109 // (set tmp, (ldl (add baseptr, 7), undef))
2110 // (set dst, (ldr baseptr, tmp))
2111 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002112 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002113 IsLittle ? 7 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002114 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002115 IsLittle ? 0 : 7);
2116 }
2117
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002118 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002119 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002120 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002121 IsLittle ? 0 : 3);
2122
2123 // Expand
2124 // (set dst, (i32 (load baseptr))) or
2125 // (set dst, (i64 (sextload baseptr))) or
2126 // (set dst, (i64 (extload baseptr)))
2127 // to
2128 // (set tmp, (lwl (add baseptr, 3), undef))
2129 // (set dst, (lwr baseptr, tmp))
2130 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2131 (ExtType == ISD::EXTLOAD))
2132 return LWR;
2133
2134 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2135
2136 // Expand
2137 // (set dst, (i64 (zextload baseptr)))
2138 // to
2139 // (set tmp0, (lwl (add baseptr, 3), undef))
2140 // (set tmp1, (lwr baseptr, tmp0))
2141 // (set tmp2, (shl tmp1, 32))
2142 // (set dst, (srl tmp2, 32))
Andrew Trickef9de2a2013-05-25 02:42:55 +00002143 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002144 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2145 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka67346852012-06-04 17:46:29 +00002146 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2147 SDValue Ops[] = { SRL, LWR.getValue(1) };
Craig Topper64941d92014-04-27 19:20:57 +00002148 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002149}
2150
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002151static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002152 SDValue Chain, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002153 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2154 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002155 SDLoc DL(SD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002156 SDVTList VTList = DAG.getVTList(MVT::Other);
2157
2158 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002159 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002160 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002161
2162 SDValue Ops[] = { Chain, Value, Ptr };
Craig Topper206fcd42014-04-26 19:29:41 +00002163 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002164 SD->getMemOperand());
2165}
2166
2167// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakad82ee942013-05-16 20:45:17 +00002168static SDValue lowerUnalignedIntStore(StoreSDNode *SD, SelectionDAG &DAG,
2169 bool IsLittle) {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002170 SDValue Value = SD->getValue(), Chain = SD->getChain();
2171 EVT VT = Value.getValueType();
2172
2173 // Expand
2174 // (store val, baseptr) or
2175 // (truncstore val, baseptr)
2176 // to
2177 // (swl val, (add baseptr, 3))
2178 // (swr val, baseptr)
2179 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002180 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002181 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002182 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002183 }
2184
2185 assert(VT == MVT::i64);
2186
2187 // Expand
2188 // (store val, baseptr)
2189 // to
2190 // (sdl val, (add baseptr, 7))
2191 // (sdr val, baseptr)
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002192 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2193 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002194}
2195
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002196// Lower (store (fp_to_sint $fp) $ptr) to (store (TruncIntFP $fp), $ptr).
2197static SDValue lowerFP_TO_SINT_STORE(StoreSDNode *SD, SelectionDAG &DAG) {
2198 SDValue Val = SD->getValue();
2199
2200 if (Val.getOpcode() != ISD::FP_TO_SINT)
2201 return SDValue();
2202
2203 EVT FPTy = EVT::getFloatingPointVT(Val.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002204 SDValue Tr = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Val), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002205 Val.getOperand(0));
2206
Andrew Trickef9de2a2013-05-25 02:42:55 +00002207 return DAG.getStore(SD->getChain(), SDLoc(SD), Tr, SD->getBasePtr(),
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002208 SD->getPointerInfo(), SD->isVolatile(),
2209 SD->isNonTemporal(), SD->getAlignment());
2210}
2211
Akira Hatanakad82ee942013-05-16 20:45:17 +00002212SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2213 StoreSDNode *SD = cast<StoreSDNode>(Op);
2214 EVT MemVT = SD->getMemoryVT();
2215
2216 // Lower unaligned integer stores.
Eric Christopher1c29a652014-07-18 22:55:25 +00002217 if (!Subtarget.systemSupportsUnalignedAccess() &&
Daniel Sandersac272632014-05-23 13:18:02 +00002218 (SD->getAlignment() < MemVT.getSizeInBits() / 8) &&
Akira Hatanakad82ee942013-05-16 20:45:17 +00002219 ((MemVT == MVT::i32) || (MemVT == MVT::i64)))
Eric Christopher1c29a652014-07-18 22:55:25 +00002220 return lowerUnalignedIntStore(SD, DAG, Subtarget.isLittle());
Akira Hatanakad82ee942013-05-16 20:45:17 +00002221
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002222 return lowerFP_TO_SINT_STORE(SD, DAG);
Akira Hatanakad82ee942013-05-16 20:45:17 +00002223}
2224
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002225SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002226 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2227 || cast<ConstantSDNode>
2228 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2229 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2230 return SDValue();
2231
2232 // The pattern
2233 // (add (frameaddr 0), (frame_to_args_offset))
2234 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2235 // (add FrameObject, 0)
2236 // where FrameObject is a fixed StackObject with offset 0 which points to
2237 // the old stack pointer.
2238 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2239 EVT ValTy = Op->getValueType(0);
2240 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2241 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002242 return DAG.getNode(ISD::ADD, SDLoc(Op), ValTy, InArgsAddr,
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002243 DAG.getConstant(0, ValTy));
2244}
2245
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002246SDValue MipsTargetLowering::lowerFP_TO_SINT(SDValue Op,
2247 SelectionDAG &DAG) const {
2248 EVT FPTy = EVT::getFloatingPointVT(Op.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002249 SDValue Trunc = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Op), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002250 Op.getOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002251 return DAG.getNode(ISD::BITCAST, SDLoc(Op), Op.getValueType(), Trunc);
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002252}
2253
Akira Hatanakae2489122011-04-15 21:51:11 +00002254//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002255// Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002256//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002257
Akira Hatanakae2489122011-04-15 21:51:11 +00002258//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002259// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002260// Mips O32 ABI rules:
2261// ---
2262// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peck527da1b2010-11-23 03:31:01 +00002263// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002264// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peck527da1b2010-11-23 03:31:01 +00002265// f64 - Only passed in two aliased f32 registers if no int reg has been used
2266// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Sylvestre Ledru469de192014-08-11 18:04:46 +00002267// not used, it must be shadowed. If only A3 is available, shadow it and
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002268// go to stack.
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002269//
2270// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanakae2489122011-04-15 21:51:11 +00002271//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002272
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002273static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT,
2274 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002275 CCState &State, ArrayRef<MCPhysReg> F64Regs) {
Eric Christopher96e72c62015-01-29 23:27:36 +00002276 const MipsSubtarget &Subtarget = static_cast<const MipsSubtarget &>(
2277 State.getMachineFunction().getSubtarget());
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002278
Craig Topper840beec2014-04-04 05:16:06 +00002279 static const MCPhysReg IntRegs[] = { Mips::A0, Mips::A1, Mips::A2, Mips::A3 };
2280 static const MCPhysReg F32Regs[] = { Mips::F12, Mips::F14 };
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002281
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002282 // Do not process byval args here.
2283 if (ArgFlags.isByVal())
2284 return true;
Akira Hatanaka5e16c6a2011-05-24 19:18:33 +00002285
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002286 // Promote i8 and i16
Daniel Sandersd134c9d2014-12-02 20:40:27 +00002287 if (ArgFlags.isInReg() && !Subtarget.isLittle()) {
2288 if (LocVT == MVT::i8 || LocVT == MVT::i16 || LocVT == MVT::i32) {
2289 LocVT = MVT::i32;
2290 if (ArgFlags.isSExt())
2291 LocInfo = CCValAssign::SExtUpper;
2292 else if (ArgFlags.isZExt())
2293 LocInfo = CCValAssign::ZExtUpper;
2294 else
2295 LocInfo = CCValAssign::AExtUpper;
2296 }
2297 }
2298
2299 // Promote i8 and i16
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002300 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2301 LocVT = MVT::i32;
2302 if (ArgFlags.isSExt())
2303 LocInfo = CCValAssign::SExt;
2304 else if (ArgFlags.isZExt())
2305 LocInfo = CCValAssign::ZExt;
2306 else
2307 LocInfo = CCValAssign::AExt;
2308 }
2309
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002310 unsigned Reg;
2311
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002312 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2313 // is true: function is vararg, argument is 3rd or higher, there is previous
2314 // argument which is not f32 or f64.
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002315 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1 ||
2316 State.getFirstUnallocated(F32Regs) != ValNo;
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002317 unsigned OrigAlign = ArgFlags.getOrigAlign();
2318 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002319
2320 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002321 Reg = State.AllocateReg(IntRegs);
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002322 // If this is the first part of an i64 arg,
2323 // the allocated register must be either A0 or A2.
2324 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002325 Reg = State.AllocateReg(IntRegs);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002326 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002327 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2328 // Allocate int register and shadow next int register. If first
2329 // available register is Mips::A1 or Mips::A3, shadow it too.
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002330 Reg = State.AllocateReg(IntRegs);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002331 if (Reg == Mips::A1 || Reg == Mips::A3)
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002332 Reg = State.AllocateReg(IntRegs);
2333 State.AllocateReg(IntRegs);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002334 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002335 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2336 // we are guaranteed to find an available float register
2337 if (ValVT == MVT::f32) {
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002338 Reg = State.AllocateReg(F32Regs);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002339 // Shadow int register
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002340 State.AllocateReg(IntRegs);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002341 } else {
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002342 Reg = State.AllocateReg(F64Regs);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002343 // Shadow int registers
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002344 unsigned Reg2 = State.AllocateReg(IntRegs);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002345 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002346 State.AllocateReg(IntRegs);
2347 State.AllocateReg(IntRegs);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002348 }
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002349 } else
2350 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002351
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002352 if (!Reg) {
2353 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2354 OrigAlign);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002355 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002356 } else
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002357 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002358
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002359 return false;
Akira Hatanaka202f6402011-11-12 02:20:46 +00002360}
2361
Akira Hatanakabfb66242013-08-20 23:38:40 +00002362static bool CC_MipsO32_FP32(unsigned ValNo, MVT ValVT,
2363 MVT LocVT, CCValAssign::LocInfo LocInfo,
2364 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002365 static const MCPhysReg F64Regs[] = { Mips::D6, Mips::D7 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002366
2367 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2368}
2369
2370static bool CC_MipsO32_FP64(unsigned ValNo, MVT ValVT,
2371 MVT LocVT, CCValAssign::LocInfo LocInfo,
2372 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002373 static const MCPhysReg F64Regs[] = { Mips::D12_64, Mips::D14_64 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002374
2375 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2376}
2377
Reid Klecknerd3781742014-11-14 00:39:33 +00002378static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT,
2379 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
2380 CCState &State) LLVM_ATTRIBUTE_UNUSED;
Reed Kotlerd5c41962014-11-13 23:37:45 +00002381
Akira Hatanaka202f6402011-11-12 02:20:46 +00002382#include "MipsGenCallingConv.inc"
2383
Akira Hatanakae2489122011-04-15 21:51:11 +00002384//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002385// Call Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002386//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002387
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002388// Return next O32 integer argument register.
2389static unsigned getNextIntArgReg(unsigned Reg) {
2390 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2391 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2392}
2393
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002394SDValue
2395MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002396 SDValue Chain, SDValue Arg, SDLoc DL,
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002397 bool IsTailCall, SelectionDAG &DAG) const {
2398 if (!IsTailCall) {
2399 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2400 DAG.getIntPtrConstant(Offset));
2401 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2402 false, 0);
2403 }
2404
2405 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2406 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2407 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2408 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2409 /*isVolatile=*/ true, false, 0);
2410}
2411
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002412void MipsTargetLowering::
2413getOpndList(SmallVectorImpl<SDValue> &Ops,
2414 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2415 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
Sasa Stankovic7072a792014-10-01 08:22:21 +00002416 bool IsCallReloc, CallLoweringInfo &CLI, SDValue Callee,
2417 SDValue Chain) const {
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002418 // Insert node "GP copy globalreg" before call to function.
2419 //
2420 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2421 // in PIC mode) allow symbols to be resolved via lazy binding.
2422 // The lazy binding stub requires GP to point to the GOT.
Sasa Stankovic7072a792014-10-01 08:22:21 +00002423 // Note that we don't need GP to point to the GOT for indirect calls
2424 // (when R_MIPS_CALL* is not used for the call) because Mips linker generates
2425 // lazy binding stub for a function only when R_MIPS_CALL* are the only relocs
2426 // used for the function (that is, Mips linker doesn't generate lazy binding
2427 // stub for a function whose address is taken in the program).
2428 if (IsPICCall && !InternalLinkage && IsCallReloc) {
Eric Christopher96e72c62015-01-29 23:27:36 +00002429 unsigned GPReg = ABI.IsN64() ? Mips::GP_64 : Mips::GP;
2430 EVT Ty = ABI.IsN64() ? MVT::i64 : MVT::i32;
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002431 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2432 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002433
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002434 // Build a sequence of copy-to-reg nodes chained together with token
2435 // chain and flag operands which copy the outgoing args into registers.
2436 // The InFlag in necessary since all emitted instructions must be
2437 // stuck together.
2438 SDValue InFlag;
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002439
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002440 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2441 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2442 RegsToPass[i].second, InFlag);
2443 InFlag = Chain.getValue(1);
2444 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002445
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002446 // Add argument registers to the end of the list so that they are
2447 // known live into the call.
2448 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2449 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2450 RegsToPass[i].second.getValueType()));
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002451
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002452 // Add a register mask operand representing the call-preserved registers.
Eric Christopher96e72c62015-01-29 23:27:36 +00002453 const TargetRegisterInfo *TRI = Subtarget.getRegisterInfo();
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002454 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2455 assert(Mask && "Missing call preserved mask for calling convention");
Eric Christopher1c29a652014-07-18 22:55:25 +00002456 if (Subtarget.inMips16HardFloat()) {
Reed Kotler783c7942013-05-10 22:25:39 +00002457 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(CLI.Callee)) {
2458 llvm::StringRef Sym = G->getGlobal()->getName();
2459 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00002460 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00002461 Mask = MipsRegisterInfo::getMips16RetHelperMask();
2462 }
2463 }
2464 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002465 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2466
2467 if (InFlag.getNode())
2468 Ops.push_back(InFlag);
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002469}
2470
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002471/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman624801e2009-01-26 03:15:54 +00002472/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002473SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00002474MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002475 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00002476 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002477 SDLoc DL = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00002478 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2479 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2480 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Akira Hatanakabeda2242012-07-31 18:46:41 +00002481 SDValue Chain = CLI.Chain;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002482 SDValue Callee = CLI.Callee;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002483 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002484 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002485 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002486
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002487 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002488 MachineFrameInfo *MFI = MF.getFrameInfo();
Eric Christopher96e72c62015-01-29 23:27:36 +00002489 const TargetFrameLowering *TFL = Subtarget.getFrameLowering();
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002490 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00002491 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002492
2493 // Analyze operands of the call, assigning locations to each operand.
2494 SmallVector<CCValAssign, 16> ArgLocs;
Daniel Sanders41a64c42014-11-07 11:10:48 +00002495 MipsCCState CCInfo(
2496 CallConv, IsVarArg, DAG.getMachineFunction(), ArgLocs, *DAG.getContext(),
2497 MipsCCState::getSpecialCallingConvForCallee(Callee.getNode(), Subtarget));
Daniel Sandersb315c8c2014-11-07 15:33:08 +00002498
2499 // Allocate the reserved argument area. It seems strange to do this from the
2500 // caller side but removing it breaks the frame size calculation.
Daniel Sandersb315c8c2014-11-07 15:33:08 +00002501 CCInfo.AllocateStack(ABI.GetCalleeAllocdArgSizeInBytes(CallConv), 1);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002502
Daniel Sanderscfad1e32014-11-07 11:43:49 +00002503 CCInfo.AnalyzeCallOperands(Outs, CC_Mips, CLI.getArgs(), Callee.getNode());
Wesley Peck527da1b2010-11-23 03:31:01 +00002504
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002505 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002506 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002507
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002508 // Check if it's really possible to do a tail call.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002509 if (IsTailCall)
Daniel Sanders23e98772014-11-02 16:09:29 +00002510 IsTailCall = isEligibleForTailCallOptimization(
2511 CCInfo, NextStackOffset, *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002512
Reid Kleckner5772b772014-04-24 20:14:34 +00002513 if (!IsTailCall && CLI.CS && CLI.CS->isMustTailCall())
2514 report_fatal_error("failed to perform tail call elimination on a call "
2515 "site marked musttail");
2516
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002517 if (IsTailCall)
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002518 ++NumTailCalls;
2519
Akira Hatanaka79738332011-09-19 20:26:02 +00002520 // Chain is the output chain of the last Load/Store or CopyToReg node.
2521 // ByValChain is the output chain of the last Memcpy node created for copying
2522 // byval arguments to the stack.
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002523 unsigned StackAlignment = TFL->getStackAlignment();
2524 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanaka79738332011-09-19 20:26:02 +00002525 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002526
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002527 if (!IsTailCall)
Andrew Trickad6d08a2013-05-29 22:03:55 +00002528 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal, DL);
Akira Hatanakabeda2242012-07-31 18:46:41 +00002529
Daniel Sandersd897b562014-03-27 10:46:12 +00002530 SDValue StackPtr = DAG.getCopyFromReg(
Eric Christopher96e72c62015-01-29 23:27:36 +00002531 Chain, DL, ABI.IsN64() ? Mips::SP_64 : Mips::SP, getPointerTy());
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002532
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002533 // With EABI is it possible to have 16 args on registers.
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002534 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002535 SmallVector<SDValue, 8> MemOpChains;
Daniel Sanders23e98772014-11-02 16:09:29 +00002536
2537 CCInfo.rewindByValRegsInfo();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002538
2539 // Walk the register/memloc assignments, inserting copies/loads.
2540 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002541 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002542 CCValAssign &VA = ArgLocs[i];
Akira Hatanakab20a3252011-10-28 19:49:00 +00002543 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka19891f82011-11-12 02:34:50 +00002544 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Daniel Sandersc43cda82014-11-07 16:54:21 +00002545 bool UseUpperBits = false;
Akira Hatanaka19891f82011-11-12 02:34:50 +00002546
2547 // ByVal Arg.
2548 if (Flags.isByVal()) {
Daniel Sanders23e98772014-11-02 16:09:29 +00002549 unsigned FirstByValReg, LastByValReg;
2550 unsigned ByValIdx = CCInfo.getInRegsParamsProcessed();
2551 CCInfo.getInRegsParamInfo(ByValIdx, FirstByValReg, LastByValReg);
2552
Akira Hatanaka19891f82011-11-12 02:34:50 +00002553 assert(Flags.getByValSize() &&
2554 "ByVal args of size 0 should have been ignored by front-end.");
Daniel Sanders23e98772014-11-02 16:09:29 +00002555 assert(ByValIdx < CCInfo.getInRegsParamsCount());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002556 assert(!IsTailCall &&
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002557 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002558 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00002559 FirstByValReg, LastByValReg, Flags, Subtarget.isLittle(),
2560 VA);
Daniel Sanders23e98772014-11-02 16:09:29 +00002561 CCInfo.nextInRegsParam();
Akira Hatanaka19891f82011-11-12 02:34:50 +00002562 continue;
2563 }
Jia Liuf54f60f2012-02-28 07:46:26 +00002564
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002565 // Promote the value if needed.
2566 switch (VA.getLocInfo()) {
Daniel Sandersc43cda82014-11-07 16:54:21 +00002567 default:
2568 llvm_unreachable("Unknown loc info!");
Wesley Peck527da1b2010-11-23 03:31:01 +00002569 case CCValAssign::Full:
Akira Hatanakab20a3252011-10-28 19:49:00 +00002570 if (VA.isRegLoc()) {
2571 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00002572 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2573 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002574 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakab20a3252011-10-28 19:49:00 +00002575 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002576 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakae2489122011-04-15 21:51:11 +00002577 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002578 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002579 Arg, DAG.getConstant(1, MVT::i32));
Eric Christopher1c29a652014-07-18 22:55:25 +00002580 if (!Subtarget.isLittle())
Akira Hatanaka27916972011-04-15 19:52:08 +00002581 std::swap(Lo, Hi);
Jia Liuf54f60f2012-02-28 07:46:26 +00002582 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002583 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2584 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2585 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002586 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002587 }
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002588 }
2589 break;
Daniel Sanders23e98772014-11-02 16:09:29 +00002590 case CCValAssign::BCvt:
2591 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
2592 break;
Daniel Sandersc43cda82014-11-07 16:54:21 +00002593 case CCValAssign::SExtUpper:
2594 UseUpperBits = true;
2595 // Fallthrough
Chris Lattner52f16de2008-03-17 06:57:02 +00002596 case CCValAssign::SExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002597 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002598 break;
Daniel Sandersc43cda82014-11-07 16:54:21 +00002599 case CCValAssign::ZExtUpper:
2600 UseUpperBits = true;
2601 // Fallthrough
Chris Lattner52f16de2008-03-17 06:57:02 +00002602 case CCValAssign::ZExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002603 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002604 break;
Daniel Sandersc43cda82014-11-07 16:54:21 +00002605 case CCValAssign::AExtUpper:
2606 UseUpperBits = true;
2607 // Fallthrough
Chris Lattner52f16de2008-03-17 06:57:02 +00002608 case CCValAssign::AExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002609 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002610 break;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002611 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002612
Daniel Sandersc43cda82014-11-07 16:54:21 +00002613 if (UseUpperBits) {
2614 unsigned ValSizeInBits = Outs[i].ArgVT.getSizeInBits();
2615 unsigned LocSizeInBits = VA.getLocVT().getSizeInBits();
2616 Arg = DAG.getNode(
2617 ISD::SHL, DL, VA.getLocVT(), Arg,
2618 DAG.getConstant(LocSizeInBits - ValSizeInBits, VA.getLocVT()));
2619 }
2620
Wesley Peck527da1b2010-11-23 03:31:01 +00002621 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002622 // RegsToPass vector
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002623 if (VA.isRegLoc()) {
2624 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattner52f16de2008-03-17 06:57:02 +00002625 continue;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002626 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002627
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002628 // Register can't get to this point...
Chris Lattner52f16de2008-03-17 06:57:02 +00002629 assert(VA.isMemLoc());
Wesley Peck527da1b2010-11-23 03:31:01 +00002630
Wesley Peck527da1b2010-11-23 03:31:01 +00002631 // emit ISD::STORE whichs stores the
Chris Lattner52f16de2008-03-17 06:57:02 +00002632 // parameter value to a stack Location
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002633 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002634 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002635 }
2636
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002637 // Transform all store nodes into one single node because all store
2638 // nodes are independent of each other.
Wesley Peck527da1b2010-11-23 03:31:01 +00002639 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002640 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOpChains);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002641
Bill Wendling24c79f22008-09-16 21:48:12 +00002642 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peck527da1b2010-11-23 03:31:01 +00002643 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2644 // node so that legalize doesn't hack it.
Eric Christopher96e72c62015-01-29 23:27:36 +00002645 bool IsPICCall = (ABI.IsN64() || IsPIC); // true if calls are translated to
2646 // jalr $25
Sasa Stankovic7072a792014-10-01 08:22:21 +00002647 bool GlobalOrExternal = false, InternalLinkage = false, IsCallReloc = false;
Akira Hatanakad6f1c582011-04-07 19:51:44 +00002648 SDValue CalleeLo;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002649 EVT Ty = Callee.getValueType();
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002650
2651 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002652 if (IsPICCall) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002653 const GlobalValue *Val = G->getGlobal();
2654 InternalLinkage = Val->hasInternalLinkage();
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002655
2656 if (InternalLinkage)
Eric Christopher96e72c62015-01-29 23:27:36 +00002657 Callee = getAddrLocal(G, DL, Ty, DAG, ABI.IsN32() || ABI.IsN64());
Sasa Stankovic7072a792014-10-01 08:22:21 +00002658 else if (LargeGOT) {
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00002659 Callee = getAddrGlobalLargeGOT(G, DL, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002660 MipsII::MO_CALL_LO16, Chain,
2661 FuncInfo->callPtrInfo(Val));
Sasa Stankovic7072a792014-10-01 08:22:21 +00002662 IsCallReloc = true;
2663 } else {
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00002664 Callee = getAddrGlobal(G, DL, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002665 FuncInfo->callPtrInfo(Val));
Sasa Stankovic7072a792014-10-01 08:22:21 +00002666 IsCallReloc = true;
2667 }
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002668 } else
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002669 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002670 MipsII::MO_NO_FLAG);
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002671 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002672 }
2673 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002674 const char *Sym = S->getSymbol();
2675
Eric Christopher96e72c62015-01-29 23:27:36 +00002676 if (!ABI.IsN64() && !IsPIC) // !N64 && static
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00002677 Callee =
2678 DAG.getTargetExternalSymbol(Sym, getPointerTy(), MipsII::MO_NO_FLAG);
Sasa Stankovic7072a792014-10-01 08:22:21 +00002679 else if (LargeGOT) {
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00002680 Callee = getAddrGlobalLargeGOT(S, DL, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002681 MipsII::MO_CALL_LO16, Chain,
2682 FuncInfo->callPtrInfo(Sym));
Sasa Stankovic7072a792014-10-01 08:22:21 +00002683 IsCallReloc = true;
2684 } else { // N64 || PIC
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00002685 Callee = getAddrGlobal(S, DL, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002686 FuncInfo->callPtrInfo(Sym));
Sasa Stankovic7072a792014-10-01 08:22:21 +00002687 IsCallReloc = true;
2688 }
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002689
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002690 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002691 }
2692
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002693 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002694 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002695
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002696 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
Sasa Stankovic7072a792014-10-01 08:22:21 +00002697 IsCallReloc, CLI, Callee, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002698
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002699 if (IsTailCall)
Craig Topper48d114b2014-04-26 18:35:24 +00002700 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, Ops);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002701
Craig Topper48d114b2014-04-26 18:35:24 +00002702 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, Ops);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002703 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002704
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002705 // Create the CALLSEQ_END node.
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002706 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Andrew Trickad6d08a2013-05-29 22:03:55 +00002707 DAG.getIntPtrConstant(0, true), InFlag, DL);
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002708 InFlag = Chain.getValue(1);
2709
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002710 // Handle result values, copying them out of physregs into vregs that we
2711 // return.
Daniel Sandersb3ca3382014-09-26 10:06:12 +00002712 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg, Ins, DL, DAG,
2713 InVals, CLI);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002714}
2715
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002716/// LowerCallResult - Lower the result values of a call into the
2717/// appropriate copies out of appropriate physical registers.
Daniel Sandersb3ca3382014-09-26 10:06:12 +00002718SDValue MipsTargetLowering::LowerCallResult(
2719 SDValue Chain, SDValue InFlag, CallingConv::ID CallConv, bool IsVarArg,
2720 const SmallVectorImpl<ISD::InputArg> &Ins, SDLoc DL, SelectionDAG &DAG,
2721 SmallVectorImpl<SDValue> &InVals,
2722 TargetLowering::CallLoweringInfo &CLI) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002723 // Assign locations to each value returned by this call.
2724 SmallVector<CCValAssign, 16> RVLocs;
Daniel Sandersb3ca3382014-09-26 10:06:12 +00002725 MipsCCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs,
2726 *DAG.getContext());
2727 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips, CLI);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002728
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002729 // Copy all of the result registers out of their specified physreg.
2730 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Daniel Sandersae275e32014-09-25 12:15:05 +00002731 CCValAssign &VA = RVLocs[i];
2732 assert(VA.isRegLoc() && "Can only return in registers!");
2733
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002734 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002735 RVLocs[i].getLocVT(), InFlag);
2736 Chain = Val.getValue(1);
2737 InFlag = Val.getValue(2);
2738
Daniel Sandersae275e32014-09-25 12:15:05 +00002739 if (VA.isUpperBitsInLoc()) {
2740 unsigned ValSizeInBits = Ins[i].ArgVT.getSizeInBits();
2741 unsigned LocSizeInBits = VA.getLocVT().getSizeInBits();
2742 unsigned Shift =
2743 VA.getLocInfo() == CCValAssign::ZExtUpper ? ISD::SRL : ISD::SRA;
2744 Val = DAG.getNode(
2745 Shift, DL, VA.getLocVT(), Val,
2746 DAG.getConstant(LocSizeInBits - ValSizeInBits, VA.getLocVT()));
2747 }
2748
2749 switch (VA.getLocInfo()) {
2750 default:
2751 llvm_unreachable("Unknown loc info!");
2752 case CCValAssign::Full:
2753 break;
2754 case CCValAssign::BCvt:
2755 Val = DAG.getNode(ISD::BITCAST, DL, VA.getValVT(), Val);
2756 break;
2757 case CCValAssign::AExt:
2758 case CCValAssign::AExtUpper:
2759 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
2760 break;
2761 case CCValAssign::ZExt:
2762 case CCValAssign::ZExtUpper:
2763 Val = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Val,
2764 DAG.getValueType(VA.getValVT()));
2765 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
2766 break;
2767 case CCValAssign::SExt:
2768 case CCValAssign::SExtUpper:
2769 Val = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Val,
2770 DAG.getValueType(VA.getValVT()));
2771 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
2772 break;
2773 }
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002774
2775 InVals.push_back(Val);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002776 }
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002777
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002778 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002779}
2780
Daniel Sandersc43cda82014-11-07 16:54:21 +00002781static SDValue UnpackFromArgumentSlot(SDValue Val, const CCValAssign &VA,
2782 EVT ArgVT, SDLoc DL, SelectionDAG &DAG) {
2783 MVT LocVT = VA.getLocVT();
2784 EVT ValVT = VA.getValVT();
2785
2786 // Shift into the upper bits if necessary.
2787 switch (VA.getLocInfo()) {
2788 default:
2789 break;
2790 case CCValAssign::AExtUpper:
2791 case CCValAssign::SExtUpper:
2792 case CCValAssign::ZExtUpper: {
2793 unsigned ValSizeInBits = ArgVT.getSizeInBits();
2794 unsigned LocSizeInBits = VA.getLocVT().getSizeInBits();
2795 unsigned Opcode =
2796 VA.getLocInfo() == CCValAssign::ZExtUpper ? ISD::SRL : ISD::SRA;
2797 Val = DAG.getNode(
2798 Opcode, DL, VA.getLocVT(), Val,
2799 DAG.getConstant(LocSizeInBits - ValSizeInBits, VA.getLocVT()));
2800 break;
2801 }
2802 }
2803
2804 // If this is an value smaller than the argument slot size (32-bit for O32,
2805 // 64-bit for N32/N64), it has been promoted in some way to the argument slot
2806 // size. Extract the value and insert any appropriate assertions regarding
2807 // sign/zero extension.
2808 switch (VA.getLocInfo()) {
2809 default:
2810 llvm_unreachable("Unknown loc info!");
2811 case CCValAssign::Full:
2812 break;
2813 case CCValAssign::AExtUpper:
2814 case CCValAssign::AExt:
2815 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
2816 break;
2817 case CCValAssign::SExtUpper:
2818 case CCValAssign::SExt:
2819 Val = DAG.getNode(ISD::AssertSext, DL, LocVT, Val, DAG.getValueType(ValVT));
2820 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
2821 break;
2822 case CCValAssign::ZExtUpper:
2823 case CCValAssign::ZExt:
2824 Val = DAG.getNode(ISD::AssertZext, DL, LocVT, Val, DAG.getValueType(ValVT));
2825 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
2826 break;
2827 case CCValAssign::BCvt:
2828 Val = DAG.getNode(ISD::BITCAST, DL, ValVT, Val);
2829 break;
2830 }
2831
2832 return Val;
2833}
2834
Akira Hatanakae2489122011-04-15 21:51:11 +00002835//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002836// Formal Arguments Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002837//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002838/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002839/// and generate load operations for arguments places on the stack.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002840SDValue
2841MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002842 CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002843 bool IsVarArg,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002844 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002845 SDLoc DL, SelectionDAG &DAG,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002846 SmallVectorImpl<SDValue> &InVals)
Akira Hatanakae2489122011-04-15 21:51:11 +00002847 const {
Bruno Cardoso Lopesa01ede22008-08-04 07:12:52 +00002848 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002849 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopes14033fb2007-08-28 05:08:16 +00002850 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002851
Dan Gohman31ae5862010-04-17 14:41:14 +00002852 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002853
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002854 // Used with vargs to acumulate store chains.
2855 std::vector<SDValue> OutChains;
2856
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002857 // Assign locations to all of the incoming arguments.
2858 SmallVector<CCValAssign, 16> ArgLocs;
Daniel Sanders23e98772014-11-02 16:09:29 +00002859 MipsCCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), ArgLocs,
2860 *DAG.getContext());
Daniel Sandersb315c8c2014-11-07 15:33:08 +00002861 CCInfo.AllocateStack(ABI.GetCalleeAllocdArgSizeInBytes(CallConv), 1);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002862 Function::const_arg_iterator FuncArg =
2863 DAG.getMachineFunction().getFunction()->arg_begin();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002864
Daniel Sandersb70e27c2014-11-06 16:36:30 +00002865 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips_FixedArg);
Akira Hatanaka4866fe12012-10-30 19:37:25 +00002866 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
Daniel Sanders23e98772014-11-02 16:09:29 +00002867 CCInfo.getInRegsParamsCount() > 0);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002868
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002869 unsigned CurArgIdx = 0;
Daniel Sanders23e98772014-11-02 16:09:29 +00002870 CCInfo.rewindByValRegsInfo();
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002871
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002872 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002873 CCValAssign &VA = ArgLocs[i];
Andrew Trick05938a52015-02-16 18:10:47 +00002874 if (Ins[i].isOrigArg()) {
2875 std::advance(FuncArg, Ins[i].getOrigArgIndex() - CurArgIdx);
2876 CurArgIdx = Ins[i].getOrigArgIndex();
2877 }
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002878 EVT ValVT = VA.getValVT();
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002879 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2880 bool IsRegLoc = VA.isRegLoc();
2881
2882 if (Flags.isByVal()) {
Andrew Trick05938a52015-02-16 18:10:47 +00002883 assert(Ins[i].isOrigArg() && "Byval arguments cannot be implicit");
Daniel Sanders23e98772014-11-02 16:09:29 +00002884 unsigned FirstByValReg, LastByValReg;
2885 unsigned ByValIdx = CCInfo.getInRegsParamsProcessed();
2886 CCInfo.getInRegsParamInfo(ByValIdx, FirstByValReg, LastByValReg);
2887
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002888 assert(Flags.getByValSize() &&
2889 "ByVal args of size 0 should have been ignored by front-end.");
Daniel Sanders23e98772014-11-02 16:09:29 +00002890 assert(ByValIdx < CCInfo.getInRegsParamsCount());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002891 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00002892 FirstByValReg, LastByValReg, VA, CCInfo);
Daniel Sanders23e98772014-11-02 16:09:29 +00002893 CCInfo.nextInRegsParam();
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002894 continue;
2895 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002896
2897 // Arguments stored on registers
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002898 if (IsRegLoc) {
Akira Hatanaka7d822522013-10-28 21:21:36 +00002899 MVT RegVT = VA.getLocVT();
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002900 unsigned ArgReg = VA.getLocReg();
Akira Hatanaka7d822522013-10-28 21:21:36 +00002901 const TargetRegisterClass *RC = getRegClassFor(RegVT);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002902
Wesley Peck527da1b2010-11-23 03:31:01 +00002903 // Transform the arguments stored on
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002904 // physical registers into virtual ones
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002905 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2906 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peck527da1b2010-11-23 03:31:01 +00002907
Daniel Sandersc43cda82014-11-07 16:54:21 +00002908 ArgValue = UnpackFromArgumentSlot(ArgValue, VA, Ins[i].ArgVT, DL, DAG);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002909
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002910 // Handle floating point arguments passed in integer registers and
2911 // long double arguments passed in floating point registers.
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002912 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002913 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2914 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002915 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Eric Christopher96e72c62015-01-29 23:27:36 +00002916 else if (ABI.IsO32() && RegVT == MVT::i32 &&
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002917 ValVT == MVT::f64) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002918 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002919 getNextIntArgReg(ArgReg), RC);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002920 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Eric Christopher1c29a652014-07-18 22:55:25 +00002921 if (!Subtarget.isLittle())
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002922 std::swap(ArgValue, ArgValue2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002923 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002924 ArgValue, ArgValue2);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002925 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002926
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002927 InVals.push_back(ArgValue);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002928 } else { // VA.isRegLoc()
Daniel Sandersc43cda82014-11-07 16:54:21 +00002929 MVT LocVT = VA.getLocVT();
2930
Eric Christopher96e72c62015-01-29 23:27:36 +00002931 if (ABI.IsO32()) {
Daniel Sandersc43cda82014-11-07 16:54:21 +00002932 // We ought to be able to use LocVT directly but O32 sets it to i32
2933 // when allocating floating point values to integer registers.
2934 // This shouldn't influence how we load the value into registers unless
2935 // we are targetting softfloat.
2936 if (VA.getValVT().isFloatingPoint() && !Subtarget.abiUsesSoftFloat())
2937 LocVT = VA.getValVT();
2938 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002939
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002940 // sanity check
2941 assert(VA.isMemLoc());
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002942
Wesley Peck527da1b2010-11-23 03:31:01 +00002943 // The stack pointer offset is relative to the caller stack frame.
Daniel Sandersc43cda82014-11-07 16:54:21 +00002944 int FI = MFI->CreateFixedObject(LocVT.getSizeInBits() / 8,
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002945 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002946
2947 // Create load nodes to retrieve arguments from the stack
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002948 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Daniel Sandersc43cda82014-11-07 16:54:21 +00002949 SDValue ArgValue = DAG.getLoad(LocVT, DL, Chain, FIN,
2950 MachinePointerInfo::getFixedStack(FI),
2951 false, false, false, 0);
2952 OutChains.push_back(ArgValue.getValue(1));
2953
2954 ArgValue = UnpackFromArgumentSlot(ArgValue, VA, Ins[i].ArgVT, DL, DAG);
2955
2956 InVals.push_back(ArgValue);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002957 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00002958 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002959
Reid Kleckner7a59e082014-05-12 22:01:27 +00002960 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Reid Kleckner79418562014-05-09 22:32:13 +00002961 // The mips ABIs for returning structs by value requires that we copy
2962 // the sret argument into $v0 for the return. Save the argument into
2963 // a virtual register so that we can access it from the return points.
Reid Kleckner7a59e082014-05-12 22:01:27 +00002964 if (Ins[i].Flags.isSRet()) {
Reid Kleckner79418562014-05-09 22:32:13 +00002965 unsigned Reg = MipsFI->getSRetReturnReg();
2966 if (!Reg) {
2967 Reg = MF.getRegInfo().createVirtualRegister(
Eric Christopher96e72c62015-01-29 23:27:36 +00002968 getRegClassFor(ABI.IsN64() ? MVT::i64 : MVT::i32));
Reid Kleckner79418562014-05-09 22:32:13 +00002969 MipsFI->setSRetReturnReg(Reg);
2970 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00002971 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[i]);
Reid Kleckner79418562014-05-09 22:32:13 +00002972 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Reid Kleckner7a59e082014-05-12 22:01:27 +00002973 break;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002974 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002975 }
2976
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002977 if (IsVarArg)
Daniel Sandersb315c8c2014-11-07 15:33:08 +00002978 writeVarArgRegs(OutChains, Chain, DL, DAG, CCInfo);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002979
Wesley Peck527da1b2010-11-23 03:31:01 +00002980 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002981 // the size of Ins and InVals. This only happens when on varg functions
2982 if (!OutChains.empty()) {
2983 OutChains.push_back(Chain);
Craig Topper48d114b2014-04-26 18:35:24 +00002984 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, OutChains);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002985 }
2986
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002987 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002988}
2989
Akira Hatanakae2489122011-04-15 21:51:11 +00002990//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002991// Return Value Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002992//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002993
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002994bool
2995MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002996 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002997 const SmallVectorImpl<ISD::OutputArg> &Outs,
2998 LLVMContext &Context) const {
2999 SmallVector<CCValAssign, 16> RVLocs;
Daniel Sandersb3ca3382014-09-26 10:06:12 +00003000 MipsCCState CCInfo(CallConv, IsVarArg, MF, RVLocs, Context);
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00003001 return CCInfo.CheckReturn(Outs, RetCC_Mips);
3002}
3003
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003004SDValue
3005MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003006 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003007 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003008 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003009 SDLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003010 // CCValAssign - represent the assignment of
3011 // the return value to a location
3012 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003013 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003014
3015 // CCState - Info about the registers and stack slot.
Daniel Sandersb3ca3382014-09-26 10:06:12 +00003016 MipsCCState CCInfo(CallConv, IsVarArg, MF, RVLocs, *DAG.getContext());
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003017
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003018 // Analyze return values.
Daniel Sandersb3ca3382014-09-26 10:06:12 +00003019 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003020
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003021 SDValue Flag;
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003022 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003023
3024 // Copy the result values into the output registers.
3025 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003026 SDValue Val = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003027 CCValAssign &VA = RVLocs[i];
3028 assert(VA.isRegLoc() && "Can only return in registers!");
Daniel Sandersae275e32014-09-25 12:15:05 +00003029 bool UseUpperBits = false;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003030
Daniel Sandersae275e32014-09-25 12:15:05 +00003031 switch (VA.getLocInfo()) {
3032 default:
3033 llvm_unreachable("Unknown loc info!");
3034 case CCValAssign::Full:
3035 break;
3036 case CCValAssign::BCvt:
3037 Val = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Val);
3038 break;
3039 case CCValAssign::AExtUpper:
3040 UseUpperBits = true;
3041 // Fallthrough
3042 case CCValAssign::AExt:
3043 Val = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Val);
3044 break;
3045 case CCValAssign::ZExtUpper:
3046 UseUpperBits = true;
3047 // Fallthrough
3048 case CCValAssign::ZExt:
3049 Val = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Val);
3050 break;
3051 case CCValAssign::SExtUpper:
3052 UseUpperBits = true;
3053 // Fallthrough
3054 case CCValAssign::SExt:
3055 Val = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Val);
3056 break;
3057 }
3058
3059 if (UseUpperBits) {
3060 unsigned ValSizeInBits = Outs[i].ArgVT.getSizeInBits();
3061 unsigned LocSizeInBits = VA.getLocVT().getSizeInBits();
3062 Val = DAG.getNode(
3063 ISD::SHL, DL, VA.getLocVT(), Val,
3064 DAG.getConstant(LocSizeInBits - ValSizeInBits, VA.getLocVT()));
3065 }
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003066
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003067 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003068
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003069 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003070 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003071 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003072 }
3073
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003074 // The mips ABIs for returning structs by value requires that we copy
3075 // the sret argument into $v0 for the return. We saved the argument into
3076 // a virtual register in the entry block, so now we copy the value out
3077 // and into $v0.
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003078 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003079 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3080 unsigned Reg = MipsFI->getSRetReturnReg();
3081
Wesley Peck527da1b2010-11-23 03:31:01 +00003082 if (!Reg)
Torok Edwinfbcc6632009-07-14 16:55:14 +00003083 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003084 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Eric Christopher96e72c62015-01-29 23:27:36 +00003085 unsigned V0 = ABI.IsN64() ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003086
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003087 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003088 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003089 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003090 }
3091
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003092 RetOps[0] = Chain; // Update chain.
Akira Hatanakaefff7b72012-07-10 00:19:06 +00003093
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003094 // Add the flag if we have it.
3095 if (Flag.getNode())
3096 RetOps.push_back(Flag);
3097
3098 // Return on Mips is always a "jr $ra"
Craig Topper48d114b2014-04-26 18:35:24 +00003099 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, RetOps);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003100}
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003101
Akira Hatanakae2489122011-04-15 21:51:11 +00003102//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003103// Mips Inline Assembly Support
Akira Hatanakae2489122011-04-15 21:51:11 +00003104//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003105
3106/// getConstraintType - Given a constraint letter, return the type of
3107/// constraint it is for this target.
3108MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peck527da1b2010-11-23 03:31:01 +00003109getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003110{
Daniel Sanders8b59af12013-11-12 12:56:01 +00003111 // Mips specific constraints
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003112 // GCC config/mips/constraints.md
3113 //
Wesley Peck527da1b2010-11-23 03:31:01 +00003114 // 'd' : An address register. Equivalent to r
3115 // unless generating MIPS16 code.
3116 // 'y' : Equivalent to r; retained for
3117 // backwards compatibility.
Eric Christophere3c494d2012-05-07 06:25:10 +00003118 // 'c' : A register suitable for use in an indirect
3119 // jump. This will always be $25 for -mabicalls.
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003120 // 'l' : The lo register. 1 word storage.
3121 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003122 if (Constraint.size() == 1) {
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003123 switch (Constraint[0]) {
3124 default : break;
Wesley Peck527da1b2010-11-23 03:31:01 +00003125 case 'd':
3126 case 'y':
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003127 case 'f':
Eric Christophere3c494d2012-05-07 06:25:10 +00003128 case 'c':
Eric Christopher9c492e62012-05-07 06:25:15 +00003129 case 'l':
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003130 case 'x':
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003131 return C_RegisterClass;
Jack Carter0e149b02013-03-04 21:33:15 +00003132 case 'R':
3133 return C_Memory;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003134 }
3135 }
3136 return TargetLowering::getConstraintType(Constraint);
3137}
3138
John Thompsone8360b72010-10-29 17:29:13 +00003139/// Examine constraint type and operand type and determine a weight value.
3140/// This object must already have been set up with the operand type
3141/// and the current alternative constraint selected.
3142TargetLowering::ConstraintWeight
3143MipsTargetLowering::getSingleConstraintMatchWeight(
3144 AsmOperandInfo &info, const char *constraint) const {
3145 ConstraintWeight weight = CW_Invalid;
3146 Value *CallOperandVal = info.CallOperandVal;
3147 // If we don't have a value, we can't do a match,
3148 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00003149 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00003150 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00003151 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00003152 // Look at the constraint type.
3153 switch (*constraint) {
3154 default:
3155 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3156 break;
Wesley Peck527da1b2010-11-23 03:31:01 +00003157 case 'd':
3158 case 'y':
John Thompsone8360b72010-10-29 17:29:13 +00003159 if (type->isIntegerTy())
3160 weight = CW_Register;
3161 break;
Daniel Sanders8b59af12013-11-12 12:56:01 +00003162 case 'f': // FPU or MSA register
Eric Christopher1c29a652014-07-18 22:55:25 +00003163 if (Subtarget.hasMSA() && type->isVectorTy() &&
Daniel Sanders8b59af12013-11-12 12:56:01 +00003164 cast<VectorType>(type)->getBitWidth() == 128)
3165 weight = CW_Register;
3166 else if (type->isFloatTy())
John Thompsone8360b72010-10-29 17:29:13 +00003167 weight = CW_Register;
3168 break;
Eric Christophere3c494d2012-05-07 06:25:10 +00003169 case 'c': // $25 for indirect jumps
Eric Christopher9c492e62012-05-07 06:25:15 +00003170 case 'l': // lo register
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003171 case 'x': // hilo register pair
Daniel Sanders8b59af12013-11-12 12:56:01 +00003172 if (type->isIntegerTy())
Eric Christophere3c494d2012-05-07 06:25:10 +00003173 weight = CW_SpecificReg;
Daniel Sanders8b59af12013-11-12 12:56:01 +00003174 break;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003175 case 'I': // signed 16 bit immediate
Eric Christopher7201e1b2012-05-07 03:13:42 +00003176 case 'J': // integer zero
Eric Christopher3ff88a02012-05-07 05:46:29 +00003177 case 'K': // unsigned 16 bit immediate
Eric Christopher1109b342012-05-07 05:46:37 +00003178 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christophere07aa432012-05-07 05:46:43 +00003179 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher470578a2012-05-07 05:46:48 +00003180 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003181 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003182 if (isa<ConstantInt>(CallOperandVal))
3183 weight = CW_Constant;
3184 break;
Jack Carter0e149b02013-03-04 21:33:15 +00003185 case 'R':
3186 weight = CW_Memory;
3187 break;
John Thompsone8360b72010-10-29 17:29:13 +00003188 }
3189 return weight;
3190}
3191
Akira Hatanaka7473b472013-08-14 00:21:25 +00003192/// This is a helper function to parse a physical register string and split it
3193/// into non-numeric and numeric parts (Prefix and Reg). The first boolean flag
3194/// that is returned indicates whether parsing was successful. The second flag
3195/// is true if the numeric part exists.
3196static std::pair<bool, bool>
Craig Topper6dc4a8bc2014-08-30 16:48:02 +00003197parsePhysicalReg(StringRef C, std::string &Prefix,
Akira Hatanaka7473b472013-08-14 00:21:25 +00003198 unsigned long long &Reg) {
3199 if (C.front() != '{' || C.back() != '}')
3200 return std::make_pair(false, false);
3201
3202 // Search for the first numeric character.
3203 StringRef::const_iterator I, B = C.begin() + 1, E = C.end() - 1;
3204 I = std::find_if(B, E, std::ptr_fun(isdigit));
3205
3206 Prefix.assign(B, I - B);
3207
3208 // The second flag is set to false if no numeric characters were found.
3209 if (I == E)
3210 return std::make_pair(true, false);
3211
3212 // Parse the numeric characters.
3213 return std::make_pair(!getAsUnsignedInteger(StringRef(I, E - I), 10, Reg),
3214 true);
3215}
3216
3217std::pair<unsigned, const TargetRegisterClass *> MipsTargetLowering::
Craig Topper6dc4a8bc2014-08-30 16:48:02 +00003218parseRegForInlineAsmConstraint(StringRef C, MVT VT) const {
Eric Christopherd9134482014-08-04 21:25:23 +00003219 const TargetRegisterInfo *TRI =
Eric Christopher96e72c62015-01-29 23:27:36 +00003220 Subtarget.getRegisterInfo();
Akira Hatanaka7473b472013-08-14 00:21:25 +00003221 const TargetRegisterClass *RC;
3222 std::string Prefix;
3223 unsigned long long Reg;
3224
3225 std::pair<bool, bool> R = parsePhysicalReg(C, Prefix, Reg);
3226
3227 if (!R.first)
Craig Topper062a2ba2014-04-25 05:30:21 +00003228 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003229
3230 if ((Prefix == "hi" || Prefix == "lo")) { // Parse hi/lo.
3231 // No numeric characters follow "hi" or "lo".
3232 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003233 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003234
3235 RC = TRI->getRegClass(Prefix == "hi" ?
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00003236 Mips::HI32RegClassID : Mips::LO32RegClassID);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003237 return std::make_pair(*(RC->begin()), RC);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003238 } else if (Prefix.compare(0, 4, "$msa") == 0) {
3239 // Parse $msa(ir|csr|access|save|modify|request|map|unmap)
3240
3241 // No numeric characters follow the name.
3242 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003243 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003244
3245 Reg = StringSwitch<unsigned long long>(Prefix)
3246 .Case("$msair", Mips::MSAIR)
3247 .Case("$msacsr", Mips::MSACSR)
3248 .Case("$msaaccess", Mips::MSAAccess)
3249 .Case("$msasave", Mips::MSASave)
3250 .Case("$msamodify", Mips::MSAModify)
3251 .Case("$msarequest", Mips::MSARequest)
3252 .Case("$msamap", Mips::MSAMap)
3253 .Case("$msaunmap", Mips::MSAUnmap)
3254 .Default(0);
3255
3256 if (!Reg)
Craig Topper062a2ba2014-04-25 05:30:21 +00003257 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003258
3259 RC = TRI->getRegClass(Mips::MSACtrlRegClassID);
3260 return std::make_pair(Reg, RC);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003261 }
3262
3263 if (!R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003264 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003265
3266 if (Prefix == "$f") { // Parse $f0-$f31.
3267 // If the size of FP registers is 64-bit or Reg is an even number, select
3268 // the 64-bit register class. Otherwise, select the 32-bit register class.
3269 if (VT == MVT::Other)
Eric Christopher1c29a652014-07-18 22:55:25 +00003270 VT = (Subtarget.isFP64bit() || !(Reg % 2)) ? MVT::f64 : MVT::f32;
Akira Hatanaka7473b472013-08-14 00:21:25 +00003271
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003272 RC = getRegClassFor(VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003273
3274 if (RC == &Mips::AFGR64RegClass) {
3275 assert(Reg % 2 == 0);
3276 Reg >>= 1;
3277 }
Daniel Sanders8b59af12013-11-12 12:56:01 +00003278 } else if (Prefix == "$fcc") // Parse $fcc0-$fcc7.
Akira Hatanaka7473b472013-08-14 00:21:25 +00003279 RC = TRI->getRegClass(Mips::FCCRegClassID);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003280 else if (Prefix == "$w") { // Parse $w0-$w31.
3281 RC = getRegClassFor((VT == MVT::Other) ? MVT::v16i8 : VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003282 } else { // Parse $0-$31.
3283 assert(Prefix == "$");
3284 RC = getRegClassFor((VT == MVT::Other) ? MVT::i32 : VT);
3285 }
3286
3287 assert(Reg < RC->getNumRegs());
3288 return std::make_pair(*(RC->begin() + Reg), RC);
3289}
3290
Eric Christophereaf77dc2011-06-29 19:33:04 +00003291/// Given a register class constraint, like 'r', if this corresponds directly
3292/// to an LLVM register class, return a register of 0 and the register class
3293/// pointer.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003294std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Chad Rosier295bd432013-06-22 18:37:38 +00003295getRegForInlineAsmConstraint(const std::string &Constraint, MVT VT) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003296{
3297 if (Constraint.size() == 1) {
3298 switch (Constraint[0]) {
Eric Christopher9519c082011-06-29 19:04:31 +00003299 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3300 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003301 case 'r':
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003302 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
Eric Christopher1c29a652014-07-18 22:55:25 +00003303 if (Subtarget.inMips16Mode())
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003304 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003305 return std::make_pair(0U, &Mips::GPR32RegClass);
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003306 }
Eric Christopher1c29a652014-07-18 22:55:25 +00003307 if (VT == MVT::i64 && !Subtarget.isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003308 return std::make_pair(0U, &Mips::GPR32RegClass);
Eric Christopher1c29a652014-07-18 22:55:25 +00003309 if (VT == MVT::i64 && Subtarget.isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003310 return std::make_pair(0U, &Mips::GPR64RegClass);
Eric Christopher58daf042012-05-07 03:13:22 +00003311 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00003312 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003313 case 'f': // FPU or MSA register
3314 if (VT == MVT::v16i8)
3315 return std::make_pair(0U, &Mips::MSA128BRegClass);
3316 else if (VT == MVT::v8i16 || VT == MVT::v8f16)
3317 return std::make_pair(0U, &Mips::MSA128HRegClass);
3318 else if (VT == MVT::v4i32 || VT == MVT::v4f32)
3319 return std::make_pair(0U, &Mips::MSA128WRegClass);
3320 else if (VT == MVT::v2i64 || VT == MVT::v2f64)
3321 return std::make_pair(0U, &Mips::MSA128DRegClass);
3322 else if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00003323 return std::make_pair(0U, &Mips::FGR32RegClass);
Eric Christopher1c29a652014-07-18 22:55:25 +00003324 else if ((VT == MVT::f64) && (!Subtarget.isSingleFloat())) {
3325 if (Subtarget.isFP64bit())
Craig Topperc7242e02012-04-20 07:30:17 +00003326 return std::make_pair(0U, &Mips::FGR64RegClass);
3327 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakac669d7a2012-01-04 02:45:01 +00003328 }
Eric Christophere3c494d2012-05-07 06:25:10 +00003329 break;
3330 case 'c': // register suitable for indirect jump
3331 if (VT == MVT::i32)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003332 return std::make_pair((unsigned)Mips::T9, &Mips::GPR32RegClass);
Eric Christophere3c494d2012-05-07 06:25:10 +00003333 assert(VT == MVT::i64 && "Unexpected type.");
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003334 return std::make_pair((unsigned)Mips::T9_64, &Mips::GPR64RegClass);
Eric Christopher9c492e62012-05-07 06:25:15 +00003335 case 'l': // register suitable for indirect jump
3336 if (VT == MVT::i32)
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00003337 return std::make_pair((unsigned)Mips::LO0, &Mips::LO32RegClass);
3338 return std::make_pair((unsigned)Mips::LO0_64, &Mips::LO64RegClass);
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003339 case 'x': // register suitable for indirect jump
3340 // Fixme: Not triggering the use of both hi and low
3341 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00003342 return std::make_pair(0U, nullptr);
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003343 }
3344 }
Akira Hatanaka7473b472013-08-14 00:21:25 +00003345
3346 std::pair<unsigned, const TargetRegisterClass *> R;
3347 R = parseRegForInlineAsmConstraint(Constraint, VT);
3348
3349 if (R.second)
3350 return R;
3351
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003352 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3353}
3354
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003355/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3356/// vector. If it is invalid, don't add anything to Ops.
3357void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3358 std::string &Constraint,
3359 std::vector<SDValue>&Ops,
3360 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00003361 SDValue Result;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003362
3363 // Only support length 1 constraints for now.
3364 if (Constraint.length() > 1) return;
3365
3366 char ConstraintLetter = Constraint[0];
3367 switch (ConstraintLetter) {
3368 default: break; // This will fall through to the generic implementation
3369 case 'I': // Signed 16 bit constant
3370 // If this fails, the parent routine will give an error
3371 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3372 EVT Type = Op.getValueType();
3373 int64_t Val = C->getSExtValue();
3374 if (isInt<16>(Val)) {
3375 Result = DAG.getTargetConstant(Val, Type);
3376 break;
3377 }
3378 }
3379 return;
Eric Christopher7201e1b2012-05-07 03:13:42 +00003380 case 'J': // integer zero
3381 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3382 EVT Type = Op.getValueType();
3383 int64_t Val = C->getZExtValue();
3384 if (Val == 0) {
3385 Result = DAG.getTargetConstant(0, Type);
3386 break;
3387 }
3388 }
3389 return;
Eric Christopher3ff88a02012-05-07 05:46:29 +00003390 case 'K': // unsigned 16 bit immediate
3391 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3392 EVT Type = Op.getValueType();
3393 uint64_t Val = (uint64_t)C->getZExtValue();
3394 if (isUInt<16>(Val)) {
3395 Result = DAG.getTargetConstant(Val, Type);
3396 break;
3397 }
3398 }
3399 return;
Eric Christopher1109b342012-05-07 05:46:37 +00003400 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3401 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3402 EVT Type = Op.getValueType();
3403 int64_t Val = C->getSExtValue();
3404 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3405 Result = DAG.getTargetConstant(Val, Type);
3406 break;
3407 }
3408 }
3409 return;
Eric Christophere07aa432012-05-07 05:46:43 +00003410 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3411 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3412 EVT Type = Op.getValueType();
3413 int64_t Val = C->getSExtValue();
3414 if ((Val >= -65535) && (Val <= -1)) {
3415 Result = DAG.getTargetConstant(Val, Type);
3416 break;
3417 }
3418 }
3419 return;
Eric Christopher470578a2012-05-07 05:46:48 +00003420 case 'O': // signed 15 bit immediate
3421 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3422 EVT Type = Op.getValueType();
3423 int64_t Val = C->getSExtValue();
3424 if ((isInt<15>(Val))) {
3425 Result = DAG.getTargetConstant(Val, Type);
3426 break;
3427 }
3428 }
3429 return;
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003430 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3431 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3432 EVT Type = Op.getValueType();
3433 int64_t Val = C->getSExtValue();
3434 if ((Val <= 65535) && (Val >= 1)) {
3435 Result = DAG.getTargetConstant(Val, Type);
3436 break;
3437 }
3438 }
3439 return;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003440 }
3441
3442 if (Result.getNode()) {
3443 Ops.push_back(Result);
3444 return;
3445 }
3446
3447 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3448}
3449
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003450bool MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3451 Type *Ty) const {
Akira Hatanakaef839192012-11-17 00:25:41 +00003452 // No global is ever allowed as a base.
3453 if (AM.BaseGV)
3454 return false;
3455
3456 switch (AM.Scale) {
3457 case 0: // "r+i" or just "i", depending on HasBaseReg.
3458 break;
3459 case 1:
3460 if (!AM.HasBaseReg) // allow "r+i".
3461 break;
3462 return false; // disallow "r+r" or "r+r+i".
3463 default:
3464 return false;
3465 }
3466
3467 return true;
3468}
3469
3470bool
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003471MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3472 // The Mips target isn't yet aware of offsets.
3473 return false;
3474}
Evan Cheng16993aa2009-10-27 19:56:55 +00003475
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003476EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00003477 unsigned SrcAlign,
3478 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003479 bool MemcpyStrSrc,
3480 MachineFunction &MF) const {
Eric Christopher1c29a652014-07-18 22:55:25 +00003481 if (Subtarget.hasMips64())
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003482 return MVT::i64;
3483
3484 return MVT::i32;
3485}
3486
Evan Cheng83896a52009-10-28 01:43:28 +00003487bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3488 if (VT != MVT::f32 && VT != MVT::f64)
3489 return false;
Bruno Cardoso Lopesb02a9df2011-01-18 19:41:41 +00003490 if (Imm.isNegZero())
3491 return false;
Evan Cheng16993aa2009-10-27 19:56:55 +00003492 return Imm.isZero();
3493}
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003494
3495unsigned MipsTargetLowering::getJumpTableEncoding() const {
Eric Christopher96e72c62015-01-29 23:27:36 +00003496 if (ABI.IsN64())
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003497 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liuf54f60f2012-02-28 07:46:26 +00003498
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003499 return TargetLowering::getJumpTableEncoding();
3500}
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003501
Daniel Sandersf43e6872014-11-01 18:44:56 +00003502void MipsTargetLowering::copyByValRegs(
3503 SDValue Chain, SDLoc DL, std::vector<SDValue> &OutChains, SelectionDAG &DAG,
3504 const ISD::ArgFlagsTy &Flags, SmallVectorImpl<SDValue> &InVals,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00003505 const Argument *FuncArg, unsigned FirstReg, unsigned LastReg,
3506 const CCValAssign &VA, MipsCCState &State) const {
Akira Hatanaka25dad192012-10-27 00:10:18 +00003507 MachineFunction &MF = DAG.getMachineFunction();
3508 MachineFrameInfo *MFI = MF.getFrameInfo();
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003509 unsigned GPRSizeInBytes = Subtarget.getGPRSizeInBytes();
Daniel Sanders23e98772014-11-02 16:09:29 +00003510 unsigned NumRegs = LastReg - FirstReg;
3511 unsigned RegAreaSize = NumRegs * GPRSizeInBytes;
Akira Hatanaka25dad192012-10-27 00:10:18 +00003512 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3513 int FrameObjOffset;
Daniel Sanders2c6f4b42014-11-07 15:03:53 +00003514 ArrayRef<MCPhysReg> ByValArgRegs = ABI.GetByValArgRegs();
Akira Hatanaka25dad192012-10-27 00:10:18 +00003515
3516 if (RegAreaSize)
Daniel Sanders2c6f4b42014-11-07 15:03:53 +00003517 FrameObjOffset =
3518 (int)ABI.GetCalleeAllocdArgSizeInBytes(State.getCallingConv()) -
3519 (int)((ByValArgRegs.size() - FirstReg) * GPRSizeInBytes);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003520 else
Daniel Sandersf43e6872014-11-01 18:44:56 +00003521 FrameObjOffset = VA.getLocMemOffset();
Akira Hatanaka25dad192012-10-27 00:10:18 +00003522
3523 // Create frame object.
3524 EVT PtrTy = getPointerTy();
3525 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3526 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3527 InVals.push_back(FIN);
3528
Daniel Sanders23e98772014-11-02 16:09:29 +00003529 if (!NumRegs)
Akira Hatanaka25dad192012-10-27 00:10:18 +00003530 return;
3531
3532 // Copy arg registers.
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003533 MVT RegTy = MVT::getIntegerVT(GPRSizeInBytes * 8);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003534 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3535
Daniel Sanders23e98772014-11-02 16:09:29 +00003536 for (unsigned I = 0; I < NumRegs; ++I) {
Daniel Sandersd7eba312014-11-07 12:21:37 +00003537 unsigned ArgReg = ByValArgRegs[FirstReg + I];
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003538 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003539 unsigned Offset = I * GPRSizeInBytes;
Akira Hatanaka25dad192012-10-27 00:10:18 +00003540 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3541 DAG.getConstant(Offset, PtrTy));
3542 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3543 StorePtr, MachinePointerInfo(FuncArg, Offset),
3544 false, false, 0);
3545 OutChains.push_back(Store);
3546 }
3547}
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003548
3549// Copy byVal arg to registers and stack.
Daniel Sandersf43e6872014-11-01 18:44:56 +00003550void MipsTargetLowering::passByValArg(
3551 SDValue Chain, SDLoc DL,
3552 std::deque<std::pair<unsigned, SDValue>> &RegsToPass,
3553 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00003554 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg, unsigned FirstReg,
3555 unsigned LastReg, const ISD::ArgFlagsTy &Flags, bool isLittle,
3556 const CCValAssign &VA) const {
Daniel Sandersac272632014-05-23 13:18:02 +00003557 unsigned ByValSizeInBytes = Flags.getByValSize();
3558 unsigned OffsetInBytes = 0; // From beginning of struct
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003559 unsigned RegSizeInBytes = Subtarget.getGPRSizeInBytes();
Daniel Sandersac272632014-05-23 13:18:02 +00003560 unsigned Alignment = std::min(Flags.getByValAlign(), RegSizeInBytes);
3561 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSizeInBytes * 8);
Daniel Sanders23e98772014-11-02 16:09:29 +00003562 unsigned NumRegs = LastReg - FirstReg;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003563
Daniel Sanders23e98772014-11-02 16:09:29 +00003564 if (NumRegs) {
Eric Christopher96e72c62015-01-29 23:27:36 +00003565 const ArrayRef<MCPhysReg> ArgRegs = ABI.GetByValArgRegs();
Daniel Sanders23e98772014-11-02 16:09:29 +00003566 bool LeftoverBytes = (NumRegs * RegSizeInBytes > ByValSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003567 unsigned I = 0;
3568
3569 // Copy words to registers.
Daniel Sanders23e98772014-11-02 16:09:29 +00003570 for (; I < NumRegs - LeftoverBytes; ++I, OffsetInBytes += RegSizeInBytes) {
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003571 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003572 DAG.getConstant(OffsetInBytes, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003573 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3574 MachinePointerInfo(), false, false, false,
3575 Alignment);
3576 MemOpChains.push_back(LoadVal.getValue(1));
Daniel Sanders23e98772014-11-02 16:09:29 +00003577 unsigned ArgReg = ArgRegs[FirstReg + I];
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003578 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3579 }
3580
3581 // Return if the struct has been fully copied.
Daniel Sandersac272632014-05-23 13:18:02 +00003582 if (ByValSizeInBytes == OffsetInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003583 return;
3584
3585 // Copy the remainder of the byval argument with sub-word loads and shifts.
3586 if (LeftoverBytes) {
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003587 SDValue Val;
3588
Daniel Sandersac272632014-05-23 13:18:02 +00003589 for (unsigned LoadSizeInBytes = RegSizeInBytes / 2, TotalBytesLoaded = 0;
3590 OffsetInBytes < ByValSizeInBytes; LoadSizeInBytes /= 2) {
3591 unsigned RemainingSizeInBytes = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003592
Daniel Sandersac272632014-05-23 13:18:02 +00003593 if (RemainingSizeInBytes < LoadSizeInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003594 continue;
3595
3596 // Load subword.
3597 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003598 DAG.getConstant(OffsetInBytes, PtrTy));
3599 SDValue LoadVal = DAG.getExtLoad(
3600 ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr, MachinePointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00003601 MVT::getIntegerVT(LoadSizeInBytes * 8), false, false, false,
3602 Alignment);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003603 MemOpChains.push_back(LoadVal.getValue(1));
3604
3605 // Shift the loaded value.
3606 unsigned Shamt;
3607
3608 if (isLittle)
Daniel Sandersac272632014-05-23 13:18:02 +00003609 Shamt = TotalBytesLoaded * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003610 else
Daniel Sandersac272632014-05-23 13:18:02 +00003611 Shamt = (RegSizeInBytes - (TotalBytesLoaded + LoadSizeInBytes)) * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003612
3613 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3614 DAG.getConstant(Shamt, MVT::i32));
3615
3616 if (Val.getNode())
3617 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3618 else
3619 Val = Shift;
3620
Daniel Sandersac272632014-05-23 13:18:02 +00003621 OffsetInBytes += LoadSizeInBytes;
3622 TotalBytesLoaded += LoadSizeInBytes;
3623 Alignment = std::min(Alignment, LoadSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003624 }
3625
Daniel Sanders23e98772014-11-02 16:09:29 +00003626 unsigned ArgReg = ArgRegs[FirstReg + I];
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003627 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3628 return;
3629 }
3630 }
3631
3632 // Copy remainder of byval arg to it with memcpy.
Daniel Sandersac272632014-05-23 13:18:02 +00003633 unsigned MemCpySize = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003634 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003635 DAG.getConstant(OffsetInBytes, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003636 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
Daniel Sandersf43e6872014-11-01 18:44:56 +00003637 DAG.getIntPtrConstant(VA.getLocMemOffset()));
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003638 Chain = DAG.getMemcpy(Chain, DL, Dst, Src, DAG.getConstant(MemCpySize, PtrTy),
3639 Alignment, /*isVolatile=*/false, /*AlwaysInline=*/false,
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003640 MachinePointerInfo(), MachinePointerInfo());
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003641 MemOpChains.push_back(Chain);
3642}
Akira Hatanaka2a134022012-10-27 00:21:13 +00003643
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003644void MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00003645 SDValue Chain, SDLoc DL,
3646 SelectionDAG &DAG,
Daniel Sanders853c2432014-11-01 18:13:52 +00003647 CCState &State) const {
Eric Christopher96e72c62015-01-29 23:27:36 +00003648 const ArrayRef<MCPhysReg> ArgRegs = ABI.GetVarArgRegs();
Tim Northover3b6b7ca2015-02-21 02:11:17 +00003649 unsigned Idx = State.getFirstUnallocated(ArgRegs);
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003650 unsigned RegSizeInBytes = Subtarget.getGPRSizeInBytes();
3651 MVT RegTy = MVT::getIntegerVT(RegSizeInBytes * 8);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003652 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3653 MachineFunction &MF = DAG.getMachineFunction();
3654 MachineFrameInfo *MFI = MF.getFrameInfo();
3655 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3656
3657 // Offset of the first variable argument from stack pointer.
3658 int VaArgOffset;
3659
Daniel Sanders75ee6b42014-09-10 10:37:03 +00003660 if (ArgRegs.size() == Idx)
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003661 VaArgOffset =
Daniel Sanders853c2432014-11-01 18:13:52 +00003662 RoundUpToAlignment(State.getNextStackOffset(), RegSizeInBytes);
Daniel Sanders2c6f4b42014-11-07 15:03:53 +00003663 else {
Daniel Sanders2c6f4b42014-11-07 15:03:53 +00003664 VaArgOffset =
3665 (int)ABI.GetCalleeAllocdArgSizeInBytes(State.getCallingConv()) -
3666 (int)(RegSizeInBytes * (ArgRegs.size() - Idx));
3667 }
Akira Hatanaka2a134022012-10-27 00:21:13 +00003668
3669 // Record the frame index of the first variable argument
3670 // which is a value necessary to VASTART.
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003671 int FI = MFI->CreateFixedObject(RegSizeInBytes, VaArgOffset, true);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003672 MipsFI->setVarArgsFrameIndex(FI);
3673
3674 // Copy the integer registers that have not been used for argument passing
3675 // to the argument register save area. For O32, the save area is allocated
3676 // in the caller's stack frame, while for N32/64, it is allocated in the
3677 // callee's stack frame.
Daniel Sanders75ee6b42014-09-10 10:37:03 +00003678 for (unsigned I = Idx; I < ArgRegs.size();
3679 ++I, VaArgOffset += RegSizeInBytes) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003680 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003681 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003682 FI = MFI->CreateFixedObject(RegSizeInBytes, VaArgOffset, true);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003683 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3684 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3685 MachinePointerInfo(), false, false, 0);
Eric Christopher1c29a652014-07-18 22:55:25 +00003686 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(
3687 (Value *)nullptr);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003688 OutChains.push_back(Store);
3689 }
3690}
Daniel Sanders23e98772014-11-02 16:09:29 +00003691
3692void MipsTargetLowering::HandleByVal(CCState *State, unsigned &Size,
3693 unsigned Align) const {
Eric Christopher96e72c62015-01-29 23:27:36 +00003694 const TargetFrameLowering *TFL = Subtarget.getFrameLowering();
Daniel Sanders23e98772014-11-02 16:09:29 +00003695
3696 assert(Size && "Byval argument's size shouldn't be 0.");
3697
3698 Align = std::min(Align, TFL->getStackAlignment());
3699
3700 unsigned FirstReg = 0;
3701 unsigned NumRegs = 0;
3702
3703 if (State->getCallingConv() != CallingConv::Fast) {
3704 unsigned RegSizeInBytes = Subtarget.getGPRSizeInBytes();
Eric Christopher96e72c62015-01-29 23:27:36 +00003705 const ArrayRef<MCPhysReg> IntArgRegs = ABI.GetByValArgRegs();
Daniel Sanders23e98772014-11-02 16:09:29 +00003706 // FIXME: The O32 case actually describes no shadow registers.
3707 const MCPhysReg *ShadowRegs =
Eric Christopher96e72c62015-01-29 23:27:36 +00003708 ABI.IsO32() ? IntArgRegs.data() : Mips64DPRegs;
Daniel Sanders23e98772014-11-02 16:09:29 +00003709
3710 // We used to check the size as well but we can't do that anymore since
3711 // CCState::HandleByVal() rounds up the size after calling this function.
3712 assert(!(Align % RegSizeInBytes) &&
3713 "Byval argument's alignment should be a multiple of"
3714 "RegSizeInBytes.");
3715
Tim Northover3b6b7ca2015-02-21 02:11:17 +00003716 FirstReg = State->getFirstUnallocated(IntArgRegs);
Daniel Sanders23e98772014-11-02 16:09:29 +00003717
3718 // If Align > RegSizeInBytes, the first arg register must be even.
3719 // FIXME: This condition happens to do the right thing but it's not the
3720 // right way to test it. We want to check that the stack frame offset
3721 // of the register is aligned.
3722 if ((Align > RegSizeInBytes) && (FirstReg % 2)) {
3723 State->AllocateReg(IntArgRegs[FirstReg], ShadowRegs[FirstReg]);
3724 ++FirstReg;
3725 }
3726
3727 // Mark the registers allocated.
3728 Size = RoundUpToAlignment(Size, RegSizeInBytes);
3729 for (unsigned I = FirstReg; Size > 0 && (I < IntArgRegs.size());
3730 Size -= RegSizeInBytes, ++I, ++NumRegs)
3731 State->AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3732 }
3733
3734 State->addInRegsParamInfo(FirstReg, FirstReg + NumRegs);
3735}
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00003736
3737MachineBasicBlock *
3738MipsTargetLowering::emitPseudoSELECT(MachineInstr *MI, MachineBasicBlock *BB,
3739 bool isFPCmp, unsigned Opc) const {
3740 assert(!(Subtarget.hasMips4() || Subtarget.hasMips32()) &&
3741 "Subtarget already supports SELECT nodes with the use of"
3742 "conditional-move instructions.");
3743
3744 const TargetInstrInfo *TII =
Eric Christopher96e72c62015-01-29 23:27:36 +00003745 Subtarget.getInstrInfo();
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00003746 DebugLoc DL = MI->getDebugLoc();
3747
3748 // To "insert" a SELECT instruction, we actually have to insert the
3749 // diamond control-flow pattern. The incoming instruction knows the
3750 // destination vreg to set, the condition code register to branch on, the
3751 // true/false values to select between, and a branch opcode to use.
3752 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3753 MachineFunction::iterator It = BB;
3754 ++It;
3755
3756 // thisMBB:
3757 // ...
3758 // TrueVal = ...
3759 // setcc r1, r2, r3
3760 // bNE r1, r0, copy1MBB
3761 // fallthrough --> copy0MBB
3762 MachineBasicBlock *thisMBB = BB;
3763 MachineFunction *F = BB->getParent();
3764 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3765 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
3766 F->insert(It, copy0MBB);
3767 F->insert(It, sinkMBB);
3768
3769 // Transfer the remainder of BB and its successor edges to sinkMBB.
3770 sinkMBB->splice(sinkMBB->begin(), BB,
3771 std::next(MachineBasicBlock::iterator(MI)), BB->end());
3772 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
3773
3774 // Next, add the true and fallthrough blocks as its successors.
3775 BB->addSuccessor(copy0MBB);
3776 BB->addSuccessor(sinkMBB);
3777
3778 if (isFPCmp) {
3779 // bc1[tf] cc, sinkMBB
3780 BuildMI(BB, DL, TII->get(Opc))
3781 .addReg(MI->getOperand(1).getReg())
3782 .addMBB(sinkMBB);
3783 } else {
3784 // bne rs, $0, sinkMBB
3785 BuildMI(BB, DL, TII->get(Opc))
3786 .addReg(MI->getOperand(1).getReg())
3787 .addReg(Mips::ZERO)
3788 .addMBB(sinkMBB);
3789 }
3790
3791 // copy0MBB:
3792 // %FalseValue = ...
3793 // # fallthrough to sinkMBB
3794 BB = copy0MBB;
3795
3796 // Update machine-CFG edges
3797 BB->addSuccessor(sinkMBB);
3798
3799 // sinkMBB:
3800 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
3801 // ...
3802 BB = sinkMBB;
3803
3804 BuildMI(*BB, BB->begin(), DL,
3805 TII->get(Mips::PHI), MI->getOperand(0).getReg())
3806 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
3807 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB);
3808
3809 MI->eraseFromParent(); // The pseudo instruction is gone now.
3810
3811 return BB;
3812}
Daniel Sanders1440bb22015-01-09 17:21:30 +00003813
3814// FIXME? Maybe this could be a TableGen attribute on some registers and
3815// this table could be generated automatically from RegInfo.
3816unsigned MipsTargetLowering::getRegisterByName(const char* RegName,
3817 EVT VT) const {
3818 // Named registers is expected to be fairly rare. For now, just support $28
3819 // since the linux kernel uses it.
3820 if (Subtarget.isGP64bit()) {
3821 unsigned Reg = StringSwitch<unsigned>(RegName)
3822 .Case("$28", Mips::GP_64)
3823 .Default(0);
3824 if (Reg)
3825 return Reg;
3826 } else {
3827 unsigned Reg = StringSwitch<unsigned>(RegName)
3828 .Case("$28", Mips::GP)
3829 .Default(0);
3830 if (Reg)
3831 return Reg;
3832 }
3833 report_fatal_error("Invalid register name global variable");
3834}