blob: b1f8afcc9bd868f0da9cd299478450a58823e542 [file] [log] [blame]
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001//===-- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator --*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the IRTranslator class.
11//===----------------------------------------------------------------------===//
12
13#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
14
Tim Northoverb6636fd2017-01-17 22:13:50 +000015#include "llvm/ADT/SmallSet.h"
Quentin Colombetfd9d0a02016-02-11 19:59:41 +000016#include "llvm/ADT/SmallVector.h"
Quentin Colombetba2a0162016-02-16 19:26:02 +000017#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Tim Northovera9105be2016-11-09 22:39:54 +000018#include "llvm/CodeGen/Analysis.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000019#include "llvm/CodeGen/MachineFunction.h"
Tim Northoverbd505462016-07-22 16:59:52 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Tim Northovera9105be2016-11-09 22:39:54 +000021#include "llvm/CodeGen/MachineModuleInfo.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000023#include "llvm/CodeGen/TargetPassConfig.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000024#include "llvm/IR/Constant.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000025#include "llvm/IR/Function.h"
Tim Northovera7653b32016-09-12 11:20:22 +000026#include "llvm/IR/GetElementPtrTypeIterator.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000027#include "llvm/IR/IntrinsicInst.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000028#include "llvm/IR/Type.h"
29#include "llvm/IR/Value.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000030#include "llvm/Target/TargetIntrinsicInfo.h"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +000031#include "llvm/Target/TargetLowering.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000032
33#define DEBUG_TYPE "irtranslator"
34
Quentin Colombet105cf2b2016-01-20 20:58:56 +000035using namespace llvm;
36
37char IRTranslator::ID = 0;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000038INITIALIZE_PASS_BEGIN(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
39 false, false)
40INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
41INITIALIZE_PASS_END(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
Tim Northover884b47e2016-07-26 03:29:18 +000042 false, false)
Quentin Colombet105cf2b2016-01-20 20:58:56 +000043
Tim Northover60f23492016-11-08 01:12:17 +000044static void reportTranslationError(const Value &V, const Twine &Message) {
45 std::string ErrStorage;
46 raw_string_ostream Err(ErrStorage);
47 Err << Message << ": " << V << '\n';
48 report_fatal_error(Err.str());
49}
50
Quentin Colombeta7fae162016-02-11 17:53:23 +000051IRTranslator::IRTranslator() : MachineFunctionPass(ID), MRI(nullptr) {
Quentin Colombet39293d32016-03-08 01:38:55 +000052 initializeIRTranslatorPass(*PassRegistry::getPassRegistry());
Quentin Colombeta7fae162016-02-11 17:53:23 +000053}
54
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000055void IRTranslator::getAnalysisUsage(AnalysisUsage &AU) const {
56 AU.addRequired<TargetPassConfig>();
57 MachineFunctionPass::getAnalysisUsage(AU);
58}
59
60
Quentin Colombete225e252016-03-11 17:27:54 +000061unsigned IRTranslator::getOrCreateVReg(const Value &Val) {
62 unsigned &ValReg = ValToVReg[&Val];
Quentin Colombet17c494b2016-02-11 17:51:31 +000063 // Check if this is the first time we see Val.
Quentin Colombetccd77252016-02-11 21:48:32 +000064 if (!ValReg) {
Quentin Colombet17c494b2016-02-11 17:51:31 +000065 // Fill ValRegsSequence with the sequence of registers
66 // we need to concat together to produce the value.
Quentin Colombete225e252016-03-11 17:27:54 +000067 assert(Val.getType()->isSized() &&
Quentin Colombet17c494b2016-02-11 17:51:31 +000068 "Don't know how to create an empty vreg");
Tim Northover5ae83502016-09-15 09:20:34 +000069 unsigned VReg = MRI->createGenericVirtualRegister(LLT{*Val.getType(), *DL});
Quentin Colombetccd77252016-02-11 21:48:32 +000070 ValReg = VReg;
Tim Northover5ed648e2016-08-09 21:28:04 +000071
72 if (auto CV = dyn_cast<Constant>(&Val)) {
73 bool Success = translate(*CV, VReg);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000074 if (!Success) {
75 if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +000076 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000077 MachineFunctionProperties::Property::FailedISel);
Tim Northover6ad7b9f2016-12-05 21:40:33 +000078 return VReg;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000079 }
Tim Northover60f23492016-11-08 01:12:17 +000080 reportTranslationError(Val, "unable to translate constant");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000081 }
Tim Northover5ed648e2016-08-09 21:28:04 +000082 }
Quentin Colombet17c494b2016-02-11 17:51:31 +000083 }
Quentin Colombetccd77252016-02-11 21:48:32 +000084 return ValReg;
Quentin Colombet17c494b2016-02-11 17:51:31 +000085}
86
Tim Northovercdf23f12016-10-31 18:30:59 +000087int IRTranslator::getOrCreateFrameIndex(const AllocaInst &AI) {
88 if (FrameIndices.find(&AI) != FrameIndices.end())
89 return FrameIndices[&AI];
90
Tim Northovercdf23f12016-10-31 18:30:59 +000091 unsigned ElementSize = DL->getTypeStoreSize(AI.getAllocatedType());
92 unsigned Size =
93 ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue();
94
95 // Always allocate at least one byte.
96 Size = std::max(Size, 1u);
97
98 unsigned Alignment = AI.getAlignment();
99 if (!Alignment)
100 Alignment = DL->getABITypeAlignment(AI.getAllocatedType());
101
102 int &FI = FrameIndices[&AI];
Tim Northover50db7f412016-12-07 21:17:47 +0000103 FI = MF->getFrameInfo().CreateStackObject(Size, Alignment, false, &AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000104 return FI;
105}
106
Tim Northoverad2b7172016-07-26 20:23:26 +0000107unsigned IRTranslator::getMemOpAlignment(const Instruction &I) {
108 unsigned Alignment = 0;
109 Type *ValTy = nullptr;
110 if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) {
111 Alignment = SI->getAlignment();
112 ValTy = SI->getValueOperand()->getType();
113 } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) {
114 Alignment = LI->getAlignment();
115 ValTy = LI->getType();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000116 } else if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +0000117 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000118 MachineFunctionProperties::Property::FailedISel);
119 return 1;
Tim Northoverad2b7172016-07-26 20:23:26 +0000120 } else
121 llvm_unreachable("unhandled memory instruction");
122
123 return Alignment ? Alignment : DL->getABITypeAlignment(ValTy);
124}
125
Quentin Colombet53237a92016-03-11 17:27:43 +0000126MachineBasicBlock &IRTranslator::getOrCreateBB(const BasicBlock &BB) {
127 MachineBasicBlock *&MBB = BBToMBB[&BB];
Quentin Colombet17c494b2016-02-11 17:51:31 +0000128 if (!MBB) {
Kristof Beylsa983e7c2017-01-05 13:27:52 +0000129 MBB = MF->CreateMachineBasicBlock(&BB);
Tim Northover50db7f412016-12-07 21:17:47 +0000130 MF->push_back(MBB);
Kristof Beylsa983e7c2017-01-05 13:27:52 +0000131
132 if (BB.hasAddressTaken())
133 MBB->setHasAddressTaken();
Quentin Colombet17c494b2016-02-11 17:51:31 +0000134 }
135 return *MBB;
136}
137
Tim Northoverb6636fd2017-01-17 22:13:50 +0000138void IRTranslator::addMachineCFGPred(CFGEdge Edge, MachineBasicBlock *NewPred) {
139 assert(NewPred && "new predecessor must be a real MachineBasicBlock");
140 MachinePreds[Edge].push_back(NewPred);
141}
142
Tim Northoverc53606e2016-12-07 21:29:15 +0000143bool IRTranslator::translateBinaryOp(unsigned Opcode, const User &U,
144 MachineIRBuilder &MIRBuilder) {
Tim Northover0d56e052016-07-29 18:11:21 +0000145 // FIXME: handle signed/unsigned wrapping flags.
146
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000147 // Get or create a virtual register for each value.
148 // Unless the value is a Constant => loadimm cst?
149 // or inline constant each time?
150 // Creation of a virtual register needs to have a size.
Tim Northover357f1be2016-08-10 23:02:41 +0000151 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
152 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
153 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000154 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op0).addUse(Op1);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000155 return true;
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000156}
157
Tim Northoverc53606e2016-12-07 21:29:15 +0000158bool IRTranslator::translateCompare(const User &U,
159 MachineIRBuilder &MIRBuilder) {
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000160 const CmpInst *CI = dyn_cast<CmpInst>(&U);
161 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
162 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
163 unsigned Res = getOrCreateVReg(U);
164 CmpInst::Predicate Pred =
165 CI ? CI->getPredicate() : static_cast<CmpInst::Predicate>(
166 cast<ConstantExpr>(U).getPredicate());
Tim Northoverde3aea0412016-08-17 20:25:25 +0000167
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000168 if (CmpInst::isIntPredicate(Pred))
Tim Northover0f140c72016-09-09 11:46:34 +0000169 MIRBuilder.buildICmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000170 else
Tim Northover0f140c72016-09-09 11:46:34 +0000171 MIRBuilder.buildFCmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000172
Tim Northoverde3aea0412016-08-17 20:25:25 +0000173 return true;
174}
175
Tim Northoverc53606e2016-12-07 21:29:15 +0000176bool IRTranslator::translateRet(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000177 const ReturnInst &RI = cast<ReturnInst>(U);
Tim Northover0d56e052016-07-29 18:11:21 +0000178 const Value *Ret = RI.getReturnValue();
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000179 // The target may mess up with the insertion point, but
180 // this is not important as a return is the last instruction
181 // of the block anyway.
Tom Stellardb72a65f2016-04-14 17:23:33 +0000182 return CLI->lowerReturn(MIRBuilder, Ret, !Ret ? 0 : getOrCreateVReg(*Ret));
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000183}
184
Tim Northoverc53606e2016-12-07 21:29:15 +0000185bool IRTranslator::translateBr(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000186 const BranchInst &BrInst = cast<BranchInst>(U);
Tim Northover69c2ba52016-07-29 17:58:00 +0000187 unsigned Succ = 0;
188 if (!BrInst.isUnconditional()) {
189 // We want a G_BRCOND to the true BB followed by an unconditional branch.
190 unsigned Tst = getOrCreateVReg(*BrInst.getCondition());
191 const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++));
192 MachineBasicBlock &TrueBB = getOrCreateBB(TrueTgt);
Tim Northover0f140c72016-09-09 11:46:34 +0000193 MIRBuilder.buildBrCond(Tst, TrueBB);
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000194 }
Tim Northover69c2ba52016-07-29 17:58:00 +0000195
196 const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ));
197 MachineBasicBlock &TgtBB = getOrCreateBB(BrTgt);
198 MIRBuilder.buildBr(TgtBB);
199
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000200 // Link successors.
201 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
202 for (const BasicBlock *Succ : BrInst.successors())
203 CurBB.addSuccessor(&getOrCreateBB(*Succ));
204 return true;
205}
206
Kristof Beylseced0712017-01-05 11:28:51 +0000207bool IRTranslator::translateSwitch(const User &U,
208 MachineIRBuilder &MIRBuilder) {
209 // For now, just translate as a chain of conditional branches.
210 // FIXME: could we share most of the logic/code in
211 // SelectionDAGBuilder::visitSwitch between SelectionDAG and GlobalISel?
212 // At first sight, it seems most of the logic in there is independent of
213 // SelectionDAG-specifics and a lot of work went in to optimize switch
214 // lowering in there.
215
216 const SwitchInst &SwInst = cast<SwitchInst>(U);
217 const unsigned SwCondValue = getOrCreateVReg(*SwInst.getCondition());
Tim Northoverb6636fd2017-01-17 22:13:50 +0000218 const BasicBlock *OrigBB = SwInst.getParent();
Kristof Beylseced0712017-01-05 11:28:51 +0000219
220 LLT LLTi1 = LLT(*Type::getInt1Ty(U.getContext()), *DL);
221 for (auto &CaseIt : SwInst.cases()) {
222 const unsigned CaseValueReg = getOrCreateVReg(*CaseIt.getCaseValue());
223 const unsigned Tst = MRI->createGenericVirtualRegister(LLTi1);
224 MIRBuilder.buildICmp(CmpInst::ICMP_EQ, Tst, CaseValueReg, SwCondValue);
Tim Northoverb6636fd2017-01-17 22:13:50 +0000225 MachineBasicBlock &CurMBB = MIRBuilder.getMBB();
226 const BasicBlock *TrueBB = CaseIt.getCaseSuccessor();
227 MachineBasicBlock &TrueMBB = getOrCreateBB(*TrueBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000228
Tim Northoverb6636fd2017-01-17 22:13:50 +0000229 MIRBuilder.buildBrCond(Tst, TrueMBB);
230 CurMBB.addSuccessor(&TrueMBB);
231 addMachineCFGPred({OrigBB, TrueBB}, &CurMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000232
Tim Northoverb6636fd2017-01-17 22:13:50 +0000233 MachineBasicBlock *FalseMBB =
Kristof Beylseced0712017-01-05 11:28:51 +0000234 MF->CreateMachineBasicBlock(SwInst.getParent());
Tim Northoverb6636fd2017-01-17 22:13:50 +0000235 MF->push_back(FalseMBB);
236 MIRBuilder.buildBr(*FalseMBB);
237 CurMBB.addSuccessor(FalseMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000238
Tim Northoverb6636fd2017-01-17 22:13:50 +0000239 MIRBuilder.setMBB(*FalseMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000240 }
241 // handle default case
Tim Northoverb6636fd2017-01-17 22:13:50 +0000242 const BasicBlock *DefaultBB = SwInst.getDefaultDest();
243 MachineBasicBlock &DefaultMBB = getOrCreateBB(*DefaultBB);
244 MIRBuilder.buildBr(DefaultMBB);
245 MachineBasicBlock &CurMBB = MIRBuilder.getMBB();
246 CurMBB.addSuccessor(&DefaultMBB);
247 addMachineCFGPred({OrigBB, DefaultBB}, &CurMBB);
Kristof Beylseced0712017-01-05 11:28:51 +0000248
249 return true;
250}
251
Tim Northoverc53606e2016-12-07 21:29:15 +0000252bool IRTranslator::translateLoad(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000253 const LoadInst &LI = cast<LoadInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000254
Tim Northover7152dca2016-10-19 15:55:06 +0000255 if (!TPC->isGlobalISelAbortEnabled() && LI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000256 return false;
257
Tim Northover7152dca2016-10-19 15:55:06 +0000258 assert(!LI.isAtomic() && "only non-atomic loads are supported at the moment");
259 auto Flags = LI.isVolatile() ? MachineMemOperand::MOVolatile
260 : MachineMemOperand::MONone;
261 Flags |= MachineMemOperand::MOLoad;
Tim Northoverad2b7172016-07-26 20:23:26 +0000262
Tim Northoverad2b7172016-07-26 20:23:26 +0000263 unsigned Res = getOrCreateVReg(LI);
264 unsigned Addr = getOrCreateVReg(*LI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000265 LLT VTy{*LI.getType(), *DL}, PTy{*LI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000266 MIRBuilder.buildLoad(
Tim Northover0f140c72016-09-09 11:46:34 +0000267 Res, Addr,
Tim Northover50db7f412016-12-07 21:17:47 +0000268 *MF->getMachineMemOperand(MachinePointerInfo(LI.getPointerOperand()),
269 Flags, DL->getTypeStoreSize(LI.getType()),
270 getMemOpAlignment(LI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000271 return true;
272}
273
Tim Northoverc53606e2016-12-07 21:29:15 +0000274bool IRTranslator::translateStore(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000275 const StoreInst &SI = cast<StoreInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000276
Tim Northover7152dca2016-10-19 15:55:06 +0000277 if (!TPC->isGlobalISelAbortEnabled() && SI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000278 return false;
279
Tim Northover7152dca2016-10-19 15:55:06 +0000280 assert(!SI.isAtomic() && "only non-atomic stores supported at the moment");
281 auto Flags = SI.isVolatile() ? MachineMemOperand::MOVolatile
282 : MachineMemOperand::MONone;
283 Flags |= MachineMemOperand::MOStore;
Tim Northoverad2b7172016-07-26 20:23:26 +0000284
Tim Northoverad2b7172016-07-26 20:23:26 +0000285 unsigned Val = getOrCreateVReg(*SI.getValueOperand());
286 unsigned Addr = getOrCreateVReg(*SI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000287 LLT VTy{*SI.getValueOperand()->getType(), *DL},
288 PTy{*SI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000289
290 MIRBuilder.buildStore(
Tim Northover50db7f412016-12-07 21:17:47 +0000291 Val, Addr,
292 *MF->getMachineMemOperand(
293 MachinePointerInfo(SI.getPointerOperand()), Flags,
294 DL->getTypeStoreSize(SI.getValueOperand()->getType()),
295 getMemOpAlignment(SI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000296 return true;
297}
298
Tim Northoverc53606e2016-12-07 21:29:15 +0000299bool IRTranslator::translateExtractValue(const User &U,
300 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000301 const Value *Src = U.getOperand(0);
302 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northover6f80b082016-08-19 17:47:05 +0000303 SmallVector<Value *, 1> Indices;
304
305 // getIndexedOffsetInType is designed for GEPs, so the first index is the
306 // usual array element rather than looking into the actual aggregate.
307 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000308
309 if (const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(&U)) {
310 for (auto Idx : EVI->indices())
311 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
312 } else {
313 for (unsigned i = 1; i < U.getNumOperands(); ++i)
314 Indices.push_back(U.getOperand(i));
315 }
Tim Northover6f80b082016-08-19 17:47:05 +0000316
317 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
318
Tim Northoverb6046222016-08-19 20:09:03 +0000319 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000320 MIRBuilder.buildExtract(Res, Offset, getOrCreateVReg(*Src));
Tim Northover6f80b082016-08-19 17:47:05 +0000321
322 return true;
323}
324
Tim Northoverc53606e2016-12-07 21:29:15 +0000325bool IRTranslator::translateInsertValue(const User &U,
326 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000327 const Value *Src = U.getOperand(0);
328 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000329 SmallVector<Value *, 1> Indices;
330
331 // getIndexedOffsetInType is designed for GEPs, so the first index is the
332 // usual array element rather than looking into the actual aggregate.
333 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000334
335 if (const InsertValueInst *IVI = dyn_cast<InsertValueInst>(&U)) {
336 for (auto Idx : IVI->indices())
337 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
338 } else {
339 for (unsigned i = 2; i < U.getNumOperands(); ++i)
340 Indices.push_back(U.getOperand(i));
341 }
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000342
343 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
344
Tim Northoverb6046222016-08-19 20:09:03 +0000345 unsigned Res = getOrCreateVReg(U);
346 const Value &Inserted = *U.getOperand(1);
Tim Northover0f140c72016-09-09 11:46:34 +0000347 MIRBuilder.buildInsert(Res, getOrCreateVReg(*Src), getOrCreateVReg(Inserted),
348 Offset);
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000349
350 return true;
351}
352
Tim Northoverc53606e2016-12-07 21:29:15 +0000353bool IRTranslator::translateSelect(const User &U,
354 MachineIRBuilder &MIRBuilder) {
Tim Northover0f140c72016-09-09 11:46:34 +0000355 MIRBuilder.buildSelect(getOrCreateVReg(U), getOrCreateVReg(*U.getOperand(0)),
356 getOrCreateVReg(*U.getOperand(1)),
357 getOrCreateVReg(*U.getOperand(2)));
Tim Northover5a28c362016-08-19 20:09:07 +0000358 return true;
359}
360
Tim Northoverc53606e2016-12-07 21:29:15 +0000361bool IRTranslator::translateBitCast(const User &U,
362 MachineIRBuilder &MIRBuilder) {
Tim Northover5ae83502016-09-15 09:20:34 +0000363 if (LLT{*U.getOperand(0)->getType(), *DL} == LLT{*U.getType(), *DL}) {
Tim Northover357f1be2016-08-10 23:02:41 +0000364 unsigned &Reg = ValToVReg[&U];
Tim Northover7552ef52016-08-10 16:51:14 +0000365 if (Reg)
Tim Northover357f1be2016-08-10 23:02:41 +0000366 MIRBuilder.buildCopy(Reg, getOrCreateVReg(*U.getOperand(0)));
Tim Northover7552ef52016-08-10 16:51:14 +0000367 else
Tim Northover357f1be2016-08-10 23:02:41 +0000368 Reg = getOrCreateVReg(*U.getOperand(0));
Tim Northover7c9eba92016-07-25 21:01:29 +0000369 return true;
370 }
Tim Northoverc53606e2016-12-07 21:29:15 +0000371 return translateCast(TargetOpcode::G_BITCAST, U, MIRBuilder);
Tim Northover7c9eba92016-07-25 21:01:29 +0000372}
373
Tim Northoverc53606e2016-12-07 21:29:15 +0000374bool IRTranslator::translateCast(unsigned Opcode, const User &U,
375 MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000376 unsigned Op = getOrCreateVReg(*U.getOperand(0));
377 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000378 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op);
Tim Northover7c9eba92016-07-25 21:01:29 +0000379 return true;
380}
381
Tim Northoverc53606e2016-12-07 21:29:15 +0000382bool IRTranslator::translateGetElementPtr(const User &U,
383 MachineIRBuilder &MIRBuilder) {
Tim Northovera7653b32016-09-12 11:20:22 +0000384 // FIXME: support vector GEPs.
385 if (U.getType()->isVectorTy())
386 return false;
387
388 Value &Op0 = *U.getOperand(0);
389 unsigned BaseReg = getOrCreateVReg(Op0);
Tim Northover5ae83502016-09-15 09:20:34 +0000390 LLT PtrTy{*Op0.getType(), *DL};
Tim Northovera7653b32016-09-12 11:20:22 +0000391 unsigned PtrSize = DL->getPointerSizeInBits(PtrTy.getAddressSpace());
392 LLT OffsetTy = LLT::scalar(PtrSize);
393
394 int64_t Offset = 0;
395 for (gep_type_iterator GTI = gep_type_begin(&U), E = gep_type_end(&U);
396 GTI != E; ++GTI) {
397 const Value *Idx = GTI.getOperand();
Peter Collingbourne25a40752016-12-02 02:55:30 +0000398 if (StructType *StTy = GTI.getStructTypeOrNull()) {
Tim Northovera7653b32016-09-12 11:20:22 +0000399 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
400 Offset += DL->getStructLayout(StTy)->getElementOffset(Field);
401 continue;
402 } else {
403 uint64_t ElementSize = DL->getTypeAllocSize(GTI.getIndexedType());
404
405 // If this is a scalar constant or a splat vector of constants,
406 // handle it quickly.
407 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
408 Offset += ElementSize * CI->getSExtValue();
409 continue;
410 }
411
412 if (Offset != 0) {
413 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
414 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
415 MIRBuilder.buildConstant(OffsetReg, Offset);
416 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
417
418 BaseReg = NewBaseReg;
419 Offset = 0;
420 }
421
422 // N = N + Idx * ElementSize;
423 unsigned ElementSizeReg = MRI->createGenericVirtualRegister(OffsetTy);
424 MIRBuilder.buildConstant(ElementSizeReg, ElementSize);
425
426 unsigned IdxReg = getOrCreateVReg(*Idx);
427 if (MRI->getType(IdxReg) != OffsetTy) {
428 unsigned NewIdxReg = MRI->createGenericVirtualRegister(OffsetTy);
429 MIRBuilder.buildSExtOrTrunc(NewIdxReg, IdxReg);
430 IdxReg = NewIdxReg;
431 }
432
433 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
434 MIRBuilder.buildMul(OffsetReg, ElementSizeReg, IdxReg);
435
436 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
437 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
438 BaseReg = NewBaseReg;
439 }
440 }
441
442 if (Offset != 0) {
443 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
444 MIRBuilder.buildConstant(OffsetReg, Offset);
445 MIRBuilder.buildGEP(getOrCreateVReg(U), BaseReg, OffsetReg);
446 return true;
447 }
448
449 MIRBuilder.buildCopy(getOrCreateVReg(U), BaseReg);
450 return true;
451}
452
Tim Northoverc53606e2016-12-07 21:29:15 +0000453bool IRTranslator::translateMemcpy(const CallInst &CI,
454 MachineIRBuilder &MIRBuilder) {
Tim Northover3f186032016-10-18 20:03:45 +0000455 LLT SizeTy{*CI.getArgOperand(2)->getType(), *DL};
456 if (cast<PointerType>(CI.getArgOperand(0)->getType())->getAddressSpace() !=
457 0 ||
458 cast<PointerType>(CI.getArgOperand(1)->getType())->getAddressSpace() !=
459 0 ||
460 SizeTy.getSizeInBits() != DL->getPointerSizeInBits(0))
461 return false;
462
463 SmallVector<CallLowering::ArgInfo, 8> Args;
464 for (int i = 0; i < 3; ++i) {
465 const auto &Arg = CI.getArgOperand(i);
466 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
467 }
468
469 MachineOperand Callee = MachineOperand::CreateES("memcpy");
470
471 return CLI->lowerCall(MIRBuilder, Callee,
472 CallLowering::ArgInfo(0, CI.getType()), Args);
473}
Tim Northovera7653b32016-09-12 11:20:22 +0000474
Tim Northoverc53606e2016-12-07 21:29:15 +0000475void IRTranslator::getStackGuard(unsigned DstReg,
476 MachineIRBuilder &MIRBuilder) {
Tim Northovercdf23f12016-10-31 18:30:59 +0000477 auto MIB = MIRBuilder.buildInstr(TargetOpcode::LOAD_STACK_GUARD);
478 MIB.addDef(DstReg);
479
Tim Northover50db7f412016-12-07 21:17:47 +0000480 auto &TLI = *MF->getSubtarget().getTargetLowering();
481 Value *Global = TLI.getSDagStackGuard(*MF->getFunction()->getParent());
Tim Northovercdf23f12016-10-31 18:30:59 +0000482 if (!Global)
483 return;
484
485 MachinePointerInfo MPInfo(Global);
Tim Northover50db7f412016-12-07 21:17:47 +0000486 MachineInstr::mmo_iterator MemRefs = MF->allocateMemRefsArray(1);
Tim Northovercdf23f12016-10-31 18:30:59 +0000487 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
488 MachineMemOperand::MODereferenceable;
489 *MemRefs =
Tim Northover50db7f412016-12-07 21:17:47 +0000490 MF->getMachineMemOperand(MPInfo, Flags, DL->getPointerSizeInBits() / 8,
491 DL->getPointerABIAlignment());
Tim Northovercdf23f12016-10-31 18:30:59 +0000492 MIB.setMemRefs(MemRefs, MemRefs + 1);
493}
494
Tim Northover1e656ec2016-12-08 22:44:00 +0000495bool IRTranslator::translateOverflowIntrinsic(const CallInst &CI, unsigned Op,
496 MachineIRBuilder &MIRBuilder) {
497 LLT Ty{*CI.getOperand(0)->getType(), *DL};
498 LLT s1 = LLT::scalar(1);
499 unsigned Width = Ty.getSizeInBits();
500 unsigned Res = MRI->createGenericVirtualRegister(Ty);
501 unsigned Overflow = MRI->createGenericVirtualRegister(s1);
502 auto MIB = MIRBuilder.buildInstr(Op)
503 .addDef(Res)
504 .addDef(Overflow)
505 .addUse(getOrCreateVReg(*CI.getOperand(0)))
506 .addUse(getOrCreateVReg(*CI.getOperand(1)));
507
508 if (Op == TargetOpcode::G_UADDE || Op == TargetOpcode::G_USUBE) {
509 unsigned Zero = MRI->createGenericVirtualRegister(s1);
510 EntryBuilder.buildConstant(Zero, 0);
511 MIB.addUse(Zero);
512 }
513
514 MIRBuilder.buildSequence(getOrCreateVReg(CI), Res, 0, Overflow, Width);
515 return true;
516}
517
Tim Northoverc53606e2016-12-07 21:29:15 +0000518bool IRTranslator::translateKnownIntrinsic(const CallInst &CI, Intrinsic::ID ID,
519 MachineIRBuilder &MIRBuilder) {
Tim Northover91c81732016-08-19 17:17:06 +0000520 switch (ID) {
Tim Northover1e656ec2016-12-08 22:44:00 +0000521 default:
522 break;
Tim Northoverb58346f2016-12-08 22:44:13 +0000523 case Intrinsic::dbg_declare:
524 case Intrinsic::dbg_value:
525 // FIXME: these obviously need to be supported properly.
526 MF->getProperties().set(
527 MachineFunctionProperties::Property::FailedISel);
528 return true;
Tim Northover1e656ec2016-12-08 22:44:00 +0000529 case Intrinsic::uadd_with_overflow:
530 return translateOverflowIntrinsic(CI, TargetOpcode::G_UADDE, MIRBuilder);
531 case Intrinsic::sadd_with_overflow:
532 return translateOverflowIntrinsic(CI, TargetOpcode::G_SADDO, MIRBuilder);
533 case Intrinsic::usub_with_overflow:
534 return translateOverflowIntrinsic(CI, TargetOpcode::G_USUBE, MIRBuilder);
535 case Intrinsic::ssub_with_overflow:
536 return translateOverflowIntrinsic(CI, TargetOpcode::G_SSUBO, MIRBuilder);
537 case Intrinsic::umul_with_overflow:
538 return translateOverflowIntrinsic(CI, TargetOpcode::G_UMULO, MIRBuilder);
539 case Intrinsic::smul_with_overflow:
540 return translateOverflowIntrinsic(CI, TargetOpcode::G_SMULO, MIRBuilder);
Tim Northover3f186032016-10-18 20:03:45 +0000541 case Intrinsic::memcpy:
Tim Northoverc53606e2016-12-07 21:29:15 +0000542 return translateMemcpy(CI, MIRBuilder);
Tim Northovera9105be2016-11-09 22:39:54 +0000543 case Intrinsic::eh_typeid_for: {
544 GlobalValue *GV = ExtractTypeInfo(CI.getArgOperand(0));
545 unsigned Reg = getOrCreateVReg(CI);
Tim Northover50db7f412016-12-07 21:17:47 +0000546 unsigned TypeID = MF->getTypeIDFor(GV);
Tim Northovera9105be2016-11-09 22:39:54 +0000547 MIRBuilder.buildConstant(Reg, TypeID);
548 return true;
549 }
Tim Northover6e904302016-10-18 20:03:51 +0000550 case Intrinsic::objectsize: {
551 // If we don't know by now, we're never going to know.
552 const ConstantInt *Min = cast<ConstantInt>(CI.getArgOperand(1));
553
554 MIRBuilder.buildConstant(getOrCreateVReg(CI), Min->isZero() ? -1ULL : 0);
555 return true;
556 }
Tim Northovercdf23f12016-10-31 18:30:59 +0000557 case Intrinsic::stackguard:
Tim Northoverc53606e2016-12-07 21:29:15 +0000558 getStackGuard(getOrCreateVReg(CI), MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000559 return true;
560 case Intrinsic::stackprotector: {
Tim Northovercdf23f12016-10-31 18:30:59 +0000561 LLT PtrTy{*CI.getArgOperand(0)->getType(), *DL};
562 unsigned GuardVal = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc53606e2016-12-07 21:29:15 +0000563 getStackGuard(GuardVal, MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +0000564
565 AllocaInst *Slot = cast<AllocaInst>(CI.getArgOperand(1));
566 MIRBuilder.buildStore(
567 GuardVal, getOrCreateVReg(*Slot),
Tim Northover50db7f412016-12-07 21:17:47 +0000568 *MF->getMachineMemOperand(
569 MachinePointerInfo::getFixedStack(*MF,
570 getOrCreateFrameIndex(*Slot)),
Tim Northovercdf23f12016-10-31 18:30:59 +0000571 MachineMemOperand::MOStore | MachineMemOperand::MOVolatile,
572 PtrTy.getSizeInBits() / 8, 8));
573 return true;
574 }
Tim Northover91c81732016-08-19 17:17:06 +0000575 }
Tim Northover1e656ec2016-12-08 22:44:00 +0000576 return false;
Tim Northover91c81732016-08-19 17:17:06 +0000577}
578
Tim Northoverc53606e2016-12-07 21:29:15 +0000579bool IRTranslator::translateCall(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000580 const CallInst &CI = cast<CallInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000581 auto TII = MF->getTarget().getIntrinsicInfo();
Tim Northover406024a2016-08-10 21:44:01 +0000582 const Function *F = CI.getCalledFunction();
Tim Northover5fb414d2016-07-29 22:32:36 +0000583
Tim Northover406024a2016-08-10 21:44:01 +0000584 if (!F || !F->isIntrinsic()) {
Tim Northover406024a2016-08-10 21:44:01 +0000585 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
586 SmallVector<unsigned, 8> Args;
587 for (auto &Arg: CI.arg_operands())
588 Args.push_back(getOrCreateVReg(*Arg));
589
Tim Northoverfe5f89b2016-08-29 19:07:08 +0000590 return CLI->lowerCall(MIRBuilder, CI, Res, Args, [&]() {
591 return getOrCreateVReg(*CI.getCalledValue());
592 });
Tim Northover406024a2016-08-10 21:44:01 +0000593 }
594
595 Intrinsic::ID ID = F->getIntrinsicID();
596 if (TII && ID == Intrinsic::not_intrinsic)
597 ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(F));
598
599 assert(ID != Intrinsic::not_intrinsic && "unknown intrinsic");
Tim Northover5fb414d2016-07-29 22:32:36 +0000600
Tim Northoverc53606e2016-12-07 21:29:15 +0000601 if (translateKnownIntrinsic(CI, ID, MIRBuilder))
Tim Northover91c81732016-08-19 17:17:06 +0000602 return true;
603
Tim Northover5fb414d2016-07-29 22:32:36 +0000604 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
605 MachineInstrBuilder MIB =
Tim Northover0f140c72016-09-09 11:46:34 +0000606 MIRBuilder.buildIntrinsic(ID, Res, !CI.doesNotAccessMemory());
Tim Northover5fb414d2016-07-29 22:32:36 +0000607
608 for (auto &Arg : CI.arg_operands()) {
609 if (ConstantInt *CI = dyn_cast<ConstantInt>(Arg))
610 MIB.addImm(CI->getSExtValue());
611 else
612 MIB.addUse(getOrCreateVReg(*Arg));
613 }
614 return true;
615}
616
Tim Northoverc53606e2016-12-07 21:29:15 +0000617bool IRTranslator::translateInvoke(const User &U,
618 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000619 const InvokeInst &I = cast<InvokeInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000620 MCContext &Context = MF->getContext();
Tim Northovera9105be2016-11-09 22:39:54 +0000621
622 const BasicBlock *ReturnBB = I.getSuccessor(0);
623 const BasicBlock *EHPadBB = I.getSuccessor(1);
624
625 const Value *Callee(I.getCalledValue());
626 const Function *Fn = dyn_cast<Function>(Callee);
627 if (isa<InlineAsm>(Callee))
628 return false;
629
630 // FIXME: support invoking patchpoint and statepoint intrinsics.
631 if (Fn && Fn->isIntrinsic())
632 return false;
633
634 // FIXME: support whatever these are.
635 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
636 return false;
637
638 // FIXME: support Windows exception handling.
639 if (!isa<LandingPadInst>(EHPadBB->front()))
640 return false;
641
642
Matthias Braund0ee66c2016-12-01 19:32:15 +0000643 // Emit the actual call, bracketed by EH_LABELs so that the MF knows about
Tim Northovera9105be2016-11-09 22:39:54 +0000644 // the region covered by the try.
Matthias Braund0ee66c2016-12-01 19:32:15 +0000645 MCSymbol *BeginSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000646 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(BeginSymbol);
647
648 unsigned Res = I.getType()->isVoidTy() ? 0 : getOrCreateVReg(I);
649 SmallVector<CallLowering::ArgInfo, 8> Args;
650 for (auto &Arg: I.arg_operands())
651 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
652
653 if (!CLI->lowerCall(MIRBuilder, MachineOperand::CreateGA(Fn, 0),
654 CallLowering::ArgInfo(Res, I.getType()), Args))
655 return false;
656
Matthias Braund0ee66c2016-12-01 19:32:15 +0000657 MCSymbol *EndSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000658 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(EndSymbol);
659
660 // FIXME: track probabilities.
661 MachineBasicBlock &EHPadMBB = getOrCreateBB(*EHPadBB),
662 &ReturnMBB = getOrCreateBB(*ReturnBB);
Tim Northover50db7f412016-12-07 21:17:47 +0000663 MF->addInvoke(&EHPadMBB, BeginSymbol, EndSymbol);
Tim Northovera9105be2016-11-09 22:39:54 +0000664 MIRBuilder.getMBB().addSuccessor(&ReturnMBB);
665 MIRBuilder.getMBB().addSuccessor(&EHPadMBB);
666
667 return true;
668}
669
Tim Northoverc53606e2016-12-07 21:29:15 +0000670bool IRTranslator::translateLandingPad(const User &U,
671 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +0000672 const LandingPadInst &LP = cast<LandingPadInst>(U);
673
674 MachineBasicBlock &MBB = MIRBuilder.getMBB();
Matthias Braund0ee66c2016-12-01 19:32:15 +0000675 addLandingPadInfo(LP, MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000676
677 MBB.setIsEHPad();
678
679 // If there aren't registers to copy the values into (e.g., during SjLj
680 // exceptions), then don't bother.
Tim Northover50db7f412016-12-07 21:17:47 +0000681 auto &TLI = *MF->getSubtarget().getTargetLowering();
682 const Constant *PersonalityFn = MF->getFunction()->getPersonalityFn();
Tim Northovera9105be2016-11-09 22:39:54 +0000683 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
684 TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
685 return true;
686
687 // If landingpad's return type is token type, we don't create DAG nodes
688 // for its exception pointer and selector value. The extraction of exception
689 // pointer or selector value from token type landingpads is not currently
690 // supported.
691 if (LP.getType()->isTokenTy())
692 return true;
693
694 // Add a label to mark the beginning of the landing pad. Deletion of the
695 // landing pad can thus be detected via the MachineModuleInfo.
696 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL)
Tim Northover50db7f412016-12-07 21:17:47 +0000697 .addSym(MF->addLandingPad(&MBB));
Tim Northovera9105be2016-11-09 22:39:54 +0000698
699 // Mark exception register as live in.
700 SmallVector<unsigned, 2> Regs;
701 SmallVector<uint64_t, 2> Offsets;
702 LLT p0 = LLT::pointer(0, DL->getPointerSizeInBits());
703 if (unsigned Reg = TLI.getExceptionPointerRegister(PersonalityFn)) {
704 unsigned VReg = MRI->createGenericVirtualRegister(p0);
705 MIRBuilder.buildCopy(VReg, Reg);
706 Regs.push_back(VReg);
707 Offsets.push_back(0);
708 }
709
710 if (unsigned Reg = TLI.getExceptionSelectorRegister(PersonalityFn)) {
711 unsigned VReg = MRI->createGenericVirtualRegister(p0);
712 MIRBuilder.buildCopy(VReg, Reg);
713 Regs.push_back(VReg);
714 Offsets.push_back(p0.getSizeInBits());
715 }
716
717 MIRBuilder.buildSequence(getOrCreateVReg(LP), Regs, Offsets);
718 return true;
719}
720
Tim Northoverc53606e2016-12-07 21:29:15 +0000721bool IRTranslator::translateStaticAlloca(const AllocaInst &AI,
722 MachineIRBuilder &MIRBuilder) {
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000723 if (!TPC->isGlobalISelAbortEnabled() && !AI.isStaticAlloca())
724 return false;
725
Tim Northoverbd505462016-07-22 16:59:52 +0000726 assert(AI.isStaticAlloca() && "only handle static allocas now");
Tim Northoverbd505462016-07-22 16:59:52 +0000727 unsigned Res = getOrCreateVReg(AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000728 int FI = getOrCreateFrameIndex(AI);
Tim Northover0f140c72016-09-09 11:46:34 +0000729 MIRBuilder.buildFrameIndex(Res, FI);
Tim Northoverbd505462016-07-22 16:59:52 +0000730 return true;
731}
732
Tim Northoverc53606e2016-12-07 21:29:15 +0000733bool IRTranslator::translatePHI(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000734 const PHINode &PI = cast<PHINode>(U);
Tim Northover25d12862016-09-09 11:47:31 +0000735 auto MIB = MIRBuilder.buildInstr(TargetOpcode::PHI);
Tim Northover97d0cb32016-08-05 17:16:40 +0000736 MIB.addDef(getOrCreateVReg(PI));
737
738 PendingPHIs.emplace_back(&PI, MIB.getInstr());
739 return true;
740}
741
742void IRTranslator::finishPendingPhis() {
743 for (std::pair<const PHINode *, MachineInstr *> &Phi : PendingPHIs) {
744 const PHINode *PI = Phi.first;
Tim Northoverc53606e2016-12-07 21:29:15 +0000745 MachineInstrBuilder MIB(*MF, Phi.second);
Tim Northover97d0cb32016-08-05 17:16:40 +0000746
747 // All MachineBasicBlocks exist, add them to the PHI. We assume IRTranslator
748 // won't create extra control flow here, otherwise we need to find the
749 // dominating predecessor here (or perhaps force the weirder IRTranslators
750 // to provide a simple boundary).
Tim Northoverb6636fd2017-01-17 22:13:50 +0000751 SmallSet<const BasicBlock *, 4> HandledPreds;
752
Tim Northover97d0cb32016-08-05 17:16:40 +0000753 for (unsigned i = 0; i < PI->getNumIncomingValues(); ++i) {
Tim Northoverb6636fd2017-01-17 22:13:50 +0000754 auto IRPred = PI->getIncomingBlock(i);
755 if (HandledPreds.count(IRPred))
756 continue;
757
758 HandledPreds.insert(IRPred);
759 unsigned ValReg = getOrCreateVReg(*PI->getIncomingValue(i));
760 for (auto Pred : getMachinePredBBs({IRPred, PI->getParent()})) {
761 assert(Pred->isSuccessor(MIB->getParent()) &&
762 "incorrect CFG at MachineBasicBlock level");
763 MIB.addUse(ValReg);
764 MIB.addMBB(Pred);
765 }
Tim Northover97d0cb32016-08-05 17:16:40 +0000766 }
767 }
768}
769
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000770bool IRTranslator::translate(const Instruction &Inst) {
Tim Northoverc53606e2016-12-07 21:29:15 +0000771 CurBuilder.setDebugLoc(Inst.getDebugLoc());
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000772 switch(Inst.getOpcode()) {
Tim Northover357f1be2016-08-10 23:02:41 +0000773#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +0000774 case Instruction::OPCODE: return translate##OPCODE(Inst, CurBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +0000775#include "llvm/IR/Instruction.def"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000776 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000777 if (!TPC->isGlobalISelAbortEnabled())
778 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000779 llvm_unreachable("unknown opcode");
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000780 }
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000781}
782
Tim Northover5ed648e2016-08-09 21:28:04 +0000783bool IRTranslator::translate(const Constant &C, unsigned Reg) {
Tim Northoverd403a3d2016-08-09 23:01:30 +0000784 if (auto CI = dyn_cast<ConstantInt>(&C))
Tim Northovercc35f902016-12-05 21:54:17 +0000785 EntryBuilder.buildConstant(Reg, *CI);
Tim Northoverb16734f2016-08-19 20:09:15 +0000786 else if (auto CF = dyn_cast<ConstantFP>(&C))
Tim Northover0f140c72016-09-09 11:46:34 +0000787 EntryBuilder.buildFConstant(Reg, *CF);
Tim Northoverd403a3d2016-08-09 23:01:30 +0000788 else if (isa<UndefValue>(C))
789 EntryBuilder.buildInstr(TargetOpcode::IMPLICIT_DEF).addDef(Reg);
Tim Northover8e0c53a2016-08-11 21:40:55 +0000790 else if (isa<ConstantPointerNull>(C))
Tim Northover9267ac52016-12-05 21:47:07 +0000791 EntryBuilder.buildConstant(Reg, 0);
Tim Northover032548f2016-09-12 12:10:41 +0000792 else if (auto GV = dyn_cast<GlobalValue>(&C))
793 EntryBuilder.buildGlobalValue(Reg, GV);
Tim Northover357f1be2016-08-10 23:02:41 +0000794 else if (auto CE = dyn_cast<ConstantExpr>(&C)) {
795 switch(CE->getOpcode()) {
796#define HANDLE_INST(NUM, OPCODE, CLASS) \
Tim Northoverc53606e2016-12-07 21:29:15 +0000797 case Instruction::OPCODE: return translate##OPCODE(*CE, EntryBuilder);
Tim Northover357f1be2016-08-10 23:02:41 +0000798#include "llvm/IR/Instruction.def"
799 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000800 if (!TPC->isGlobalISelAbortEnabled())
801 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000802 llvm_unreachable("unknown opcode");
803 }
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000804 } else if (!TPC->isGlobalISelAbortEnabled())
805 return false;
806 else
Tim Northoverd403a3d2016-08-09 23:01:30 +0000807 llvm_unreachable("unhandled constant kind");
Tim Northover5ed648e2016-08-09 21:28:04 +0000808
Tim Northoverd403a3d2016-08-09 23:01:30 +0000809 return true;
Tim Northover5ed648e2016-08-09 21:28:04 +0000810}
811
Tim Northover0d510442016-08-11 16:21:29 +0000812void IRTranslator::finalizeFunction() {
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000813 // Release the memory used by the different maps we
814 // needed during the translation.
Tim Northover800638f2016-12-05 23:10:19 +0000815 PendingPHIs.clear();
Quentin Colombetccd77252016-02-11 21:48:32 +0000816 ValToVReg.clear();
Tim Northovercdf23f12016-10-31 18:30:59 +0000817 FrameIndices.clear();
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000818 Constants.clear();
Tim Northoverb6636fd2017-01-17 22:13:50 +0000819 MachinePreds.clear();
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000820}
821
Tim Northover50db7f412016-12-07 21:17:47 +0000822bool IRTranslator::runOnMachineFunction(MachineFunction &CurMF) {
823 MF = &CurMF;
824 const Function &F = *MF->getFunction();
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000825 if (F.empty())
826 return false;
Tim Northover50db7f412016-12-07 21:17:47 +0000827 CLI = MF->getSubtarget().getCallLowering();
Tim Northoverc53606e2016-12-07 21:29:15 +0000828 CurBuilder.setMF(*MF);
Tim Northover50db7f412016-12-07 21:17:47 +0000829 EntryBuilder.setMF(*MF);
830 MRI = &MF->getRegInfo();
Tim Northoverbd505462016-07-22 16:59:52 +0000831 DL = &F.getParent()->getDataLayout();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000832 TPC = &getAnalysis<TargetPassConfig>();
Tim Northoverbd505462016-07-22 16:59:52 +0000833
Tim Northover14e7f732016-08-05 17:50:36 +0000834 assert(PendingPHIs.empty() && "stale PHIs");
835
Tim Northover05cc4852016-12-07 21:05:38 +0000836 // Setup a separate basic-block for the arguments and constants, falling
837 // through to the IR-level Function's entry block.
Tim Northover50db7f412016-12-07 21:17:47 +0000838 MachineBasicBlock *EntryBB = MF->CreateMachineBasicBlock();
839 MF->push_back(EntryBB);
Tim Northover05cc4852016-12-07 21:05:38 +0000840 EntryBB->addSuccessor(&getOrCreateBB(F.front()));
841 EntryBuilder.setMBB(*EntryBB);
842
843 // Lower the actual args into this basic block.
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000844 SmallVector<unsigned, 8> VRegArgs;
845 for (const Argument &Arg: F.args())
Quentin Colombete225e252016-03-11 17:27:54 +0000846 VRegArgs.push_back(getOrCreateVReg(Arg));
Tim Northover05cc4852016-12-07 21:05:38 +0000847 bool Succeeded = CLI->lowerFormalArguments(EntryBuilder, F, VRegArgs);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000848 if (!Succeeded) {
849 if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +0000850 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000851 MachineFunctionProperties::Property::FailedISel);
Tim Northover800638f2016-12-05 23:10:19 +0000852 finalizeFunction();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000853 return false;
854 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000855 report_fatal_error("Unable to lower arguments");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000856 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000857
Tim Northover05cc4852016-12-07 21:05:38 +0000858 // And translate the function!
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000859 for (const BasicBlock &BB: F) {
Quentin Colombet53237a92016-03-11 17:27:43 +0000860 MachineBasicBlock &MBB = getOrCreateBB(BB);
Quentin Colombet91ebd712016-03-11 17:27:47 +0000861 // Set the insertion point of all the following translations to
862 // the end of this basic block.
Tim Northoverc53606e2016-12-07 21:29:15 +0000863 CurBuilder.setMBB(MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000864
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000865 for (const Instruction &Inst: BB) {
Tim Northover800638f2016-12-05 23:10:19 +0000866 Succeeded &= translate(Inst);
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000867 if (!Succeeded) {
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000868 if (TPC->isGlobalISelAbortEnabled())
Tim Northover60f23492016-11-08 01:12:17 +0000869 reportTranslationError(Inst, "unable to translate instruction");
Tim Northover50db7f412016-12-07 21:17:47 +0000870 MF->getProperties().set(
871 MachineFunctionProperties::Property::FailedISel);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000872 break;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000873 }
874 }
875 }
Tim Northover72eebfa2016-07-12 22:23:42 +0000876
Tim Northover800638f2016-12-05 23:10:19 +0000877 if (Succeeded) {
878 finishPendingPhis();
Tim Northover97d0cb32016-08-05 17:16:40 +0000879
Tim Northover800638f2016-12-05 23:10:19 +0000880 // Now that the MachineFrameInfo has been configured, no further changes to
881 // the reserved registers are possible.
Tim Northover50db7f412016-12-07 21:17:47 +0000882 MRI->freezeReservedRegs(*MF);
Quentin Colombet327f9422016-12-15 23:32:25 +0000883
884 // Merge the argument lowering and constants block with its single
885 // successor, the LLVM-IR entry block. We want the basic block to
886 // be maximal.
887 assert(EntryBB->succ_size() == 1 &&
888 "Custom BB used for lowering should have only one successor");
889 // Get the successor of the current entry block.
890 MachineBasicBlock &NewEntryBB = **EntryBB->succ_begin();
891 assert(NewEntryBB.pred_size() == 1 &&
892 "LLVM-IR entry block has a predecessor!?");
893 // Move all the instruction from the current entry block to the
894 // new entry block.
895 NewEntryBB.splice(NewEntryBB.begin(), EntryBB, EntryBB->begin(),
896 EntryBB->end());
897
898 // Update the live-in information for the new entry block.
899 for (const MachineBasicBlock::RegisterMaskPair &LiveIn : EntryBB->liveins())
900 NewEntryBB.addLiveIn(LiveIn);
901 NewEntryBB.sortUniqueLiveIns();
902
903 // Get rid of the now empty basic block.
904 EntryBB->removeSuccessor(&NewEntryBB);
905 MF->remove(EntryBB);
906
907 assert(&MF->front() == &NewEntryBB &&
908 "New entry wasn't next in the list of basic block!");
Tim Northover800638f2016-12-05 23:10:19 +0000909 }
910
911 finalizeFunction();
Tim Northover72eebfa2016-07-12 22:23:42 +0000912
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000913 return false;
914}