blob: 9b95664c044cbca026838824c6ecee6cb0bf2e81 [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014#include "MipsISelLowering.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "InstPrinter/MipsInstPrinter.h"
16#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "MipsMachineFunction.h"
18#include "MipsSubtarget.h"
19#include "MipsTargetMachine.h"
20#include "MipsTargetObjectFile.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000021#include "llvm/ADT/Statistic.h"
Daniel Sanders8b59af12013-11-12 12:56:01 +000022#include "llvm/ADT/StringSwitch.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000028#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000029#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/DerivedTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000032#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000033#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000034#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000036#include "llvm/Support/raw_ostream.h"
Akira Hatanaka7473b472013-08-14 00:21:25 +000037#include <cctype>
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000038
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000039using namespace llvm;
40
Chandler Carruth84e68b22014-04-22 02:41:26 +000041#define DEBUG_TYPE "mips-lower"
42
Akira Hatanaka90131ac2012-10-19 21:47:33 +000043STATISTIC(NumTailCalls, "Number of tail calls");
44
45static cl::opt<bool>
Akira Hatanaka59f299f2012-11-21 20:21:11 +000046LargeGOT("mxgot", cl::Hidden,
47 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
48
Akira Hatanaka1cb02422013-05-20 18:07:43 +000049static cl::opt<bool>
Akira Hatanakabe76cd02013-05-21 17:17:59 +000050NoZeroDivCheck("mno-check-zero-division", cl::Hidden,
Akira Hatanaka1cb02422013-05-20 18:07:43 +000051 cl::desc("MIPS: Don't trap on integer division by zero."),
52 cl::init(false));
53
Reed Kotler720c5ca2014-04-17 22:15:34 +000054cl::opt<bool>
55EnableMipsFastISel("mips-fast-isel", cl::Hidden,
56 cl::desc("Allow mips-fast-isel to be used"),
57 cl::init(false));
58
Craig Topper840beec2014-04-04 05:16:06 +000059static const MCPhysReg O32IntRegs[4] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000060 Mips::A0, Mips::A1, Mips::A2, Mips::A3
61};
62
Craig Topper840beec2014-04-04 05:16:06 +000063static const MCPhysReg Mips64IntRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000064 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
65 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
66};
67
Craig Topper840beec2014-04-04 05:16:06 +000068static const MCPhysReg Mips64DPRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000069 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
70 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
71};
72
Jia Liuf54f60f2012-02-28 07:46:26 +000073// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanaka73d78b72011-08-18 20:07:42 +000074// mask (Pos), and return true.
Jia Liuf54f60f2012-02-28 07:46:26 +000075// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka0bb60d892013-03-12 00:16:36 +000076static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000077 if (!isShiftedMask_64(I))
Akira Hatanaka4c0a7122013-10-07 19:33:02 +000078 return false;
Akira Hatanaka5360f882011-08-17 02:05:42 +000079
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000080 Size = CountPopulation_64(I);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +000081 Pos = countTrailingZeros(I);
Akira Hatanaka73d78b72011-08-18 20:07:42 +000082 return true;
Akira Hatanaka5360f882011-08-17 02:05:42 +000083}
84
Akira Hatanaka96ca1822013-03-13 00:54:29 +000085SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanakab049aef2012-02-24 22:34:47 +000086 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
87 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
88}
89
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000090SDValue MipsTargetLowering::getTargetNode(GlobalAddressSDNode *N, EVT Ty,
91 SelectionDAG &DAG,
Akira Hatanaka96ca1822013-03-13 00:54:29 +000092 unsigned Flag) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000093 return DAG.getTargetGlobalAddress(N->getGlobal(), SDLoc(N), Ty, 0, Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +000094}
95
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000096SDValue MipsTargetLowering::getTargetNode(ExternalSymbolSDNode *N, EVT Ty,
97 SelectionDAG &DAG,
98 unsigned Flag) const {
99 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
100}
101
102SDValue MipsTargetLowering::getTargetNode(BlockAddressSDNode *N, EVT Ty,
103 SelectionDAG &DAG,
104 unsigned Flag) const {
105 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
106}
107
108SDValue MipsTargetLowering::getTargetNode(JumpTableSDNode *N, EVT Ty,
109 SelectionDAG &DAG,
110 unsigned Flag) const {
111 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
112}
113
114SDValue MipsTargetLowering::getTargetNode(ConstantPoolSDNode *N, EVT Ty,
115 SelectionDAG &DAG,
116 unsigned Flag) const {
117 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
118 N->getOffset(), Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +0000119}
120
Chris Lattner5e693ed2009-07-28 03:13:23 +0000121const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
122 switch (Opcode) {
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000123 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka91318df2012-10-19 20:59:39 +0000124 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000125 case MipsISD::Hi: return "MipsISD::Hi";
126 case MipsISD::Lo: return "MipsISD::Lo";
127 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +0000128 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000129 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanakac0b02062013-01-30 00:26:49 +0000130 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000131 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
132 case MipsISD::FPCmp: return "MipsISD::FPCmp";
133 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
134 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000135 case MipsISD::TruncIntFP: return "MipsISD::TruncIntFP";
Akira Hatanakad98c99f2013-10-15 01:12:50 +0000136 case MipsISD::MFHI: return "MipsISD::MFHI";
137 case MipsISD::MFLO: return "MipsISD::MFLO";
138 case MipsISD::MTLOHI: return "MipsISD::MTLOHI";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000139 case MipsISD::Mult: return "MipsISD::Mult";
140 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000141 case MipsISD::MAdd: return "MipsISD::MAdd";
142 case MipsISD::MAddu: return "MipsISD::MAddu";
143 case MipsISD::MSub: return "MipsISD::MSub";
144 case MipsISD::MSubu: return "MipsISD::MSubu";
145 case MipsISD::DivRem: return "MipsISD::DivRem";
146 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000147 case MipsISD::DivRem16: return "MipsISD::DivRem16";
148 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000149 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
150 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakafaa88c02011-12-12 22:38:19 +0000151 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000152 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanaka5360f882011-08-17 02:05:42 +0000153 case MipsISD::Ext: return "MipsISD::Ext";
154 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000155 case MipsISD::LWL: return "MipsISD::LWL";
156 case MipsISD::LWR: return "MipsISD::LWR";
157 case MipsISD::SWL: return "MipsISD::SWL";
158 case MipsISD::SWR: return "MipsISD::SWR";
159 case MipsISD::LDL: return "MipsISD::LDL";
160 case MipsISD::LDR: return "MipsISD::LDR";
161 case MipsISD::SDL: return "MipsISD::SDL";
162 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000163 case MipsISD::EXTP: return "MipsISD::EXTP";
164 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
165 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
166 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
167 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
168 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
169 case MipsISD::SHILO: return "MipsISD::SHILO";
170 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
171 case MipsISD::MULT: return "MipsISD::MULT";
172 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liu434874d2013-03-04 01:06:54 +0000173 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000174 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
175 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
176 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000177 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
178 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
179 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000180 case MipsISD::SETCC_DSP: return "MipsISD::SETCC_DSP";
181 case MipsISD::SELECT_CC_DSP: return "MipsISD::SELECT_CC_DSP";
Daniel Sandersce09d072013-08-28 12:14:50 +0000182 case MipsISD::VALL_ZERO: return "MipsISD::VALL_ZERO";
183 case MipsISD::VANY_ZERO: return "MipsISD::VANY_ZERO";
184 case MipsISD::VALL_NONZERO: return "MipsISD::VALL_NONZERO";
185 case MipsISD::VANY_NONZERO: return "MipsISD::VANY_NONZERO";
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000186 case MipsISD::VCEQ: return "MipsISD::VCEQ";
187 case MipsISD::VCLE_S: return "MipsISD::VCLE_S";
188 case MipsISD::VCLE_U: return "MipsISD::VCLE_U";
189 case MipsISD::VCLT_S: return "MipsISD::VCLT_S";
190 case MipsISD::VCLT_U: return "MipsISD::VCLT_U";
Daniel Sanders3ce56622013-09-24 12:18:31 +0000191 case MipsISD::VSMAX: return "MipsISD::VSMAX";
192 case MipsISD::VSMIN: return "MipsISD::VSMIN";
193 case MipsISD::VUMAX: return "MipsISD::VUMAX";
194 case MipsISD::VUMIN: return "MipsISD::VUMIN";
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000195 case MipsISD::VEXTRACT_SEXT_ELT: return "MipsISD::VEXTRACT_SEXT_ELT";
196 case MipsISD::VEXTRACT_ZEXT_ELT: return "MipsISD::VEXTRACT_ZEXT_ELT";
Daniel Sandersf7456c72013-09-23 13:22:24 +0000197 case MipsISD::VNOR: return "MipsISD::VNOR";
Daniel Sanderse5087042013-09-24 14:02:15 +0000198 case MipsISD::VSHF: return "MipsISD::VSHF";
Daniel Sanders26307182013-09-24 14:20:00 +0000199 case MipsISD::SHF: return "MipsISD::SHF";
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000200 case MipsISD::ILVEV: return "MipsISD::ILVEV";
201 case MipsISD::ILVOD: return "MipsISD::ILVOD";
202 case MipsISD::ILVL: return "MipsISD::ILVL";
203 case MipsISD::ILVR: return "MipsISD::ILVR";
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000204 case MipsISD::PCKEV: return "MipsISD::PCKEV";
205 case MipsISD::PCKOD: return "MipsISD::PCKOD";
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000206 case MipsISD::INSVE: return "MipsISD::INSVE";
Craig Topper062a2ba2014-04-25 05:30:21 +0000207 default: return nullptr;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000208 }
209}
210
Daniel Sandersd897b562014-03-27 10:46:12 +0000211MipsTargetLowering::MipsTargetLowering(MipsTargetMachine &TM)
212 : TargetLowering(TM, new MipsTargetObjectFile()),
213 Subtarget(&TM.getSubtarget<MipsSubtarget>()) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000214 // Mips does not have i1 type, so use i32 for
Wesley Peck527da1b2010-11-23 03:31:01 +0000215 // setcc operations results (slt, sgt, ...).
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000216 setBooleanContents(ZeroOrOneBooleanContent);
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000217 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000218
Wesley Peck527da1b2010-11-23 03:31:01 +0000219 // Load extented operations for i1 types must be promoted
Owen Anderson9f944592009-08-11 20:47:22 +0000220 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
221 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
222 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000223
Eli Friedman1fa07e12009-07-17 04:07:24 +0000224 // MIPS doesn't have extending float->double load/store
Owen Anderson9f944592009-08-11 20:47:22 +0000225 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
226 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman39d6faa2009-07-17 02:28:12 +0000227
Wesley Peck527da1b2010-11-23 03:31:01 +0000228 // Used by legalize types to correctly generate the setcc result.
229 // Without this, every float setcc comes with a AND/OR with the result,
230 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000231 // which is used implicitly by brcond and select operations.
Owen Anderson9f944592009-08-11 20:47:22 +0000232 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000233
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000234 // Mips Custom Operations
Akira Hatanaka0f693a82013-03-06 21:32:03 +0000235 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000236 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +0000237 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000238 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
239 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
240 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
241 setOperationAction(ISD::SELECT, MVT::f32, Custom);
242 setOperationAction(ISD::SELECT, MVT::f64, Custom);
243 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +0000244 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
245 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanakab7f78592012-03-09 23:46:03 +0000246 setOperationAction(ISD::SETCC, MVT::f32, Custom);
247 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000248 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000249 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000250 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
251 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000252 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000253
Daniel Sanders3d849352014-04-14 15:44:42 +0000254 if (isGP64bit()) {
Akira Hatanakada00aa82012-03-10 00:03:50 +0000255 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
256 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
257 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
258 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
259 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
260 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka019e5922012-06-02 00:04:42 +0000261 setOperationAction(ISD::LOAD, MVT::i64, Custom);
262 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000263 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000264 }
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000265
Daniel Sanders3d849352014-04-14 15:44:42 +0000266 if (!isGP64bit()) {
Akira Hatanaka0a8ab712012-05-09 00:55:21 +0000267 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
268 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
269 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
270 }
271
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000272 setOperationAction(ISD::ADD, MVT::i32, Custom);
Daniel Sanders3d849352014-04-14 15:44:42 +0000273 if (isGP64bit())
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000274 setOperationAction(ISD::ADD, MVT::i64, Custom);
275
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000276 setOperationAction(ISD::SDIV, MVT::i32, Expand);
277 setOperationAction(ISD::SREM, MVT::i32, Expand);
278 setOperationAction(ISD::UDIV, MVT::i32, Expand);
279 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakab1538f92011-10-03 21:06:13 +0000280 setOperationAction(ISD::SDIV, MVT::i64, Expand);
281 setOperationAction(ISD::SREM, MVT::i64, Expand);
282 setOperationAction(ISD::UDIV, MVT::i64, Expand);
283 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000284
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000285 // Operations not directly supported by Mips.
Tom Stellardb1588fc2013-03-08 15:36:57 +0000286 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
287 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
288 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
289 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Tom Stellard3787b122014-06-10 16:01:29 +0000290 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
291 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000292 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000293 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000295 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000296 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Kai Nacke93fe5e82014-03-20 11:51:58 +0000297 if (Subtarget->hasCnMips()) {
298 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
299 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
300 } else {
301 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
302 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
303 }
Owen Anderson9f944592009-08-11 20:47:22 +0000304 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka410ce9c2011-12-21 00:14:05 +0000305 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000306 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
307 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
308 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
309 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000310 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000311 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka33a25af2012-07-31 20:54:48 +0000312 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
313 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000314
Akira Hatanakabb49e722011-09-20 23:53:09 +0000315 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000316 setOperationAction(ISD::ROTR, MVT::i32, Expand);
317
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000318 if (!Subtarget->hasMips64r2())
319 setOperationAction(ISD::ROTR, MVT::i64, Expand);
320
Owen Anderson9f944592009-08-11 20:47:22 +0000321 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000322 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000323 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000324 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000325 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
326 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000327 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
328 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanakadfb8cda2011-05-23 22:23:58 +0000329 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000330 setOperationAction(ISD::FLOG, MVT::f32, Expand);
331 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
332 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
333 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000334 setOperationAction(ISD::FMA, MVT::f32, Expand);
335 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka0603ad82012-03-29 18:43:11 +0000336 setOperationAction(ISD::FREM, MVT::f32, Expand);
337 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000338
Akira Hatanakac0b02062013-01-30 00:26:49 +0000339 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
340
Bruno Cardoso Lopes048ffab2011-03-09 19:22:22 +0000341 setOperationAction(ISD::VAARG, MVT::Other, Expand);
342 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
343 setOperationAction(ISD::VAEND, MVT::Other, Expand);
344
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000345 // Use the default for now
Owen Anderson9f944592009-08-11 20:47:22 +0000346 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
347 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman26a48482011-07-27 22:21:52 +0000348
Jia Liuf54f60f2012-02-28 07:46:26 +0000349 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
350 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
351 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
352 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000353
Eli Friedman30a49e92011-08-03 21:06:02 +0000354 setInsertFencesForAtomic(true);
355
Daniel Sandersfcea8102014-05-12 12:28:15 +0000356 if (!Subtarget->hasMips32r2()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000357 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
358 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000359 }
360
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000361 // MIPS16 lacks MIPS32's clz and clo instructions.
362 if (!Subtarget->hasMips32() || Subtarget->inMips16Mode())
Owen Anderson9f944592009-08-11 20:47:22 +0000363 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000364 if (!Subtarget->hasMips64())
Akira Hatanaka1d8efab2011-12-21 00:20:27 +0000365 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
Bruno Cardoso Lopes93da7e62008-08-08 06:16:31 +0000366
Daniel Sanders39d00512014-05-12 12:15:41 +0000367 if (!Subtarget->hasMips32r2())
Owen Anderson9f944592009-08-11 20:47:22 +0000368 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Daniel Sanders39d00512014-05-12 12:15:41 +0000369 if (!Subtarget->hasMips64r2())
Akira Hatanaka4706ac92011-12-20 23:56:43 +0000370 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +0000371
Daniel Sanders3d849352014-04-14 15:44:42 +0000372 if (isGP64bit()) {
Akira Hatanaka019e5922012-06-02 00:04:42 +0000373 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
374 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
375 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
376 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
377 }
378
Akira Hatanakaa3d9ab92013-07-26 20:58:55 +0000379 setOperationAction(ISD::TRAP, MVT::Other, Legal);
380
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000381 setTargetDAGCombine(ISD::SDIVREM);
382 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka5e152182012-03-08 03:26:37 +0000383 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000384 setTargetDAGCombine(ISD::AND);
385 setTargetDAGCombine(ISD::OR);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000386 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000387
Daniel Sanders3d849352014-04-14 15:44:42 +0000388 setMinFunctionAlignment(isGP64bit() ? 3 : 2);
Eli Friedman2518f832011-05-06 20:34:06 +0000389
Daniel Sandersd897b562014-03-27 10:46:12 +0000390 setStackPointerRegisterToSaveRestore(isN64() ? Mips::SP_64 : Mips::SP);
Akira Hatanakaaa560002011-05-26 18:59:03 +0000391
Daniel Sandersd897b562014-03-27 10:46:12 +0000392 setExceptionPointerRegister(isN64() ? Mips::A0_64 : Mips::A0);
393 setExceptionSelectorRegister(isN64() ? Mips::A1_64 : Mips::A1);
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000394
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000395 MaxStoresPerMemcpy = 16;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000396
397 isMicroMips = Subtarget->inMicroMipsMode();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000398}
399
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000400const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
401 if (TM.getSubtargetImpl()->inMips16Mode())
402 return llvm::createMips16TargetLowering(TM);
Jia Liuf54f60f2012-02-28 07:46:26 +0000403
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000404 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000405}
406
Reed Kotler720c5ca2014-04-17 22:15:34 +0000407// Create a fast isel object.
408FastISel *
409MipsTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
410 const TargetLibraryInfo *libInfo) const {
411 if (!EnableMipsFastISel)
412 return TargetLowering::createFastISel(funcInfo, libInfo);
413 return Mips::createFastISel(funcInfo, libInfo);
414}
415
Matt Arsenault758659232013-05-18 00:21:46 +0000416EVT MipsTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Akira Hatanakab13b3332013-01-04 20:06:01 +0000417 if (!VT.isVector())
418 return MVT::i32;
419 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000420}
421
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000422static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000423 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000424 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000425 if (DCI.isBeforeLegalizeOps())
426 return SDValue();
427
Akira Hatanakab1538f92011-10-03 21:06:13 +0000428 EVT Ty = N->getValueType(0);
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000429 unsigned LO = (Ty == MVT::i32) ? Mips::LO0 : Mips::LO0_64;
430 unsigned HI = (Ty == MVT::i32) ? Mips::HI0 : Mips::HI0_64;
Akira Hatanakabe8612f2013-03-30 01:36:35 +0000431 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
432 MipsISD::DivRemU16;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000433 SDLoc DL(N);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000434
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000435 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000436 N->getOperand(0), N->getOperand(1));
437 SDValue InChain = DAG.getEntryNode();
438 SDValue InGlue = DivRem;
439
440 // insert MFLO
441 if (N->hasAnyUseOfValue(0)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000442 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000443 InGlue);
444 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
445 InChain = CopyFromLo.getValue(1);
446 InGlue = CopyFromLo.getValue(2);
447 }
448
449 // insert MFHI
450 if (N->hasAnyUseOfValue(1)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000451 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakab1538f92011-10-03 21:06:13 +0000452 HI, Ty, InGlue);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000453 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
454 }
455
456 return SDValue();
457}
458
Akira Hatanaka89af5892013-04-18 01:00:46 +0000459static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000460 switch (CC) {
461 default: llvm_unreachable("Unknown fp condition code!");
462 case ISD::SETEQ:
463 case ISD::SETOEQ: return Mips::FCOND_OEQ;
464 case ISD::SETUNE: return Mips::FCOND_UNE;
465 case ISD::SETLT:
466 case ISD::SETOLT: return Mips::FCOND_OLT;
467 case ISD::SETGT:
468 case ISD::SETOGT: return Mips::FCOND_OGT;
469 case ISD::SETLE:
470 case ISD::SETOLE: return Mips::FCOND_OLE;
471 case ISD::SETGE:
472 case ISD::SETOGE: return Mips::FCOND_OGE;
473 case ISD::SETULT: return Mips::FCOND_ULT;
474 case ISD::SETULE: return Mips::FCOND_ULE;
475 case ISD::SETUGT: return Mips::FCOND_UGT;
476 case ISD::SETUGE: return Mips::FCOND_UGE;
477 case ISD::SETUO: return Mips::FCOND_UN;
478 case ISD::SETO: return Mips::FCOND_OR;
479 case ISD::SETNE:
480 case ISD::SETONE: return Mips::FCOND_ONE;
481 case ISD::SETUEQ: return Mips::FCOND_UEQ;
482 }
483}
484
485
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000486/// This function returns true if the floating point conditional branches and
487/// conditional moves which use condition code CC should be inverted.
488static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000489 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
490 return false;
491
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000492 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
493 "Illegal Condition Code");
Akira Hatanakaa5352702011-03-31 18:26:17 +0000494
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000495 return true;
Akira Hatanakaa5352702011-03-31 18:26:17 +0000496}
497
498// Creates and returns an FPCmp node from a setcc node.
499// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000500static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000501 // must be a SETCC node
502 if (Op.getOpcode() != ISD::SETCC)
503 return Op;
504
505 SDValue LHS = Op.getOperand(0);
506
507 if (!LHS.getValueType().isFloatingPoint())
508 return Op;
509
510 SDValue RHS = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000511 SDLoc DL(Op);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000512
Akira Hatanakaaef55c82011-04-15 21:00:26 +0000513 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
514 // node if necessary.
Akira Hatanakaa5352702011-03-31 18:26:17 +0000515 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
516
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000517 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka89af5892013-04-18 01:00:46 +0000518 DAG.getConstant(condCodeToFCC(CC), MVT::i32));
Akira Hatanakaa5352702011-03-31 18:26:17 +0000519}
520
521// Creates and returns a CMovFPT/F node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000522static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000523 SDValue False, SDLoc DL) {
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000524 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
525 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000526 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000527
528 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000529 True.getValueType(), True, FCC0, False, Cond);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000530}
531
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000532static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000533 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000534 const MipsSubtarget *Subtarget) {
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000535 if (DCI.isBeforeLegalizeOps())
536 return SDValue();
537
538 SDValue SetCC = N->getOperand(0);
539
540 if ((SetCC.getOpcode() != ISD::SETCC) ||
541 !SetCC.getOperand(0).getValueType().isInteger())
542 return SDValue();
543
544 SDValue False = N->getOperand(2);
545 EVT FalseTy = False.getValueType();
546
547 if (!FalseTy.isInteger())
548 return SDValue();
549
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000550 ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(False);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000551
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000552 // If the RHS (False) is 0, we swap the order of the operands
553 // of ISD::SELECT (obviously also inverting the condition) so that we can
554 // take advantage of conditional moves using the $0 register.
555 // Example:
556 // return (a != 0) ? x : 0;
557 // load $reg, x
558 // movz $reg, $0, a
559 if (!FalseC)
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000560 return SDValue();
561
Andrew Trickef9de2a2013-05-25 02:42:55 +0000562 const SDLoc DL(N);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000563
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000564 if (!FalseC->getZExtValue()) {
565 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
566 SDValue True = N->getOperand(1);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000567
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000568 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
569 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
570
571 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
572 }
573
Matheus Almeidaa6beac12013-12-05 12:07:05 +0000574 // If both operands are integer constants there's a possibility that we
575 // can do some interesting optimizations.
576 SDValue True = N->getOperand(1);
577 ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(True);
578
579 if (!TrueC || !True.getValueType().isInteger())
580 return SDValue();
581
582 // We'll also ignore MVT::i64 operands as this optimizations proves
583 // to be ineffective because of the required sign extensions as the result
584 // of a SETCC operator is always MVT::i32 for non-vector types.
585 if (True.getValueType() == MVT::i64)
586 return SDValue();
587
588 int64_t Diff = TrueC->getSExtValue() - FalseC->getSExtValue();
589
590 // 1) (a < x) ? y : y-1
591 // slti $reg1, a, x
592 // addiu $reg2, $reg1, y-1
593 if (Diff == 1)
594 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, False);
595
596 // 2) (a < x) ? y-1 : y
597 // slti $reg1, a, x
598 // xor $reg1, $reg1, 1
599 // addiu $reg2, $reg1, y-1
600 if (Diff == -1) {
601 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
602 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
603 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
604 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, True);
605 }
606
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000607 // Couldn't optimize.
608 return SDValue();
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000609}
610
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000611static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000612 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000613 const MipsSubtarget *Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000614 // Pattern match EXT.
615 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
616 // => ext $dst, $src, size, pos
Akira Hatanaka4a3836b2013-10-09 23:36:17 +0000617 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000618 return SDValue();
619
620 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000621 unsigned ShiftRightOpc = ShiftRight.getOpcode();
622
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000623 // Op's first operand must be a shift right.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000624 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000625 return SDValue();
626
627 // The second operand of the shift must be an immediate.
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000628 ConstantSDNode *CN;
629 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
630 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000631
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000632 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000633 uint64_t SMPos, SMSize;
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000634
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000635 // Op's second operand must be a shifted mask.
636 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000637 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000638 return SDValue();
639
640 // Return if the shifted mask does not start at bit 0 or the sum of its size
641 // and Pos exceeds the word's size.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000642 EVT ValTy = N->getValueType(0);
643 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000644 return SDValue();
645
Andrew Trickef9de2a2013-05-25 02:42:55 +0000646 return DAG.getNode(MipsISD::Ext, SDLoc(N), ValTy,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000647 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanakaeea541c2011-08-17 22:59:46 +0000648 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000649}
Jia Liuf54f60f2012-02-28 07:46:26 +0000650
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000651static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000652 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000653 const MipsSubtarget *Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000654 // Pattern match INS.
655 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liuf54f60f2012-02-28 07:46:26 +0000656 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000657 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka4a3836b2013-10-09 23:36:17 +0000658 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000659 return SDValue();
660
661 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
662 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
663 ConstantSDNode *CN;
664
665 // See if Op's first operand matches (and $src1 , mask0).
666 if (And0.getOpcode() != ISD::AND)
667 return SDValue();
668
669 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000670 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000671 return SDValue();
672
673 // See if Op's second operand matches (and (shl $src, pos), mask1).
674 if (And1.getOpcode() != ISD::AND)
675 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000676
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000677 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000678 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000679 return SDValue();
680
681 // The shift masks must have the same position and size.
682 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
683 return SDValue();
684
685 SDValue Shl = And1.getOperand(0);
686 if (Shl.getOpcode() != ISD::SHL)
687 return SDValue();
688
689 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
690 return SDValue();
691
692 unsigned Shamt = CN->getZExtValue();
693
694 // Return if the shift amount and the first bit position of mask are not the
Jia Liuf54f60f2012-02-28 07:46:26 +0000695 // same.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000696 EVT ValTy = N->getValueType(0);
697 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000698 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000699
Andrew Trickef9de2a2013-05-25 02:42:55 +0000700 return DAG.getNode(MipsISD::Ins, SDLoc(N), ValTy, Shl.getOperand(0),
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000701 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000702 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000703}
Jia Liuf54f60f2012-02-28 07:46:26 +0000704
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000705static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000706 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000707 const MipsSubtarget *Subtarget) {
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000708 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
709
710 if (DCI.isBeforeLegalizeOps())
711 return SDValue();
712
713 SDValue Add = N->getOperand(1);
714
715 if (Add.getOpcode() != ISD::ADD)
716 return SDValue();
717
718 SDValue Lo = Add.getOperand(1);
719
720 if ((Lo.getOpcode() != MipsISD::Lo) ||
721 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
722 return SDValue();
723
724 EVT ValTy = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000725 SDLoc DL(N);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000726
727 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
728 Add.getOperand(0));
729 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
730}
731
Bruno Cardoso Lopes61a61e92011-02-10 18:05:10 +0000732SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000733 const {
734 SelectionDAG &DAG = DCI.DAG;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000735 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000736
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000737 switch (Opc) {
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000738 default: break;
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000739 case ISD::SDIVREM:
740 case ISD::UDIVREM:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000741 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000742 case ISD::SELECT:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000743 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000744 case ISD::AND:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000745 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000746 case ISD::OR:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000747 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000748 case ISD::ADD:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000749 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000750 }
751
752 return SDValue();
753}
754
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000755void
756MipsTargetLowering::LowerOperationWrapper(SDNode *N,
757 SmallVectorImpl<SDValue> &Results,
758 SelectionDAG &DAG) const {
759 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
760
761 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
762 Results.push_back(Res.getValue(I));
763}
764
765void
766MipsTargetLowering::ReplaceNodeResults(SDNode *N,
767 SmallVectorImpl<SDValue> &Results,
768 SelectionDAG &DAG) const {
Akira Hatanaka9da442f2013-04-30 21:17:07 +0000769 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000770}
771
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000772SDValue MipsTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +0000773LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000774{
Wesley Peck527da1b2010-11-23 03:31:01 +0000775 switch (Op.getOpcode())
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000776 {
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000777 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
778 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
779 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
780 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
781 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
782 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
783 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
784 case ISD::SELECT: return lowerSELECT(Op, DAG);
785 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
786 case ISD::SETCC: return lowerSETCC(Op, DAG);
787 case ISD::VASTART: return lowerVASTART(Op, DAG);
788 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000789 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
790 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
791 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000792 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
793 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
794 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
795 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
796 case ISD::LOAD: return lowerLOAD(Op, DAG);
797 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000798 case ISD::ADD: return lowerADD(Op, DAG);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000799 case ISD::FP_TO_SINT: return lowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000800 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000801 return SDValue();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000802}
803
Akira Hatanakae2489122011-04-15 21:51:11 +0000804//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000805// Lower helper functions
Akira Hatanakae2489122011-04-15 21:51:11 +0000806//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000807
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000808// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000809// MachineFunction as a live in value. It also creates a corresponding
810// virtual register for it.
811static unsigned
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000812addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000813{
Chris Lattnera10fff52007-12-31 04:13:23 +0000814 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
815 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000816 return VReg;
817}
818
Daniel Sanders308181e2014-06-12 10:44:10 +0000819static MachineBasicBlock *insertDivByZeroTrap(MachineInstr *MI,
820 MachineBasicBlock &MBB,
821 const TargetInstrInfo &TII,
822 bool Is64Bit) {
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000823 if (NoZeroDivCheck)
824 return &MBB;
825
826 // Insert instruction "teq $divisor_reg, $zero, 7".
827 MachineBasicBlock::iterator I(MI);
828 MachineInstrBuilder MIB;
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000829 MachineOperand &Divisor = MI->getOperand(2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000830 MIB = BuildMI(MBB, std::next(I), MI->getDebugLoc(), TII.get(Mips::TEQ))
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000831 .addReg(Divisor.getReg(), getKillRegState(Divisor.isKill()))
832 .addReg(Mips::ZERO).addImm(7);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000833
834 // Use the 32-bit sub-register if this is a 64-bit division.
835 if (Is64Bit)
836 MIB->getOperand(0).setSubReg(Mips::sub_32);
837
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000838 // Clear Divisor's kill flag.
839 Divisor.setIsKill(false);
Daniel Sanders308181e2014-06-12 10:44:10 +0000840
841 // We would normally delete the original instruction here but in this case
842 // we only needed to inject an additional instruction rather than replace it.
843
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000844 return &MBB;
845}
846
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000847MachineBasicBlock *
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000848MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000849 MachineBasicBlock *BB) const {
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000850 switch (MI->getOpcode()) {
Reed Kotler97ba5f22013-02-21 04:22:38 +0000851 default:
852 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000853 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000854 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000855 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000856 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000857 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000858 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000859 case Mips::ATOMIC_LOAD_ADD_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000860 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000861
862 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000863 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000864 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000865 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000866 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000867 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000868 case Mips::ATOMIC_LOAD_AND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000869 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000870
871 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000872 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000873 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000874 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000875 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000876 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000877 case Mips::ATOMIC_LOAD_OR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000878 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000879
880 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000881 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000882 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000883 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000884 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000885 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000886 case Mips::ATOMIC_LOAD_XOR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000887 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000888
889 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000890 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000891 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000892 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000893 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000894 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000895 case Mips::ATOMIC_LOAD_NAND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000896 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000897
898 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000899 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000900 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000901 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000902 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000903 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000904 case Mips::ATOMIC_LOAD_SUB_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000905 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000906
907 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000908 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000909 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000910 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000911 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000912 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000913 case Mips::ATOMIC_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000914 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000915
916 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000917 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000918 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000919 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000920 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000921 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000922 case Mips::ATOMIC_CMP_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000923 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000924 case Mips::PseudoSDIV:
925 case Mips::PseudoUDIV:
Daniel Sanders308181e2014-06-12 10:44:10 +0000926 case Mips::DIV:
927 case Mips::DIVU:
928 case Mips::MOD:
929 case Mips::MODU:
930 return insertDivByZeroTrap(MI, *BB, *getTargetMachine().getInstrInfo(),
931 false);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000932 case Mips::PseudoDSDIV:
933 case Mips::PseudoDUDIV:
Daniel Sanders308181e2014-06-12 10:44:10 +0000934 case Mips::DDIV:
935 case Mips::DDIVU:
936 case Mips::DMOD:
937 case Mips::DMODU:
938 return insertDivByZeroTrap(MI, *BB, *getTargetMachine().getInstrInfo(),
939 true);
Daniel Sanders0fa60412014-06-12 13:39:06 +0000940 case Mips::SEL_D:
941 return emitSEL_D(MI, BB);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000942 }
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000943}
944
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000945// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
946// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
947MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000948MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher0713a9d2011-06-08 23:55:35 +0000949 unsigned Size, unsigned BinOpcode,
Akira Hatanaka15506782011-06-07 18:58:42 +0000950 bool Nand) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000951 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000952
953 MachineFunction *MF = BB->getParent();
954 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000955 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000956 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000957 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000958 unsigned LL, SC, AND, NOR, ZERO, BEQ;
959
960 if (Size == 4) {
Daniel Sanders6a803f62014-06-16 13:13:03 +0000961 if (isMicroMips) {
962 LL = Mips::LL_MM;
963 SC = Mips::SC_MM;
964 } else {
965 LL = Subtarget->hasMips32r6() ? Mips::LL : Mips::LL_R6;
966 SC = Subtarget->hasMips32r6() ? Mips::SC : Mips::SC_R6;
967 }
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000968 AND = Mips::AND;
969 NOR = Mips::NOR;
970 ZERO = Mips::ZERO;
971 BEQ = Mips::BEQ;
Daniel Sanders6a803f62014-06-16 13:13:03 +0000972 } else {
973 LL = Subtarget->hasMips64r6() ? Mips::LLD : Mips::LLD_R6;
974 SC = Subtarget->hasMips64r6() ? Mips::SCD : Mips::SCD_R6;
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000975 AND = Mips::AND64;
976 NOR = Mips::NOR64;
977 ZERO = Mips::ZERO_64;
978 BEQ = Mips::BEQ64;
979 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000980
Akira Hatanaka0e019592011-07-19 20:11:17 +0000981 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000982 unsigned Ptr = MI->getOperand(1).getReg();
983 unsigned Incr = MI->getOperand(2).getReg();
984
Akira Hatanaka0e019592011-07-19 20:11:17 +0000985 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
986 unsigned AndRes = RegInfo.createVirtualRegister(RC);
987 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000988
989 // insert new blocks after the current block
990 const BasicBlock *LLVM_BB = BB->getBasicBlock();
991 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
992 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
993 MachineFunction::iterator It = BB;
994 ++It;
995 MF->insert(It, loopMBB);
996 MF->insert(It, exitMBB);
997
998 // Transfer the remainder of BB and its successor edges to exitMBB.
999 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001000 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001001 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1002
1003 // thisMBB:
1004 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001005 // fallthrough --> loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001006 BB->addSuccessor(loopMBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001007 loopMBB->addSuccessor(loopMBB);
1008 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001009
1010 // loopMBB:
1011 // ll oldval, 0(ptr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001012 // <binop> storeval, oldval, incr
1013 // sc success, storeval, 0(ptr)
1014 // beq success, $0, loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001015 BB = loopMBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001016 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001017 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001018 // and andres, oldval, incr
1019 // nor storeval, $0, andres
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001020 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1021 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001022 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001023 // <binop> storeval, oldval, incr
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001024 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001025 } else {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001026 StoreVal = Incr;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001027 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001028 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1029 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001030
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001031 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001032
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001033 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001034}
1035
Daniel Sanders6a803f62014-06-16 13:13:03 +00001036MachineBasicBlock *MipsTargetLowering::emitSignExtendToI32InReg(
1037 MachineInstr *MI, MachineBasicBlock *BB, unsigned Size, unsigned DstReg,
1038 unsigned SrcReg) const {
1039 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1040 DebugLoc DL = MI->getDebugLoc();
1041
1042 if (Subtarget->hasMips32r2() && Size == 1) {
1043 BuildMI(BB, DL, TII->get(Mips::SEB), DstReg).addReg(SrcReg);
1044 return BB;
1045 }
1046
1047 if (Subtarget->hasMips32r2() && Size == 2) {
1048 BuildMI(BB, DL, TII->get(Mips::SEH), DstReg).addReg(SrcReg);
1049 return BB;
1050 }
1051
1052 MachineFunction *MF = BB->getParent();
1053 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1054 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1055 unsigned ScrReg = RegInfo.createVirtualRegister(RC);
1056
1057 assert(Size < 32);
1058 int64_t ShiftImm = 32 - (Size * 8);
1059
1060 BuildMI(BB, DL, TII->get(Mips::SLL), ScrReg).addReg(SrcReg).addImm(ShiftImm);
1061 BuildMI(BB, DL, TII->get(Mips::SRA), DstReg).addReg(ScrReg).addImm(ShiftImm);
1062
1063 return BB;
1064}
1065
1066MachineBasicBlock *MipsTargetLowering::emitAtomicBinaryPartword(
1067 MachineInstr *MI, MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
1068 bool Nand) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001069 assert((Size == 1 || Size == 2) &&
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001070 "Unsupported size for EmitAtomicBinaryPartial.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001071
1072 MachineFunction *MF = BB->getParent();
1073 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1074 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1075 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001076 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001077
1078 unsigned Dest = MI->getOperand(0).getReg();
1079 unsigned Ptr = MI->getOperand(1).getReg();
1080 unsigned Incr = MI->getOperand(2).getReg();
1081
Akira Hatanaka0e019592011-07-19 20:11:17 +00001082 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1083 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001084 unsigned Mask = RegInfo.createVirtualRegister(RC);
1085 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001086 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1087 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001088 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001089 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1090 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1091 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1092 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1093 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001094 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001095 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1096 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1097 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001098 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001099
1100 // insert new blocks after the current block
1101 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1102 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001103 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001104 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1105 MachineFunction::iterator It = BB;
1106 ++It;
1107 MF->insert(It, loopMBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001108 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001109 MF->insert(It, exitMBB);
1110
1111 // Transfer the remainder of BB and its successor edges to exitMBB.
1112 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001113 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001114 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1115
Akira Hatanaka08636b42011-07-19 17:09:53 +00001116 BB->addSuccessor(loopMBB);
1117 loopMBB->addSuccessor(loopMBB);
1118 loopMBB->addSuccessor(sinkMBB);
1119 sinkMBB->addSuccessor(exitMBB);
1120
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001121 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001122 // addiu masklsb2,$0,-4 # 0xfffffffc
1123 // and alignedaddr,ptr,masklsb2
1124 // andi ptrlsb2,ptr,3
1125 // sll shiftamt,ptrlsb2,3
1126 // ori maskupper,$0,255 # 0xff
1127 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001128 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001129 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001130
1131 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001132 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001133 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001134 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001135 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001136 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001137 if (Subtarget->isLittle()) {
1138 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1139 } else {
1140 unsigned Off = RegInfo.createVirtualRegister(RC);
1141 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1142 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1143 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1144 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001145 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001146 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001147 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001148 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001149 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001150 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(Incr).addReg(ShiftAmt);
Bruno Cardoso Lopesf771a0f2011-05-31 20:25:26 +00001151
Akira Hatanaka27292632011-07-18 18:52:12 +00001152 // atomic.load.binop
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001153 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001154 // ll oldval,0(alignedaddr)
1155 // binop binopres,oldval,incr2
1156 // and newval,binopres,mask
1157 // and maskedoldval0,oldval,mask2
1158 // or storeval,maskedoldval0,newval
1159 // sc success,storeval,0(alignedaddr)
1160 // beq success,$0,loopMBB
1161
Akira Hatanaka27292632011-07-18 18:52:12 +00001162 // atomic.swap
1163 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001164 // ll oldval,0(alignedaddr)
Akira Hatanakae4503582011-07-19 18:14:26 +00001165 // and newval,incr2,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001166 // and maskedoldval0,oldval,mask2
1167 // or storeval,maskedoldval0,newval
1168 // sc success,storeval,0(alignedaddr)
1169 // beq success,$0,loopMBB
Akira Hatanaka27292632011-07-18 18:52:12 +00001170
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001171 BB = loopMBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001172 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001173 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001174 // and andres, oldval, incr2
1175 // nor binopres, $0, andres
1176 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001177 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1178 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001179 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001180 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001181 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001182 // <binop> binopres, oldval, incr2
1183 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001184 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1185 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001186 } else { // atomic.swap
Akira Hatanaka0e019592011-07-19 20:11:17 +00001187 // and newval, incr2, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001188 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanakae4503582011-07-19 18:14:26 +00001189 }
Jia Liuf54f60f2012-02-28 07:46:26 +00001190
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001191 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001192 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001193 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001194 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001195 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001196 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001197 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001198 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001199
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001200 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001201 // and maskedoldval1,oldval,mask
1202 // srl srlres,maskedoldval1,shiftamt
Daniel Sanders6a803f62014-06-16 13:13:03 +00001203 // sign_extend dest,srlres
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001204 BB = sinkMBB;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001205
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001206 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001207 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001208 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001209 .addReg(MaskedOldVal1).addReg(ShiftAmt);
Daniel Sanders6a803f62014-06-16 13:13:03 +00001210 BB = emitSignExtendToI32InReg(MI, BB, Size, Dest, SrlRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001211
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001212 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001213
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001214 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001215}
1216
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001217MachineBasicBlock * MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
1218 MachineBasicBlock *BB,
1219 unsigned Size) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001220 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001221
1222 MachineFunction *MF = BB->getParent();
1223 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001224 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001225 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001226 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001227 unsigned LL, SC, ZERO, BNE, BEQ;
1228
1229 if (Size == 4) {
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +00001230 LL = isMicroMips ? Mips::LL_MM : Mips::LL;
1231 SC = isMicroMips ? Mips::SC_MM : Mips::SC;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001232 ZERO = Mips::ZERO;
1233 BNE = Mips::BNE;
1234 BEQ = Mips::BEQ;
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001235 } else {
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001236 LL = Mips::LLD;
1237 SC = Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001238 ZERO = Mips::ZERO_64;
1239 BNE = Mips::BNE64;
1240 BEQ = Mips::BEQ64;
1241 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001242
1243 unsigned Dest = MI->getOperand(0).getReg();
1244 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001245 unsigned OldVal = MI->getOperand(2).getReg();
1246 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001247
Akira Hatanaka0e019592011-07-19 20:11:17 +00001248 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001249
1250 // insert new blocks after the current block
1251 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1252 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1253 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1254 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1255 MachineFunction::iterator It = BB;
1256 ++It;
1257 MF->insert(It, loop1MBB);
1258 MF->insert(It, loop2MBB);
1259 MF->insert(It, exitMBB);
1260
1261 // Transfer the remainder of BB and its successor edges to exitMBB.
1262 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001263 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001264 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1265
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001266 // thisMBB:
1267 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001268 // fallthrough --> loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001269 BB->addSuccessor(loop1MBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001270 loop1MBB->addSuccessor(exitMBB);
1271 loop1MBB->addSuccessor(loop2MBB);
1272 loop2MBB->addSuccessor(loop1MBB);
1273 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001274
1275 // loop1MBB:
1276 // ll dest, 0(ptr)
1277 // bne dest, oldval, exitMBB
1278 BB = loop1MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001279 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1280 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001281 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001282
1283 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001284 // sc success, newval, 0(ptr)
1285 // beq success, $0, loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001286 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001287 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001288 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001289 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001290 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001291
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001292 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001293
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001294 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001295}
1296
1297MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001298MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka15506782011-06-07 18:58:42 +00001299 MachineBasicBlock *BB,
1300 unsigned Size) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001301 assert((Size == 1 || Size == 2) &&
1302 "Unsupported size for EmitAtomicCmpSwapPartial.");
1303
1304 MachineFunction *MF = BB->getParent();
1305 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1306 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1307 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001308 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001309
1310 unsigned Dest = MI->getOperand(0).getReg();
1311 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001312 unsigned CmpVal = MI->getOperand(2).getReg();
1313 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001314
Akira Hatanaka0e019592011-07-19 20:11:17 +00001315 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1316 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001317 unsigned Mask = RegInfo.createVirtualRegister(RC);
1318 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001319 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1320 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1321 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1322 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1323 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1324 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1325 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1326 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1327 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1328 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1329 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1330 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001331 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001332
1333 // insert new blocks after the current block
1334 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1335 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1336 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001337 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001338 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1339 MachineFunction::iterator It = BB;
1340 ++It;
1341 MF->insert(It, loop1MBB);
1342 MF->insert(It, loop2MBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001343 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001344 MF->insert(It, exitMBB);
1345
1346 // Transfer the remainder of BB and its successor edges to exitMBB.
1347 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001348 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001349 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1350
Akira Hatanaka08636b42011-07-19 17:09:53 +00001351 BB->addSuccessor(loop1MBB);
1352 loop1MBB->addSuccessor(sinkMBB);
1353 loop1MBB->addSuccessor(loop2MBB);
1354 loop2MBB->addSuccessor(loop1MBB);
1355 loop2MBB->addSuccessor(sinkMBB);
1356 sinkMBB->addSuccessor(exitMBB);
1357
Akira Hatanakae4503582011-07-19 18:14:26 +00001358 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001359 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001360 // addiu masklsb2,$0,-4 # 0xfffffffc
1361 // and alignedaddr,ptr,masklsb2
1362 // andi ptrlsb2,ptr,3
1363 // sll shiftamt,ptrlsb2,3
1364 // ori maskupper,$0,255 # 0xff
1365 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001366 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001367 // andi maskedcmpval,cmpval,255
1368 // sll shiftedcmpval,maskedcmpval,shiftamt
1369 // andi maskednewval,newval,255
1370 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001371 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001372 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001373 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001374 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001375 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001376 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001377 if (Subtarget->isLittle()) {
1378 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1379 } else {
1380 unsigned Off = RegInfo.createVirtualRegister(RC);
1381 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1382 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1383 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1384 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001385 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001386 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001387 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001388 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001389 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1390 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001391 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001392 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001393 .addReg(MaskedCmpVal).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001394 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001395 .addReg(NewVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001396 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001397 .addReg(MaskedNewVal).addReg(ShiftAmt);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001398
1399 // loop1MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001400 // ll oldval,0(alginedaddr)
1401 // and maskedoldval0,oldval,mask
1402 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001403 BB = loop1MBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001404 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001405 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001406 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001407 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001408 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001409
1410 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001411 // and maskedoldval1,oldval,mask2
1412 // or storeval,maskedoldval1,shiftednewval
1413 // sc success,storeval,0(alignedaddr)
1414 // beq success,$0,loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001415 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001416 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001417 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001418 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001419 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001420 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001421 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001422 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001423 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001424
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001425 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001426 // srl srlres,maskedoldval0,shiftamt
Daniel Sanders6a803f62014-06-16 13:13:03 +00001427 // sign_extend dest,srlres
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001428 BB = sinkMBB;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001429
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001430 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001431 .addReg(MaskedOldVal0).addReg(ShiftAmt);
Daniel Sanders6a803f62014-06-16 13:13:03 +00001432 BB = emitSignExtendToI32InReg(MI, BB, Size, Dest, SrlRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001433
1434 MI->eraseFromParent(); // The instruction is gone now.
1435
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001436 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001437}
1438
Daniel Sanders0fa60412014-06-12 13:39:06 +00001439MachineBasicBlock *MipsTargetLowering::emitSEL_D(MachineInstr *MI,
1440 MachineBasicBlock *BB) const {
1441 MachineFunction *MF = BB->getParent();
1442 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
1443 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1444 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1445 DebugLoc DL = MI->getDebugLoc();
1446 MachineBasicBlock::iterator II(MI);
1447
1448 unsigned Fc = MI->getOperand(1).getReg();
1449 const auto &FGR64RegClass = TRI->getRegClass(Mips::FGR64RegClassID);
1450
1451 unsigned Fc2 = RegInfo.createVirtualRegister(FGR64RegClass);
1452
1453 BuildMI(*BB, II, DL, TII->get(Mips::SUBREG_TO_REG), Fc2)
1454 .addImm(0)
1455 .addReg(Fc)
1456 .addImm(Mips::sub_lo);
1457
1458 // We don't erase the original instruction, we just replace the condition
1459 // register with the 64-bit super-register.
1460 MI->getOperand(1).setReg(Fc2);
1461
1462 return BB;
1463}
1464
Akira Hatanakae2489122011-04-15 21:51:11 +00001465//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001466// Misc Lower Operation implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00001467//===----------------------------------------------------------------------===//
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001468SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001469 SDValue Chain = Op.getOperand(0);
1470 SDValue Table = Op.getOperand(1);
1471 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001472 SDLoc DL(Op);
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001473 EVT PTy = getPointerTy();
1474 unsigned EntrySize =
1475 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1476
1477 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1478 DAG.getConstant(EntrySize, PTy));
1479 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1480
1481 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1482 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1483 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1484 0);
1485 Chain = Addr.getValue(1);
1486
Daniel Sandersd897b562014-03-27 10:46:12 +00001487 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || isN64()) {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001488 // For PIC, the sequence is:
1489 // BRIND(load(Jumptable + index) + RelocBase)
1490 // RelocBase can be JumpTable, GOT or some sort of global base.
1491 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1492 getPICJumpTableRelocBase(Table, DAG));
1493 }
1494
1495 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1496}
1497
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001498SDValue MipsTargetLowering::lowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Wesley Peck527da1b2010-11-23 03:31:01 +00001499 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001500 // the block to branch to if the condition is true.
1501 SDValue Chain = Op.getOperand(0);
1502 SDValue Dest = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001503 SDLoc DL(Op);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001504
Daniel Sanders0fa60412014-06-12 13:39:06 +00001505 assert(!Subtarget->hasMips32r6() && !Subtarget->hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001506 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanakaa5352702011-03-31 18:26:17 +00001507
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001508 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001509 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopesa9504222008-07-30 17:06:13 +00001510 return Op;
Wesley Peck527da1b2010-11-23 03:31:01 +00001511
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +00001512 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001513 Mips::CondCode CC =
1514 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanakaf0ea5002013-03-30 01:16:38 +00001515 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1516 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001517 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001518 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001519 FCC0, Dest, CondRes);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001520}
1521
1522SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001523lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001524{
Daniel Sanders0fa60412014-06-12 13:39:06 +00001525 assert(!Subtarget->hasMips32r6() && !Subtarget->hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001526 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001527
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001528 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001529 if (Cond.getOpcode() != MipsISD::FPCmp)
1530 return Op;
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +00001531
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001532 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001533 SDLoc(Op));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001534}
1535
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001536SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001537lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001538{
Andrew Trickef9de2a2013-05-25 02:42:55 +00001539 SDLoc DL(Op);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001540 EVT Ty = Op.getOperand(0).getValueType();
Matt Arsenault758659232013-05-18 00:21:46 +00001541 SDValue Cond = DAG.getNode(ISD::SETCC, DL,
1542 getSetCCResultType(*DAG.getContext(), Ty),
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001543 Op.getOperand(0), Op.getOperand(1),
1544 Op.getOperand(4));
1545
1546 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1547 Op.getOperand(3));
1548}
1549
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001550SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Daniel Sanders0fa60412014-06-12 13:39:06 +00001551 assert(!Subtarget->hasMips32r6() && !Subtarget->hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001552 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanakab7f78592012-03-09 23:46:03 +00001553
1554 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1555 "Floating point operand expected.");
1556
1557 SDValue True = DAG.getConstant(1, MVT::i32);
1558 SDValue False = DAG.getConstant(0, MVT::i32);
1559
Andrew Trickef9de2a2013-05-25 02:42:55 +00001560 return createCMovFP(DAG, Cond, True, False, SDLoc(Op));
Akira Hatanakab7f78592012-03-09 23:46:03 +00001561}
1562
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001563SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001564 SelectionDAG &DAG) const {
Dale Johannesen400dc2e2009-02-06 21:50:26 +00001565 // FIXME there isn't actually debug info here
Andrew Trickef9de2a2013-05-25 02:42:55 +00001566 SDLoc DL(Op);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001567 EVT Ty = Op.getValueType();
1568 GlobalAddressSDNode *N = cast<GlobalAddressSDNode>(Op);
1569 const GlobalValue *GV = N->getGlobal();
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001570
Daniel Sandersd897b562014-03-27 10:46:12 +00001571 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !isN64()) {
Akira Hatanaka92a96e12012-09-12 23:27:55 +00001572 const MipsTargetObjectFile &TLOF =
1573 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peck527da1b2010-11-23 03:31:01 +00001574
Chris Lattner58e8be82009-08-13 05:41:27 +00001575 // %gp_rel relocation
Wesley Peck527da1b2010-11-23 03:31:01 +00001576 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001577 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00001578 MipsII::MO_GPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001579 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Craig Topper48d114b2014-04-26 18:35:24 +00001580 DAG.getVTList(MVT::i32), GA);
Akira Hatanakaad495022012-08-22 03:18:13 +00001581 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001582 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattner58e8be82009-08-13 05:41:27 +00001583 }
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001584
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001585 // %hi/%lo relocation
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001586 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001587 }
1588
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001589 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
Daniel Sandersd897b562014-03-27 10:46:12 +00001590 return getAddrLocal(N, Ty, DAG, isN32() || isN64());
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001591
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001592 if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001593 return getAddrGlobalLargeGOT(N, Ty, DAG, MipsII::MO_GOT_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001594 MipsII::MO_GOT_LO16, DAG.getEntryNode(),
1595 MachinePointerInfo::getGOT());
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001596
Daniel Sandersbd0e3902014-03-27 12:49:34 +00001597 return getAddrGlobal(N, Ty, DAG, (isN32() || isN64()) ? MipsII::MO_GOT_DISP
1598 : MipsII::MO_GOT16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001599 DAG.getEntryNode(), MachinePointerInfo::getGOT());
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001600}
1601
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001602SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001603 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001604 BlockAddressSDNode *N = cast<BlockAddressSDNode>(Op);
1605 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001606
Daniel Sandersd897b562014-03-27 10:46:12 +00001607 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !isN64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001608 return getAddrNonPIC(N, Ty, DAG);
1609
Daniel Sandersd897b562014-03-27 10:46:12 +00001610 return getAddrLocal(N, Ty, DAG, isN32() || isN64());
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001611}
1612
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001613SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001614lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001615{
Akira Hatanakabff84e12011-12-14 18:26:41 +00001616 // If the relocation model is PIC, use the General Dynamic TLS Model or
1617 // Local Dynamic TLS model, otherwise use the Initial Exec or
1618 // Local Exec TLS Model.
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001619
1620 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001621 SDLoc DL(GA);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001622 const GlobalValue *GV = GA->getGlobal();
1623 EVT PtrVT = getPointerTy();
1624
Hans Wennborgaea41202012-05-04 09:40:39 +00001625 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1626
1627 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg245917b2012-06-04 14:02:08 +00001628 // General Dynamic and Local Dynamic TLS Model.
1629 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1630 : MipsII::MO_TLSGD;
1631
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001632 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1633 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1634 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanakaf10ee842011-12-08 21:05:38 +00001635 unsigned PtrSize = PtrVT.getSizeInBits();
1636 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1637
Benjamin Kramer64ba50a2011-12-11 12:21:34 +00001638 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001639
1640 ArgListTy Args;
1641 ArgListEntry Entry;
1642 Entry.Node = Argument;
Akira Hatanakadee6c822011-12-08 20:34:32 +00001643 Entry.Ty = PtrTy;
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001644 Args.push_back(Entry);
Jia Liuf54f60f2012-02-28 07:46:26 +00001645
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001646 TargetLowering::CallLoweringInfo CLI(DAG);
1647 CLI.setDebugLoc(DL).setChain(DAG.getEntryNode())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00001648 .setCallee(CallingConv::C, PtrTy, TlsGetAddr, std::move(Args), 0);
Justin Holewinskiaa583972012-05-25 16:35:28 +00001649 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001650
Akira Hatanakabff84e12011-12-14 18:26:41 +00001651 SDValue Ret = CallResult.first;
1652
Hans Wennborgaea41202012-05-04 09:40:39 +00001653 if (model != TLSModel::LocalDynamic)
Akira Hatanakabff84e12011-12-14 18:26:41 +00001654 return Ret;
1655
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001656 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001657 MipsII::MO_DTPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001658 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1659 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001660 MipsII::MO_DTPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001661 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1662 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1663 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001664 }
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001665
1666 SDValue Offset;
Hans Wennborgaea41202012-05-04 09:40:39 +00001667 if (model == TLSModel::InitialExec) {
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001668 // Initial Exec TLS Model
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001669 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001670 MipsII::MO_GOTTPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001671 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanakab049aef2012-02-24 22:34:47 +00001672 TGA);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001673 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001674 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001675 false, false, false, 0);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001676 } else {
1677 // Local Exec TLS Model
Hans Wennborgaea41202012-05-04 09:40:39 +00001678 assert(model == TLSModel::LocalExec);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001679 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001680 MipsII::MO_TPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001681 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001682 MipsII::MO_TPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001683 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1684 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1685 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001686 }
1687
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001688 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1689 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001690}
1691
1692SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001693lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001694{
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001695 JumpTableSDNode *N = cast<JumpTableSDNode>(Op);
1696 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001697
Daniel Sandersd897b562014-03-27 10:46:12 +00001698 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !isN64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001699 return getAddrNonPIC(N, Ty, DAG);
1700
Daniel Sandersd897b562014-03-27 10:46:12 +00001701 return getAddrLocal(N, Ty, DAG, isN32() || isN64());
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001702}
1703
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001704SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001705lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001706{
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001707 // gp_rel relocation
Wesley Peck527da1b2010-11-23 03:31:01 +00001708 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001709 // but the asm printer currently doesn't support this feature without
Wesley Peck527da1b2010-11-23 03:31:01 +00001710 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopes98bda582008-07-28 19:26:25 +00001711 // stuff below.
Eli Friedman57c11da2009-08-03 02:22:28 +00001712 //if (IsInSmallSection(C->getType())) {
Owen Anderson9f944592009-08-11 20:47:22 +00001713 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1714 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00001715 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001716 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
1717 EVT Ty = Op.getValueType();
Bruno Cardoso Lopes2db07582009-11-25 12:17:58 +00001718
Daniel Sandersd897b562014-03-27 10:46:12 +00001719 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !isN64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001720 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001721
Daniel Sandersd897b562014-03-27 10:46:12 +00001722 return getAddrLocal(N, Ty, DAG, isN32() || isN64());
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001723}
1724
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001725SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001726 MachineFunction &MF = DAG.getMachineFunction();
1727 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1728
Andrew Trickef9de2a2013-05-25 02:42:55 +00001729 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00001730 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1731 getPointerTy());
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001732
1733 // vastart just stores the address of the VarArgsFrameIndex slot into the
1734 // memory location argument.
1735 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001736 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001737 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001738}
Jia Liuf54f60f2012-02-28 07:46:26 +00001739
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001740static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG,
1741 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001742 EVT TyX = Op.getOperand(0).getValueType();
1743 EVT TyY = Op.getOperand(1).getValueType();
1744 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1745 SDValue Const31 = DAG.getConstant(31, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001746 SDLoc DL(Op);
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001747 SDValue Res;
1748
1749 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1750 // to i32.
1751 SDValue X = (TyX == MVT::f32) ?
1752 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1753 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1754 Const1);
1755 SDValue Y = (TyY == MVT::f32) ?
1756 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1757 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1758 Const1);
1759
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001760 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001761 // ext E, Y, 31, 1 ; extract bit31 of Y
1762 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1763 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1764 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1765 } else {
1766 // sll SllX, X, 1
1767 // srl SrlX, SllX, 1
1768 // srl SrlY, Y, 31
1769 // sll SllY, SrlX, 31
1770 // or Or, SrlX, SllY
1771 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1772 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1773 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1774 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1775 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1776 }
1777
1778 if (TyX == MVT::f32)
1779 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1780
1781 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1782 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1783 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001784}
1785
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001786static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG,
1787 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001788 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1789 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1790 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1791 SDValue Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001792 SDLoc DL(Op);
Eric Christopher0713a9d2011-06-08 23:55:35 +00001793
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001794 // Bitcast to integer nodes.
1795 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1796 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001797
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001798 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001799 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1800 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1801 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1802 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001803
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001804 if (WidthX > WidthY)
1805 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1806 else if (WidthY > WidthX)
1807 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001808
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001809 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1810 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1811 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1812 }
1813
1814 // (d)sll SllX, X, 1
1815 // (d)srl SrlX, SllX, 1
1816 // (d)srl SrlY, Y, width(Y)-1
1817 // (d)sll SllY, SrlX, width(Y)-1
1818 // or Or, SrlX, SllY
1819 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1820 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1821 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1822 DAG.getConstant(WidthY - 1, MVT::i32));
1823
1824 if (WidthX > WidthY)
1825 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1826 else if (WidthY > WidthX)
1827 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1828
1829 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1830 DAG.getConstant(WidthX - 1, MVT::i32));
1831 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1832 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001833}
1834
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001835SDValue
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001836MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Daniel Sanders863c35a2014-04-14 16:24:12 +00001837 if (Subtarget->isGP64bit())
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001838 return lowerFCOPYSIGN64(Op, DAG, Subtarget->hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001839
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001840 return lowerFCOPYSIGN32(Op, DAG, Subtarget->hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001841}
1842
Akira Hatanaka66277522011-06-02 00:24:44 +00001843SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001844lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes5444a7b2011-06-16 00:40:02 +00001845 // check the depth
1846 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka15506782011-06-07 18:58:42 +00001847 "Frame address can only be determined for current frame.");
Akira Hatanaka66277522011-06-02 00:24:44 +00001848
1849 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1850 MFI->setFrameAddressIsTaken(true);
1851 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001852 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001853 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Daniel Sandersd897b562014-03-27 10:46:12 +00001854 isN64() ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka66277522011-06-02 00:24:44 +00001855 return FrameAddr;
1856}
1857
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001858SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001859 SelectionDAG &DAG) const {
Bill Wendling908bf812014-01-06 00:43:20 +00001860 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001861 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001862
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001863 // check the depth
1864 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1865 "Return address can be determined only for current frame.");
1866
1867 MachineFunction &MF = DAG.getMachineFunction();
1868 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001869 MVT VT = Op.getSimpleValueType();
Daniel Sandersd897b562014-03-27 10:46:12 +00001870 unsigned RA = isN64() ? Mips::RA_64 : Mips::RA;
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001871 MFI->setReturnAddressIsTaken(true);
1872
1873 // Return RA, which contains the return address. Mark it an implicit live-in.
1874 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001875 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), Reg, VT);
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001876}
1877
Akira Hatanakac0b02062013-01-30 00:26:49 +00001878// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1879// generated from __builtin_eh_return (offset, handler)
1880// The effect of this is to adjust the stack pointer by "offset"
1881// and then branch to "handler".
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001882SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanakac0b02062013-01-30 00:26:49 +00001883 const {
1884 MachineFunction &MF = DAG.getMachineFunction();
1885 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1886
1887 MipsFI->setCallsEhReturn();
1888 SDValue Chain = Op.getOperand(0);
1889 SDValue Offset = Op.getOperand(1);
1890 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001891 SDLoc DL(Op);
Daniel Sandersd897b562014-03-27 10:46:12 +00001892 EVT Ty = isN64() ? MVT::i64 : MVT::i32;
Akira Hatanakac0b02062013-01-30 00:26:49 +00001893
1894 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1895 // EH_RETURN nodes, so that instructions are emitted back-to-back.
Daniel Sandersd897b562014-03-27 10:46:12 +00001896 unsigned OffsetReg = isN64() ? Mips::V1_64 : Mips::V1;
1897 unsigned AddrReg = isN64() ? Mips::V0_64 : Mips::V0;
Akira Hatanakac0b02062013-01-30 00:26:49 +00001898 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1899 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1900 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1901 DAG.getRegister(OffsetReg, Ty),
1902 DAG.getRegister(AddrReg, getPointerTy()),
1903 Chain.getValue(1));
1904}
1905
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001906SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001907 SelectionDAG &DAG) const {
Eli Friedman26a48482011-07-27 22:21:52 +00001908 // FIXME: Need pseudo-fence for 'singlethread' fences
1909 // FIXME: Set SType for weaker fences where supported/appropriate.
1910 unsigned SType = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001911 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001912 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman26a48482011-07-27 22:21:52 +00001913 DAG.getConstant(SType, MVT::i32));
1914}
1915
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001916SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001917 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001918 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001919 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1920 SDValue Shamt = Op.getOperand(2);
1921
1922 // if shamt < 32:
1923 // lo = (shl lo, shamt)
1924 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1925 // else:
1926 // lo = 0
1927 // hi = (shl lo, shamt[4:0])
1928 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1929 DAG.getConstant(-1, MVT::i32));
1930 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
1931 DAG.getConstant(1, MVT::i32));
1932 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
1933 Not);
1934 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
1935 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1936 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
1937 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1938 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001939 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1940 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001941 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
1942
1943 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00001944 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001945}
1946
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001947SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001948 bool IsSRA) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001949 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001950 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1951 SDValue Shamt = Op.getOperand(2);
1952
1953 // if shamt < 32:
1954 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
1955 // if isSRA:
1956 // hi = (sra hi, shamt)
1957 // else:
1958 // hi = (srl hi, shamt)
1959 // else:
1960 // if isSRA:
1961 // lo = (sra hi, shamt[4:0])
1962 // hi = (sra hi, 31)
1963 // else:
1964 // lo = (srl hi, shamt[4:0])
1965 // hi = 0
1966 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1967 DAG.getConstant(-1, MVT::i32));
1968 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
1969 DAG.getConstant(1, MVT::i32));
1970 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
1971 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
1972 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1973 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
1974 Hi, Shamt);
1975 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1976 DAG.getConstant(0x20, MVT::i32));
1977 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
1978 DAG.getConstant(31, MVT::i32));
1979 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
1980 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1981 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
1982 ShiftRightHi);
1983
1984 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00001985 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001986}
1987
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001988static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001989 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00001990 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001991 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka95866182012-06-13 19:06:08 +00001992 EVT BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001993 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001994 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
1995
1996 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00001997 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001998 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001999
2000 SDValue Ops[] = { Chain, Ptr, Src };
Craig Topper206fcd42014-04-26 19:29:41 +00002001 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002002 LD->getMemOperand());
2003}
2004
2005// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002006SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002007 LoadSDNode *LD = cast<LoadSDNode>(Op);
2008 EVT MemVT = LD->getMemoryVT();
2009
Daniel Sandersac272632014-05-23 13:18:02 +00002010 if (Subtarget->systemSupportsUnalignedAccess())
2011 return Op;
2012
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002013 // Return if load is aligned or if MemVT is neither i32 nor i64.
2014 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2015 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2016 return SDValue();
2017
2018 bool IsLittle = Subtarget->isLittle();
2019 EVT VT = Op.getValueType();
2020 ISD::LoadExtType ExtType = LD->getExtensionType();
2021 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2022
2023 assert((VT == MVT::i32) || (VT == MVT::i64));
2024
2025 // Expand
2026 // (set dst, (i64 (load baseptr)))
2027 // to
2028 // (set tmp, (ldl (add baseptr, 7), undef))
2029 // (set dst, (ldr baseptr, tmp))
2030 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002031 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002032 IsLittle ? 7 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002033 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002034 IsLittle ? 0 : 7);
2035 }
2036
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002037 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002038 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002039 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002040 IsLittle ? 0 : 3);
2041
2042 // Expand
2043 // (set dst, (i32 (load baseptr))) or
2044 // (set dst, (i64 (sextload baseptr))) or
2045 // (set dst, (i64 (extload baseptr)))
2046 // to
2047 // (set tmp, (lwl (add baseptr, 3), undef))
2048 // (set dst, (lwr baseptr, tmp))
2049 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2050 (ExtType == ISD::EXTLOAD))
2051 return LWR;
2052
2053 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2054
2055 // Expand
2056 // (set dst, (i64 (zextload baseptr)))
2057 // to
2058 // (set tmp0, (lwl (add baseptr, 3), undef))
2059 // (set tmp1, (lwr baseptr, tmp0))
2060 // (set tmp2, (shl tmp1, 32))
2061 // (set dst, (srl tmp2, 32))
Andrew Trickef9de2a2013-05-25 02:42:55 +00002062 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002063 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2064 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka67346852012-06-04 17:46:29 +00002065 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2066 SDValue Ops[] = { SRL, LWR.getValue(1) };
Craig Topper64941d92014-04-27 19:20:57 +00002067 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002068}
2069
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002070static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002071 SDValue Chain, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002072 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2073 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002074 SDLoc DL(SD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002075 SDVTList VTList = DAG.getVTList(MVT::Other);
2076
2077 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002078 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002079 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002080
2081 SDValue Ops[] = { Chain, Value, Ptr };
Craig Topper206fcd42014-04-26 19:29:41 +00002082 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002083 SD->getMemOperand());
2084}
2085
2086// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakad82ee942013-05-16 20:45:17 +00002087static SDValue lowerUnalignedIntStore(StoreSDNode *SD, SelectionDAG &DAG,
2088 bool IsLittle) {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002089 SDValue Value = SD->getValue(), Chain = SD->getChain();
2090 EVT VT = Value.getValueType();
2091
2092 // Expand
2093 // (store val, baseptr) or
2094 // (truncstore val, baseptr)
2095 // to
2096 // (swl val, (add baseptr, 3))
2097 // (swr val, baseptr)
2098 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002099 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002100 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002101 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002102 }
2103
2104 assert(VT == MVT::i64);
2105
2106 // Expand
2107 // (store val, baseptr)
2108 // to
2109 // (sdl val, (add baseptr, 7))
2110 // (sdr val, baseptr)
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002111 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2112 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002113}
2114
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002115// Lower (store (fp_to_sint $fp) $ptr) to (store (TruncIntFP $fp), $ptr).
2116static SDValue lowerFP_TO_SINT_STORE(StoreSDNode *SD, SelectionDAG &DAG) {
2117 SDValue Val = SD->getValue();
2118
2119 if (Val.getOpcode() != ISD::FP_TO_SINT)
2120 return SDValue();
2121
2122 EVT FPTy = EVT::getFloatingPointVT(Val.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002123 SDValue Tr = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Val), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002124 Val.getOperand(0));
2125
Andrew Trickef9de2a2013-05-25 02:42:55 +00002126 return DAG.getStore(SD->getChain(), SDLoc(SD), Tr, SD->getBasePtr(),
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002127 SD->getPointerInfo(), SD->isVolatile(),
2128 SD->isNonTemporal(), SD->getAlignment());
2129}
2130
Akira Hatanakad82ee942013-05-16 20:45:17 +00002131SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2132 StoreSDNode *SD = cast<StoreSDNode>(Op);
2133 EVT MemVT = SD->getMemoryVT();
2134
2135 // Lower unaligned integer stores.
Daniel Sandersac272632014-05-23 13:18:02 +00002136 if (!Subtarget->systemSupportsUnalignedAccess() &&
2137 (SD->getAlignment() < MemVT.getSizeInBits() / 8) &&
Akira Hatanakad82ee942013-05-16 20:45:17 +00002138 ((MemVT == MVT::i32) || (MemVT == MVT::i64)))
2139 return lowerUnalignedIntStore(SD, DAG, Subtarget->isLittle());
2140
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002141 return lowerFP_TO_SINT_STORE(SD, DAG);
Akira Hatanakad82ee942013-05-16 20:45:17 +00002142}
2143
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002144SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002145 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2146 || cast<ConstantSDNode>
2147 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2148 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2149 return SDValue();
2150
2151 // The pattern
2152 // (add (frameaddr 0), (frame_to_args_offset))
2153 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2154 // (add FrameObject, 0)
2155 // where FrameObject is a fixed StackObject with offset 0 which points to
2156 // the old stack pointer.
2157 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2158 EVT ValTy = Op->getValueType(0);
2159 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2160 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002161 return DAG.getNode(ISD::ADD, SDLoc(Op), ValTy, InArgsAddr,
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002162 DAG.getConstant(0, ValTy));
2163}
2164
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002165SDValue MipsTargetLowering::lowerFP_TO_SINT(SDValue Op,
2166 SelectionDAG &DAG) const {
2167 EVT FPTy = EVT::getFloatingPointVT(Op.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002168 SDValue Trunc = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Op), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002169 Op.getOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002170 return DAG.getNode(ISD::BITCAST, SDLoc(Op), Op.getValueType(), Trunc);
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002171}
2172
Akira Hatanakae2489122011-04-15 21:51:11 +00002173//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002174// Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002175//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002176
Akira Hatanakae2489122011-04-15 21:51:11 +00002177//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002178// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002179// Mips O32 ABI rules:
2180// ---
2181// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peck527da1b2010-11-23 03:31:01 +00002182// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002183// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peck527da1b2010-11-23 03:31:01 +00002184// f64 - Only passed in two aliased f32 registers if no int reg has been used
2185// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002186// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2187// go to stack.
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002188//
2189// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanakae2489122011-04-15 21:51:11 +00002190//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002191
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002192static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT,
2193 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
Craig Topper840beec2014-04-04 05:16:06 +00002194 CCState &State, const MCPhysReg *F64Regs) {
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002195
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002196 static const unsigned IntRegsSize = 4, FloatRegsSize = 2;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002197
Craig Topper840beec2014-04-04 05:16:06 +00002198 static const MCPhysReg IntRegs[] = { Mips::A0, Mips::A1, Mips::A2, Mips::A3 };
2199 static const MCPhysReg F32Regs[] = { Mips::F12, Mips::F14 };
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002200
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002201 // Do not process byval args here.
2202 if (ArgFlags.isByVal())
2203 return true;
Akira Hatanaka5e16c6a2011-05-24 19:18:33 +00002204
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002205 // Promote i8 and i16
2206 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2207 LocVT = MVT::i32;
2208 if (ArgFlags.isSExt())
2209 LocInfo = CCValAssign::SExt;
2210 else if (ArgFlags.isZExt())
2211 LocInfo = CCValAssign::ZExt;
2212 else
2213 LocInfo = CCValAssign::AExt;
2214 }
2215
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002216 unsigned Reg;
2217
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002218 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2219 // is true: function is vararg, argument is 3rd or higher, there is previous
2220 // argument which is not f32 or f64.
2221 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2222 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002223 unsigned OrigAlign = ArgFlags.getOrigAlign();
2224 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002225
2226 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002227 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002228 // If this is the first part of an i64 arg,
2229 // the allocated register must be either A0 or A2.
2230 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2231 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002232 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002233 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2234 // Allocate int register and shadow next int register. If first
2235 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002236 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2237 if (Reg == Mips::A1 || Reg == Mips::A3)
2238 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2239 State.AllocateReg(IntRegs, IntRegsSize);
2240 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002241 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2242 // we are guaranteed to find an available float register
2243 if (ValVT == MVT::f32) {
2244 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2245 // Shadow int register
2246 State.AllocateReg(IntRegs, IntRegsSize);
2247 } else {
2248 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2249 // Shadow int registers
2250 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2251 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2252 State.AllocateReg(IntRegs, IntRegsSize);
2253 State.AllocateReg(IntRegs, IntRegsSize);
2254 }
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002255 } else
2256 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002257
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002258 if (!Reg) {
2259 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2260 OrigAlign);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002261 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002262 } else
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002263 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002264
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002265 return false;
Akira Hatanaka202f6402011-11-12 02:20:46 +00002266}
2267
Akira Hatanakabfb66242013-08-20 23:38:40 +00002268static bool CC_MipsO32_FP32(unsigned ValNo, MVT ValVT,
2269 MVT LocVT, CCValAssign::LocInfo LocInfo,
2270 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002271 static const MCPhysReg F64Regs[] = { Mips::D6, Mips::D7 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002272
2273 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2274}
2275
2276static bool CC_MipsO32_FP64(unsigned ValNo, MVT ValVT,
2277 MVT LocVT, CCValAssign::LocInfo LocInfo,
2278 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002279 static const MCPhysReg F64Regs[] = { Mips::D12_64, Mips::D14_64 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002280
2281 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2282}
2283
Akira Hatanaka202f6402011-11-12 02:20:46 +00002284#include "MipsGenCallingConv.inc"
2285
Akira Hatanakae2489122011-04-15 21:51:11 +00002286//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002287// Call Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002288//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002289
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002290// Return next O32 integer argument register.
2291static unsigned getNextIntArgReg(unsigned Reg) {
2292 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2293 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2294}
2295
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002296SDValue
2297MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002298 SDValue Chain, SDValue Arg, SDLoc DL,
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002299 bool IsTailCall, SelectionDAG &DAG) const {
2300 if (!IsTailCall) {
2301 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2302 DAG.getIntPtrConstant(Offset));
2303 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2304 false, 0);
2305 }
2306
2307 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2308 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2309 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2310 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2311 /*isVolatile=*/ true, false, 0);
2312}
2313
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002314void MipsTargetLowering::
2315getOpndList(SmallVectorImpl<SDValue> &Ops,
2316 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2317 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2318 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2319 // Insert node "GP copy globalreg" before call to function.
2320 //
2321 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2322 // in PIC mode) allow symbols to be resolved via lazy binding.
2323 // The lazy binding stub requires GP to point to the GOT.
2324 if (IsPICCall && !InternalLinkage) {
Daniel Sandersd897b562014-03-27 10:46:12 +00002325 unsigned GPReg = isN64() ? Mips::GP_64 : Mips::GP;
2326 EVT Ty = isN64() ? MVT::i64 : MVT::i32;
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002327 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2328 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002329
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002330 // Build a sequence of copy-to-reg nodes chained together with token
2331 // chain and flag operands which copy the outgoing args into registers.
2332 // The InFlag in necessary since all emitted instructions must be
2333 // stuck together.
2334 SDValue InFlag;
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002335
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002336 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2337 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2338 RegsToPass[i].second, InFlag);
2339 InFlag = Chain.getValue(1);
2340 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002341
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002342 // Add argument registers to the end of the list so that they are
2343 // known live into the call.
2344 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2345 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2346 RegsToPass[i].second.getValueType()));
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002347
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002348 // Add a register mask operand representing the call-preserved registers.
2349 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2350 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2351 assert(Mask && "Missing call preserved mask for calling convention");
Reed Kotler783c7942013-05-10 22:25:39 +00002352 if (Subtarget->inMips16HardFloat()) {
2353 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(CLI.Callee)) {
2354 llvm::StringRef Sym = G->getGlobal()->getName();
2355 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00002356 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00002357 Mask = MipsRegisterInfo::getMips16RetHelperMask();
2358 }
2359 }
2360 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002361 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2362
2363 if (InFlag.getNode())
2364 Ops.push_back(InFlag);
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002365}
2366
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002367/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman624801e2009-01-26 03:15:54 +00002368/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002369SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00002370MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002371 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00002372 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002373 SDLoc DL = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00002374 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2375 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2376 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Akira Hatanakabeda2242012-07-31 18:46:41 +00002377 SDValue Chain = CLI.Chain;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002378 SDValue Callee = CLI.Callee;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002379 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002380 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002381 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002382
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002383 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002384 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanaka7c619f12011-05-20 21:39:54 +00002385 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002386 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00002387 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002388
2389 // Analyze operands of the call, assigning locations to each operand.
2390 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002391 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002392 getTargetMachine(), ArgLocs, *DAG.getContext());
Reed Kotler783c7942013-05-10 22:25:39 +00002393 MipsCC::SpecialCallingConvType SpecialCallingConv =
2394 getSpecialCallingConv(Callee);
Daniel Sandersd897b562014-03-27 10:46:12 +00002395 MipsCC MipsCCInfo(CallConv, isO32(), Subtarget->isFP64bit(), CCInfo,
Akira Hatanakabfb66242013-08-20 23:38:40 +00002396 SpecialCallingConv);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002397
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002398 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Reed Kotlerc03807a2013-08-30 19:40:56 +00002399 Subtarget->mipsSEUsesSoftFloat(),
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00002400 Callee.getNode(), CLI.getArgs());
Wesley Peck527da1b2010-11-23 03:31:01 +00002401
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002402 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002403 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002404
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002405 // Check if it's really possible to do a tail call.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002406 if (IsTailCall)
2407 IsTailCall =
2408 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002409 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002410
Reid Kleckner5772b772014-04-24 20:14:34 +00002411 if (!IsTailCall && CLI.CS && CLI.CS->isMustTailCall())
2412 report_fatal_error("failed to perform tail call elimination on a call "
2413 "site marked musttail");
2414
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002415 if (IsTailCall)
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002416 ++NumTailCalls;
2417
Akira Hatanaka79738332011-09-19 20:26:02 +00002418 // Chain is the output chain of the last Load/Store or CopyToReg node.
2419 // ByValChain is the output chain of the last Memcpy node created for copying
2420 // byval arguments to the stack.
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002421 unsigned StackAlignment = TFL->getStackAlignment();
2422 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanaka79738332011-09-19 20:26:02 +00002423 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002424
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002425 if (!IsTailCall)
Andrew Trickad6d08a2013-05-29 22:03:55 +00002426 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal, DL);
Akira Hatanakabeda2242012-07-31 18:46:41 +00002427
Daniel Sandersd897b562014-03-27 10:46:12 +00002428 SDValue StackPtr = DAG.getCopyFromReg(
2429 Chain, DL, isN64() ? Mips::SP_64 : Mips::SP, getPointerTy());
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002430
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002431 // With EABI is it possible to have 16 args on registers.
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002432 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002433 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002434 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002435
2436 // Walk the register/memloc assignments, inserting copies/loads.
2437 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002438 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002439 CCValAssign &VA = ArgLocs[i];
Akira Hatanakab20a3252011-10-28 19:49:00 +00002440 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka19891f82011-11-12 02:34:50 +00002441 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2442
2443 // ByVal Arg.
2444 if (Flags.isByVal()) {
2445 assert(Flags.getByValSize() &&
2446 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002447 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002448 assert(!IsTailCall &&
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002449 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002450 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002451 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2452 ++ByValArg;
Akira Hatanaka19891f82011-11-12 02:34:50 +00002453 continue;
2454 }
Jia Liuf54f60f2012-02-28 07:46:26 +00002455
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002456 // Promote the value if needed.
2457 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002458 default: llvm_unreachable("Unknown loc info!");
Wesley Peck527da1b2010-11-23 03:31:01 +00002459 case CCValAssign::Full:
Akira Hatanakab20a3252011-10-28 19:49:00 +00002460 if (VA.isRegLoc()) {
2461 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00002462 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2463 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002464 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakab20a3252011-10-28 19:49:00 +00002465 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002466 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakae2489122011-04-15 21:51:11 +00002467 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002468 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002469 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka27916972011-04-15 19:52:08 +00002470 if (!Subtarget->isLittle())
2471 std::swap(Lo, Hi);
Jia Liuf54f60f2012-02-28 07:46:26 +00002472 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002473 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2474 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2475 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002476 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002477 }
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002478 }
2479 break;
Chris Lattner52f16de2008-03-17 06:57:02 +00002480 case CCValAssign::SExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002481 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002482 break;
2483 case CCValAssign::ZExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002484 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002485 break;
2486 case CCValAssign::AExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002487 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002488 break;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002489 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002490
2491 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002492 // RegsToPass vector
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002493 if (VA.isRegLoc()) {
2494 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattner52f16de2008-03-17 06:57:02 +00002495 continue;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002496 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002497
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002498 // Register can't get to this point...
Chris Lattner52f16de2008-03-17 06:57:02 +00002499 assert(VA.isMemLoc());
Wesley Peck527da1b2010-11-23 03:31:01 +00002500
Wesley Peck527da1b2010-11-23 03:31:01 +00002501 // emit ISD::STORE whichs stores the
Chris Lattner52f16de2008-03-17 06:57:02 +00002502 // parameter value to a stack Location
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002503 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002504 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002505 }
2506
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002507 // Transform all store nodes into one single node because all store
2508 // nodes are independent of each other.
Wesley Peck527da1b2010-11-23 03:31:01 +00002509 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002510 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOpChains);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002511
Bill Wendling24c79f22008-09-16 21:48:12 +00002512 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peck527da1b2010-11-23 03:31:01 +00002513 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2514 // node so that legalize doesn't hack it.
Daniel Sandersd897b562014-03-27 10:46:12 +00002515 bool IsPICCall = (isN64() || IsPIC); // true if calls are translated to
2516 // jalr $25
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002517 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanakad6f1c582011-04-07 19:51:44 +00002518 SDValue CalleeLo;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002519 EVT Ty = Callee.getValueType();
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002520
2521 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002522 if (IsPICCall) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002523 const GlobalValue *Val = G->getGlobal();
2524 InternalLinkage = Val->hasInternalLinkage();
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002525
2526 if (InternalLinkage)
Daniel Sandersd897b562014-03-27 10:46:12 +00002527 Callee = getAddrLocal(G, Ty, DAG, isN32() || isN64());
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002528 else if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002529 Callee = getAddrGlobalLargeGOT(G, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002530 MipsII::MO_CALL_LO16, Chain,
2531 FuncInfo->callPtrInfo(Val));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002532 else
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002533 Callee = getAddrGlobal(G, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2534 FuncInfo->callPtrInfo(Val));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002535 } else
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002536 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002537 MipsII::MO_NO_FLAG);
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002538 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002539 }
2540 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002541 const char *Sym = S->getSymbol();
2542
Daniel Sandersd897b562014-03-27 10:46:12 +00002543 if (!isN64() && !IsPIC) // !N64 && static
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002544 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(),
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002545 MipsII::MO_NO_FLAG);
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002546 else if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002547 Callee = getAddrGlobalLargeGOT(S, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002548 MipsII::MO_CALL_LO16, Chain,
2549 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka02b0e482013-02-22 21:10:03 +00002550 else // N64 || PIC
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002551 Callee = getAddrGlobal(S, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2552 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002553
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002554 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002555 }
2556
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002557 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002558 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002559
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002560 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2561 CLI, Callee, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002562
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002563 if (IsTailCall)
Craig Topper48d114b2014-04-26 18:35:24 +00002564 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, Ops);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002565
Craig Topper48d114b2014-04-26 18:35:24 +00002566 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, Ops);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002567 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002568
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002569 // Create the CALLSEQ_END node.
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002570 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Andrew Trickad6d08a2013-05-29 22:03:55 +00002571 DAG.getIntPtrConstant(0, true), InFlag, DL);
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002572 InFlag = Chain.getValue(1);
2573
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002574 // Handle result values, copying them out of physregs into vregs that we
2575 // return.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002576 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2577 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002578}
2579
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002580/// LowerCallResult - Lower the result values of a call into the
2581/// appropriate copies out of appropriate physical registers.
2582SDValue
2583MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002584 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002585 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002586 SDLoc DL, SelectionDAG &DAG,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002587 SmallVectorImpl<SDValue> &InVals,
2588 const SDNode *CallNode,
2589 const Type *RetTy) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002590 // Assign locations to each value returned by this call.
2591 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002592 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka5fd22482012-06-14 21:10:56 +00002593 getTargetMachine(), RVLocs, *DAG.getContext());
Daniel Sandersd897b562014-03-27 10:46:12 +00002594 MipsCC MipsCCInfo(CallConv, isO32(), Subtarget->isFP64bit(), CCInfo);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002595
Reed Kotlerc03807a2013-08-30 19:40:56 +00002596 MipsCCInfo.analyzeCallResult(Ins, Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002597 CallNode, RetTy);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002598
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002599 // Copy all of the result registers out of their specified physreg.
2600 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002601 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002602 RVLocs[i].getLocVT(), InFlag);
2603 Chain = Val.getValue(1);
2604 InFlag = Val.getValue(2);
2605
2606 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002607 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002608
2609 InVals.push_back(Val);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002610 }
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002611
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002612 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002613}
2614
Akira Hatanakae2489122011-04-15 21:51:11 +00002615//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002616// Formal Arguments Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002617//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002618/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002619/// and generate load operations for arguments places on the stack.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002620SDValue
2621MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002622 CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002623 bool IsVarArg,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002624 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002625 SDLoc DL, SelectionDAG &DAG,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002626 SmallVectorImpl<SDValue> &InVals)
Akira Hatanakae2489122011-04-15 21:51:11 +00002627 const {
Bruno Cardoso Lopesa01ede22008-08-04 07:12:52 +00002628 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002629 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopes14033fb2007-08-28 05:08:16 +00002630 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002631
Dan Gohman31ae5862010-04-17 14:41:14 +00002632 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002633
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002634 // Used with vargs to acumulate store chains.
2635 std::vector<SDValue> OutChains;
2636
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002637 // Assign locations to all of the incoming arguments.
2638 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002639 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002640 getTargetMachine(), ArgLocs, *DAG.getContext());
Daniel Sandersd897b562014-03-27 10:46:12 +00002641 MipsCC MipsCCInfo(CallConv, isO32(), Subtarget->isFP64bit(), CCInfo);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002642 Function::const_arg_iterator FuncArg =
2643 DAG.getMachineFunction().getFunction()->arg_begin();
Reed Kotlerc03807a2013-08-30 19:40:56 +00002644 bool UseSoftFloat = Subtarget->mipsSEUsesSoftFloat();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002645
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002646 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanaka4866fe12012-10-30 19:37:25 +00002647 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2648 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002649
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002650 unsigned CurArgIdx = 0;
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002651 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002652
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002653 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002654 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002655 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2656 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002657 EVT ValVT = VA.getValVT();
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002658 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2659 bool IsRegLoc = VA.isRegLoc();
2660
2661 if (Flags.isByVal()) {
2662 assert(Flags.getByValSize() &&
2663 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002664 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002665 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002666 MipsCCInfo, *ByValArg);
2667 ++ByValArg;
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002668 continue;
2669 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002670
2671 // Arguments stored on registers
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002672 if (IsRegLoc) {
Akira Hatanaka7d822522013-10-28 21:21:36 +00002673 MVT RegVT = VA.getLocVT();
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002674 unsigned ArgReg = VA.getLocReg();
Akira Hatanaka7d822522013-10-28 21:21:36 +00002675 const TargetRegisterClass *RC = getRegClassFor(RegVT);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002676
Wesley Peck527da1b2010-11-23 03:31:01 +00002677 // Transform the arguments stored on
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002678 // physical registers into virtual ones
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002679 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2680 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peck527da1b2010-11-23 03:31:01 +00002681
2682 // If this is an 8 or 16-bit value, it has been passed promoted
2683 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002684 // truncate to the right size.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002685 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattner3c049702009-03-26 05:28:14 +00002686 unsigned Opcode = 0;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002687 if (VA.getLocInfo() == CCValAssign::SExt)
2688 Opcode = ISD::AssertSext;
2689 else if (VA.getLocInfo() == CCValAssign::ZExt)
2690 Opcode = ISD::AssertZext;
Chris Lattner3c049702009-03-26 05:28:14 +00002691 if (Opcode)
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002692 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002693 DAG.getValueType(ValVT));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002694 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002695 }
2696
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002697 // Handle floating point arguments passed in integer registers and
2698 // long double arguments passed in floating point registers.
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002699 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002700 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2701 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002702 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Daniel Sandersd897b562014-03-27 10:46:12 +00002703 else if (isO32() && RegVT == MVT::i32 && ValVT == MVT::f64) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002704 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002705 getNextIntArgReg(ArgReg), RC);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002706 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002707 if (!Subtarget->isLittle())
2708 std::swap(ArgValue, ArgValue2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002709 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002710 ArgValue, ArgValue2);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002711 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002712
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002713 InVals.push_back(ArgValue);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002714 } else { // VA.isRegLoc()
2715
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002716 // sanity check
2717 assert(VA.isMemLoc());
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002718
Wesley Peck527da1b2010-11-23 03:31:01 +00002719 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002720 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002721 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002722
2723 // Create load nodes to retrieve arguments from the stack
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002724 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakad1c58ed2013-11-09 02:38:51 +00002725 SDValue Load = DAG.getLoad(ValVT, DL, Chain, FIN,
2726 MachinePointerInfo::getFixedStack(FI),
2727 false, false, false, 0);
2728 InVals.push_back(Load);
2729 OutChains.push_back(Load.getValue(1));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002730 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00002731 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002732
Reid Kleckner7a59e082014-05-12 22:01:27 +00002733 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Reid Kleckner79418562014-05-09 22:32:13 +00002734 // The mips ABIs for returning structs by value requires that we copy
2735 // the sret argument into $v0 for the return. Save the argument into
2736 // a virtual register so that we can access it from the return points.
Reid Kleckner7a59e082014-05-12 22:01:27 +00002737 if (Ins[i].Flags.isSRet()) {
Reid Kleckner79418562014-05-09 22:32:13 +00002738 unsigned Reg = MipsFI->getSRetReturnReg();
2739 if (!Reg) {
2740 Reg = MF.getRegInfo().createVirtualRegister(
2741 getRegClassFor(isN64() ? MVT::i64 : MVT::i32));
2742 MipsFI->setSRetReturnReg(Reg);
2743 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00002744 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[i]);
Reid Kleckner79418562014-05-09 22:32:13 +00002745 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Reid Kleckner7a59e082014-05-12 22:01:27 +00002746 break;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002747 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002748 }
2749
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002750 if (IsVarArg)
2751 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002752
Wesley Peck527da1b2010-11-23 03:31:01 +00002753 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002754 // the size of Ins and InVals. This only happens when on varg functions
2755 if (!OutChains.empty()) {
2756 OutChains.push_back(Chain);
Craig Topper48d114b2014-04-26 18:35:24 +00002757 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, OutChains);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002758 }
2759
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002760 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002761}
2762
Akira Hatanakae2489122011-04-15 21:51:11 +00002763//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002764// Return Value Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002765//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002766
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002767bool
2768MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002769 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002770 const SmallVectorImpl<ISD::OutputArg> &Outs,
2771 LLVMContext &Context) const {
2772 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002773 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002774 RVLocs, Context);
2775 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2776}
2777
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002778SDValue
2779MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002780 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002781 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002782 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002783 SDLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002784 // CCValAssign - represent the assignment of
2785 // the return value to a location
2786 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002787 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002788
2789 // CCState - Info about the registers and stack slot.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002790 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002791 *DAG.getContext());
Daniel Sandersd897b562014-03-27 10:46:12 +00002792 MipsCC MipsCCInfo(CallConv, isO32(), Subtarget->isFP64bit(), CCInfo);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002793
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002794 // Analyze return values.
Reed Kotlerc03807a2013-08-30 19:40:56 +00002795 MipsCCInfo.analyzeReturn(Outs, Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002796 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002797
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002798 SDValue Flag;
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002799 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002800
2801 // Copy the result values into the output registers.
2802 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002803 SDValue Val = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002804 CCValAssign &VA = RVLocs[i];
2805 assert(VA.isRegLoc() && "Can only return in registers!");
2806
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002807 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002808 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002809
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002810 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002811
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002812 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002813 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002814 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002815 }
2816
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002817 // The mips ABIs for returning structs by value requires that we copy
2818 // the sret argument into $v0 for the return. We saved the argument into
2819 // a virtual register in the entry block, so now we copy the value out
2820 // and into $v0.
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002821 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002822 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2823 unsigned Reg = MipsFI->getSRetReturnReg();
2824
Wesley Peck527da1b2010-11-23 03:31:01 +00002825 if (!Reg)
Torok Edwinfbcc6632009-07-14 16:55:14 +00002826 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002827 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Daniel Sandersd897b562014-03-27 10:46:12 +00002828 unsigned V0 = isN64() ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002829
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002830 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002831 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002832 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002833 }
2834
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002835 RetOps[0] = Chain; // Update chain.
Akira Hatanakaefff7b72012-07-10 00:19:06 +00002836
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002837 // Add the flag if we have it.
2838 if (Flag.getNode())
2839 RetOps.push_back(Flag);
2840
2841 // Return on Mips is always a "jr $ra"
Craig Topper48d114b2014-04-26 18:35:24 +00002842 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, RetOps);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002843}
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002844
Akira Hatanakae2489122011-04-15 21:51:11 +00002845//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002846// Mips Inline Assembly Support
Akira Hatanakae2489122011-04-15 21:51:11 +00002847//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002848
2849/// getConstraintType - Given a constraint letter, return the type of
2850/// constraint it is for this target.
2851MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peck527da1b2010-11-23 03:31:01 +00002852getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002853{
Daniel Sanders8b59af12013-11-12 12:56:01 +00002854 // Mips specific constraints
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002855 // GCC config/mips/constraints.md
2856 //
Wesley Peck527da1b2010-11-23 03:31:01 +00002857 // 'd' : An address register. Equivalent to r
2858 // unless generating MIPS16 code.
2859 // 'y' : Equivalent to r; retained for
2860 // backwards compatibility.
Eric Christophere3c494d2012-05-07 06:25:10 +00002861 // 'c' : A register suitable for use in an indirect
2862 // jump. This will always be $25 for -mabicalls.
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002863 // 'l' : The lo register. 1 word storage.
2864 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002865 if (Constraint.size() == 1) {
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002866 switch (Constraint[0]) {
2867 default : break;
Wesley Peck527da1b2010-11-23 03:31:01 +00002868 case 'd':
2869 case 'y':
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002870 case 'f':
Eric Christophere3c494d2012-05-07 06:25:10 +00002871 case 'c':
Eric Christopher9c492e62012-05-07 06:25:15 +00002872 case 'l':
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002873 case 'x':
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002874 return C_RegisterClass;
Jack Carter0e149b02013-03-04 21:33:15 +00002875 case 'R':
2876 return C_Memory;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002877 }
2878 }
2879 return TargetLowering::getConstraintType(Constraint);
2880}
2881
John Thompsone8360b72010-10-29 17:29:13 +00002882/// Examine constraint type and operand type and determine a weight value.
2883/// This object must already have been set up with the operand type
2884/// and the current alternative constraint selected.
2885TargetLowering::ConstraintWeight
2886MipsTargetLowering::getSingleConstraintMatchWeight(
2887 AsmOperandInfo &info, const char *constraint) const {
2888 ConstraintWeight weight = CW_Invalid;
2889 Value *CallOperandVal = info.CallOperandVal;
2890 // If we don't have a value, we can't do a match,
2891 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00002892 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00002893 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00002894 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00002895 // Look at the constraint type.
2896 switch (*constraint) {
2897 default:
2898 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2899 break;
Wesley Peck527da1b2010-11-23 03:31:01 +00002900 case 'd':
2901 case 'y':
John Thompsone8360b72010-10-29 17:29:13 +00002902 if (type->isIntegerTy())
2903 weight = CW_Register;
2904 break;
Daniel Sanders8b59af12013-11-12 12:56:01 +00002905 case 'f': // FPU or MSA register
2906 if (Subtarget->hasMSA() && type->isVectorTy() &&
2907 cast<VectorType>(type)->getBitWidth() == 128)
2908 weight = CW_Register;
2909 else if (type->isFloatTy())
John Thompsone8360b72010-10-29 17:29:13 +00002910 weight = CW_Register;
2911 break;
Eric Christophere3c494d2012-05-07 06:25:10 +00002912 case 'c': // $25 for indirect jumps
Eric Christopher9c492e62012-05-07 06:25:15 +00002913 case 'l': // lo register
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002914 case 'x': // hilo register pair
Daniel Sanders8b59af12013-11-12 12:56:01 +00002915 if (type->isIntegerTy())
Eric Christophere3c494d2012-05-07 06:25:10 +00002916 weight = CW_SpecificReg;
Daniel Sanders8b59af12013-11-12 12:56:01 +00002917 break;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00002918 case 'I': // signed 16 bit immediate
Eric Christopher7201e1b2012-05-07 03:13:42 +00002919 case 'J': // integer zero
Eric Christopher3ff88a02012-05-07 05:46:29 +00002920 case 'K': // unsigned 16 bit immediate
Eric Christopher1109b342012-05-07 05:46:37 +00002921 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christophere07aa432012-05-07 05:46:43 +00002922 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher470578a2012-05-07 05:46:48 +00002923 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopherc18ae4a2012-05-07 06:25:02 +00002924 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher1d6c89e2012-05-07 03:13:32 +00002925 if (isa<ConstantInt>(CallOperandVal))
2926 weight = CW_Constant;
2927 break;
Jack Carter0e149b02013-03-04 21:33:15 +00002928 case 'R':
2929 weight = CW_Memory;
2930 break;
John Thompsone8360b72010-10-29 17:29:13 +00002931 }
2932 return weight;
2933}
2934
Akira Hatanaka7473b472013-08-14 00:21:25 +00002935/// This is a helper function to parse a physical register string and split it
2936/// into non-numeric and numeric parts (Prefix and Reg). The first boolean flag
2937/// that is returned indicates whether parsing was successful. The second flag
2938/// is true if the numeric part exists.
2939static std::pair<bool, bool>
2940parsePhysicalReg(const StringRef &C, std::string &Prefix,
2941 unsigned long long &Reg) {
2942 if (C.front() != '{' || C.back() != '}')
2943 return std::make_pair(false, false);
2944
2945 // Search for the first numeric character.
2946 StringRef::const_iterator I, B = C.begin() + 1, E = C.end() - 1;
2947 I = std::find_if(B, E, std::ptr_fun(isdigit));
2948
2949 Prefix.assign(B, I - B);
2950
2951 // The second flag is set to false if no numeric characters were found.
2952 if (I == E)
2953 return std::make_pair(true, false);
2954
2955 // Parse the numeric characters.
2956 return std::make_pair(!getAsUnsignedInteger(StringRef(I, E - I), 10, Reg),
2957 true);
2958}
2959
2960std::pair<unsigned, const TargetRegisterClass *> MipsTargetLowering::
2961parseRegForInlineAsmConstraint(const StringRef &C, MVT VT) const {
2962 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2963 const TargetRegisterClass *RC;
2964 std::string Prefix;
2965 unsigned long long Reg;
2966
2967 std::pair<bool, bool> R = parsePhysicalReg(C, Prefix, Reg);
2968
2969 if (!R.first)
Craig Topper062a2ba2014-04-25 05:30:21 +00002970 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002971
2972 if ((Prefix == "hi" || Prefix == "lo")) { // Parse hi/lo.
2973 // No numeric characters follow "hi" or "lo".
2974 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00002975 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002976
2977 RC = TRI->getRegClass(Prefix == "hi" ?
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00002978 Mips::HI32RegClassID : Mips::LO32RegClassID);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002979 return std::make_pair(*(RC->begin()), RC);
Daniel Sanders8b59af12013-11-12 12:56:01 +00002980 } else if (Prefix.compare(0, 4, "$msa") == 0) {
2981 // Parse $msa(ir|csr|access|save|modify|request|map|unmap)
2982
2983 // No numeric characters follow the name.
2984 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00002985 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00002986
2987 Reg = StringSwitch<unsigned long long>(Prefix)
2988 .Case("$msair", Mips::MSAIR)
2989 .Case("$msacsr", Mips::MSACSR)
2990 .Case("$msaaccess", Mips::MSAAccess)
2991 .Case("$msasave", Mips::MSASave)
2992 .Case("$msamodify", Mips::MSAModify)
2993 .Case("$msarequest", Mips::MSARequest)
2994 .Case("$msamap", Mips::MSAMap)
2995 .Case("$msaunmap", Mips::MSAUnmap)
2996 .Default(0);
2997
2998 if (!Reg)
Craig Topper062a2ba2014-04-25 05:30:21 +00002999 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003000
3001 RC = TRI->getRegClass(Mips::MSACtrlRegClassID);
3002 return std::make_pair(Reg, RC);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003003 }
3004
3005 if (!R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003006 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003007
3008 if (Prefix == "$f") { // Parse $f0-$f31.
3009 // If the size of FP registers is 64-bit or Reg is an even number, select
3010 // the 64-bit register class. Otherwise, select the 32-bit register class.
3011 if (VT == MVT::Other)
3012 VT = (Subtarget->isFP64bit() || !(Reg % 2)) ? MVT::f64 : MVT::f32;
3013
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003014 RC = getRegClassFor(VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003015
3016 if (RC == &Mips::AFGR64RegClass) {
3017 assert(Reg % 2 == 0);
3018 Reg >>= 1;
3019 }
Daniel Sanders8b59af12013-11-12 12:56:01 +00003020 } else if (Prefix == "$fcc") // Parse $fcc0-$fcc7.
Akira Hatanaka7473b472013-08-14 00:21:25 +00003021 RC = TRI->getRegClass(Mips::FCCRegClassID);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003022 else if (Prefix == "$w") { // Parse $w0-$w31.
3023 RC = getRegClassFor((VT == MVT::Other) ? MVT::v16i8 : VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003024 } else { // Parse $0-$31.
3025 assert(Prefix == "$");
3026 RC = getRegClassFor((VT == MVT::Other) ? MVT::i32 : VT);
3027 }
3028
3029 assert(Reg < RC->getNumRegs());
3030 return std::make_pair(*(RC->begin() + Reg), RC);
3031}
3032
Eric Christophereaf77dc2011-06-29 19:33:04 +00003033/// Given a register class constraint, like 'r', if this corresponds directly
3034/// to an LLVM register class, return a register of 0 and the register class
3035/// pointer.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003036std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Chad Rosier295bd432013-06-22 18:37:38 +00003037getRegForInlineAsmConstraint(const std::string &Constraint, MVT VT) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003038{
3039 if (Constraint.size() == 1) {
3040 switch (Constraint[0]) {
Eric Christopher9519c082011-06-29 19:04:31 +00003041 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3042 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003043 case 'r':
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003044 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
3045 if (Subtarget->inMips16Mode())
3046 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003047 return std::make_pair(0U, &Mips::GPR32RegClass);
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003048 }
Daniel Sanders5e94e682014-03-27 16:42:17 +00003049 if (VT == MVT::i64 && !isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003050 return std::make_pair(0U, &Mips::GPR32RegClass);
Daniel Sanders5e94e682014-03-27 16:42:17 +00003051 if (VT == MVT::i64 && isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003052 return std::make_pair(0U, &Mips::GPR64RegClass);
Eric Christopher58daf042012-05-07 03:13:22 +00003053 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00003054 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003055 case 'f': // FPU or MSA register
3056 if (VT == MVT::v16i8)
3057 return std::make_pair(0U, &Mips::MSA128BRegClass);
3058 else if (VT == MVT::v8i16 || VT == MVT::v8f16)
3059 return std::make_pair(0U, &Mips::MSA128HRegClass);
3060 else if (VT == MVT::v4i32 || VT == MVT::v4f32)
3061 return std::make_pair(0U, &Mips::MSA128WRegClass);
3062 else if (VT == MVT::v2i64 || VT == MVT::v2f64)
3063 return std::make_pair(0U, &Mips::MSA128DRegClass);
3064 else if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00003065 return std::make_pair(0U, &Mips::FGR32RegClass);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003066 else if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
Akira Hatanakac669d7a2012-01-04 02:45:01 +00003067 if (Subtarget->isFP64bit())
Craig Topperc7242e02012-04-20 07:30:17 +00003068 return std::make_pair(0U, &Mips::FGR64RegClass);
3069 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakac669d7a2012-01-04 02:45:01 +00003070 }
Eric Christophere3c494d2012-05-07 06:25:10 +00003071 break;
3072 case 'c': // register suitable for indirect jump
3073 if (VT == MVT::i32)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003074 return std::make_pair((unsigned)Mips::T9, &Mips::GPR32RegClass);
Eric Christophere3c494d2012-05-07 06:25:10 +00003075 assert(VT == MVT::i64 && "Unexpected type.");
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003076 return std::make_pair((unsigned)Mips::T9_64, &Mips::GPR64RegClass);
Eric Christopher9c492e62012-05-07 06:25:15 +00003077 case 'l': // register suitable for indirect jump
3078 if (VT == MVT::i32)
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00003079 return std::make_pair((unsigned)Mips::LO0, &Mips::LO32RegClass);
3080 return std::make_pair((unsigned)Mips::LO0_64, &Mips::LO64RegClass);
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003081 case 'x': // register suitable for indirect jump
3082 // Fixme: Not triggering the use of both hi and low
3083 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00003084 return std::make_pair(0U, nullptr);
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003085 }
3086 }
Akira Hatanaka7473b472013-08-14 00:21:25 +00003087
3088 std::pair<unsigned, const TargetRegisterClass *> R;
3089 R = parseRegForInlineAsmConstraint(Constraint, VT);
3090
3091 if (R.second)
3092 return R;
3093
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003094 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3095}
3096
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003097/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3098/// vector. If it is invalid, don't add anything to Ops.
3099void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3100 std::string &Constraint,
3101 std::vector<SDValue>&Ops,
3102 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00003103 SDValue Result;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003104
3105 // Only support length 1 constraints for now.
3106 if (Constraint.length() > 1) return;
3107
3108 char ConstraintLetter = Constraint[0];
3109 switch (ConstraintLetter) {
3110 default: break; // This will fall through to the generic implementation
3111 case 'I': // Signed 16 bit constant
3112 // If this fails, the parent routine will give an error
3113 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3114 EVT Type = Op.getValueType();
3115 int64_t Val = C->getSExtValue();
3116 if (isInt<16>(Val)) {
3117 Result = DAG.getTargetConstant(Val, Type);
3118 break;
3119 }
3120 }
3121 return;
Eric Christopher7201e1b2012-05-07 03:13:42 +00003122 case 'J': // integer zero
3123 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3124 EVT Type = Op.getValueType();
3125 int64_t Val = C->getZExtValue();
3126 if (Val == 0) {
3127 Result = DAG.getTargetConstant(0, Type);
3128 break;
3129 }
3130 }
3131 return;
Eric Christopher3ff88a02012-05-07 05:46:29 +00003132 case 'K': // unsigned 16 bit immediate
3133 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3134 EVT Type = Op.getValueType();
3135 uint64_t Val = (uint64_t)C->getZExtValue();
3136 if (isUInt<16>(Val)) {
3137 Result = DAG.getTargetConstant(Val, Type);
3138 break;
3139 }
3140 }
3141 return;
Eric Christopher1109b342012-05-07 05:46:37 +00003142 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3143 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3144 EVT Type = Op.getValueType();
3145 int64_t Val = C->getSExtValue();
3146 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3147 Result = DAG.getTargetConstant(Val, Type);
3148 break;
3149 }
3150 }
3151 return;
Eric Christophere07aa432012-05-07 05:46:43 +00003152 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3153 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3154 EVT Type = Op.getValueType();
3155 int64_t Val = C->getSExtValue();
3156 if ((Val >= -65535) && (Val <= -1)) {
3157 Result = DAG.getTargetConstant(Val, Type);
3158 break;
3159 }
3160 }
3161 return;
Eric Christopher470578a2012-05-07 05:46:48 +00003162 case 'O': // signed 15 bit immediate
3163 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3164 EVT Type = Op.getValueType();
3165 int64_t Val = C->getSExtValue();
3166 if ((isInt<15>(Val))) {
3167 Result = DAG.getTargetConstant(Val, Type);
3168 break;
3169 }
3170 }
3171 return;
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003172 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3173 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3174 EVT Type = Op.getValueType();
3175 int64_t Val = C->getSExtValue();
3176 if ((Val <= 65535) && (Val >= 1)) {
3177 Result = DAG.getTargetConstant(Val, Type);
3178 break;
3179 }
3180 }
3181 return;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003182 }
3183
3184 if (Result.getNode()) {
3185 Ops.push_back(Result);
3186 return;
3187 }
3188
3189 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3190}
3191
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003192bool MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3193 Type *Ty) const {
Akira Hatanakaef839192012-11-17 00:25:41 +00003194 // No global is ever allowed as a base.
3195 if (AM.BaseGV)
3196 return false;
3197
3198 switch (AM.Scale) {
3199 case 0: // "r+i" or just "i", depending on HasBaseReg.
3200 break;
3201 case 1:
3202 if (!AM.HasBaseReg) // allow "r+i".
3203 break;
3204 return false; // disallow "r+r" or "r+r+i".
3205 default:
3206 return false;
3207 }
3208
3209 return true;
3210}
3211
3212bool
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003213MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3214 // The Mips target isn't yet aware of offsets.
3215 return false;
3216}
Evan Cheng16993aa2009-10-27 19:56:55 +00003217
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003218EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00003219 unsigned SrcAlign,
3220 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003221 bool MemcpyStrSrc,
3222 MachineFunction &MF) const {
3223 if (Subtarget->hasMips64())
3224 return MVT::i64;
3225
3226 return MVT::i32;
3227}
3228
Evan Cheng83896a52009-10-28 01:43:28 +00003229bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3230 if (VT != MVT::f32 && VT != MVT::f64)
3231 return false;
Bruno Cardoso Lopesb02a9df2011-01-18 19:41:41 +00003232 if (Imm.isNegZero())
3233 return false;
Evan Cheng16993aa2009-10-27 19:56:55 +00003234 return Imm.isZero();
3235}
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003236
3237unsigned MipsTargetLowering::getJumpTableEncoding() const {
Daniel Sandersd897b562014-03-27 10:46:12 +00003238 if (isN64())
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003239 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liuf54f60f2012-02-28 07:46:26 +00003240
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003241 return TargetLowering::getJumpTableEncoding();
3242}
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003243
Akira Hatanakae092f722013-03-05 22:54:59 +00003244/// This function returns true if CallSym is a long double emulation routine.
3245static bool isF128SoftLibCall(const char *CallSym) {
3246 const char *const LibCalls[] =
3247 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3248 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3249 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3250 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3251 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3252 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3253 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3254 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3255 "truncl"};
3256
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003257 const char *const *End = LibCalls + array_lengthof(LibCalls);
Akira Hatanakae092f722013-03-05 22:54:59 +00003258
3259 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003260 MipsTargetLowering::LTStr Comp;
Akira Hatanakae092f722013-03-05 22:54:59 +00003261
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003262#ifndef NDEBUG
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003263 for (const char *const *I = LibCalls; I < End - 1; ++I)
Akira Hatanakae092f722013-03-05 22:54:59 +00003264 assert(Comp(*I, *(I + 1)));
3265#endif
3266
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003267 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanakae092f722013-03-05 22:54:59 +00003268}
3269
3270/// This function returns true if Ty is fp128 or i128 which was originally a
3271/// fp128.
3272static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3273 if (Ty->isFP128Ty())
3274 return true;
3275
3276 const ExternalSymbolSDNode *ES =
3277 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3278
3279 // If the Ty is i128 and the function being called is a long double emulation
3280 // routine, then the original type is f128.
3281 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3282}
3283
Reed Kotler783c7942013-05-10 22:25:39 +00003284MipsTargetLowering::MipsCC::SpecialCallingConvType
3285 MipsTargetLowering::getSpecialCallingConv(SDValue Callee) const {
3286 MipsCC::SpecialCallingConvType SpecialCallingConv =
Alp Toker98444342014-04-19 23:56:35 +00003287 MipsCC::NoSpecialCallingConv;
Reed Kotler783c7942013-05-10 22:25:39 +00003288 if (Subtarget->inMips16HardFloat()) {
3289 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3290 llvm::StringRef Sym = G->getGlobal()->getName();
3291 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00003292 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00003293 SpecialCallingConv = MipsCC::Mips16RetHelperConv;
3294 }
3295 }
3296 }
3297 return SpecialCallingConv;
3298}
3299
3300MipsTargetLowering::MipsCC::MipsCC(
Akira Hatanakabfb66242013-08-20 23:38:40 +00003301 CallingConv::ID CC, bool IsO32_, bool IsFP64_, CCState &Info,
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003302 MipsCC::SpecialCallingConvType SpecialCallingConv_)
Akira Hatanakabfb66242013-08-20 23:38:40 +00003303 : CCInfo(Info), CallConv(CC), IsO32(IsO32_), IsFP64(IsFP64_),
Reed Kotler783c7942013-05-10 22:25:39 +00003304 SpecialCallingConv(SpecialCallingConv_){
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003305 // Pre-allocate reserved argument area.
Akira Hatanaka5001be52013-02-15 21:45:11 +00003306 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003307}
3308
Reed Kotler783c7942013-05-10 22:25:39 +00003309
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003310void MipsTargetLowering::MipsCC::
Akira Hatanaka5001be52013-02-15 21:45:11 +00003311analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00003312 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3313 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003314 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3315 "CallingConv::Fast shouldn't be used for vararg functions.");
3316
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003317 unsigned NumOpnds = Args.size();
Akira Hatanaka5001be52013-02-15 21:45:11 +00003318 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003319
3320 for (unsigned I = 0; I != NumOpnds; ++I) {
3321 MVT ArgVT = Args[I].VT;
3322 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3323 bool R;
3324
3325 if (ArgFlags.isByVal()) {
3326 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3327 continue;
3328 }
3329
Akira Hatanaka5001be52013-02-15 21:45:11 +00003330 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003331 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00003332 else {
3333 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3334 IsSoftFloat);
3335 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3336 }
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003337
3338 if (R) {
3339#ifndef NDEBUG
3340 dbgs() << "Call operand #" << I << " has unhandled type "
3341 << EVT(ArgVT).getEVTString();
3342#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003343 llvm_unreachable(nullptr);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003344 }
3345 }
3346}
3347
3348void MipsTargetLowering::MipsCC::
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003349analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3350 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003351 unsigned NumArgs = Args.size();
Akira Hatanaka5001be52013-02-15 21:45:11 +00003352 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003353 unsigned CurArgIdx = 0;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003354
3355 for (unsigned I = 0; I != NumArgs; ++I) {
3356 MVT ArgVT = Args[I].VT;
3357 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003358 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3359 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003360
3361 if (ArgFlags.isByVal()) {
3362 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3363 continue;
3364 }
3365
Craig Topper062a2ba2014-04-25 05:30:21 +00003366 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), nullptr, IsSoftFloat);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003367
3368 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003369 continue;
3370
3371#ifndef NDEBUG
3372 dbgs() << "Formal Arg #" << I << " has unhandled type "
3373 << EVT(ArgVT).getEVTString();
3374#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003375 llvm_unreachable(nullptr);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003376 }
3377}
3378
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003379template<typename Ty>
3380void MipsTargetLowering::MipsCC::
3381analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3382 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanakae092f722013-03-05 22:54:59 +00003383 CCAssignFn *Fn;
3384
3385 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3386 Fn = RetCC_F128Soft;
3387 else
3388 Fn = RetCC_Mips;
3389
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003390 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3391 MVT VT = RetVals[I].VT;
3392 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3393 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3394
Akira Hatanakae092f722013-03-05 22:54:59 +00003395 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003396#ifndef NDEBUG
3397 dbgs() << "Call result #" << I << " has unhandled type "
3398 << EVT(VT).getEVTString() << '\n';
3399#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003400 llvm_unreachable(nullptr);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003401 }
3402 }
3403}
3404
3405void MipsTargetLowering::MipsCC::
3406analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3407 const SDNode *CallNode, const Type *RetTy) const {
3408 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3409}
3410
3411void MipsTargetLowering::MipsCC::
3412analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3413 const Type *RetTy) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00003414 analyzeReturn(Outs, IsSoftFloat, nullptr, RetTy);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003415}
3416
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003417void MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3418 MVT LocVT,
3419 CCValAssign::LocInfo LocInfo,
3420 ISD::ArgFlagsTy ArgFlags) {
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003421 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3422
3423 struct ByValArgInfo ByVal;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003424 unsigned RegSize = regSize();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003425 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3426 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3427 RegSize * 2);
3428
Akira Hatanaka5001be52013-02-15 21:45:11 +00003429 if (useRegsForByval())
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003430 allocateRegs(ByVal, ByValSize, Align);
3431
3432 // Allocate space on caller's stack.
3433 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3434 Align);
3435 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3436 LocInfo));
3437 ByValArgs.push_back(ByVal);
3438}
3439
Akira Hatanaka5001be52013-02-15 21:45:11 +00003440unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3441 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3442}
3443
3444unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3445 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3446}
3447
Craig Topper840beec2014-04-04 05:16:06 +00003448const MCPhysReg *MipsTargetLowering::MipsCC::intArgRegs() const {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003449 return IsO32 ? O32IntRegs : Mips64IntRegs;
3450}
3451
3452llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3453 if (CallConv == CallingConv::Fast)
3454 return CC_Mips_FastCC;
3455
Reed Kotler783c7942013-05-10 22:25:39 +00003456 if (SpecialCallingConv == Mips16RetHelperConv)
3457 return CC_Mips16RetHelper;
Akira Hatanakabfb66242013-08-20 23:38:40 +00003458 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003459}
3460
3461llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
Akira Hatanakabfb66242013-08-20 23:38:40 +00003462 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN_VarArg;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003463}
3464
Craig Topper840beec2014-04-04 05:16:06 +00003465const MCPhysReg *MipsTargetLowering::MipsCC::shadowRegs() const {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003466 return IsO32 ? O32IntRegs : Mips64DPRegs;
3467}
3468
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003469void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3470 unsigned ByValSize,
3471 unsigned Align) {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003472 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
Craig Topper840beec2014-04-04 05:16:06 +00003473 const MCPhysReg *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003474 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3475 "Byval argument's size and alignment should be a multiple of"
3476 "RegSize.");
3477
3478 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3479
3480 // If Align > RegSize, the first arg register must be even.
3481 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3482 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3483 ++ByVal.FirstIdx;
3484 }
3485
3486 // Mark the registers allocated.
3487 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3488 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3489 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3490}
Akira Hatanaka25dad192012-10-27 00:10:18 +00003491
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003492MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3493 const SDNode *CallNode,
3494 bool IsSoftFloat) const {
3495 if (IsSoftFloat || IsO32)
3496 return VT;
3497
3498 // Check if the original type was fp128.
Akira Hatanakae092f722013-03-05 22:54:59 +00003499 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003500 assert(VT == MVT::i64);
3501 return MVT::f64;
3502 }
3503
3504 return VT;
3505}
3506
Akira Hatanaka25dad192012-10-27 00:10:18 +00003507void MipsTargetLowering::
Andrew Trickef9de2a2013-05-25 02:42:55 +00003508copyByValRegs(SDValue Chain, SDLoc DL, std::vector<SDValue> &OutChains,
Akira Hatanaka25dad192012-10-27 00:10:18 +00003509 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3510 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3511 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3512 MachineFunction &MF = DAG.getMachineFunction();
3513 MachineFrameInfo *MFI = MF.getFrameInfo();
3514 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3515 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3516 int FrameObjOffset;
3517
3518 if (RegAreaSize)
3519 FrameObjOffset = (int)CC.reservedArgArea() -
3520 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3521 else
3522 FrameObjOffset = ByVal.Address;
3523
3524 // Create frame object.
3525 EVT PtrTy = getPointerTy();
3526 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3527 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3528 InVals.push_back(FIN);
3529
3530 if (!ByVal.NumRegs)
3531 return;
3532
3533 // Copy arg registers.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00003534 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003535 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3536
3537 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3538 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003539 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003540 unsigned Offset = I * CC.regSize();
3541 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3542 DAG.getConstant(Offset, PtrTy));
3543 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3544 StorePtr, MachinePointerInfo(FuncArg, Offset),
3545 false, false, 0);
3546 OutChains.push_back(Store);
3547 }
3548}
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003549
3550// Copy byVal arg to registers and stack.
3551void MipsTargetLowering::
Andrew Trickef9de2a2013-05-25 02:42:55 +00003552passByValArg(SDValue Chain, SDLoc DL,
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00003553 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Craig Topperb94011f2013-07-14 04:42:23 +00003554 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003555 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3556 const MipsCC &CC, const ByValArgInfo &ByVal,
3557 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
Daniel Sandersac272632014-05-23 13:18:02 +00003558 unsigned ByValSizeInBytes = Flags.getByValSize();
3559 unsigned OffsetInBytes = 0; // From beginning of struct
3560 unsigned RegSizeInBytes = CC.regSize();
3561 unsigned Alignment = std::min(Flags.getByValAlign(), RegSizeInBytes);
3562 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSizeInBytes * 8);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003563
3564 if (ByVal.NumRegs) {
Craig Topper840beec2014-04-04 05:16:06 +00003565 const MCPhysReg *ArgRegs = CC.intArgRegs();
Daniel Sandersac272632014-05-23 13:18:02 +00003566 bool LeftoverBytes = (ByVal.NumRegs * RegSizeInBytes > ByValSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003567 unsigned I = 0;
3568
3569 // Copy words to registers.
Daniel Sandersac272632014-05-23 13:18:02 +00003570 for (; I < ByVal.NumRegs - LeftoverBytes;
3571 ++I, OffsetInBytes += RegSizeInBytes) {
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003572 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003573 DAG.getConstant(OffsetInBytes, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003574 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3575 MachinePointerInfo(), false, false, false,
3576 Alignment);
3577 MemOpChains.push_back(LoadVal.getValue(1));
3578 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3579 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3580 }
3581
3582 // Return if the struct has been fully copied.
Daniel Sandersac272632014-05-23 13:18:02 +00003583 if (ByValSizeInBytes == OffsetInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003584 return;
3585
3586 // Copy the remainder of the byval argument with sub-word loads and shifts.
3587 if (LeftoverBytes) {
Daniel Sandersac272632014-05-23 13:18:02 +00003588 assert((ByValSizeInBytes > OffsetInBytes) &&
3589 (ByValSizeInBytes < OffsetInBytes + RegSizeInBytes) &&
3590 "Size of the remainder should be smaller than RegSizeInBytes.");
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003591 SDValue Val;
3592
Daniel Sandersac272632014-05-23 13:18:02 +00003593 for (unsigned LoadSizeInBytes = RegSizeInBytes / 2, TotalBytesLoaded = 0;
3594 OffsetInBytes < ByValSizeInBytes; LoadSizeInBytes /= 2) {
3595 unsigned RemainingSizeInBytes = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003596
Daniel Sandersac272632014-05-23 13:18:02 +00003597 if (RemainingSizeInBytes < LoadSizeInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003598 continue;
3599
3600 // Load subword.
3601 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003602 DAG.getConstant(OffsetInBytes, PtrTy));
3603 SDValue LoadVal = DAG.getExtLoad(
3604 ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr, MachinePointerInfo(),
3605 MVT::getIntegerVT(LoadSizeInBytes * 8), false, false, Alignment);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003606 MemOpChains.push_back(LoadVal.getValue(1));
3607
3608 // Shift the loaded value.
3609 unsigned Shamt;
3610
3611 if (isLittle)
Daniel Sandersac272632014-05-23 13:18:02 +00003612 Shamt = TotalBytesLoaded * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003613 else
Daniel Sandersac272632014-05-23 13:18:02 +00003614 Shamt = (RegSizeInBytes - (TotalBytesLoaded + LoadSizeInBytes)) * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003615
3616 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3617 DAG.getConstant(Shamt, MVT::i32));
3618
3619 if (Val.getNode())
3620 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3621 else
3622 Val = Shift;
3623
Daniel Sandersac272632014-05-23 13:18:02 +00003624 OffsetInBytes += LoadSizeInBytes;
3625 TotalBytesLoaded += LoadSizeInBytes;
3626 Alignment = std::min(Alignment, LoadSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003627 }
3628
3629 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3630 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3631 return;
3632 }
3633 }
3634
3635 // Copy remainder of byval arg to it with memcpy.
Daniel Sandersac272632014-05-23 13:18:02 +00003636 unsigned MemCpySize = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003637 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003638 DAG.getConstant(OffsetInBytes, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003639 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3640 DAG.getIntPtrConstant(ByVal.Address));
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003641 Chain = DAG.getMemcpy(Chain, DL, Dst, Src, DAG.getConstant(MemCpySize, PtrTy),
3642 Alignment, /*isVolatile=*/false, /*AlwaysInline=*/false,
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003643 MachinePointerInfo(), MachinePointerInfo());
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003644 MemOpChains.push_back(Chain);
3645}
Akira Hatanaka2a134022012-10-27 00:21:13 +00003646
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003647void MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3648 const MipsCC &CC, SDValue Chain,
3649 SDLoc DL, SelectionDAG &DAG) const {
Akira Hatanaka2a134022012-10-27 00:21:13 +00003650 unsigned NumRegs = CC.numIntArgRegs();
Craig Topper840beec2014-04-04 05:16:06 +00003651 const MCPhysReg *ArgRegs = CC.intArgRegs();
Akira Hatanaka2a134022012-10-27 00:21:13 +00003652 const CCState &CCInfo = CC.getCCInfo();
3653 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3654 unsigned RegSize = CC.regSize();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00003655 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003656 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3657 MachineFunction &MF = DAG.getMachineFunction();
3658 MachineFrameInfo *MFI = MF.getFrameInfo();
3659 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3660
3661 // Offset of the first variable argument from stack pointer.
3662 int VaArgOffset;
3663
3664 if (NumRegs == Idx)
3665 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3666 else
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003667 VaArgOffset = (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
Akira Hatanaka2a134022012-10-27 00:21:13 +00003668
3669 // Record the frame index of the first variable argument
3670 // which is a value necessary to VASTART.
3671 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3672 MipsFI->setVarArgsFrameIndex(FI);
3673
3674 // Copy the integer registers that have not been used for argument passing
3675 // to the argument register save area. For O32, the save area is allocated
3676 // in the caller's stack frame, while for N32/64, it is allocated in the
3677 // callee's stack frame.
3678 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003679 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003680 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3681 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3682 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3683 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3684 MachinePointerInfo(), false, false, 0);
Craig Topper062a2ba2014-04-25 05:30:21 +00003685 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue((Value*)nullptr);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003686 OutChains.push_back(Store);
3687 }
3688}