blob: 91ed928540c369e731d12069c02139148bd5bf62 [file] [log] [blame]
Sean Callanan04cc3072009-12-19 02:59:52 +00001//===- X86RecognizableInstr.h - Disassembler instruction spec ----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the interface of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000017#ifndef LLVM_UTILS_TABLEGEN_X86RECOGNIZABLEINSTR_H
18#define LLVM_UTILS_TABLEGEN_X86RECOGNIZABLEINSTR_H
Sean Callanan04cc3072009-12-19 02:59:52 +000019
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "CodeGenTarget.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000021#include "X86DisassemblerTables.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000022#include "llvm/Support/DataTypes.h"
23#include "llvm/TableGen/Record.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000024
25namespace llvm {
26
27namespace X86Disassembler {
28
29/// RecognizableInstr - Encapsulates all information required to decode a single
30/// instruction, as extracted from the LLVM instruction tables. Has methods
31/// to interpret the information available in the LLVM tables, and to emit the
32/// instruction into DisassemblerTables.
33class RecognizableInstr {
34private:
35 /// The opcode of the instruction, as used in an MCInst
36 InstrUID UID;
37 /// The record from the .td files corresponding to this instruction
38 const Record* Rec;
Craig Topper10243c82014-01-31 08:47:06 +000039 /// The OpPrefix field from the record
40 uint8_t OpPrefix;
41 /// The OpMap field from the record
42 uint8_t OpMap;
Sean Callanan04cc3072009-12-19 02:59:52 +000043 /// The opcode field from the record; this is the opcode used in the Intel
44 /// encoding and therefore distinct from the UID
45 uint8_t Opcode;
46 /// The form field from the record
47 uint8_t Form;
Craig Topperd402df32014-02-02 07:08:01 +000048 // The encoding field from the record
49 uint8_t Encoding;
Craig Topperfa6298a2014-02-02 09:25:09 +000050 /// The OpSize field from the record
51 uint8_t OpSize;
Craig Topperb86338f2014-12-24 06:05:22 +000052 /// The AdSize field from the record
53 uint8_t AdSize;
Sean Callanan04cc3072009-12-19 02:59:52 +000054 /// The hasREX_WPrefix field from the record
55 bool HasREX_WPrefix;
Craig Topperd402df32014-02-02 07:08:01 +000056 /// The hasVEX_4V field from the record
57 bool HasVEX_4V;
Ayman Musa51ffeab2017-02-20 08:27:54 +000058 /// The VEX_WPrefix field from the record
59 uint8_t VEX_WPrefix;
Sean Callananc3fd5232011-03-15 01:23:15 +000060 /// Inferred from the operands; indicates whether the L bit in the VEX prefix is set
61 bool HasVEX_LPrefix;
Craig Topper03a0bed2011-12-30 05:20:36 +000062 /// The ignoreVEX_L field from the record
Craig Topperf18c8962011-10-04 06:30:42 +000063 bool IgnoresVEX_L;
Elena Demikhovsky003e7d72013-07-28 08:28:38 +000064 /// The hasEVEX_L2Prefix field from the record
65 bool HasEVEX_L2Prefix;
66 /// The hasEVEX_K field from the record
67 bool HasEVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +000068 /// The hasEVEX_KZ field from the record
69 bool HasEVEX_KZ;
Elena Demikhovsky003e7d72013-07-28 08:28:38 +000070 /// The hasEVEX_B field from the record
71 bool HasEVEX_B;
Craig Topper3484fc22014-01-05 04:17:28 +000072 /// The isCodeGenOnly field from the record
Sean Callanan04cc3072009-12-19 02:59:52 +000073 bool IsCodeGenOnly;
Craig Topper3484fc22014-01-05 04:17:28 +000074 /// The ForceDisassemble field from the record
75 bool ForceDisassemble;
Adam Nemet5933c2f2014-07-17 17:04:56 +000076 // The CD8_Scale field from the record
77 uint8_t CD8_Scale;
Craig Topper526adab2011-09-23 06:57:25 +000078 // Whether the instruction has the predicate "In64BitMode"
Eli Friedman03180362011-07-16 02:41:28 +000079 bool Is64Bit;
Craig Topper526adab2011-09-23 06:57:25 +000080 // Whether the instruction has the predicate "In32BitMode"
81 bool Is32Bit;
Craig Topper25ea4e52011-10-16 03:51:13 +000082
Sean Callanan04cc3072009-12-19 02:59:52 +000083 /// The instruction name as listed in the tables
84 std::string Name;
Craig Topperb7c7f382014-01-15 05:02:02 +000085
Sean Callanan04cc3072009-12-19 02:59:52 +000086 /// Indicates whether the instruction should be emitted into the decode
87 /// tables; regardless, it will be emitted into the instruction info table
88 bool ShouldBeEmitted;
89
90 /// The operands of the instruction, as listed in the CodeGenInstruction.
91 /// They are not one-to-one with operands listed in the MCInst; for example,
92 /// memory operands expand to 5 operands in the MCInst
Chris Lattnerd8adec72010-11-01 04:03:32 +000093 const std::vector<CGIOperandList::OperandInfo>* Operands;
94
Sean Callanan04cc3072009-12-19 02:59:52 +000095 /// The description of the instruction that is emitted into the instruction
96 /// info table
97 InstructionSpecifier* Spec;
98
99 /// insnContext - Returns the primary context in which the instruction is
100 /// valid.
101 ///
102 /// @return - The context in which the instruction is valid.
103 InstructionContext insnContext() const;
Sean Callananc3fd5232011-03-15 01:23:15 +0000104
Sean Callanan04cc3072009-12-19 02:59:52 +0000105 /// typeFromString - Translates an operand type from the string provided in
106 /// the LLVM tables to an OperandType for use in the operand specifier.
107 ///
108 /// @param s - The string, as extracted by calling Rec->getName()
109 /// on a CodeGenInstruction::OperandInfo.
Sean Callanan04cc3072009-12-19 02:59:52 +0000110 /// @param hasREX_WPrefix - Indicates whether the instruction has a REX.W
111 /// prefix. If it does, 32-bit register operands stay
112 /// 32-bit regardless of the operand size.
Craig Topperfa6298a2014-02-02 09:25:09 +0000113 /// @param OpSize Indicates the operand size of the instruction.
114 /// If register size does not match OpSize, then
115 /// register sizes keep their size.
Sean Callanan04cc3072009-12-19 02:59:52 +0000116 /// @return - The operand's type.
Craig Topperfa6298a2014-02-02 09:25:09 +0000117 static OperandType typeFromString(const std::string& s,
118 bool hasREX_WPrefix, uint8_t OpSize);
119
Sean Callanan04cc3072009-12-19 02:59:52 +0000120 /// immediateEncodingFromString - Translates an immediate encoding from the
121 /// string provided in the LLVM tables to an OperandEncoding for use in
122 /// the operand specifier.
123 ///
Craig Topperfa6298a2014-02-02 09:25:09 +0000124 /// @param s - See typeFromString().
125 /// @param OpSize - Indicates whether this is an OpSize16 instruction.
126 /// If it is not, then 16-bit immediate operands stay 16-bit.
127 /// @return - The operand's encoding.
Sean Callanan04cc3072009-12-19 02:59:52 +0000128 static OperandEncoding immediateEncodingFromString(const std::string &s,
Craig Topperfa6298a2014-02-02 09:25:09 +0000129 uint8_t OpSize);
130
Sean Callanan04cc3072009-12-19 02:59:52 +0000131 /// rmRegisterEncodingFromString - Like immediateEncodingFromString, but
132 /// handles operands that are in the REG field of the ModR/M byte.
133 static OperandEncoding rmRegisterEncodingFromString(const std::string &s,
Craig Topperfa6298a2014-02-02 09:25:09 +0000134 uint8_t OpSize);
135
Sean Callanan04cc3072009-12-19 02:59:52 +0000136 /// rmRegisterEncodingFromString - Like immediateEncodingFromString, but
137 /// handles operands that are in the REG field of the ModR/M byte.
138 static OperandEncoding roRegisterEncodingFromString(const std::string &s,
Craig Topperfa6298a2014-02-02 09:25:09 +0000139 uint8_t OpSize);
Sean Callanan04cc3072009-12-19 02:59:52 +0000140 static OperandEncoding memoryEncodingFromString(const std::string &s,
Craig Topperfa6298a2014-02-02 09:25:09 +0000141 uint8_t OpSize);
Sean Callanan04cc3072009-12-19 02:59:52 +0000142 static OperandEncoding relocationEncodingFromString(const std::string &s,
Craig Topperfa6298a2014-02-02 09:25:09 +0000143 uint8_t OpSize);
Sean Callanan04cc3072009-12-19 02:59:52 +0000144 static OperandEncoding opcodeModifierEncodingFromString(const std::string &s,
Craig Topperfa6298a2014-02-02 09:25:09 +0000145 uint8_t OpSize);
Sean Callananc3fd5232011-03-15 01:23:15 +0000146 static OperandEncoding vvvvRegisterEncodingFromString(const std::string &s,
Craig Topperfa6298a2014-02-02 09:25:09 +0000147 uint8_t OpSize);
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000148 static OperandEncoding writemaskRegisterEncodingFromString(const std::string &s,
Craig Topperfa6298a2014-02-02 09:25:09 +0000149 uint8_t OpSize);
150
Adam Nemet5933c2f2014-07-17 17:04:56 +0000151 /// \brief Adjust the encoding type for an operand based on the instruction.
152 void adjustOperandEncoding(OperandEncoding &encoding);
153
Sean Callanan04cc3072009-12-19 02:59:52 +0000154 /// handleOperand - Converts a single operand from the LLVM table format to
155 /// the emitted table format, handling any duplicate operands it encounters
156 /// and then one non-duplicate.
157 ///
158 /// @param optional - Determines whether to assert that the
159 /// operand exists.
160 /// @param operandIndex - The index into the generated operand table.
161 /// Incremented by this function one or more
162 /// times to reflect possible duplicate
163 /// operands).
164 /// @param physicalOperandIndex - The index of the current operand into the
165 /// set of non-duplicate ('physical') operands.
166 /// Incremented by this function once.
167 /// @param numPhysicalOperands - The number of non-duplicate operands in the
168 /// instructions.
169 /// @param operandMapping - The operand mapping, which has an entry for
170 /// each operand that indicates whether it is a
171 /// duplicate, and of what.
172 void handleOperand(bool optional,
173 unsigned &operandIndex,
174 unsigned &physicalOperandIndex,
Craig Topper983be942016-02-16 04:24:56 +0000175 unsigned numPhysicalOperands,
Craig Topperf7755df2012-07-12 06:52:41 +0000176 const unsigned *operandMapping,
Sean Callanan04cc3072009-12-19 02:59:52 +0000177 OperandEncoding (*encodingFromString)
178 (const std::string&,
Craig Topperfa6298a2014-02-02 09:25:09 +0000179 uint8_t OpSize));
180
Sean Callanan04cc3072009-12-19 02:59:52 +0000181 /// shouldBeEmitted - Returns the shouldBeEmitted field. Although filter()
182 /// filters out many instructions, at various points in decoding we
183 /// determine that the instruction should not actually be decodable. In
184 /// particular, MMX MOV instructions aren't emitted, but they're only
185 /// identified during operand parsing.
186 ///
187 /// @return - true if at this point we believe the instruction should be
188 /// emitted; false if not. This will return false if filter() returns false
189 /// once emitInstructionSpecifier() has been called.
190 bool shouldBeEmitted() const {
191 return ShouldBeEmitted;
192 }
193
194 /// emitInstructionSpecifier - Loads the instruction specifier for the current
195 /// instruction into a DisassemblerTables.
196 ///
Craig Topper83b7e242014-01-02 03:58:45 +0000197 void emitInstructionSpecifier();
Sean Callanan04cc3072009-12-19 02:59:52 +0000198
199 /// emitDecodePath - Populates the proper fields in the decode tables
200 /// corresponding to the decode paths for this instruction.
201 ///
Dmitri Gribenko2bc1d482012-09-13 12:34:29 +0000202 /// \param tables The DisassemblerTables to populate with the decode
Sean Callanan04cc3072009-12-19 02:59:52 +0000203 /// decode information for the current instruction.
204 void emitDecodePath(DisassemblerTables &tables) const;
205
206 /// Constructor - Initializes a RecognizableInstr with the appropriate fields
207 /// from a CodeGenInstruction.
208 ///
Dmitri Gribenko2bc1d482012-09-13 12:34:29 +0000209 /// \param tables The DisassemblerTables that the specifier will be added to.
210 /// \param insn The CodeGenInstruction to extract information from.
211 /// \param uid The unique ID of the current instruction.
Sean Callanan04cc3072009-12-19 02:59:52 +0000212 RecognizableInstr(DisassemblerTables &tables,
213 const CodeGenInstruction &insn,
214 InstrUID uid);
215public:
216 /// processInstr - Accepts a CodeGenInstruction and loads decode information
217 /// for it into a DisassemblerTables if appropriate.
218 ///
Dmitri Gribenko2bc1d482012-09-13 12:34:29 +0000219 /// \param tables The DiassemblerTables to be populated with decode
Sean Callanan04cc3072009-12-19 02:59:52 +0000220 /// information.
Dmitri Gribenko2bc1d482012-09-13 12:34:29 +0000221 /// \param insn The CodeGenInstruction to be used as a source for this
Sean Callanan04cc3072009-12-19 02:59:52 +0000222 /// information.
Dmitri Gribenko2bc1d482012-09-13 12:34:29 +0000223 /// \param uid The unique ID of the instruction.
Sean Callanan04cc3072009-12-19 02:59:52 +0000224 static void processInstr(DisassemblerTables &tables,
225 const CodeGenInstruction &insn,
226 InstrUID uid);
227};
228
229} // namespace X86Disassembler
230
231} // namespace llvm
232
233#endif