blob: 04a5e93f6213c4e5298b1f4a9abfe24c3090d685 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- R600InstrInfo.cpp - R600 Instruction Information ------------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard75aadc22012-12-11 21:25:42 +00006//
7//===----------------------------------------------------------------------===//
8//
9/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000010/// R600 Implementation of TargetInstrInfo.
Tom Stellard75aadc22012-12-11 21:25:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chandler Carruth6bda14b2017-06-06 11:49:48 +000014#include "R600InstrInfo.h"
Vincent Lejeune3a8d78a2013-04-30 00:14:44 +000015#include "AMDGPU.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000016#include "AMDGPUInstrInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000017#include "AMDGPUSubtarget.h"
18#include "R600Defines.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000019#include "R600FrameLowering.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000020#include "R600RegisterInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000021#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000022#include "Utils/AMDGPUBaseInfo.h"
23#include "llvm/ADT/BitVector.h"
24#include "llvm/ADT/SmallSet.h"
25#include "llvm/ADT/SmallVector.h"
26#include "llvm/CodeGen/MachineBasicBlock.h"
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstr.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000030#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000031#include "llvm/CodeGen/MachineOperand.h"
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000033#include "llvm/CodeGen/TargetRegisterInfo.h"
34#include "llvm/CodeGen/TargetSubtargetInfo.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000035#include "llvm/Support/ErrorHandling.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000036#include <algorithm>
37#include <cassert>
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000038#include <cstdint>
Chandler Carruth6bda14b2017-06-06 11:49:48 +000039#include <cstring>
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000040#include <iterator>
41#include <utility>
42#include <vector>
Tom Stellard75aadc22012-12-11 21:25:42 +000043
Chandler Carruthd174b722014-04-22 02:03:14 +000044using namespace llvm;
45
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000046#define GET_INSTRINFO_CTOR_DTOR
Tom Stellardc5a154d2018-06-28 23:47:12 +000047#include "R600GenDFAPacketizer.inc"
48
49#define GET_INSTRINFO_CTOR_DTOR
50#define GET_INSTRMAP_INFO
51#define GET_INSTRINFO_NAMED_OPS
52#include "R600GenInstrInfo.inc"
Tom Stellard75aadc22012-12-11 21:25:42 +000053
Matt Arsenault43e92fe2016-06-24 06:30:11 +000054R600InstrInfo::R600InstrInfo(const R600Subtarget &ST)
Tom Stellardc5a154d2018-06-28 23:47:12 +000055 : R600GenInstrInfo(-1, -1), RI(), ST(ST) {}
Tom Stellard75aadc22012-12-11 21:25:42 +000056
Tom Stellard75aadc22012-12-11 21:25:42 +000057bool R600InstrInfo::isVector(const MachineInstr &MI) const {
58 return get(MI.getOpcode()).TSFlags & R600_InstFlag::VECTOR;
59}
60
Benjamin Kramerbdc49562016-06-12 15:39:02 +000061void R600InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
62 MachineBasicBlock::iterator MI,
63 const DebugLoc &DL, unsigned DestReg,
64 unsigned SrcReg, bool KillSrc) const {
Tom Stellard0344cdf2013-08-01 15:23:42 +000065 unsigned VectorComponents = 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +000066 if ((R600::R600_Reg128RegClass.contains(DestReg) ||
67 R600::R600_Reg128VerticalRegClass.contains(DestReg)) &&
68 (R600::R600_Reg128RegClass.contains(SrcReg) ||
69 R600::R600_Reg128VerticalRegClass.contains(SrcReg))) {
Tom Stellard0344cdf2013-08-01 15:23:42 +000070 VectorComponents = 4;
Tom Stellardc5a154d2018-06-28 23:47:12 +000071 } else if((R600::R600_Reg64RegClass.contains(DestReg) ||
72 R600::R600_Reg64VerticalRegClass.contains(DestReg)) &&
73 (R600::R600_Reg64RegClass.contains(SrcReg) ||
74 R600::R600_Reg64VerticalRegClass.contains(SrcReg))) {
Tom Stellard0344cdf2013-08-01 15:23:42 +000075 VectorComponents = 2;
76 }
77
78 if (VectorComponents > 0) {
79 for (unsigned I = 0; I < VectorComponents; I++) {
Tom Stellardb03c98d2018-05-03 22:38:06 +000080 unsigned SubRegIndex = AMDGPURegisterInfo::getSubRegFromChannel(I);
Tom Stellardc5a154d2018-06-28 23:47:12 +000081 buildDefaultInstruction(MBB, MI, R600::MOV,
Tom Stellard75aadc22012-12-11 21:25:42 +000082 RI.getSubReg(DestReg, SubRegIndex),
83 RI.getSubReg(SrcReg, SubRegIndex))
84 .addReg(DestReg,
85 RegState::Define | RegState::Implicit);
86 }
87 } else {
Tom Stellardc5a154d2018-06-28 23:47:12 +000088 MachineInstr *NewMI = buildDefaultInstruction(MBB, MI, R600::MOV,
Tom Stellard75aadc22012-12-11 21:25:42 +000089 DestReg, SrcReg);
Tom Stellardc5a154d2018-06-28 23:47:12 +000090 NewMI->getOperand(getOperandIdx(*NewMI, R600::OpName::src0))
Tom Stellard75aadc22012-12-11 21:25:42 +000091 .setIsKill(KillSrc);
92 }
93}
94
Tom Stellardcd6b0a62013-11-22 00:41:08 +000095/// \returns true if \p MBBI can be moved into a new basic.
96bool R600InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB,
97 MachineBasicBlock::iterator MBBI) const {
98 for (MachineInstr::const_mop_iterator I = MBBI->operands_begin(),
99 E = MBBI->operands_end(); I != E; ++I) {
Daniel Sanders2bea69b2019-08-01 23:27:28 +0000100 if (I->isReg() && !Register::isVirtualRegister(I->getReg()) && I->isUse() &&
101 RI.isPhysRegLiveAcrossClauses(I->getReg()))
Tom Stellardcd6b0a62013-11-22 00:41:08 +0000102 return false;
103 }
104 return true;
105}
106
Tom Stellard75aadc22012-12-11 21:25:42 +0000107bool R600InstrInfo::isMov(unsigned Opcode) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000108 switch(Opcode) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000109 default:
110 return false;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000111 case R600::MOV:
112 case R600::MOV_IMM_F32:
113 case R600::MOV_IMM_I32:
Tom Stellard75aadc22012-12-11 21:25:42 +0000114 return true;
115 }
116}
117
Tom Stellard75aadc22012-12-11 21:25:42 +0000118bool R600InstrInfo::isReductionOp(unsigned Opcode) const {
Aaron Ballmanf04bbd82013-07-10 17:19:22 +0000119 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +0000120}
121
122bool R600InstrInfo::isCubeOp(unsigned Opcode) const {
123 switch(Opcode) {
124 default: return false;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000125 case R600::CUBE_r600_pseudo:
126 case R600::CUBE_r600_real:
127 case R600::CUBE_eg_pseudo:
128 case R600::CUBE_eg_real:
Tom Stellard75aadc22012-12-11 21:25:42 +0000129 return true;
130 }
131}
132
133bool R600InstrInfo::isALUInstr(unsigned Opcode) const {
134 unsigned TargetFlags = get(Opcode).TSFlags;
135
Tom Stellard5eb903d2013-06-28 15:46:53 +0000136 return (TargetFlags & R600_InstFlag::ALU_INST);
Tom Stellard75aadc22012-12-11 21:25:42 +0000137}
138
Tom Stellardc026e8b2013-06-28 15:47:08 +0000139bool R600InstrInfo::hasInstrModifiers(unsigned Opcode) const {
140 unsigned TargetFlags = get(Opcode).TSFlags;
141
142 return ((TargetFlags & R600_InstFlag::OP1) |
143 (TargetFlags & R600_InstFlag::OP2) |
144 (TargetFlags & R600_InstFlag::OP3));
145}
146
147bool R600InstrInfo::isLDSInstr(unsigned Opcode) const {
148 unsigned TargetFlags = get(Opcode).TSFlags;
149
150 return ((TargetFlags & R600_InstFlag::LDS_1A) |
Tom Stellardf3d166a2013-08-26 15:05:49 +0000151 (TargetFlags & R600_InstFlag::LDS_1A1D) |
152 (TargetFlags & R600_InstFlag::LDS_1A2D));
Tom Stellardc026e8b2013-06-28 15:47:08 +0000153}
154
Tom Stellard8f9fc202013-11-15 00:12:45 +0000155bool R600InstrInfo::isLDSRetInstr(unsigned Opcode) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000156 return isLDSInstr(Opcode) && getOperandIdx(Opcode, R600::OpName::dst) != -1;
Tom Stellard8f9fc202013-11-15 00:12:45 +0000157}
158
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000159bool R600InstrInfo::canBeConsideredALU(const MachineInstr &MI) const {
160 if (isALUInstr(MI.getOpcode()))
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +0000161 return true;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000162 if (isVector(MI) || isCubeOp(MI.getOpcode()))
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +0000163 return true;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000164 switch (MI.getOpcode()) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000165 case R600::PRED_X:
166 case R600::INTERP_PAIR_XY:
167 case R600::INTERP_PAIR_ZW:
168 case R600::INTERP_VEC_LOAD:
169 case R600::COPY:
170 case R600::DOT_4:
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +0000171 return true;
172 default:
173 return false;
174 }
175}
176
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000177bool R600InstrInfo::isTransOnly(unsigned Opcode) const {
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +0000178 if (ST.hasCaymanISA())
179 return false;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000180 return (get(Opcode).getSchedClass() == R600::Sched::TransALU);
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000181}
182
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000183bool R600InstrInfo::isTransOnly(const MachineInstr &MI) const {
184 return isTransOnly(MI.getOpcode());
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000185}
186
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +0000187bool R600InstrInfo::isVectorOnly(unsigned Opcode) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000188 return (get(Opcode).getSchedClass() == R600::Sched::VecALU);
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +0000189}
190
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000191bool R600InstrInfo::isVectorOnly(const MachineInstr &MI) const {
192 return isVectorOnly(MI.getOpcode());
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +0000193}
194
Tom Stellard676c16d2013-08-16 01:11:51 +0000195bool R600InstrInfo::isExport(unsigned Opcode) const {
196 return (get(Opcode).TSFlags & R600_InstFlag::IS_EXPORT);
197}
198
Vincent Lejeunec2991642013-04-30 00:13:39 +0000199bool R600InstrInfo::usesVertexCache(unsigned Opcode) const {
Tom Stellardd93cede2013-05-06 17:50:57 +0000200 return ST.hasVertexCache() && IS_VTX(get(Opcode));
Vincent Lejeunec2991642013-04-30 00:13:39 +0000201}
202
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000203bool R600InstrInfo::usesVertexCache(const MachineInstr &MI) const {
204 const MachineFunction *MF = MI.getParent()->getParent();
Matthias Braunf1caa282017-12-15 22:22:58 +0000205 return !AMDGPU::isCompute(MF->getFunction().getCallingConv()) &&
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000206 usesVertexCache(MI.getOpcode());
Vincent Lejeunec2991642013-04-30 00:13:39 +0000207}
208
209bool R600InstrInfo::usesTextureCache(unsigned Opcode) const {
Tom Stellardd93cede2013-05-06 17:50:57 +0000210 return (!ST.hasVertexCache() && IS_VTX(get(Opcode))) || IS_TEX(get(Opcode));
Vincent Lejeunec2991642013-04-30 00:13:39 +0000211}
212
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000213bool R600InstrInfo::usesTextureCache(const MachineInstr &MI) const {
214 const MachineFunction *MF = MI.getParent()->getParent();
Matthias Braunf1caa282017-12-15 22:22:58 +0000215 return (AMDGPU::isCompute(MF->getFunction().getCallingConv()) &&
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000216 usesVertexCache(MI.getOpcode())) ||
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000217 usesTextureCache(MI.getOpcode());
Vincent Lejeunec2991642013-04-30 00:13:39 +0000218}
219
Tom Stellardce540332013-06-28 15:46:59 +0000220bool R600InstrInfo::mustBeLastInClause(unsigned Opcode) const {
221 switch (Opcode) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000222 case R600::KILLGT:
223 case R600::GROUP_BARRIER:
Tom Stellardce540332013-06-28 15:46:59 +0000224 return true;
225 default:
226 return false;
227 }
228}
229
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000230bool R600InstrInfo::usesAddressRegister(MachineInstr &MI) const {
Stanislav Mekhanoshin13d33712018-11-09 17:58:59 +0000231 return MI.findRegisterUseOperandIdx(R600::AR_X, false, &RI) != -1;
Tom Stellard26a3b672013-10-22 18:19:10 +0000232}
233
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000234bool R600InstrInfo::definesAddressRegister(MachineInstr &MI) const {
Stanislav Mekhanoshin13d33712018-11-09 17:58:59 +0000235 return MI.findRegisterDefOperandIdx(R600::AR_X, false, false, &RI) != -1;
Tom Stellard26a3b672013-10-22 18:19:10 +0000236}
237
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000238bool R600InstrInfo::readsLDSSrcReg(const MachineInstr &MI) const {
239 if (!isALUInstr(MI.getOpcode())) {
Tom Stellard7f6fa4c2013-09-12 02:55:06 +0000240 return false;
241 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000242 for (MachineInstr::const_mop_iterator I = MI.operands_begin(),
243 E = MI.operands_end();
244 I != E; ++I) {
Daniel Sanders2bea69b2019-08-01 23:27:28 +0000245 if (!I->isReg() || !I->isUse() || Register::isVirtualRegister(I->getReg()))
Tom Stellard7f6fa4c2013-09-12 02:55:06 +0000246 continue;
247
Tom Stellardc5a154d2018-06-28 23:47:12 +0000248 if (R600::R600_LDS_SRC_REGRegClass.contains(I->getReg()))
Tom Stellard7f6fa4c2013-09-12 02:55:06 +0000249 return true;
250 }
251 return false;
252}
253
Tom Stellard84021442013-07-23 01:48:24 +0000254int R600InstrInfo::getSelIdx(unsigned Opcode, unsigned SrcIdx) const {
Jan Vesely468e0552015-03-02 18:56:52 +0000255 static const unsigned SrcSelTable[][2] = {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000256 {R600::OpName::src0, R600::OpName::src0_sel},
257 {R600::OpName::src1, R600::OpName::src1_sel},
258 {R600::OpName::src2, R600::OpName::src2_sel},
259 {R600::OpName::src0_X, R600::OpName::src0_sel_X},
260 {R600::OpName::src0_Y, R600::OpName::src0_sel_Y},
261 {R600::OpName::src0_Z, R600::OpName::src0_sel_Z},
262 {R600::OpName::src0_W, R600::OpName::src0_sel_W},
263 {R600::OpName::src1_X, R600::OpName::src1_sel_X},
264 {R600::OpName::src1_Y, R600::OpName::src1_sel_Y},
265 {R600::OpName::src1_Z, R600::OpName::src1_sel_Z},
266 {R600::OpName::src1_W, R600::OpName::src1_sel_W}
Tom Stellard84021442013-07-23 01:48:24 +0000267 };
268
Jan Vesely468e0552015-03-02 18:56:52 +0000269 for (const auto &Row : SrcSelTable) {
270 if (getOperandIdx(Opcode, Row[0]) == (int)SrcIdx) {
271 return getOperandIdx(Opcode, Row[1]);
Tom Stellard84021442013-07-23 01:48:24 +0000272 }
273 }
274 return -1;
275}
Tom Stellard84021442013-07-23 01:48:24 +0000276
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000277SmallVector<std::pair<MachineOperand *, int64_t>, 3>
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000278R600InstrInfo::getSrcs(MachineInstr &MI) const {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000279 SmallVector<std::pair<MachineOperand *, int64_t>, 3> Result;
280
Tom Stellardc5a154d2018-06-28 23:47:12 +0000281 if (MI.getOpcode() == R600::DOT_4) {
Tom Stellard02661d92013-06-25 21:22:18 +0000282 static const unsigned OpTable[8][2] = {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000283 {R600::OpName::src0_X, R600::OpName::src0_sel_X},
284 {R600::OpName::src0_Y, R600::OpName::src0_sel_Y},
285 {R600::OpName::src0_Z, R600::OpName::src0_sel_Z},
286 {R600::OpName::src0_W, R600::OpName::src0_sel_W},
287 {R600::OpName::src1_X, R600::OpName::src1_sel_X},
288 {R600::OpName::src1_Y, R600::OpName::src1_sel_Y},
289 {R600::OpName::src1_Z, R600::OpName::src1_sel_Z},
290 {R600::OpName::src1_W, R600::OpName::src1_sel_W},
Vincent Lejeunec6896792013-06-04 23:17:15 +0000291 };
292
293 for (unsigned j = 0; j < 8; j++) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000294 MachineOperand &MO =
295 MI.getOperand(getOperandIdx(MI.getOpcode(), OpTable[j][0]));
Daniel Sanders0c476112019-08-15 19:22:08 +0000296 Register Reg = MO.getReg();
Tom Stellardc5a154d2018-06-28 23:47:12 +0000297 if (Reg == R600::ALU_CONST) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000298 MachineOperand &Sel =
299 MI.getOperand(getOperandIdx(MI.getOpcode(), OpTable[j][1]));
Jan Veselybbc22312016-05-04 14:55:45 +0000300 Result.push_back(std::make_pair(&MO, Sel.getImm()));
Vincent Lejeunec6896792013-06-04 23:17:15 +0000301 continue;
302 }
Matt Arsenault0163e032014-07-20 06:31:06 +0000303
Vincent Lejeunec6896792013-06-04 23:17:15 +0000304 }
305 return Result;
306 }
307
Tom Stellard02661d92013-06-25 21:22:18 +0000308 static const unsigned OpTable[3][2] = {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000309 {R600::OpName::src0, R600::OpName::src0_sel},
310 {R600::OpName::src1, R600::OpName::src1_sel},
311 {R600::OpName::src2, R600::OpName::src2_sel},
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000312 };
313
314 for (unsigned j = 0; j < 3; j++) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000315 int SrcIdx = getOperandIdx(MI.getOpcode(), OpTable[j][0]);
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000316 if (SrcIdx < 0)
317 break;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000318 MachineOperand &MO = MI.getOperand(SrcIdx);
Daniel Sanders0c476112019-08-15 19:22:08 +0000319 Register Reg = MO.getReg();
Tom Stellardc5a154d2018-06-28 23:47:12 +0000320 if (Reg == R600::ALU_CONST) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000321 MachineOperand &Sel =
322 MI.getOperand(getOperandIdx(MI.getOpcode(), OpTable[j][1]));
Jan Veselybbc22312016-05-04 14:55:45 +0000323 Result.push_back(std::make_pair(&MO, Sel.getImm()));
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000324 continue;
325 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000326 if (Reg == R600::ALU_LITERAL_X) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000327 MachineOperand &Operand =
Tom Stellardc5a154d2018-06-28 23:47:12 +0000328 MI.getOperand(getOperandIdx(MI.getOpcode(), R600::OpName::literal));
Jan Veselyfac8d7e2016-05-13 20:39:20 +0000329 if (Operand.isImm()) {
330 Result.push_back(std::make_pair(&MO, Operand.getImm()));
331 continue;
332 }
333 assert(Operand.isGlobal());
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000334 }
Jan Veselybbc22312016-05-04 14:55:45 +0000335 Result.push_back(std::make_pair(&MO, 0));
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000336 }
337 return Result;
338}
339
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000340std::vector<std::pair<int, unsigned>>
341R600InstrInfo::ExtractSrcs(MachineInstr &MI,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000342 const DenseMap<unsigned, unsigned> &PV,
343 unsigned &ConstCount) const {
344 ConstCount = 0;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000345 const std::pair<int, unsigned> DummyPair(-1, 0);
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000346 std::vector<std::pair<int, unsigned>> Result;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000347 unsigned i = 0;
Benjamin Kramer22ff8652016-07-30 11:31:16 +0000348 for (const auto &Src : getSrcs(MI)) {
349 ++i;
Daniel Sanders0c476112019-08-15 19:22:08 +0000350 Register Reg = Src.first->getReg();
Jan Veselybbc22312016-05-04 14:55:45 +0000351 int Index = RI.getEncodingValue(Reg) & 0xff;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000352 if (Reg == R600::OQAP) {
Jan Veselybbc22312016-05-04 14:55:45 +0000353 Result.push_back(std::make_pair(Index, 0U));
Tom Stellardc026e8b2013-06-28 15:47:08 +0000354 }
Vincent Lejeune41d4cf22013-06-17 20:16:40 +0000355 if (PV.find(Reg) != PV.end()) {
Vincent Lejeune77a83522013-06-29 19:32:43 +0000356 // 255 is used to tells its a PS/PV reg
Jan Veselybbc22312016-05-04 14:55:45 +0000357 Result.push_back(std::make_pair(255, 0U));
Vincent Lejeune77a83522013-06-29 19:32:43 +0000358 continue;
359 }
360 if (Index > 127) {
361 ConstCount++;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000362 Result.push_back(DummyPair);
363 continue;
364 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000365 unsigned Chan = RI.getHWRegChan(Reg);
Jan Veselybbc22312016-05-04 14:55:45 +0000366 Result.push_back(std::make_pair(Index, Chan));
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000367 }
368 for (; i < 3; ++i)
369 Result.push_back(DummyPair);
370 return Result;
371}
372
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000373static std::vector<std::pair<int, unsigned>>
374Swizzle(std::vector<std::pair<int, unsigned>> Src,
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000375 R600InstrInfo::BankSwizzle Swz) {
Vincent Lejeune744efa42013-09-04 19:53:54 +0000376 if (Src[0] == Src[1])
377 Src[1].first = -1;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000378 switch (Swz) {
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000379 case R600InstrInfo::ALU_VEC_012_SCL_210:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000380 break;
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000381 case R600InstrInfo::ALU_VEC_021_SCL_122:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000382 std::swap(Src[1], Src[2]);
383 break;
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000384 case R600InstrInfo::ALU_VEC_102_SCL_221:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000385 std::swap(Src[0], Src[1]);
386 break;
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000387 case R600InstrInfo::ALU_VEC_120_SCL_212:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000388 std::swap(Src[0], Src[1]);
389 std::swap(Src[0], Src[2]);
390 break;
391 case R600InstrInfo::ALU_VEC_201:
392 std::swap(Src[0], Src[2]);
393 std::swap(Src[0], Src[1]);
394 break;
395 case R600InstrInfo::ALU_VEC_210:
396 std::swap(Src[0], Src[2]);
397 break;
398 }
399 return Src;
400}
401
Matt Arsenaultd7f44142016-07-15 21:26:46 +0000402static unsigned getTransSwizzle(R600InstrInfo::BankSwizzle Swz, unsigned Op) {
Simon Pilgrim02937da2019-05-08 10:39:56 +0000403 assert(Op < 3 && "Out of range swizzle index");
Vincent Lejeune77a83522013-06-29 19:32:43 +0000404 switch (Swz) {
405 case R600InstrInfo::ALU_VEC_012_SCL_210: {
406 unsigned Cycles[3] = { 2, 1, 0};
407 return Cycles[Op];
408 }
409 case R600InstrInfo::ALU_VEC_021_SCL_122: {
410 unsigned Cycles[3] = { 1, 2, 2};
411 return Cycles[Op];
412 }
413 case R600InstrInfo::ALU_VEC_120_SCL_212: {
414 unsigned Cycles[3] = { 2, 1, 2};
415 return Cycles[Op];
416 }
417 case R600InstrInfo::ALU_VEC_102_SCL_221: {
418 unsigned Cycles[3] = { 2, 2, 1};
419 return Cycles[Op];
420 }
421 default:
422 llvm_unreachable("Wrong Swizzle for Trans Slot");
Vincent Lejeune77a83522013-06-29 19:32:43 +0000423 }
424}
425
426/// returns how many MIs (whose inputs are represented by IGSrcs) can be packed
427/// in the same Instruction Group while meeting read port limitations given a
428/// Swz swizzle sequence.
429unsigned R600InstrInfo::isLegalUpTo(
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000430 const std::vector<std::vector<std::pair<int, unsigned>>> &IGSrcs,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000431 const std::vector<R600InstrInfo::BankSwizzle> &Swz,
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000432 const std::vector<std::pair<int, unsigned>> &TransSrcs,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000433 R600InstrInfo::BankSwizzle TransSwz) const {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000434 int Vector[4][3];
435 memset(Vector, -1, sizeof(Vector));
Vincent Lejeune77a83522013-06-29 19:32:43 +0000436 for (unsigned i = 0, e = IGSrcs.size(); i < e; i++) {
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000437 const std::vector<std::pair<int, unsigned>> &Srcs =
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000438 Swizzle(IGSrcs[i], Swz[i]);
439 for (unsigned j = 0; j < 3; j++) {
440 const std::pair<int, unsigned> &Src = Srcs[j];
Vincent Lejeune77a83522013-06-29 19:32:43 +0000441 if (Src.first < 0 || Src.first == 255)
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000442 continue;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000443 if (Src.first == GET_REG_INDEX(RI.getEncodingValue(R600::OQAP))) {
Vincent Lejeune77a83522013-06-29 19:32:43 +0000444 if (Swz[i] != R600InstrInfo::ALU_VEC_012_SCL_210 &&
445 Swz[i] != R600InstrInfo::ALU_VEC_021_SCL_122) {
Tom Stellardc026e8b2013-06-28 15:47:08 +0000446 // The value from output queue A (denoted by register OQAP) can
447 // only be fetched during the first cycle.
448 return false;
449 }
450 // OQAP does not count towards the normal read port restrictions
451 continue;
452 }
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000453 if (Vector[Src.second][j] < 0)
454 Vector[Src.second][j] = Src.first;
455 if (Vector[Src.second][j] != Src.first)
Vincent Lejeune77a83522013-06-29 19:32:43 +0000456 return i;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000457 }
458 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000459 // Now check Trans Alu
460 for (unsigned i = 0, e = TransSrcs.size(); i < e; ++i) {
461 const std::pair<int, unsigned> &Src = TransSrcs[i];
462 unsigned Cycle = getTransSwizzle(TransSwz, i);
463 if (Src.first < 0)
464 continue;
465 if (Src.first == 255)
466 continue;
467 if (Vector[Src.second][Cycle] < 0)
468 Vector[Src.second][Cycle] = Src.first;
469 if (Vector[Src.second][Cycle] != Src.first)
470 return IGSrcs.size() - 1;
471 }
472 return IGSrcs.size();
473}
474
475/// Given a swizzle sequence SwzCandidate and an index Idx, returns the next
476/// (in lexicographic term) swizzle sequence assuming that all swizzles after
477/// Idx can be skipped
478static bool
479NextPossibleSolution(
480 std::vector<R600InstrInfo::BankSwizzle> &SwzCandidate,
481 unsigned Idx) {
482 assert(Idx < SwzCandidate.size());
483 int ResetIdx = Idx;
484 while (ResetIdx > -1 && SwzCandidate[ResetIdx] == R600InstrInfo::ALU_VEC_210)
485 ResetIdx --;
486 for (unsigned i = ResetIdx + 1, e = SwzCandidate.size(); i < e; i++) {
487 SwzCandidate[i] = R600InstrInfo::ALU_VEC_012_SCL_210;
488 }
489 if (ResetIdx == -1)
490 return false;
Benjamin Kramer39690642013-06-29 20:04:19 +0000491 int NextSwizzle = SwzCandidate[ResetIdx] + 1;
492 SwzCandidate[ResetIdx] = (R600InstrInfo::BankSwizzle)NextSwizzle;
Vincent Lejeune77a83522013-06-29 19:32:43 +0000493 return true;
494}
495
496/// Enumerate all possible Swizzle sequence to find one that can meet all
497/// read port requirements.
498bool R600InstrInfo::FindSwizzleForVectorSlot(
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000499 const std::vector<std::vector<std::pair<int, unsigned>>> &IGSrcs,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000500 std::vector<R600InstrInfo::BankSwizzle> &SwzCandidate,
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000501 const std::vector<std::pair<int, unsigned>> &TransSrcs,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000502 R600InstrInfo::BankSwizzle TransSwz) const {
503 unsigned ValidUpTo = 0;
504 do {
505 ValidUpTo = isLegalUpTo(IGSrcs, SwzCandidate, TransSrcs, TransSwz);
506 if (ValidUpTo == IGSrcs.size())
507 return true;
508 } while (NextPossibleSolution(SwzCandidate, ValidUpTo));
509 return false;
510}
511
512/// Instructions in Trans slot can't read gpr at cycle 0 if they also read
513/// a const, and can't read a gpr at cycle 1 if they read 2 const.
514static bool
515isConstCompatible(R600InstrInfo::BankSwizzle TransSwz,
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000516 const std::vector<std::pair<int, unsigned>> &TransOps,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000517 unsigned ConstCount) {
Vincent Lejeune7e2c8322013-09-04 19:53:46 +0000518 // TransALU can't read 3 constants
519 if (ConstCount > 2)
520 return false;
Vincent Lejeune77a83522013-06-29 19:32:43 +0000521 for (unsigned i = 0, e = TransOps.size(); i < e; ++i) {
522 const std::pair<int, unsigned> &Src = TransOps[i];
523 unsigned Cycle = getTransSwizzle(TransSwz, i);
524 if (Src.first < 0)
525 continue;
526 if (ConstCount > 0 && Cycle == 0)
527 return false;
528 if (ConstCount > 1 && Cycle == 1)
529 return false;
530 }
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000531 return true;
532}
533
Tom Stellardc026e8b2013-06-28 15:47:08 +0000534bool
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000535R600InstrInfo::fitsReadPortLimitations(const std::vector<MachineInstr *> &IG,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000536 const DenseMap<unsigned, unsigned> &PV,
537 std::vector<BankSwizzle> &ValidSwizzle,
538 bool isLastAluTrans)
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000539 const {
540 //Todo : support shared src0 - src1 operand
541
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000542 std::vector<std::vector<std::pair<int, unsigned>>> IGSrcs;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000543 ValidSwizzle.clear();
Vincent Lejeune77a83522013-06-29 19:32:43 +0000544 unsigned ConstCount;
Vincent Lejeunea8a50242013-06-30 21:44:06 +0000545 BankSwizzle TransBS = ALU_VEC_012_SCL_210;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000546 for (unsigned i = 0, e = IG.size(); i < e; ++i) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000547 IGSrcs.push_back(ExtractSrcs(*IG[i], PV, ConstCount));
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000548 unsigned Op = getOperandIdx(IG[i]->getOpcode(),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000549 R600::OpName::bank_swizzle);
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000550 ValidSwizzle.push_back( (R600InstrInfo::BankSwizzle)
551 IG[i]->getOperand(Op).getImm());
552 }
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000553 std::vector<std::pair<int, unsigned>> TransOps;
Vincent Lejeune77a83522013-06-29 19:32:43 +0000554 if (!isLastAluTrans)
555 return FindSwizzleForVectorSlot(IGSrcs, ValidSwizzle, TransOps, TransBS);
556
Benjamin Kramere12a6ba2014-10-03 18:33:16 +0000557 TransOps = std::move(IGSrcs.back());
Vincent Lejeune77a83522013-06-29 19:32:43 +0000558 IGSrcs.pop_back();
559 ValidSwizzle.pop_back();
560
561 static const R600InstrInfo::BankSwizzle TransSwz[] = {
562 ALU_VEC_012_SCL_210,
563 ALU_VEC_021_SCL_122,
564 ALU_VEC_120_SCL_212,
565 ALU_VEC_102_SCL_221
566 };
567 for (unsigned i = 0; i < 4; i++) {
568 TransBS = TransSwz[i];
569 if (!isConstCompatible(TransBS, TransOps, ConstCount))
570 continue;
571 bool Result = FindSwizzleForVectorSlot(IGSrcs, ValidSwizzle, TransOps,
572 TransBS);
573 if (Result) {
574 ValidSwizzle.push_back(TransBS);
575 return true;
576 }
577 }
578
579 return false;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000580}
581
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000582bool
583R600InstrInfo::fitsConstReadLimitations(const std::vector<unsigned> &Consts)
584 const {
585 assert (Consts.size() <= 12 && "Too many operands in instructions group");
586 unsigned Pair1 = 0, Pair2 = 0;
587 for (unsigned i = 0, n = Consts.size(); i < n; ++i) {
588 unsigned ReadConstHalf = Consts[i] & 2;
589 unsigned ReadConstIndex = Consts[i] & (~3);
590 unsigned ReadHalfConst = ReadConstIndex | ReadConstHalf;
591 if (!Pair1) {
592 Pair1 = ReadHalfConst;
593 continue;
594 }
595 if (Pair1 == ReadHalfConst)
596 continue;
597 if (!Pair2) {
598 Pair2 = ReadHalfConst;
599 continue;
600 }
601 if (Pair2 != ReadHalfConst)
602 return false;
603 }
604 return true;
605}
606
607bool
Vincent Lejeune77a83522013-06-29 19:32:43 +0000608R600InstrInfo::fitsConstReadLimitations(const std::vector<MachineInstr *> &MIs)
609 const {
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000610 std::vector<unsigned> Consts;
Vincent Lejeunebb3f9312013-07-31 19:32:07 +0000611 SmallSet<int64_t, 4> Literals;
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000612 for (unsigned i = 0, n = MIs.size(); i < n; i++) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000613 MachineInstr &MI = *MIs[i];
614 if (!isALUInstr(MI.getOpcode()))
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000615 continue;
616
Benjamin Kramer22ff8652016-07-30 11:31:16 +0000617 for (const auto &Src : getSrcs(MI)) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000618 if (Src.first->getReg() == R600::ALU_LITERAL_X)
Vincent Lejeunebb3f9312013-07-31 19:32:07 +0000619 Literals.insert(Src.second);
620 if (Literals.size() > 4)
621 return false;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000622 if (Src.first->getReg() == R600::ALU_CONST)
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000623 Consts.push_back(Src.second);
Tom Stellardc5a154d2018-06-28 23:47:12 +0000624 if (R600::R600_KC0RegClass.contains(Src.first->getReg()) ||
625 R600::R600_KC1RegClass.contains(Src.first->getReg())) {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000626 unsigned Index = RI.getEncodingValue(Src.first->getReg()) & 0xff;
627 unsigned Chan = RI.getHWRegChan(Src.first->getReg());
Vincent Lejeune147700b2013-04-30 00:14:27 +0000628 Consts.push_back((Index << 2) | Chan);
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000629 }
630 }
631 }
632 return fitsConstReadLimitations(Consts);
633}
634
Eric Christopher143f02c2014-10-09 01:59:35 +0000635DFAPacketizer *
636R600InstrInfo::CreateTargetScheduleState(const TargetSubtargetInfo &STI) const {
637 const InstrItineraryData *II = STI.getInstrItineraryData();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000638 return static_cast<const R600Subtarget &>(STI).createDFAPacketizer(II);
Tom Stellard75aadc22012-12-11 21:25:42 +0000639}
640
641static bool
642isPredicateSetter(unsigned Opcode) {
643 switch (Opcode) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000644 case R600::PRED_X:
Tom Stellard75aadc22012-12-11 21:25:42 +0000645 return true;
646 default:
647 return false;
648 }
649}
650
651static MachineInstr *
652findFirstPredicateSetterFrom(MachineBasicBlock &MBB,
653 MachineBasicBlock::iterator I) {
654 while (I != MBB.begin()) {
655 --I;
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000656 MachineInstr &MI = *I;
657 if (isPredicateSetter(MI.getOpcode()))
658 return &MI;
Tom Stellard75aadc22012-12-11 21:25:42 +0000659 }
660
Craig Topper062a2ba2014-04-25 05:30:21 +0000661 return nullptr;
Tom Stellard75aadc22012-12-11 21:25:42 +0000662}
663
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000664static
665bool isJump(unsigned Opcode) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000666 return Opcode == R600::JUMP || Opcode == R600::JUMP_COND;
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000667}
668
Vincent Lejeune269708b2013-10-01 19:32:38 +0000669static bool isBranch(unsigned Opcode) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000670 return Opcode == R600::BRANCH || Opcode == R600::BRANCH_COND_i32 ||
671 Opcode == R600::BRANCH_COND_f32;
Vincent Lejeune269708b2013-10-01 19:32:38 +0000672}
673
Jacques Pienaar71c30a12016-07-15 14:41:04 +0000674bool R600InstrInfo::analyzeBranch(MachineBasicBlock &MBB,
675 MachineBasicBlock *&TBB,
676 MachineBasicBlock *&FBB,
677 SmallVectorImpl<MachineOperand> &Cond,
678 bool AllowModify) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000679 // Most of the following comes from the ARM implementation of AnalyzeBranch
680
681 // If the block has no terminators, it just falls into the block after it.
Benjamin Kramere61cbd12015-06-25 13:28:24 +0000682 MachineBasicBlock::iterator I = MBB.getLastNonDebugInstr();
683 if (I == MBB.end())
Tom Stellard75aadc22012-12-11 21:25:42 +0000684 return false;
Benjamin Kramere61cbd12015-06-25 13:28:24 +0000685
Tom Stellardc5a154d2018-06-28 23:47:12 +0000686 // R600::BRANCH* instructions are only available after isel and are not
Vincent Lejeune269708b2013-10-01 19:32:38 +0000687 // handled
688 if (isBranch(I->getOpcode()))
689 return true;
Duncan P. N. Exon Smithf197b1f2016-08-12 05:05:36 +0000690 if (!isJump(I->getOpcode())) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000691 return false;
692 }
693
Tom Stellarda64353e2014-01-23 18:49:34 +0000694 // Remove successive JUMP
Tom Stellardc5a154d2018-06-28 23:47:12 +0000695 while (I != MBB.begin() && std::prev(I)->getOpcode() == R600::JUMP) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000696 MachineBasicBlock::iterator PriorI = std::prev(I);
Tom Stellarda64353e2014-01-23 18:49:34 +0000697 if (AllowModify)
698 I->removeFromParent();
699 I = PriorI;
700 }
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000701 MachineInstr &LastInst = *I;
Tom Stellard75aadc22012-12-11 21:25:42 +0000702
703 // If there is only one terminator instruction, process it.
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000704 unsigned LastOpc = LastInst.getOpcode();
Duncan P. N. Exon Smithf197b1f2016-08-12 05:05:36 +0000705 if (I == MBB.begin() || !isJump((--I)->getOpcode())) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000706 if (LastOpc == R600::JUMP) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000707 TBB = LastInst.getOperand(0).getMBB();
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000708 return false;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000709 } else if (LastOpc == R600::JUMP_COND) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000710 auto predSet = I;
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000711 while (!isPredicateSetter(predSet->getOpcode())) {
712 predSet = --I;
Tom Stellard75aadc22012-12-11 21:25:42 +0000713 }
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000714 TBB = LastInst.getOperand(0).getMBB();
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000715 Cond.push_back(predSet->getOperand(1));
716 Cond.push_back(predSet->getOperand(2));
Tom Stellardc5a154d2018-06-28 23:47:12 +0000717 Cond.push_back(MachineOperand::CreateReg(R600::PRED_SEL_ONE, false));
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000718 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +0000719 }
720 return true; // Can't handle indirect branch.
721 }
722
723 // Get the instruction before it if it is a terminator.
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000724 MachineInstr &SecondLastInst = *I;
725 unsigned SecondLastOpc = SecondLastInst.getOpcode();
Tom Stellard75aadc22012-12-11 21:25:42 +0000726
727 // If the block ends with a B and a Bcc, handle it.
Tom Stellardc5a154d2018-06-28 23:47:12 +0000728 if (SecondLastOpc == R600::JUMP_COND && LastOpc == R600::JUMP) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000729 auto predSet = --I;
Tom Stellard75aadc22012-12-11 21:25:42 +0000730 while (!isPredicateSetter(predSet->getOpcode())) {
731 predSet = --I;
732 }
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000733 TBB = SecondLastInst.getOperand(0).getMBB();
734 FBB = LastInst.getOperand(0).getMBB();
Tom Stellard75aadc22012-12-11 21:25:42 +0000735 Cond.push_back(predSet->getOperand(1));
736 Cond.push_back(predSet->getOperand(2));
Tom Stellardc5a154d2018-06-28 23:47:12 +0000737 Cond.push_back(MachineOperand::CreateReg(R600::PRED_SEL_ONE, false));
Tom Stellard75aadc22012-12-11 21:25:42 +0000738 return false;
739 }
740
741 // Otherwise, can't handle this.
742 return true;
743}
744
Vincent Lejeunece499742013-07-09 15:03:33 +0000745static
746MachineBasicBlock::iterator FindLastAluClause(MachineBasicBlock &MBB) {
747 for (MachineBasicBlock::reverse_iterator It = MBB.rbegin(), E = MBB.rend();
748 It != E; ++It) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000749 if (It->getOpcode() == R600::CF_ALU ||
750 It->getOpcode() == R600::CF_ALU_PUSH_BEFORE)
Duncan P. N. Exon Smith18720962016-09-11 18:51:28 +0000751 return It.getReverse();
Vincent Lejeunece499742013-07-09 15:03:33 +0000752 }
753 return MBB.end();
754}
755
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000756unsigned R600InstrInfo::insertBranch(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000757 MachineBasicBlock *TBB,
758 MachineBasicBlock *FBB,
759 ArrayRef<MachineOperand> Cond,
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000760 const DebugLoc &DL,
761 int *BytesAdded) const {
Matt Arsenaulte8e0f5c2016-09-14 17:24:15 +0000762 assert(TBB && "insertBranch must not be told to insert a fallthrough");
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000763 assert(!BytesAdded && "code size not handled");
Tom Stellard75aadc22012-12-11 21:25:42 +0000764
Craig Topper062a2ba2014-04-25 05:30:21 +0000765 if (!FBB) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000766 if (Cond.empty()) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000767 BuildMI(&MBB, DL, get(R600::JUMP)).addMBB(TBB);
Tom Stellard75aadc22012-12-11 21:25:42 +0000768 return 1;
769 } else {
770 MachineInstr *PredSet = findFirstPredicateSetterFrom(MBB, MBB.end());
771 assert(PredSet && "No previous predicate !");
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000772 addFlag(*PredSet, 0, MO_FLAG_PUSH);
Tom Stellard75aadc22012-12-11 21:25:42 +0000773 PredSet->getOperand(2).setImm(Cond[1].getImm());
774
Tom Stellardc5a154d2018-06-28 23:47:12 +0000775 BuildMI(&MBB, DL, get(R600::JUMP_COND))
Tom Stellard75aadc22012-12-11 21:25:42 +0000776 .addMBB(TBB)
Tom Stellardc5a154d2018-06-28 23:47:12 +0000777 .addReg(R600::PREDICATE_BIT, RegState::Kill);
Vincent Lejeunece499742013-07-09 15:03:33 +0000778 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
779 if (CfAlu == MBB.end())
780 return 1;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000781 assert (CfAlu->getOpcode() == R600::CF_ALU);
782 CfAlu->setDesc(get(R600::CF_ALU_PUSH_BEFORE));
Tom Stellard75aadc22012-12-11 21:25:42 +0000783 return 1;
784 }
785 } else {
786 MachineInstr *PredSet = findFirstPredicateSetterFrom(MBB, MBB.end());
787 assert(PredSet && "No previous predicate !");
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000788 addFlag(*PredSet, 0, MO_FLAG_PUSH);
Tom Stellard75aadc22012-12-11 21:25:42 +0000789 PredSet->getOperand(2).setImm(Cond[1].getImm());
Tom Stellardc5a154d2018-06-28 23:47:12 +0000790 BuildMI(&MBB, DL, get(R600::JUMP_COND))
Tom Stellard75aadc22012-12-11 21:25:42 +0000791 .addMBB(TBB)
Tom Stellardc5a154d2018-06-28 23:47:12 +0000792 .addReg(R600::PREDICATE_BIT, RegState::Kill);
793 BuildMI(&MBB, DL, get(R600::JUMP)).addMBB(FBB);
Vincent Lejeunece499742013-07-09 15:03:33 +0000794 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
795 if (CfAlu == MBB.end())
796 return 2;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000797 assert (CfAlu->getOpcode() == R600::CF_ALU);
798 CfAlu->setDesc(get(R600::CF_ALU_PUSH_BEFORE));
Tom Stellard75aadc22012-12-11 21:25:42 +0000799 return 2;
800 }
801}
802
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000803unsigned R600InstrInfo::removeBranch(MachineBasicBlock &MBB,
Matt Arsenaulta2b036e2016-09-14 17:23:48 +0000804 int *BytesRemoved) const {
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000805 assert(!BytesRemoved && "code size not handled");
Tom Stellard75aadc22012-12-11 21:25:42 +0000806
807 // Note : we leave PRED* instructions there.
808 // They may be needed when predicating instructions.
809
810 MachineBasicBlock::iterator I = MBB.end();
811
812 if (I == MBB.begin()) {
813 return 0;
814 }
815 --I;
816 switch (I->getOpcode()) {
817 default:
818 return 0;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000819 case R600::JUMP_COND: {
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000820 MachineInstr *predSet = findFirstPredicateSetterFrom(MBB, I);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000821 clearFlag(*predSet, 0, MO_FLAG_PUSH);
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000822 I->eraseFromParent();
Vincent Lejeunece499742013-07-09 15:03:33 +0000823 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
824 if (CfAlu == MBB.end())
825 break;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000826 assert (CfAlu->getOpcode() == R600::CF_ALU_PUSH_BEFORE);
827 CfAlu->setDesc(get(R600::CF_ALU));
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000828 break;
829 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000830 case R600::JUMP:
Tom Stellard75aadc22012-12-11 21:25:42 +0000831 I->eraseFromParent();
832 break;
833 }
834 I = MBB.end();
835
836 if (I == MBB.begin()) {
837 return 1;
838 }
839 --I;
840 switch (I->getOpcode()) {
841 // FIXME: only one case??
842 default:
843 return 1;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000844 case R600::JUMP_COND: {
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000845 MachineInstr *predSet = findFirstPredicateSetterFrom(MBB, I);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000846 clearFlag(*predSet, 0, MO_FLAG_PUSH);
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000847 I->eraseFromParent();
Vincent Lejeunece499742013-07-09 15:03:33 +0000848 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
849 if (CfAlu == MBB.end())
850 break;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000851 assert (CfAlu->getOpcode() == R600::CF_ALU_PUSH_BEFORE);
852 CfAlu->setDesc(get(R600::CF_ALU));
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000853 break;
854 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000855 case R600::JUMP:
Tom Stellard75aadc22012-12-11 21:25:42 +0000856 I->eraseFromParent();
857 break;
858 }
859 return 2;
860}
861
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000862bool R600InstrInfo::isPredicated(const MachineInstr &MI) const {
863 int idx = MI.findFirstPredOperandIdx();
Tom Stellard75aadc22012-12-11 21:25:42 +0000864 if (idx < 0)
865 return false;
866
Daniel Sanders0c476112019-08-15 19:22:08 +0000867 Register Reg = MI.getOperand(idx).getReg();
Tom Stellard75aadc22012-12-11 21:25:42 +0000868 switch (Reg) {
869 default: return false;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000870 case R600::PRED_SEL_ONE:
871 case R600::PRED_SEL_ZERO:
872 case R600::PREDICATE_BIT:
Tom Stellard75aadc22012-12-11 21:25:42 +0000873 return true;
874 }
875}
876
Krzysztof Parzyszekcc318712017-03-03 18:30:54 +0000877bool R600InstrInfo::isPredicable(const MachineInstr &MI) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000878 // XXX: KILL* instructions can be predicated, but they must be the last
879 // instruction in a clause, so this means any instructions after them cannot
880 // be predicated. Until we have proper support for instruction clauses in the
881 // backend, we will mark KILL* instructions as unpredicable.
882
Tom Stellardc5a154d2018-06-28 23:47:12 +0000883 if (MI.getOpcode() == R600::KILLGT) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000884 return false;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000885 } else if (MI.getOpcode() == R600::CF_ALU) {
Vincent Lejeunece499742013-07-09 15:03:33 +0000886 // If the clause start in the middle of MBB then the MBB has more
887 // than a single clause, unable to predicate several clauses.
Krzysztof Parzyszekcc318712017-03-03 18:30:54 +0000888 if (MI.getParent()->begin() != MachineBasicBlock::const_iterator(MI))
Vincent Lejeunece499742013-07-09 15:03:33 +0000889 return false;
890 // TODO: We don't support KC merging atm
Matt Arsenault8226fc42016-03-02 23:00:21 +0000891 return MI.getOperand(3).getImm() == 0 && MI.getOperand(4).getImm() == 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000892 } else if (isVector(MI)) {
Vincent Lejeunefe32bd82013-03-05 19:12:06 +0000893 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +0000894 } else {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000895 return TargetInstrInfo::isPredicable(MI);
Tom Stellard75aadc22012-12-11 21:25:42 +0000896 }
897}
898
Tom Stellard75aadc22012-12-11 21:25:42 +0000899bool
900R600InstrInfo::isProfitableToIfCvt(MachineBasicBlock &MBB,
Sanjay Patelfa929a22017-03-15 15:37:42 +0000901 unsigned NumCycles,
Tom Stellard75aadc22012-12-11 21:25:42 +0000902 unsigned ExtraPredCycles,
Cong Houc536bd92015-09-10 23:10:42 +0000903 BranchProbability Probability) const{
Tom Stellard75aadc22012-12-11 21:25:42 +0000904 return true;
905}
906
907bool
908R600InstrInfo::isProfitableToIfCvt(MachineBasicBlock &TMBB,
909 unsigned NumTCycles,
910 unsigned ExtraTCycles,
911 MachineBasicBlock &FMBB,
912 unsigned NumFCycles,
913 unsigned ExtraFCycles,
Cong Houc536bd92015-09-10 23:10:42 +0000914 BranchProbability Probability) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000915 return true;
916}
917
918bool
919R600InstrInfo::isProfitableToDupForIfCvt(MachineBasicBlock &MBB,
Sanjay Patelfa929a22017-03-15 15:37:42 +0000920 unsigned NumCycles,
Cong Houc536bd92015-09-10 23:10:42 +0000921 BranchProbability Probability)
Tom Stellard75aadc22012-12-11 21:25:42 +0000922 const {
923 return true;
924}
925
926bool
927R600InstrInfo::isProfitableToUnpredicate(MachineBasicBlock &TMBB,
928 MachineBasicBlock &FMBB) const {
929 return false;
930}
931
Tom Stellard75aadc22012-12-11 21:25:42 +0000932bool
Matt Arsenault1b9fc8e2016-09-14 20:43:16 +0000933R600InstrInfo::reverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000934 MachineOperand &MO = Cond[1];
935 switch (MO.getImm()) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000936 case R600::PRED_SETE_INT:
937 MO.setImm(R600::PRED_SETNE_INT);
Tom Stellard75aadc22012-12-11 21:25:42 +0000938 break;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000939 case R600::PRED_SETNE_INT:
940 MO.setImm(R600::PRED_SETE_INT);
Tom Stellard75aadc22012-12-11 21:25:42 +0000941 break;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000942 case R600::PRED_SETE:
943 MO.setImm(R600::PRED_SETNE);
Tom Stellard75aadc22012-12-11 21:25:42 +0000944 break;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000945 case R600::PRED_SETNE:
946 MO.setImm(R600::PRED_SETE);
Tom Stellard75aadc22012-12-11 21:25:42 +0000947 break;
948 default:
949 return true;
950 }
951
952 MachineOperand &MO2 = Cond[2];
953 switch (MO2.getReg()) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000954 case R600::PRED_SEL_ZERO:
955 MO2.setReg(R600::PRED_SEL_ONE);
Tom Stellard75aadc22012-12-11 21:25:42 +0000956 break;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000957 case R600::PRED_SEL_ONE:
958 MO2.setReg(R600::PRED_SEL_ZERO);
Tom Stellard75aadc22012-12-11 21:25:42 +0000959 break;
960 default:
961 return true;
962 }
963 return false;
964}
965
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000966bool R600InstrInfo::DefinesPredicate(MachineInstr &MI,
967 std::vector<MachineOperand> &Pred) const {
968 return isPredicateSetter(MI.getOpcode());
Tom Stellard75aadc22012-12-11 21:25:42 +0000969}
970
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000971bool R600InstrInfo::PredicateInstruction(MachineInstr &MI,
972 ArrayRef<MachineOperand> Pred) const {
973 int PIdx = MI.findFirstPredOperandIdx();
Tom Stellard75aadc22012-12-11 21:25:42 +0000974
Tom Stellardc5a154d2018-06-28 23:47:12 +0000975 if (MI.getOpcode() == R600::CF_ALU) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000976 MI.getOperand(8).setImm(0);
Vincent Lejeunece499742013-07-09 15:03:33 +0000977 return true;
978 }
979
Tom Stellardc5a154d2018-06-28 23:47:12 +0000980 if (MI.getOpcode() == R600::DOT_4) {
981 MI.getOperand(getOperandIdx(MI, R600::OpName::pred_sel_X))
Vincent Lejeune745d4292013-11-16 16:24:41 +0000982 .setReg(Pred[2].getReg());
Tom Stellardc5a154d2018-06-28 23:47:12 +0000983 MI.getOperand(getOperandIdx(MI, R600::OpName::pred_sel_Y))
Vincent Lejeune745d4292013-11-16 16:24:41 +0000984 .setReg(Pred[2].getReg());
Tom Stellardc5a154d2018-06-28 23:47:12 +0000985 MI.getOperand(getOperandIdx(MI, R600::OpName::pred_sel_Z))
Vincent Lejeune745d4292013-11-16 16:24:41 +0000986 .setReg(Pred[2].getReg());
Tom Stellardc5a154d2018-06-28 23:47:12 +0000987 MI.getOperand(getOperandIdx(MI, R600::OpName::pred_sel_W))
Vincent Lejeune745d4292013-11-16 16:24:41 +0000988 .setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000989 MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI);
Tom Stellardc5a154d2018-06-28 23:47:12 +0000990 MIB.addReg(R600::PREDICATE_BIT, RegState::Implicit);
Vincent Lejeune745d4292013-11-16 16:24:41 +0000991 return true;
992 }
993
Tom Stellard75aadc22012-12-11 21:25:42 +0000994 if (PIdx != -1) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000995 MachineOperand &PMO = MI.getOperand(PIdx);
Tom Stellard75aadc22012-12-11 21:25:42 +0000996 PMO.setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000997 MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI);
Tom Stellardc5a154d2018-06-28 23:47:12 +0000998 MIB.addReg(R600::PREDICATE_BIT, RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000999 return true;
1000 }
1001
1002 return false;
1003}
1004
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +00001005unsigned int R600InstrInfo::getPredicationCost(const MachineInstr &) const {
Arnold Schwaighoferd2f96b92013-09-30 15:28:56 +00001006 return 2;
1007}
1008
Tom Stellard75aadc22012-12-11 21:25:42 +00001009unsigned int R600InstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001010 const MachineInstr &,
Tom Stellard75aadc22012-12-11 21:25:42 +00001011 unsigned *PredCost) const {
1012 if (PredCost)
1013 *PredCost = 2;
1014 return 2;
1015}
1016
Tom Stellard1242ce92016-02-05 18:44:57 +00001017unsigned R600InstrInfo::calculateIndirectAddress(unsigned RegIndex,
1018 unsigned Channel) const {
1019 assert(Channel == 0);
1020 return RegIndex;
1021}
1022
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001023bool R600InstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
1024 switch (MI.getOpcode()) {
Tom Stellard2ff72622016-01-28 16:04:37 +00001025 default: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001026 MachineBasicBlock *MBB = MI.getParent();
1027 int OffsetOpIdx =
Tom Stellardc5a154d2018-06-28 23:47:12 +00001028 R600::getNamedOperandIdx(MI.getOpcode(), R600::OpName::addr);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001029 // addr is a custom operand with multiple MI operands, and only the
1030 // first MI operand is given a name.
Tom Stellard2ff72622016-01-28 16:04:37 +00001031 int RegOpIdx = OffsetOpIdx + 1;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001032 int ChanOpIdx =
Tom Stellardc5a154d2018-06-28 23:47:12 +00001033 R600::getNamedOperandIdx(MI.getOpcode(), R600::OpName::chan);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001034 if (isRegisterLoad(MI)) {
1035 int DstOpIdx =
Tom Stellardc5a154d2018-06-28 23:47:12 +00001036 R600::getNamedOperandIdx(MI.getOpcode(), R600::OpName::dst);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001037 unsigned RegIndex = MI.getOperand(RegOpIdx).getImm();
1038 unsigned Channel = MI.getOperand(ChanOpIdx).getImm();
Tom Stellard2ff72622016-01-28 16:04:37 +00001039 unsigned Address = calculateIndirectAddress(RegIndex, Channel);
Daniel Sanders0c476112019-08-15 19:22:08 +00001040 Register OffsetReg = MI.getOperand(OffsetOpIdx).getReg();
Tom Stellardc5a154d2018-06-28 23:47:12 +00001041 if (OffsetReg == R600::INDIRECT_BASE_ADDR) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001042 buildMovInstr(MBB, MI, MI.getOperand(DstOpIdx).getReg(),
Tom Stellard2ff72622016-01-28 16:04:37 +00001043 getIndirectAddrRegClass()->getRegister(Address));
1044 } else {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001045 buildIndirectRead(MBB, MI, MI.getOperand(DstOpIdx).getReg(), Address,
1046 OffsetReg);
Tom Stellard2ff72622016-01-28 16:04:37 +00001047 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001048 } else if (isRegisterStore(MI)) {
1049 int ValOpIdx =
Tom Stellardc5a154d2018-06-28 23:47:12 +00001050 R600::getNamedOperandIdx(MI.getOpcode(), R600::OpName::val);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001051 unsigned RegIndex = MI.getOperand(RegOpIdx).getImm();
1052 unsigned Channel = MI.getOperand(ChanOpIdx).getImm();
Tom Stellard2ff72622016-01-28 16:04:37 +00001053 unsigned Address = calculateIndirectAddress(RegIndex, Channel);
Daniel Sanders0c476112019-08-15 19:22:08 +00001054 Register OffsetReg = MI.getOperand(OffsetOpIdx).getReg();
Tom Stellardc5a154d2018-06-28 23:47:12 +00001055 if (OffsetReg == R600::INDIRECT_BASE_ADDR) {
Tom Stellard2ff72622016-01-28 16:04:37 +00001056 buildMovInstr(MBB, MI, getIndirectAddrRegClass()->getRegister(Address),
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001057 MI.getOperand(ValOpIdx).getReg());
Tom Stellard2ff72622016-01-28 16:04:37 +00001058 } else {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001059 buildIndirectWrite(MBB, MI, MI.getOperand(ValOpIdx).getReg(),
Tom Stellard2ff72622016-01-28 16:04:37 +00001060 calculateIndirectAddress(RegIndex, Channel),
1061 OffsetReg);
1062 }
1063 } else {
1064 return false;
1065 }
1066
1067 MBB->erase(MI);
1068 return true;
1069 }
Tom Stellardc5a154d2018-06-28 23:47:12 +00001070 case R600::R600_EXTRACT_ELT_V2:
1071 case R600::R600_EXTRACT_ELT_V4:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001072 buildIndirectRead(MI.getParent(), MI, MI.getOperand(0).getReg(),
1073 RI.getHWRegIndex(MI.getOperand(1).getReg()), // Address
1074 MI.getOperand(2).getReg(),
1075 RI.getHWRegChan(MI.getOperand(1).getReg()));
Tom Stellard880a80a2014-06-17 16:53:14 +00001076 break;
Tom Stellardc5a154d2018-06-28 23:47:12 +00001077 case R600::R600_INSERT_ELT_V2:
1078 case R600::R600_INSERT_ELT_V4:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001079 buildIndirectWrite(MI.getParent(), MI, MI.getOperand(2).getReg(), // Value
1080 RI.getHWRegIndex(MI.getOperand(1).getReg()), // Address
1081 MI.getOperand(3).getReg(), // Offset
1082 RI.getHWRegChan(MI.getOperand(1).getReg())); // Channel
Tom Stellard880a80a2014-06-17 16:53:14 +00001083 break;
1084 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001085 MI.eraseFromParent();
Tom Stellard880a80a2014-06-17 16:53:14 +00001086 return true;
1087}
1088
Eugene Zelenko734bb7b2017-01-20 17:52:16 +00001089void R600InstrInfo::reserveIndirectRegisters(BitVector &Reserved,
Geoff Berryc4796d42018-01-24 18:09:53 +00001090 const MachineFunction &MF,
1091 const R600RegisterInfo &TRI) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001092 const R600Subtarget &ST = MF.getSubtarget<R600Subtarget>();
1093 const R600FrameLowering *TFL = ST.getFrameLowering();
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001094
1095 unsigned StackWidth = TFL->getStackWidth(MF);
1096 int End = getIndirectIndexEnd(MF);
1097
Tom Stellard81d871d2013-11-13 23:36:50 +00001098 if (End == -1)
1099 return;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001100
1101 for (int Index = getIndirectIndexBegin(MF); Index <= End; ++Index) {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001102 for (unsigned Chan = 0; Chan < StackWidth; ++Chan) {
Tom Stellardc5a154d2018-06-28 23:47:12 +00001103 unsigned Reg = R600::R600_TReg32RegClass.getRegister((4 * Index) + Chan);
Geoff Berryc4796d42018-01-24 18:09:53 +00001104 TRI.reserveRegisterTuples(Reserved, Reg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001105 }
1106 }
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001107}
1108
Tom Stellard26a3b672013-10-22 18:19:10 +00001109const TargetRegisterClass *R600InstrInfo::getIndirectAddrRegClass() const {
Tom Stellardc5a154d2018-06-28 23:47:12 +00001110 return &R600::R600_TReg32_XRegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001111}
1112
1113MachineInstrBuilder R600InstrInfo::buildIndirectWrite(MachineBasicBlock *MBB,
1114 MachineBasicBlock::iterator I,
1115 unsigned ValueReg, unsigned Address,
1116 unsigned OffsetReg) const {
Tom Stellard880a80a2014-06-17 16:53:14 +00001117 return buildIndirectWrite(MBB, I, ValueReg, Address, OffsetReg, 0);
1118}
1119
1120MachineInstrBuilder R600InstrInfo::buildIndirectWrite(MachineBasicBlock *MBB,
1121 MachineBasicBlock::iterator I,
1122 unsigned ValueReg, unsigned Address,
1123 unsigned OffsetReg,
1124 unsigned AddrChan) const {
1125 unsigned AddrReg;
1126 switch (AddrChan) {
1127 default: llvm_unreachable("Invalid Channel");
Tom Stellardc5a154d2018-06-28 23:47:12 +00001128 case 0: AddrReg = R600::R600_AddrRegClass.getRegister(Address); break;
1129 case 1: AddrReg = R600::R600_Addr_YRegClass.getRegister(Address); break;
1130 case 2: AddrReg = R600::R600_Addr_ZRegClass.getRegister(Address); break;
1131 case 3: AddrReg = R600::R600_Addr_WRegClass.getRegister(Address); break;
Tom Stellard880a80a2014-06-17 16:53:14 +00001132 }
Tom Stellardc5a154d2018-06-28 23:47:12 +00001133 MachineInstr *MOVA = buildDefaultInstruction(*MBB, I, R600::MOVA_INT_eg,
1134 R600::AR_X, OffsetReg);
1135 setImmOperand(*MOVA, R600::OpName::write, 0);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001136
Tom Stellardc5a154d2018-06-28 23:47:12 +00001137 MachineInstrBuilder Mov = buildDefaultInstruction(*MBB, I, R600::MOV,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001138 AddrReg, ValueReg)
Tom Stellardc5a154d2018-06-28 23:47:12 +00001139 .addReg(R600::AR_X,
Tom Stellardaad53762013-06-05 03:43:06 +00001140 RegState::Implicit | RegState::Kill);
Tom Stellardc5a154d2018-06-28 23:47:12 +00001141 setImmOperand(*Mov, R600::OpName::dst_rel, 1);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001142 return Mov;
1143}
1144
1145MachineInstrBuilder R600InstrInfo::buildIndirectRead(MachineBasicBlock *MBB,
1146 MachineBasicBlock::iterator I,
1147 unsigned ValueReg, unsigned Address,
1148 unsigned OffsetReg) const {
Tom Stellard880a80a2014-06-17 16:53:14 +00001149 return buildIndirectRead(MBB, I, ValueReg, Address, OffsetReg, 0);
1150}
1151
1152MachineInstrBuilder R600InstrInfo::buildIndirectRead(MachineBasicBlock *MBB,
1153 MachineBasicBlock::iterator I,
1154 unsigned ValueReg, unsigned Address,
1155 unsigned OffsetReg,
1156 unsigned AddrChan) const {
1157 unsigned AddrReg;
1158 switch (AddrChan) {
1159 default: llvm_unreachable("Invalid Channel");
Tom Stellardc5a154d2018-06-28 23:47:12 +00001160 case 0: AddrReg = R600::R600_AddrRegClass.getRegister(Address); break;
1161 case 1: AddrReg = R600::R600_Addr_YRegClass.getRegister(Address); break;
1162 case 2: AddrReg = R600::R600_Addr_ZRegClass.getRegister(Address); break;
1163 case 3: AddrReg = R600::R600_Addr_WRegClass.getRegister(Address); break;
Tom Stellard880a80a2014-06-17 16:53:14 +00001164 }
Tom Stellardc5a154d2018-06-28 23:47:12 +00001165 MachineInstr *MOVA = buildDefaultInstruction(*MBB, I, R600::MOVA_INT_eg,
1166 R600::AR_X,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001167 OffsetReg);
Tom Stellardc5a154d2018-06-28 23:47:12 +00001168 setImmOperand(*MOVA, R600::OpName::write, 0);
1169 MachineInstrBuilder Mov = buildDefaultInstruction(*MBB, I, R600::MOV,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001170 ValueReg,
1171 AddrReg)
Tom Stellardc5a154d2018-06-28 23:47:12 +00001172 .addReg(R600::AR_X,
Tom Stellardaad53762013-06-05 03:43:06 +00001173 RegState::Implicit | RegState::Kill);
Tom Stellardc5a154d2018-06-28 23:47:12 +00001174 setImmOperand(*Mov, R600::OpName::src0_rel, 1);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001175
1176 return Mov;
1177}
1178
Matt Arsenault52a4d9b2016-07-09 18:11:15 +00001179int R600InstrInfo::getIndirectIndexBegin(const MachineFunction &MF) const {
1180 const MachineRegisterInfo &MRI = MF.getRegInfo();
Matthias Braun941a7052016-07-28 18:40:00 +00001181 const MachineFrameInfo &MFI = MF.getFrameInfo();
Matt Arsenault52a4d9b2016-07-09 18:11:15 +00001182 int Offset = -1;
1183
Matthias Braun941a7052016-07-28 18:40:00 +00001184 if (MFI.getNumObjects() == 0) {
Matt Arsenault52a4d9b2016-07-09 18:11:15 +00001185 return -1;
1186 }
1187
1188 if (MRI.livein_empty()) {
1189 return 0;
1190 }
1191
1192 const TargetRegisterClass *IndirectRC = getIndirectAddrRegClass();
Krzysztof Parzyszek72518ea2017-10-16 19:08:41 +00001193 for (std::pair<unsigned, unsigned> LI : MRI.liveins()) {
1194 unsigned Reg = LI.first;
Daniel Sanders2bea69b2019-08-01 23:27:28 +00001195 if (Register::isVirtualRegister(Reg) || !IndirectRC->contains(Reg))
Matt Arsenault52a4d9b2016-07-09 18:11:15 +00001196 continue;
1197
1198 unsigned RegIndex;
1199 unsigned RegEnd;
1200 for (RegIndex = 0, RegEnd = IndirectRC->getNumRegs(); RegIndex != RegEnd;
1201 ++RegIndex) {
1202 if (IndirectRC->getRegister(RegIndex) == Reg)
1203 break;
1204 }
1205 Offset = std::max(Offset, (int)RegIndex);
1206 }
1207
1208 return Offset + 1;
1209}
1210
1211int R600InstrInfo::getIndirectIndexEnd(const MachineFunction &MF) const {
1212 int Offset = 0;
Matthias Braun941a7052016-07-28 18:40:00 +00001213 const MachineFrameInfo &MFI = MF.getFrameInfo();
Matt Arsenault52a4d9b2016-07-09 18:11:15 +00001214
1215 // Variable sized objects are not supported
Matthias Braun941a7052016-07-28 18:40:00 +00001216 if (MFI.hasVarSizedObjects()) {
Matt Arsenault52a4d9b2016-07-09 18:11:15 +00001217 return -1;
1218 }
1219
Matthias Braun941a7052016-07-28 18:40:00 +00001220 if (MFI.getNumObjects() == 0) {
Matt Arsenault52a4d9b2016-07-09 18:11:15 +00001221 return -1;
1222 }
1223
1224 const R600Subtarget &ST = MF.getSubtarget<R600Subtarget>();
1225 const R600FrameLowering *TFL = ST.getFrameLowering();
1226
1227 unsigned IgnoredFrameReg;
1228 Offset = TFL->getFrameIndexReference(MF, -1, IgnoredFrameReg);
1229
1230 return getIndirectIndexBegin(MF) + Offset;
1231}
1232
Vincent Lejeune80031d9f2013-04-03 16:49:34 +00001233unsigned R600InstrInfo::getMaxAlusPerClause() const {
1234 return 115;
1235}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001236
Tom Stellard75aadc22012-12-11 21:25:42 +00001237MachineInstrBuilder R600InstrInfo::buildDefaultInstruction(MachineBasicBlock &MBB,
1238 MachineBasicBlock::iterator I,
1239 unsigned Opcode,
1240 unsigned DstReg,
1241 unsigned Src0Reg,
1242 unsigned Src1Reg) const {
1243 MachineInstrBuilder MIB = BuildMI(MBB, I, MBB.findDebugLoc(I), get(Opcode),
1244 DstReg); // $dst
1245
1246 if (Src1Reg) {
1247 MIB.addImm(0) // $update_exec_mask
1248 .addImm(0); // $update_predicate
1249 }
1250 MIB.addImm(1) // $write
1251 .addImm(0) // $omod
1252 .addImm(0) // $dst_rel
1253 .addImm(0) // $dst_clamp
1254 .addReg(Src0Reg) // $src0
1255 .addImm(0) // $src0_neg
1256 .addImm(0) // $src0_rel
Tom Stellard365366f2013-01-23 02:09:06 +00001257 .addImm(0) // $src0_abs
1258 .addImm(-1); // $src0_sel
Tom Stellard75aadc22012-12-11 21:25:42 +00001259
1260 if (Src1Reg) {
1261 MIB.addReg(Src1Reg) // $src1
1262 .addImm(0) // $src1_neg
1263 .addImm(0) // $src1_rel
Tom Stellard365366f2013-01-23 02:09:06 +00001264 .addImm(0) // $src1_abs
1265 .addImm(-1); // $src1_sel
Tom Stellard75aadc22012-12-11 21:25:42 +00001266 }
1267
1268 //XXX: The r600g finalizer expects this to be 1, once we've moved the
1269 //scheduling to the backend, we can change the default to 0.
1270 MIB.addImm(1) // $last
Tom Stellardc5a154d2018-06-28 23:47:12 +00001271 .addReg(R600::PRED_SEL_OFF) // $pred_sel
Vincent Lejeune22c42482013-04-30 00:14:08 +00001272 .addImm(0) // $literal
1273 .addImm(0); // $bank_swizzle
Tom Stellard75aadc22012-12-11 21:25:42 +00001274
1275 return MIB;
1276}
1277
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001278#define OPERAND_CASE(Label) \
1279 case Label: { \
Tom Stellard02661d92013-06-25 21:22:18 +00001280 static const unsigned Ops[] = \
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001281 { \
1282 Label##_X, \
1283 Label##_Y, \
1284 Label##_Z, \
1285 Label##_W \
1286 }; \
1287 return Ops[Slot]; \
1288 }
1289
Tom Stellard02661d92013-06-25 21:22:18 +00001290static unsigned getSlotedOps(unsigned Op, unsigned Slot) {
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001291 switch (Op) {
Tom Stellardc5a154d2018-06-28 23:47:12 +00001292 OPERAND_CASE(R600::OpName::update_exec_mask)
1293 OPERAND_CASE(R600::OpName::update_pred)
1294 OPERAND_CASE(R600::OpName::write)
1295 OPERAND_CASE(R600::OpName::omod)
1296 OPERAND_CASE(R600::OpName::dst_rel)
1297 OPERAND_CASE(R600::OpName::clamp)
1298 OPERAND_CASE(R600::OpName::src0)
1299 OPERAND_CASE(R600::OpName::src0_neg)
1300 OPERAND_CASE(R600::OpName::src0_rel)
1301 OPERAND_CASE(R600::OpName::src0_abs)
1302 OPERAND_CASE(R600::OpName::src0_sel)
1303 OPERAND_CASE(R600::OpName::src1)
1304 OPERAND_CASE(R600::OpName::src1_neg)
1305 OPERAND_CASE(R600::OpName::src1_rel)
1306 OPERAND_CASE(R600::OpName::src1_abs)
1307 OPERAND_CASE(R600::OpName::src1_sel)
1308 OPERAND_CASE(R600::OpName::pred_sel)
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001309 default:
1310 llvm_unreachable("Wrong Operand");
1311 }
1312}
1313
1314#undef OPERAND_CASE
1315
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001316MachineInstr *R600InstrInfo::buildSlotOfVectorInstruction(
1317 MachineBasicBlock &MBB, MachineInstr *MI, unsigned Slot, unsigned DstReg)
1318 const {
Tom Stellardc5a154d2018-06-28 23:47:12 +00001319 assert (MI->getOpcode() == R600::DOT_4 && "Not Implemented");
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001320 unsigned Opcode;
Tom Stellard5bfbae52018-07-11 20:59:01 +00001321 if (ST.getGeneration() <= AMDGPUSubtarget::R700)
Tom Stellardc5a154d2018-06-28 23:47:12 +00001322 Opcode = R600::DOT4_r600;
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001323 else
Tom Stellardc5a154d2018-06-28 23:47:12 +00001324 Opcode = R600::DOT4_eg;
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001325 MachineBasicBlock::iterator I = MI;
1326 MachineOperand &Src0 = MI->getOperand(
Tom Stellardc5a154d2018-06-28 23:47:12 +00001327 getOperandIdx(MI->getOpcode(), getSlotedOps(R600::OpName::src0, Slot)));
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001328 MachineOperand &Src1 = MI->getOperand(
Tom Stellardc5a154d2018-06-28 23:47:12 +00001329 getOperandIdx(MI->getOpcode(), getSlotedOps(R600::OpName::src1, Slot)));
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001330 MachineInstr *MIB = buildDefaultInstruction(
1331 MBB, I, Opcode, DstReg, Src0.getReg(), Src1.getReg());
Tom Stellard02661d92013-06-25 21:22:18 +00001332 static const unsigned Operands[14] = {
Tom Stellardc5a154d2018-06-28 23:47:12 +00001333 R600::OpName::update_exec_mask,
1334 R600::OpName::update_pred,
1335 R600::OpName::write,
1336 R600::OpName::omod,
1337 R600::OpName::dst_rel,
1338 R600::OpName::clamp,
1339 R600::OpName::src0_neg,
1340 R600::OpName::src0_rel,
1341 R600::OpName::src0_abs,
1342 R600::OpName::src0_sel,
1343 R600::OpName::src1_neg,
1344 R600::OpName::src1_rel,
1345 R600::OpName::src1_abs,
1346 R600::OpName::src1_sel,
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001347 };
1348
Vincent Lejeune745d4292013-11-16 16:24:41 +00001349 MachineOperand &MO = MI->getOperand(getOperandIdx(MI->getOpcode(),
Tom Stellardc5a154d2018-06-28 23:47:12 +00001350 getSlotedOps(R600::OpName::pred_sel, Slot)));
1351 MIB->getOperand(getOperandIdx(Opcode, R600::OpName::pred_sel))
Vincent Lejeune745d4292013-11-16 16:24:41 +00001352 .setReg(MO.getReg());
1353
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001354 for (unsigned i = 0; i < 14; i++) {
1355 MachineOperand &MO = MI->getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +00001356 getOperandIdx(MI->getOpcode(), getSlotedOps(Operands[i], Slot)));
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001357 assert (MO.isImm());
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001358 setImmOperand(*MIB, Operands[i], MO.getImm());
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001359 }
1360 MIB->getOperand(20).setImm(0);
1361 return MIB;
1362}
1363
Tom Stellard75aadc22012-12-11 21:25:42 +00001364MachineInstr *R600InstrInfo::buildMovImm(MachineBasicBlock &BB,
1365 MachineBasicBlock::iterator I,
1366 unsigned DstReg,
1367 uint64_t Imm) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +00001368 MachineInstr *MovImm = buildDefaultInstruction(BB, I, R600::MOV, DstReg,
1369 R600::ALU_LITERAL_X);
1370 setImmOperand(*MovImm, R600::OpName::literal, Imm);
Tom Stellard75aadc22012-12-11 21:25:42 +00001371 return MovImm;
1372}
1373
Tom Stellard26a3b672013-10-22 18:19:10 +00001374MachineInstr *R600InstrInfo::buildMovInstr(MachineBasicBlock *MBB,
1375 MachineBasicBlock::iterator I,
1376 unsigned DstReg, unsigned SrcReg) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +00001377 return buildDefaultInstruction(*MBB, I, R600::MOV, DstReg, SrcReg);
Tom Stellard26a3b672013-10-22 18:19:10 +00001378}
1379
Tom Stellard02661d92013-06-25 21:22:18 +00001380int R600InstrInfo::getOperandIdx(const MachineInstr &MI, unsigned Op) const {
Tom Stellard75aadc22012-12-11 21:25:42 +00001381 return getOperandIdx(MI.getOpcode(), Op);
1382}
1383
Tom Stellard02661d92013-06-25 21:22:18 +00001384int R600InstrInfo::getOperandIdx(unsigned Opcode, unsigned Op) const {
Tom Stellardc5a154d2018-06-28 23:47:12 +00001385 return R600::getNamedOperandIdx(Opcode, Op);
Vincent Lejeunec6896792013-06-04 23:17:15 +00001386}
1387
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001388void R600InstrInfo::setImmOperand(MachineInstr &MI, unsigned Op,
Tom Stellard75aadc22012-12-11 21:25:42 +00001389 int64_t Imm) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001390 int Idx = getOperandIdx(MI, Op);
Tom Stellard75aadc22012-12-11 21:25:42 +00001391 assert(Idx != -1 && "Operand not supported for this instruction.");
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001392 assert(MI.getOperand(Idx).isImm());
1393 MI.getOperand(Idx).setImm(Imm);
Tom Stellard75aadc22012-12-11 21:25:42 +00001394}
1395
1396//===----------------------------------------------------------------------===//
1397// Instruction flag getters/setters
1398//===----------------------------------------------------------------------===//
1399
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001400MachineOperand &R600InstrInfo::getFlagOp(MachineInstr &MI, unsigned SrcIdx,
Tom Stellard75aadc22012-12-11 21:25:42 +00001401 unsigned Flag) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001402 unsigned TargetFlags = get(MI.getOpcode()).TSFlags;
Tom Stellard75aadc22012-12-11 21:25:42 +00001403 int FlagIndex = 0;
1404 if (Flag != 0) {
1405 // If we pass something other than the default value of Flag to this
1406 // function, it means we are want to set a flag on an instruction
1407 // that uses native encoding.
1408 assert(HAS_NATIVE_OPERANDS(TargetFlags));
1409 bool IsOP3 = (TargetFlags & R600_InstFlag::OP3) == R600_InstFlag::OP3;
1410 switch (Flag) {
1411 case MO_FLAG_CLAMP:
Tom Stellardc5a154d2018-06-28 23:47:12 +00001412 FlagIndex = getOperandIdx(MI, R600::OpName::clamp);
Tom Stellard75aadc22012-12-11 21:25:42 +00001413 break;
1414 case MO_FLAG_MASK:
Tom Stellardc5a154d2018-06-28 23:47:12 +00001415 FlagIndex = getOperandIdx(MI, R600::OpName::write);
Tom Stellard75aadc22012-12-11 21:25:42 +00001416 break;
1417 case MO_FLAG_NOT_LAST:
1418 case MO_FLAG_LAST:
Tom Stellardc5a154d2018-06-28 23:47:12 +00001419 FlagIndex = getOperandIdx(MI, R600::OpName::last);
Tom Stellard75aadc22012-12-11 21:25:42 +00001420 break;
1421 case MO_FLAG_NEG:
1422 switch (SrcIdx) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001423 case 0:
Tom Stellardc5a154d2018-06-28 23:47:12 +00001424 FlagIndex = getOperandIdx(MI, R600::OpName::src0_neg);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001425 break;
1426 case 1:
Tom Stellardc5a154d2018-06-28 23:47:12 +00001427 FlagIndex = getOperandIdx(MI, R600::OpName::src1_neg);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001428 break;
1429 case 2:
Tom Stellardc5a154d2018-06-28 23:47:12 +00001430 FlagIndex = getOperandIdx(MI, R600::OpName::src2_neg);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001431 break;
Tom Stellard75aadc22012-12-11 21:25:42 +00001432 }
1433 break;
1434
1435 case MO_FLAG_ABS:
1436 assert(!IsOP3 && "Cannot set absolute value modifier for OP3 "
1437 "instructions.");
Tom Stellard6975d352012-12-13 19:38:52 +00001438 (void)IsOP3;
Tom Stellard75aadc22012-12-11 21:25:42 +00001439 switch (SrcIdx) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001440 case 0:
Tom Stellardc5a154d2018-06-28 23:47:12 +00001441 FlagIndex = getOperandIdx(MI, R600::OpName::src0_abs);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001442 break;
1443 case 1:
Tom Stellardc5a154d2018-06-28 23:47:12 +00001444 FlagIndex = getOperandIdx(MI, R600::OpName::src1_abs);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001445 break;
Tom Stellard75aadc22012-12-11 21:25:42 +00001446 }
1447 break;
1448
1449 default:
1450 FlagIndex = -1;
1451 break;
1452 }
1453 assert(FlagIndex != -1 && "Flag not supported for this instruction");
1454 } else {
1455 FlagIndex = GET_FLAG_OPERAND_IDX(TargetFlags);
1456 assert(FlagIndex != 0 &&
1457 "Instruction flags not supported for this instruction");
1458 }
1459
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001460 MachineOperand &FlagOp = MI.getOperand(FlagIndex);
Tom Stellard75aadc22012-12-11 21:25:42 +00001461 assert(FlagOp.isImm());
1462 return FlagOp;
1463}
1464
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001465void R600InstrInfo::addFlag(MachineInstr &MI, unsigned Operand,
Tom Stellard75aadc22012-12-11 21:25:42 +00001466 unsigned Flag) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001467 unsigned TargetFlags = get(MI.getOpcode()).TSFlags;
Tom Stellard75aadc22012-12-11 21:25:42 +00001468 if (Flag == 0) {
1469 return;
1470 }
1471 if (HAS_NATIVE_OPERANDS(TargetFlags)) {
1472 MachineOperand &FlagOp = getFlagOp(MI, Operand, Flag);
1473 if (Flag == MO_FLAG_NOT_LAST) {
1474 clearFlag(MI, Operand, MO_FLAG_LAST);
1475 } else if (Flag == MO_FLAG_MASK) {
1476 clearFlag(MI, Operand, Flag);
1477 } else {
1478 FlagOp.setImm(1);
1479 }
1480 } else {
1481 MachineOperand &FlagOp = getFlagOp(MI, Operand);
1482 FlagOp.setImm(FlagOp.getImm() | (Flag << (NUM_MO_FLAGS * Operand)));
1483 }
1484}
1485
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001486void R600InstrInfo::clearFlag(MachineInstr &MI, unsigned Operand,
Tom Stellard75aadc22012-12-11 21:25:42 +00001487 unsigned Flag) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001488 unsigned TargetFlags = get(MI.getOpcode()).TSFlags;
Tom Stellard75aadc22012-12-11 21:25:42 +00001489 if (HAS_NATIVE_OPERANDS(TargetFlags)) {
1490 MachineOperand &FlagOp = getFlagOp(MI, Operand, Flag);
1491 FlagOp.setImm(0);
1492 } else {
1493 MachineOperand &FlagOp = getFlagOp(MI);
1494 unsigned InstFlags = FlagOp.getImm();
1495 InstFlags &= ~(Flag << (NUM_MO_FLAGS * Operand));
1496 FlagOp.setImm(InstFlags);
1497 }
1498}
Yaxun Liu920cc2f2017-11-10 01:53:24 +00001499
1500unsigned R600InstrInfo::getAddressSpaceForPseudoSourceKind(
Marcello Maggioni5ca41282018-08-20 19:23:45 +00001501 unsigned Kind) const {
Yaxun Liu920cc2f2017-11-10 01:53:24 +00001502 switch (Kind) {
1503 case PseudoSourceValue::Stack:
1504 case PseudoSourceValue::FixedStack:
Matt Arsenault0da63502018-08-31 05:49:54 +00001505 return AMDGPUAS::PRIVATE_ADDRESS;
Yaxun Liu920cc2f2017-11-10 01:53:24 +00001506 case PseudoSourceValue::ConstantPool:
1507 case PseudoSourceValue::GOT:
1508 case PseudoSourceValue::JumpTable:
1509 case PseudoSourceValue::GlobalValueCallEntry:
1510 case PseudoSourceValue::ExternalSymbolCallEntry:
1511 case PseudoSourceValue::TargetCustom:
Matt Arsenault0da63502018-08-31 05:49:54 +00001512 return AMDGPUAS::CONSTANT_ADDRESS;
Yaxun Liu920cc2f2017-11-10 01:53:24 +00001513 }
Matt Arsenault0da63502018-08-31 05:49:54 +00001514
Yaxun Liu920cc2f2017-11-10 01:53:24 +00001515 llvm_unreachable("Invalid pseudo source kind");
Yaxun Liu920cc2f2017-11-10 01:53:24 +00001516}