Matt Arsenault | 80edab9 | 2016-01-18 21:43:36 +0000 | [diff] [blame] | 1 | ; RUN: llc -march=amdgcn -mcpu=tahiti < %s | FileCheck -check-prefix=FAST64 -check-prefix=GCN %s |
| 2 | ; RUN: llc -march=amdgcn -mcpu=bonaire < %s | FileCheck -check-prefix=SLOW64 -check-prefix=GCN %s |
| 3 | |
| 4 | |
| 5 | ; lshr (i64 x), c: c > 32 => reg_sequence lshr (i32 hi_32(x)), (c - 32), 0 |
| 6 | ; GCN-LABEL: {{^}}lshr_i64_35: |
| 7 | ; GCN: buffer_load_dword [[VAL:v[0-9]+]] |
| 8 | ; GCN: v_lshrrev_b32_e32 v[[LO:[0-9]+]], 3, [[VAL]] |
| 9 | ; GCN: v_mov_b32_e32 v[[HI:[0-9]+]], 0{{$}} |
| 10 | ; GCN: buffer_store_dwordx2 v{{\[}}[[LO]]:[[HI]]{{\]}} |
| 11 | define void @lshr_i64_35(i64 addrspace(1)* %out, i64 addrspace(1)* %in) { |
| 12 | %val = load i64, i64 addrspace(1)* %in |
| 13 | %shl = lshr i64 %val, 35 |
| 14 | store i64 %shl, i64 addrspace(1)* %out |
| 15 | ret void |
| 16 | } |
| 17 | |
| 18 | ; GCN-LABEL: {{^}}lshr_i64_63: |
| 19 | ; GCN: buffer_load_dword [[VAL:v[0-9]+]] |
| 20 | ; GCN: v_lshrrev_b32_e32 v[[LO:[0-9]+]], 31, [[VAL]] |
| 21 | ; GCN: v_mov_b32_e32 v[[HI:[0-9]+]], 0{{$}} |
| 22 | ; GCN: buffer_store_dwordx2 v{{\[}}[[LO]]:[[HI]]{{\]}} |
| 23 | define void @lshr_i64_63(i64 addrspace(1)* %out, i64 addrspace(1)* %in) { |
| 24 | %val = load i64, i64 addrspace(1)* %in |
| 25 | %shl = lshr i64 %val, 63 |
| 26 | store i64 %shl, i64 addrspace(1)* %out |
| 27 | ret void |
| 28 | } |
| 29 | |
| 30 | ; GCN-LABEL: {{^}}lshr_i64_33: |
| 31 | ; GCN: buffer_load_dword [[VAL:v[0-9]+]] |
| 32 | ; GCN: v_lshrrev_b32_e32 v[[LO:[0-9]+]], 1, [[VAL]] |
| 33 | ; GCN: v_mov_b32_e32 v[[HI:[0-9]+]], 0{{$}} |
| 34 | ; GCN: buffer_store_dwordx2 v{{\[}}[[LO]]:[[HI]]{{\]}} |
| 35 | define void @lshr_i64_33(i64 addrspace(1)* %out, i64 addrspace(1)* %in) { |
| 36 | %val = load i64, i64 addrspace(1)* %in |
| 37 | %shl = lshr i64 %val, 33 |
| 38 | store i64 %shl, i64 addrspace(1)* %out |
| 39 | ret void |
| 40 | } |
| 41 | |
| 42 | ; GCN-LABEL: {{^}}lshr_i64_32: |
| 43 | ; GCN: buffer_load_dword v[[LO:[0-9]+]] |
| 44 | ; GCN: v_mov_b32_e32 v[[HI:[0-9]+]], 0{{$}} |
| 45 | ; GCN: buffer_store_dwordx2 v{{\[}}[[LO]]:[[HI]]{{\]}} |
| 46 | define void @lshr_i64_32(i64 addrspace(1)* %out, i64 addrspace(1)* %in) { |
| 47 | %val = load i64, i64 addrspace(1)* %in |
| 48 | %shl = lshr i64 %val, 32 |
| 49 | store i64 %shl, i64 addrspace(1)* %out |
| 50 | ret void |
| 51 | } |
| 52 | |
| 53 | ; GCN-LABEL: {{^}}lshr_and_i64_35: |
| 54 | ; XGCN: buffer_load_dword [[VAL:v[0-9]+]] |
| 55 | ; XGCN: v_lshlrev_b32_e32 v[[LO:[0-9]+]], 3, [[VAL]] |
| 56 | ; XGCN: v_mov_b32_e32 v[[HI:[0-9]+]], 0{{$}} |
| 57 | ; XGCN: buffer_store_dwordx2 v{{\[}}[[LO]]:[[HI]]{{\]}} |
| 58 | define void @lshr_and_i64_35(i64 addrspace(1)* %out, i64 addrspace(1)* %in) { |
| 59 | %val = load i64, i64 addrspace(1)* %in |
| 60 | %and = and i64 %val, 2147483647 ; 0x7fffffff |
| 61 | %shl = lshr i64 %and, 35 |
| 62 | store i64 %shl, i64 addrspace(1)* %out |
| 63 | ret void |
| 64 | } |