Nate Begeman | 6cca84e | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 1 | //===-- PPCISelDAGToDAG.cpp - PPC --pattern matching inst selector --------===// |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by Chris Lattner and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Nate Begeman | 6cca84e | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 10 | // This file defines a pattern matching instruction selector for PowerPC, |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 11 | // converting from a legalized dag to a PPC dag. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Chris Lattner | bfca1ab | 2005-10-14 23:51:18 +0000 | [diff] [blame] | 15 | #include "PPC.h" |
Chris Lattner | 6f3b954 | 2005-10-14 23:59:06 +0000 | [diff] [blame] | 16 | #include "PPCTargetMachine.h" |
| 17 | #include "PPCISelLowering.h" |
Chris Lattner | 2cab135 | 2006-03-07 06:32:48 +0000 | [diff] [blame] | 18 | #include "PPCHazardRecognizers.h" |
Chris Lattner | 4564039 | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 20 | #include "llvm/CodeGen/MachineFunction.h" |
| 21 | #include "llvm/CodeGen/SSARegMap.h" |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/SelectionDAG.h" |
| 23 | #include "llvm/CodeGen/SelectionDAGISel.h" |
| 24 | #include "llvm/Target/TargetOptions.h" |
| 25 | #include "llvm/ADT/Statistic.h" |
Chris Lattner | 666512c | 2005-08-25 04:47:18 +0000 | [diff] [blame] | 26 | #include "llvm/Constants.h" |
Chris Lattner | 4564039 | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 27 | #include "llvm/GlobalValue.h" |
Chris Lattner | 5d70a7c | 2006-03-25 06:47:10 +0000 | [diff] [blame] | 28 | #include "llvm/Intrinsics.h" |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 29 | #include "llvm/Support/Debug.h" |
| 30 | #include "llvm/Support/MathExtras.h" |
Chris Lattner | 3d27be1 | 2006-08-27 12:54:02 +0000 | [diff] [blame^] | 31 | #include "llvm/Support/Compiler.h" |
Chris Lattner | de02d77 | 2006-01-22 23:41:00 +0000 | [diff] [blame] | 32 | #include <iostream> |
Evan Cheng | b9d34bd | 2006-08-07 22:28:20 +0000 | [diff] [blame] | 33 | #include <queue> |
Evan Cheng | 54cb183 | 2006-02-05 06:46:41 +0000 | [diff] [blame] | 34 | #include <set> |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 35 | using namespace llvm; |
| 36 | |
| 37 | namespace { |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 38 | Statistic<> FrameOff("ppc-codegen", "Number of frame idx offsets collapsed"); |
| 39 | |
| 40 | //===--------------------------------------------------------------------===// |
Nate Begeman | 0b71e00 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 41 | /// PPCDAGToDAGISel - PPC specific code to select PPC machine |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 42 | /// instructions for SelectionDAG operations. |
| 43 | /// |
Chris Lattner | 2f8c2d8 | 2006-06-28 22:00:36 +0000 | [diff] [blame] | 44 | class VISIBILITY_HIDDEN PPCDAGToDAGISel : public SelectionDAGISel { |
Chris Lattner | 1678a6c | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 45 | PPCTargetMachine &TM; |
Nate Begeman | 6cca84e | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 46 | PPCTargetLowering PPCLowering; |
Chris Lattner | 4564039 | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 47 | unsigned GlobalBaseReg; |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 48 | public: |
Chris Lattner | 1678a6c | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 49 | PPCDAGToDAGISel(PPCTargetMachine &tm) |
| 50 | : SelectionDAGISel(PPCLowering), TM(tm), |
| 51 | PPCLowering(*TM.getTargetLowering()) {} |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 52 | |
Chris Lattner | 4564039 | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 53 | virtual bool runOnFunction(Function &Fn) { |
| 54 | // Make sure we re-emit a set of the global base reg if necessary |
| 55 | GlobalBaseReg = 0; |
Chris Lattner | 1678a6c | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 56 | SelectionDAGISel::runOnFunction(Fn); |
| 57 | |
| 58 | InsertVRSaveCode(Fn); |
| 59 | return true; |
Chris Lattner | 4564039 | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 60 | } |
| 61 | |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 62 | /// getI32Imm - Return a target constant with the specified value, of type |
| 63 | /// i32. |
| 64 | inline SDOperand getI32Imm(unsigned Imm) { |
| 65 | return CurDAG->getTargetConstant(Imm, MVT::i32); |
| 66 | } |
Chris Lattner | 4564039 | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 67 | |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 68 | /// getI64Imm - Return a target constant with the specified value, of type |
| 69 | /// i64. |
| 70 | inline SDOperand getI64Imm(uint64_t Imm) { |
| 71 | return CurDAG->getTargetConstant(Imm, MVT::i64); |
| 72 | } |
| 73 | |
| 74 | /// getSmallIPtrImm - Return a target constant of pointer type. |
| 75 | inline SDOperand getSmallIPtrImm(unsigned Imm) { |
| 76 | return CurDAG->getTargetConstant(Imm, PPCLowering.getPointerTy()); |
| 77 | } |
| 78 | |
| 79 | |
Chris Lattner | 4564039 | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 80 | /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC |
| 81 | /// base register. Return the virtual register that holds this value. |
Evan Cheng | 61413a3 | 2006-08-26 05:34:46 +0000 | [diff] [blame] | 82 | SDNode *getGlobalBaseReg(); |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 83 | |
| 84 | // Select - Convert the specified operand from a target-independent to a |
| 85 | // target-specific node if it hasn't already been changed. |
Evan Cheng | 61413a3 | 2006-08-26 05:34:46 +0000 | [diff] [blame] | 86 | SDNode *Select(SDOperand Op); |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 87 | |
Nate Begeman | 93c4bc6 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 88 | SDNode *SelectBitfieldInsert(SDNode *N); |
| 89 | |
Chris Lattner | 2a1823d | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 90 | /// SelectCC - Select a comparison of the specified values with the |
| 91 | /// specified condition code, returning the CR# of the expression. |
| 92 | SDOperand SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC); |
| 93 | |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 94 | /// SelectAddrImm - Returns true if the address N can be represented by |
| 95 | /// a base register plus a signed 16-bit displacement [r+imm]. |
| 96 | bool SelectAddrImm(SDOperand N, SDOperand &Disp, SDOperand &Base); |
| 97 | |
| 98 | /// SelectAddrIdx - Given the specified addressed, check to see if it can be |
| 99 | /// represented as an indexed [r+r] operation. Returns false if it can |
| 100 | /// be represented by [r+imm], which are preferred. |
| 101 | bool SelectAddrIdx(SDOperand N, SDOperand &Base, SDOperand &Index); |
Nate Begeman | 1064d6e | 2005-11-30 08:22:07 +0000 | [diff] [blame] | 102 | |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 103 | /// SelectAddrIdxOnly - Given the specified addressed, force it to be |
| 104 | /// represented as an indexed [r+r] operation. |
| 105 | bool SelectAddrIdxOnly(SDOperand N, SDOperand &Base, SDOperand &Index); |
Chris Lattner | c5292ec | 2005-08-21 22:31:09 +0000 | [diff] [blame] | 106 | |
Chris Lattner | 77373d1 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 107 | /// SelectAddrImmShift - Returns true if the address N can be represented by |
| 108 | /// a base register plus a signed 14-bit displacement [r+imm*4]. Suitable |
| 109 | /// for use by STD and friends. |
| 110 | bool SelectAddrImmShift(SDOperand N, SDOperand &Disp, SDOperand &Base); |
| 111 | |
Chris Lattner | a1ec1dd | 2006-02-24 02:13:12 +0000 | [diff] [blame] | 112 | /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for |
| 113 | /// inline asm expressions. |
| 114 | virtual bool SelectInlineAsmMemoryOperand(const SDOperand &Op, |
| 115 | char ConstraintCode, |
| 116 | std::vector<SDOperand> &OutOps, |
| 117 | SelectionDAG &DAG) { |
| 118 | SDOperand Op0, Op1; |
| 119 | switch (ConstraintCode) { |
| 120 | default: return true; |
| 121 | case 'm': // memory |
| 122 | if (!SelectAddrIdx(Op, Op0, Op1)) |
| 123 | SelectAddrImm(Op, Op0, Op1); |
| 124 | break; |
| 125 | case 'o': // offsetable |
| 126 | if (!SelectAddrImm(Op, Op0, Op1)) { |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 127 | Op0 = Op; |
| 128 | AddToISelQueue(Op0); // r+0. |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 129 | Op1 = getSmallIPtrImm(0); |
Chris Lattner | a1ec1dd | 2006-02-24 02:13:12 +0000 | [diff] [blame] | 130 | } |
| 131 | break; |
| 132 | case 'v': // not offsetable |
| 133 | SelectAddrIdxOnly(Op, Op0, Op1); |
| 134 | break; |
| 135 | } |
| 136 | |
| 137 | OutOps.push_back(Op0); |
| 138 | OutOps.push_back(Op1); |
| 139 | return false; |
| 140 | } |
| 141 | |
Chris Lattner | 6e184f2 | 2005-08-25 22:04:30 +0000 | [diff] [blame] | 142 | SDOperand BuildSDIVSequence(SDNode *N); |
| 143 | SDOperand BuildUDIVSequence(SDNode *N); |
| 144 | |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 145 | /// InstructionSelectBasicBlock - This callback is invoked by |
| 146 | /// SelectionDAGISel when it has created a SelectionDAG for us to codegen. |
Chris Lattner | 259e6c7 | 2005-10-06 18:45:51 +0000 | [diff] [blame] | 147 | virtual void InstructionSelectBasicBlock(SelectionDAG &DAG); |
| 148 | |
Chris Lattner | 1678a6c | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 149 | void InsertVRSaveCode(Function &Fn); |
| 150 | |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 151 | virtual const char *getPassName() const { |
| 152 | return "PowerPC DAG->DAG Pattern Instruction Selection"; |
| 153 | } |
Chris Lattner | 2cab135 | 2006-03-07 06:32:48 +0000 | [diff] [blame] | 154 | |
Chris Lattner | f058f5a | 2006-05-16 23:54:25 +0000 | [diff] [blame] | 155 | /// CreateTargetHazardRecognizer - Return the hazard recognizer to use for |
| 156 | /// this target when scheduling the DAG. |
Chris Lattner | 543832d | 2006-03-08 04:25:59 +0000 | [diff] [blame] | 157 | virtual HazardRecognizer *CreateTargetHazardRecognizer() { |
Chris Lattner | 2cab135 | 2006-03-07 06:32:48 +0000 | [diff] [blame] | 158 | // Should use subtarget info to pick the right hazard recognizer. For |
| 159 | // now, always return a PPC970 recognizer. |
Chris Lattner | 51348c5 | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 160 | const TargetInstrInfo *II = PPCLowering.getTargetMachine().getInstrInfo(); |
| 161 | assert(II && "No InstrInfo?"); |
| 162 | return new PPCHazardRecognizer970(*II); |
Chris Lattner | 2cab135 | 2006-03-07 06:32:48 +0000 | [diff] [blame] | 163 | } |
Chris Lattner | 03e08ee | 2005-09-13 22:03:06 +0000 | [diff] [blame] | 164 | |
| 165 | // Include the pieces autogenerated from the target description. |
Chris Lattner | 0921e3b | 2005-10-14 23:37:35 +0000 | [diff] [blame] | 166 | #include "PPCGenDAGISel.inc" |
Chris Lattner | 259e6c7 | 2005-10-06 18:45:51 +0000 | [diff] [blame] | 167 | |
| 168 | private: |
Chris Lattner | bc485fd | 2006-08-15 23:48:22 +0000 | [diff] [blame] | 169 | SDNode *SelectSETCC(SDOperand Op); |
| 170 | SDNode *MySelect_PPCbctrl(SDOperand N); |
| 171 | SDNode *MySelect_PPCcall(SDOperand N); |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 172 | }; |
| 173 | } |
| 174 | |
Chris Lattner | 259e6c7 | 2005-10-06 18:45:51 +0000 | [diff] [blame] | 175 | /// InstructionSelectBasicBlock - This callback is invoked by |
| 176 | /// SelectionDAGISel when it has created a SelectionDAG for us to codegen. |
Nate Begeman | 0b71e00 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 177 | void PPCDAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) { |
Chris Lattner | 259e6c7 | 2005-10-06 18:45:51 +0000 | [diff] [blame] | 178 | DEBUG(BB->dump()); |
Evan Cheng | f300896 | 2006-07-27 06:40:15 +0000 | [diff] [blame] | 179 | |
Chris Lattner | 259e6c7 | 2005-10-06 18:45:51 +0000 | [diff] [blame] | 180 | // Select target instructions for the DAG. |
Evan Cheng | 54cb183 | 2006-02-05 06:46:41 +0000 | [diff] [blame] | 181 | DAG.setRoot(SelectRoot(DAG.getRoot())); |
Chris Lattner | 259e6c7 | 2005-10-06 18:45:51 +0000 | [diff] [blame] | 182 | DAG.RemoveDeadNodes(); |
| 183 | |
Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 184 | // Emit machine code to BB. |
Chris Lattner | 259e6c7 | 2005-10-06 18:45:51 +0000 | [diff] [blame] | 185 | ScheduleAndEmitDAG(DAG); |
Chris Lattner | 1678a6c | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 186 | } |
| 187 | |
| 188 | /// InsertVRSaveCode - Once the entire function has been instruction selected, |
| 189 | /// all virtual registers are created and all machine instructions are built, |
| 190 | /// check to see if we need to save/restore VRSAVE. If so, do it. |
| 191 | void PPCDAGToDAGISel::InsertVRSaveCode(Function &F) { |
Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 192 | // Check to see if this function uses vector registers, which means we have to |
| 193 | // save and restore the VRSAVE register and update it with the regs we use. |
| 194 | // |
| 195 | // In this case, there will be virtual registers of vector type type created |
| 196 | // by the scheduler. Detect them now. |
Chris Lattner | 1678a6c | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 197 | MachineFunction &Fn = MachineFunction::get(&F); |
| 198 | SSARegMap *RegMap = Fn.getSSARegMap(); |
Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 199 | bool HasVectorVReg = false; |
| 200 | for (unsigned i = MRegisterInfo::FirstVirtualRegister, |
Chris Lattner | ab1ed2a | 2006-03-14 17:56:49 +0000 | [diff] [blame] | 201 | e = RegMap->getLastVirtReg()+1; i != e; ++i) |
Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 202 | if (RegMap->getRegClass(i) == &PPC::VRRCRegClass) { |
| 203 | HasVectorVReg = true; |
| 204 | break; |
| 205 | } |
Chris Lattner | 1678a6c | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 206 | if (!HasVectorVReg) return; // nothing to do. |
| 207 | |
Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 208 | // If we have a vector register, we want to emit code into the entry and exit |
| 209 | // blocks to save and restore the VRSAVE register. We do this here (instead |
| 210 | // of marking all vector instructions as clobbering VRSAVE) for two reasons: |
| 211 | // |
| 212 | // 1. This (trivially) reduces the load on the register allocator, by not |
| 213 | // having to represent the live range of the VRSAVE register. |
| 214 | // 2. This (more significantly) allows us to create a temporary virtual |
| 215 | // register to hold the saved VRSAVE value, allowing this temporary to be |
| 216 | // register allocated, instead of forcing it to be spilled to the stack. |
Chris Lattner | 1678a6c | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 217 | |
| 218 | // Create two vregs - one to hold the VRSAVE register that is live-in to the |
| 219 | // function and one for the value after having bits or'd into it. |
| 220 | unsigned InVRSAVE = RegMap->createVirtualRegister(&PPC::GPRCRegClass); |
| 221 | unsigned UpdatedVRSAVE = RegMap->createVirtualRegister(&PPC::GPRCRegClass); |
| 222 | |
| 223 | MachineBasicBlock &EntryBB = *Fn.begin(); |
| 224 | // Emit the following code into the entry block: |
| 225 | // InVRSAVE = MFVRSAVE |
| 226 | // UpdatedVRSAVE = UPDATE_VRSAVE InVRSAVE |
| 227 | // MTVRSAVE UpdatedVRSAVE |
| 228 | MachineBasicBlock::iterator IP = EntryBB.begin(); // Insert Point |
| 229 | BuildMI(EntryBB, IP, PPC::MFVRSAVE, 0, InVRSAVE); |
| 230 | BuildMI(EntryBB, IP, PPC::UPDATE_VRSAVE, 1, UpdatedVRSAVE).addReg(InVRSAVE); |
| 231 | BuildMI(EntryBB, IP, PPC::MTVRSAVE, 1).addReg(UpdatedVRSAVE); |
| 232 | |
| 233 | // Find all return blocks, outputting a restore in each epilog. |
| 234 | const TargetInstrInfo &TII = *TM.getInstrInfo(); |
| 235 | for (MachineFunction::iterator BB = Fn.begin(), E = Fn.end(); BB != E; ++BB) { |
| 236 | if (!BB->empty() && TII.isReturn(BB->back().getOpcode())) { |
| 237 | IP = BB->end(); --IP; |
| 238 | |
| 239 | // Skip over all terminator instructions, which are part of the return |
| 240 | // sequence. |
| 241 | MachineBasicBlock::iterator I2 = IP; |
| 242 | while (I2 != BB->begin() && TII.isTerminatorInstr((--I2)->getOpcode())) |
| 243 | IP = I2; |
| 244 | |
| 245 | // Emit: MTVRSAVE InVRSave |
| 246 | BuildMI(*BB, IP, PPC::MTVRSAVE, 1).addReg(InVRSAVE); |
| 247 | } |
Chris Lattner | 02e2c18 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 248 | } |
Chris Lattner | 259e6c7 | 2005-10-06 18:45:51 +0000 | [diff] [blame] | 249 | } |
Chris Lattner | 8ae9525 | 2005-09-03 01:17:22 +0000 | [diff] [blame] | 250 | |
Chris Lattner | 1678a6c | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 251 | |
Chris Lattner | 4564039 | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 252 | /// getGlobalBaseReg - Output the instructions required to put the |
| 253 | /// base address to use for accessing globals into a register. |
| 254 | /// |
Evan Cheng | 61413a3 | 2006-08-26 05:34:46 +0000 | [diff] [blame] | 255 | SDNode *PPCDAGToDAGISel::getGlobalBaseReg() { |
Chris Lattner | 4564039 | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 256 | if (!GlobalBaseReg) { |
| 257 | // Insert the set of GlobalBaseReg into the first MBB of the function |
| 258 | MachineBasicBlock &FirstMBB = BB->getParent()->front(); |
| 259 | MachineBasicBlock::iterator MBBI = FirstMBB.begin(); |
| 260 | SSARegMap *RegMap = BB->getParent()->getSSARegMap(); |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 261 | |
| 262 | if (PPCLowering.getPointerTy() == MVT::i32) |
| 263 | GlobalBaseReg = RegMap->createVirtualRegister(PPC::GPRCRegisterClass); |
| 264 | else |
| 265 | GlobalBaseReg = RegMap->createVirtualRegister(PPC::G8RCRegisterClass); |
| 266 | |
Chris Lattner | 4564039 | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 267 | BuildMI(FirstMBB, MBBI, PPC::MovePCtoLR, 0, PPC::LR); |
| 268 | BuildMI(FirstMBB, MBBI, PPC::MFLR, 1, GlobalBaseReg); |
| 269 | } |
Evan Cheng | 61413a3 | 2006-08-26 05:34:46 +0000 | [diff] [blame] | 270 | return CurDAG->getRegister(GlobalBaseReg, PPCLowering.getPointerTy()).Val; |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 271 | } |
| 272 | |
| 273 | /// isIntS16Immediate - This method tests to see if the node is either a 32-bit |
| 274 | /// or 64-bit immediate, and if the value can be accurately represented as a |
| 275 | /// sign extension from a 16-bit value. If so, this returns true and the |
| 276 | /// immediate. |
| 277 | static bool isIntS16Immediate(SDNode *N, short &Imm) { |
| 278 | if (N->getOpcode() != ISD::Constant) |
| 279 | return false; |
| 280 | |
| 281 | Imm = (short)cast<ConstantSDNode>(N)->getValue(); |
| 282 | if (N->getValueType(0) == MVT::i32) |
| 283 | return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue(); |
| 284 | else |
| 285 | return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue(); |
| 286 | } |
| 287 | |
| 288 | static bool isIntS16Immediate(SDOperand Op, short &Imm) { |
| 289 | return isIntS16Immediate(Op.Val, Imm); |
Chris Lattner | 4564039 | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 290 | } |
| 291 | |
| 292 | |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 293 | /// isInt32Immediate - This method tests to see if the node is a 32-bit constant |
| 294 | /// operand. If so Imm will receive the 32-bit value. |
| 295 | static bool isInt32Immediate(SDNode *N, unsigned &Imm) { |
| 296 | if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) { |
Nate Begeman | 72d6f88 | 2005-08-18 05:00:13 +0000 | [diff] [blame] | 297 | Imm = cast<ConstantSDNode>(N)->getValue(); |
| 298 | return true; |
| 299 | } |
| 300 | return false; |
| 301 | } |
| 302 | |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 303 | /// isInt64Immediate - This method tests to see if the node is a 64-bit constant |
| 304 | /// operand. If so Imm will receive the 64-bit value. |
| 305 | static bool isInt64Immediate(SDNode *N, uint64_t &Imm) { |
| 306 | if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) { |
| 307 | Imm = cast<ConstantSDNode>(N)->getValue(); |
| 308 | return true; |
| 309 | } |
| 310 | return false; |
| 311 | } |
| 312 | |
| 313 | // isInt32Immediate - This method tests to see if a constant operand. |
| 314 | // If so Imm will receive the 32 bit value. |
| 315 | static bool isInt32Immediate(SDOperand N, unsigned &Imm) { |
| 316 | return isInt32Immediate(N.Val, Imm); |
| 317 | } |
| 318 | |
| 319 | |
| 320 | // isOpcWithIntImmediate - This method tests to see if the node is a specific |
| 321 | // opcode and that it has a immediate integer right operand. |
| 322 | // If so Imm will receive the 32 bit value. |
| 323 | static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) { |
| 324 | return N->getOpcode() == Opc && isInt32Immediate(N->getOperand(1).Val, Imm); |
| 325 | } |
| 326 | |
| 327 | |
Nate Begeman | b3821a3 | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 328 | // isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s with |
| 329 | // any number of 0s on either side. The 1s are allowed to wrap from LSB to |
| 330 | // MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. 0x0F0F0000 is |
| 331 | // not, since all 1s are not contiguous. |
| 332 | static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) { |
| 333 | if (isShiftedMask_32(Val)) { |
| 334 | // look for the first non-zero bit |
| 335 | MB = CountLeadingZeros_32(Val); |
| 336 | // look for the first zero bit after the run of ones |
| 337 | ME = CountLeadingZeros_32((Val - 1) ^ Val); |
| 338 | return true; |
Chris Lattner | 666512c | 2005-08-25 04:47:18 +0000 | [diff] [blame] | 339 | } else { |
| 340 | Val = ~Val; // invert mask |
| 341 | if (isShiftedMask_32(Val)) { |
| 342 | // effectively look for the first zero bit |
| 343 | ME = CountLeadingZeros_32(Val) - 1; |
| 344 | // effectively look for the first one bit after the run of zeros |
| 345 | MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1; |
| 346 | return true; |
| 347 | } |
Nate Begeman | b3821a3 | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 348 | } |
| 349 | // no run present |
| 350 | return false; |
| 351 | } |
| 352 | |
Chris Lattner | 89c7fa2 | 2005-10-09 05:36:17 +0000 | [diff] [blame] | 353 | // isRotateAndMask - Returns true if Mask and Shift can be folded into a rotate |
Nate Begeman | b3821a3 | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 354 | // and mask opcode and mask operation. |
| 355 | static bool isRotateAndMask(SDNode *N, unsigned Mask, bool IsShiftMask, |
| 356 | unsigned &SH, unsigned &MB, unsigned &ME) { |
Nate Begeman | 92e7750 | 2005-10-19 00:05:37 +0000 | [diff] [blame] | 357 | // Don't even go down this path for i64, since different logic will be |
| 358 | // necessary for rldicl/rldicr/rldimi. |
| 359 | if (N->getValueType(0) != MVT::i32) |
| 360 | return false; |
| 361 | |
Nate Begeman | b3821a3 | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 362 | unsigned Shift = 32; |
| 363 | unsigned Indeterminant = ~0; // bit mask marking indeterminant results |
| 364 | unsigned Opcode = N->getOpcode(); |
Chris Lattner | e413b60 | 2005-08-30 00:59:16 +0000 | [diff] [blame] | 365 | if (N->getNumOperands() != 2 || |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 366 | !isInt32Immediate(N->getOperand(1).Val, Shift) || (Shift > 31)) |
Nate Begeman | b3821a3 | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 367 | return false; |
| 368 | |
| 369 | if (Opcode == ISD::SHL) { |
| 370 | // apply shift left to mask if it comes first |
| 371 | if (IsShiftMask) Mask = Mask << Shift; |
| 372 | // determine which bits are made indeterminant by shift |
| 373 | Indeterminant = ~(0xFFFFFFFFu << Shift); |
Chris Lattner | efa3826 | 2005-10-15 21:40:12 +0000 | [diff] [blame] | 374 | } else if (Opcode == ISD::SRL) { |
Nate Begeman | b3821a3 | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 375 | // apply shift right to mask if it comes first |
| 376 | if (IsShiftMask) Mask = Mask >> Shift; |
| 377 | // determine which bits are made indeterminant by shift |
| 378 | Indeterminant = ~(0xFFFFFFFFu >> Shift); |
| 379 | // adjust for the left rotate |
| 380 | Shift = 32 - Shift; |
| 381 | } else { |
| 382 | return false; |
| 383 | } |
| 384 | |
| 385 | // if the mask doesn't intersect any Indeterminant bits |
| 386 | if (Mask && !(Mask & Indeterminant)) { |
Chris Lattner | a296339 | 2006-05-12 16:29:37 +0000 | [diff] [blame] | 387 | SH = Shift & 31; |
Nate Begeman | b3821a3 | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 388 | // make sure the mask is still a mask (wrap arounds may not be) |
| 389 | return isRunOfOnes(Mask, MB, ME); |
| 390 | } |
| 391 | return false; |
| 392 | } |
| 393 | |
Nate Begeman | 93c4bc6 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 394 | /// SelectBitfieldInsert - turn an or of two masked values into |
| 395 | /// the rotate left word immediate then mask insert (rlwimi) instruction. |
Nate Begeman | 0b71e00 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 396 | SDNode *PPCDAGToDAGISel::SelectBitfieldInsert(SDNode *N) { |
Nate Begeman | 93c4bc6 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 397 | SDOperand Op0 = N->getOperand(0); |
| 398 | SDOperand Op1 = N->getOperand(1); |
| 399 | |
Nate Begeman | 1333cea | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 400 | uint64_t LKZ, LKO, RKZ, RKO; |
Nate Begeman | 9b6d4c2 | 2006-05-08 17:38:32 +0000 | [diff] [blame] | 401 | TLI.ComputeMaskedBits(Op0, 0xFFFFFFFFULL, LKZ, LKO); |
| 402 | TLI.ComputeMaskedBits(Op1, 0xFFFFFFFFULL, RKZ, RKO); |
Nate Begeman | 93c4bc6 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 403 | |
Nate Begeman | 9b6d4c2 | 2006-05-08 17:38:32 +0000 | [diff] [blame] | 404 | unsigned TargetMask = LKZ; |
| 405 | unsigned InsertMask = RKZ; |
| 406 | |
| 407 | if ((TargetMask | InsertMask) == 0xFFFFFFFF) { |
| 408 | unsigned Op0Opc = Op0.getOpcode(); |
| 409 | unsigned Op1Opc = Op1.getOpcode(); |
| 410 | unsigned Value, SH = 0; |
| 411 | TargetMask = ~TargetMask; |
| 412 | InsertMask = ~InsertMask; |
Nate Begeman | 1333cea | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 413 | |
Nate Begeman | 9b6d4c2 | 2006-05-08 17:38:32 +0000 | [diff] [blame] | 414 | // If the LHS has a foldable shift and the RHS does not, then swap it to the |
| 415 | // RHS so that we can fold the shift into the insert. |
Nate Begeman | 1333cea | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 416 | if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) { |
| 417 | if (Op0.getOperand(0).getOpcode() == ISD::SHL || |
| 418 | Op0.getOperand(0).getOpcode() == ISD::SRL) { |
| 419 | if (Op1.getOperand(0).getOpcode() != ISD::SHL && |
| 420 | Op1.getOperand(0).getOpcode() != ISD::SRL) { |
| 421 | std::swap(Op0, Op1); |
| 422 | std::swap(Op0Opc, Op1Opc); |
Nate Begeman | 9b6d4c2 | 2006-05-08 17:38:32 +0000 | [diff] [blame] | 423 | std::swap(TargetMask, InsertMask); |
Nate Begeman | 1333cea | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 424 | } |
Nate Begeman | 93c4bc6 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 425 | } |
Nate Begeman | 9b6d4c2 | 2006-05-08 17:38:32 +0000 | [diff] [blame] | 426 | } else if (Op0Opc == ISD::SHL || Op0Opc == ISD::SRL) { |
| 427 | if (Op1Opc == ISD::AND && Op1.getOperand(0).getOpcode() != ISD::SHL && |
| 428 | Op1.getOperand(0).getOpcode() != ISD::SRL) { |
| 429 | std::swap(Op0, Op1); |
| 430 | std::swap(Op0Opc, Op1Opc); |
| 431 | std::swap(TargetMask, InsertMask); |
| 432 | } |
Nate Begeman | 93c4bc6 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 433 | } |
Nate Begeman | 1333cea | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 434 | |
| 435 | unsigned MB, ME; |
Chris Lattner | a296339 | 2006-05-12 16:29:37 +0000 | [diff] [blame] | 436 | if (InsertMask && isRunOfOnes(InsertMask, MB, ME)) { |
Nate Begeman | 1333cea | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 437 | SDOperand Tmp1, Tmp2, Tmp3; |
Nate Begeman | 9b6d4c2 | 2006-05-08 17:38:32 +0000 | [diff] [blame] | 438 | bool DisjointMask = (TargetMask ^ InsertMask) == 0xFFFFFFFF; |
Nate Begeman | 1333cea | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 439 | |
| 440 | if ((Op1Opc == ISD::SHL || Op1Opc == ISD::SRL) && |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 441 | isInt32Immediate(Op1.getOperand(1), Value)) { |
Nate Begeman | 1333cea | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 442 | Op1 = Op1.getOperand(0); |
| 443 | SH = (Op1Opc == ISD::SHL) ? Value : 32 - Value; |
| 444 | } |
| 445 | if (Op1Opc == ISD::AND) { |
| 446 | unsigned SHOpc = Op1.getOperand(0).getOpcode(); |
| 447 | if ((SHOpc == ISD::SHL || SHOpc == ISD::SRL) && |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 448 | isInt32Immediate(Op1.getOperand(0).getOperand(1), Value)) { |
Nate Begeman | 1333cea | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 449 | Op1 = Op1.getOperand(0).getOperand(0); |
| 450 | SH = (SHOpc == ISD::SHL) ? Value : 32 - Value; |
| 451 | } else { |
| 452 | Op1 = Op1.getOperand(0); |
| 453 | } |
| 454 | } |
| 455 | |
| 456 | Tmp3 = (Op0Opc == ISD::AND && DisjointMask) ? Op0.getOperand(0) : Op0; |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 457 | AddToISelQueue(Tmp3); |
| 458 | AddToISelQueue(Op1); |
Chris Lattner | a296339 | 2006-05-12 16:29:37 +0000 | [diff] [blame] | 459 | SH &= 31; |
Evan Cheng | c3acfc0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 460 | SDOperand Ops[] = { Tmp3, Op1, getI32Imm(SH), getI32Imm(MB), |
| 461 | getI32Imm(ME) }; |
| 462 | return CurDAG->getTargetNode(PPC::RLWIMI, MVT::i32, Ops, 5); |
Nate Begeman | 93c4bc6 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 463 | } |
Nate Begeman | 93c4bc6 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 464 | } |
| 465 | return 0; |
| 466 | } |
| 467 | |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 468 | /// SelectAddrImm - Returns true if the address N can be represented by |
| 469 | /// a base register plus a signed 16-bit displacement [r+imm]. |
| 470 | bool PPCDAGToDAGISel::SelectAddrImm(SDOperand N, SDOperand &Disp, |
| 471 | SDOperand &Base) { |
Chris Lattner | 60a60f4 | 2006-03-01 07:14:48 +0000 | [diff] [blame] | 472 | // If this can be more profitably realized as r+r, fail. |
| 473 | if (SelectAddrIdx(N, Disp, Base)) |
| 474 | return false; |
| 475 | |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 476 | if (N.getOpcode() == ISD::ADD) { |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 477 | short imm = 0; |
| 478 | if (isIntS16Immediate(N.getOperand(1), imm)) { |
| 479 | Disp = getI32Imm((int)imm & 0xFFFF); |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 480 | if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) { |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 481 | Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType()); |
Chris Lattner | c5292ec | 2005-08-21 22:31:09 +0000 | [diff] [blame] | 482 | } else { |
Evan Cheng | bfa4b7c | 2006-02-05 08:45:01 +0000 | [diff] [blame] | 483 | Base = N.getOperand(0); |
Chris Lattner | c5292ec | 2005-08-21 22:31:09 +0000 | [diff] [blame] | 484 | } |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 485 | return true; // [r+i] |
| 486 | } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) { |
Chris Lattner | 0fe88e3 | 2005-11-17 18:02:16 +0000 | [diff] [blame] | 487 | // Match LOAD (ADD (X, Lo(G))). |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 488 | assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue() |
Chris Lattner | 0fe88e3 | 2005-11-17 18:02:16 +0000 | [diff] [blame] | 489 | && "Cannot handle constant offsets yet!"); |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 490 | Disp = N.getOperand(1).getOperand(0); // The global address. |
| 491 | assert(Disp.getOpcode() == ISD::TargetGlobalAddress || |
Nate Begeman | 4ca2ea5 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 492 | Disp.getOpcode() == ISD::TargetConstantPool || |
| 493 | Disp.getOpcode() == ISD::TargetJumpTable); |
Evan Cheng | bfa4b7c | 2006-02-05 08:45:01 +0000 | [diff] [blame] | 494 | Base = N.getOperand(0); |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 495 | return true; // [&g+r] |
Chris Lattner | c5292ec | 2005-08-21 22:31:09 +0000 | [diff] [blame] | 496 | } |
Chris Lattner | 60a60f4 | 2006-03-01 07:14:48 +0000 | [diff] [blame] | 497 | } else if (N.getOpcode() == ISD::OR) { |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 498 | short imm = 0; |
| 499 | if (isIntS16Immediate(N.getOperand(1), imm)) { |
Chris Lattner | 60a60f4 | 2006-03-01 07:14:48 +0000 | [diff] [blame] | 500 | // If this is an or of disjoint bitfields, we can codegen this as an add |
| 501 | // (for better address arithmetic) if the LHS and RHS of the OR are |
| 502 | // provably disjoint. |
| 503 | uint64_t LHSKnownZero, LHSKnownOne; |
| 504 | PPCLowering.ComputeMaskedBits(N.getOperand(0), ~0U, |
| 505 | LHSKnownZero, LHSKnownOne); |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 506 | if ((LHSKnownZero|~(unsigned)imm) == ~0U) { |
Chris Lattner | 60a60f4 | 2006-03-01 07:14:48 +0000 | [diff] [blame] | 507 | // If all of the bits are known zero on the LHS or RHS, the add won't |
| 508 | // carry. |
| 509 | Base = N.getOperand(0); |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 510 | Disp = getI32Imm((int)imm & 0xFFFF); |
Chris Lattner | 60a60f4 | 2006-03-01 07:14:48 +0000 | [diff] [blame] | 511 | return true; |
| 512 | } |
| 513 | } |
Chris Lattner | c8b16d0 | 2006-03-20 22:38:22 +0000 | [diff] [blame] | 514 | } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) { |
| 515 | // Loading from a constant address. |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 516 | |
Chris Lattner | c8b16d0 | 2006-03-20 22:38:22 +0000 | [diff] [blame] | 517 | // If this address fits entirely in a 16-bit sext immediate field, codegen |
| 518 | // this as "d, 0" |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 519 | short Imm; |
| 520 | if (isIntS16Immediate(CN, Imm)) { |
| 521 | Disp = CurDAG->getTargetConstant(Imm, CN->getValueType(0)); |
| 522 | Base = CurDAG->getRegister(PPC::R0, CN->getValueType(0)); |
Chris Lattner | c8b16d0 | 2006-03-20 22:38:22 +0000 | [diff] [blame] | 523 | return true; |
| 524 | } |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 525 | |
| 526 | // FIXME: Handle small sext constant offsets in PPC64 mode also! |
| 527 | if (CN->getValueType(0) == MVT::i32) { |
| 528 | int Addr = (int)CN->getValue(); |
Chris Lattner | c8b16d0 | 2006-03-20 22:38:22 +0000 | [diff] [blame] | 529 | |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 530 | // Otherwise, break this down into an LIS + disp. |
| 531 | Disp = getI32Imm((short)Addr); |
| 532 | Base = CurDAG->getConstant(Addr - (signed short)Addr, MVT::i32); |
| 533 | return true; |
| 534 | } |
Chris Lattner | c5292ec | 2005-08-21 22:31:09 +0000 | [diff] [blame] | 535 | } |
Chris Lattner | c8b16d0 | 2006-03-20 22:38:22 +0000 | [diff] [blame] | 536 | |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 537 | Disp = getSmallIPtrImm(0); |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 538 | if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 539 | Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType()); |
Nate Begeman | 4e56db6 | 2005-12-10 02:36:00 +0000 | [diff] [blame] | 540 | else |
Evan Cheng | bfa4b7c | 2006-02-05 08:45:01 +0000 | [diff] [blame] | 541 | Base = N; |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 542 | return true; // [r+0] |
Chris Lattner | c5292ec | 2005-08-21 22:31:09 +0000 | [diff] [blame] | 543 | } |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 544 | |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 545 | /// SelectAddrIdx - Given the specified addressed, check to see if it can be |
| 546 | /// represented as an indexed [r+r] operation. Returns false if it can |
| 547 | /// be represented by [r+imm], which are preferred. |
| 548 | bool PPCDAGToDAGISel::SelectAddrIdx(SDOperand N, SDOperand &Base, |
| 549 | SDOperand &Index) { |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 550 | short imm = 0; |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 551 | if (N.getOpcode() == ISD::ADD) { |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 552 | if (isIntS16Immediate(N.getOperand(1), imm)) |
Chris Lattner | 60a60f4 | 2006-03-01 07:14:48 +0000 | [diff] [blame] | 553 | return false; // r+i |
| 554 | if (N.getOperand(1).getOpcode() == PPCISD::Lo) |
| 555 | return false; // r+i |
| 556 | |
Evan Cheng | bfa4b7c | 2006-02-05 08:45:01 +0000 | [diff] [blame] | 557 | Base = N.getOperand(0); |
| 558 | Index = N.getOperand(1); |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 559 | return true; |
Chris Lattner | 60a60f4 | 2006-03-01 07:14:48 +0000 | [diff] [blame] | 560 | } else if (N.getOpcode() == ISD::OR) { |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 561 | if (isIntS16Immediate(N.getOperand(1), imm)) |
Chris Lattner | 60a60f4 | 2006-03-01 07:14:48 +0000 | [diff] [blame] | 562 | return false; // r+i can fold it if we can. |
| 563 | |
| 564 | // If this is an or of disjoint bitfields, we can codegen this as an add |
| 565 | // (for better address arithmetic) if the LHS and RHS of the OR are provably |
| 566 | // disjoint. |
| 567 | uint64_t LHSKnownZero, LHSKnownOne; |
| 568 | uint64_t RHSKnownZero, RHSKnownOne; |
| 569 | PPCLowering.ComputeMaskedBits(N.getOperand(0), ~0U, |
| 570 | LHSKnownZero, LHSKnownOne); |
| 571 | |
| 572 | if (LHSKnownZero) { |
| 573 | PPCLowering.ComputeMaskedBits(N.getOperand(1), ~0U, |
| 574 | RHSKnownZero, RHSKnownOne); |
| 575 | // If all of the bits are known zero on the LHS or RHS, the add won't |
| 576 | // carry. |
| 577 | if ((LHSKnownZero | RHSKnownZero) == ~0U) { |
| 578 | Base = N.getOperand(0); |
| 579 | Index = N.getOperand(1); |
| 580 | return true; |
| 581 | } |
| 582 | } |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 583 | } |
Chris Lattner | 60a60f4 | 2006-03-01 07:14:48 +0000 | [diff] [blame] | 584 | |
| 585 | return false; |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 586 | } |
| 587 | |
| 588 | /// SelectAddrIdxOnly - Given the specified addressed, force it to be |
| 589 | /// represented as an indexed [r+r] operation. |
| 590 | bool PPCDAGToDAGISel::SelectAddrIdxOnly(SDOperand N, SDOperand &Base, |
| 591 | SDOperand &Index) { |
Chris Lattner | 60a60f4 | 2006-03-01 07:14:48 +0000 | [diff] [blame] | 592 | // Check to see if we can easily represent this as an [r+r] address. This |
| 593 | // will fail if it thinks that the address is more profitably represented as |
| 594 | // reg+imm, e.g. where imm = 0. |
Chris Lattner | f2286d5 | 2006-03-24 17:58:06 +0000 | [diff] [blame] | 595 | if (SelectAddrIdx(N, Base, Index)) |
| 596 | return true; |
| 597 | |
| 598 | // If the operand is an addition, always emit this as [r+r], since this is |
| 599 | // better (for code size, and execution, as the memop does the add for free) |
| 600 | // than emitting an explicit add. |
| 601 | if (N.getOpcode() == ISD::ADD) { |
| 602 | Base = N.getOperand(0); |
| 603 | Index = N.getOperand(1); |
| 604 | return true; |
Nate Begeman | 1064d6e | 2005-11-30 08:22:07 +0000 | [diff] [blame] | 605 | } |
Chris Lattner | f2286d5 | 2006-03-24 17:58:06 +0000 | [diff] [blame] | 606 | |
| 607 | // Otherwise, do it the hard way, using R0 as the base register. |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 608 | Base = CurDAG->getRegister(PPC::R0, N.getValueType()); |
Chris Lattner | f2286d5 | 2006-03-24 17:58:06 +0000 | [diff] [blame] | 609 | Index = N; |
Nate Begeman | 8e6a8af | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 610 | return true; |
Nate Begeman | 1064d6e | 2005-11-30 08:22:07 +0000 | [diff] [blame] | 611 | } |
| 612 | |
Chris Lattner | 77373d1 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 613 | /// SelectAddrImmShift - Returns true if the address N can be represented by |
| 614 | /// a base register plus a signed 14-bit displacement [r+imm*4]. Suitable |
| 615 | /// for use by STD and friends. |
| 616 | bool PPCDAGToDAGISel::SelectAddrImmShift(SDOperand N, SDOperand &Disp, |
| 617 | SDOperand &Base) { |
| 618 | // If this can be more profitably realized as r+r, fail. |
| 619 | if (SelectAddrIdx(N, Disp, Base)) |
| 620 | return false; |
| 621 | |
| 622 | if (N.getOpcode() == ISD::ADD) { |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 623 | short imm = 0; |
| 624 | if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) { |
| 625 | Disp = getI32Imm(((int)imm & 0xFFFF) >> 2); |
Chris Lattner | 77373d1 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 626 | if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) { |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 627 | Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType()); |
Chris Lattner | 77373d1 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 628 | } else { |
| 629 | Base = N.getOperand(0); |
| 630 | } |
| 631 | return true; // [r+i] |
| 632 | } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) { |
| 633 | // Match LOAD (ADD (X, Lo(G))). |
| 634 | assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue() |
| 635 | && "Cannot handle constant offsets yet!"); |
| 636 | Disp = N.getOperand(1).getOperand(0); // The global address. |
| 637 | assert(Disp.getOpcode() == ISD::TargetGlobalAddress || |
Nate Begeman | 4ca2ea5 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 638 | Disp.getOpcode() == ISD::TargetConstantPool || |
| 639 | Disp.getOpcode() == ISD::TargetJumpTable); |
Chris Lattner | 77373d1 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 640 | Base = N.getOperand(0); |
| 641 | return true; // [&g+r] |
| 642 | } |
| 643 | } else if (N.getOpcode() == ISD::OR) { |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 644 | short imm = 0; |
| 645 | if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) { |
Chris Lattner | 77373d1 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 646 | // If this is an or of disjoint bitfields, we can codegen this as an add |
| 647 | // (for better address arithmetic) if the LHS and RHS of the OR are |
| 648 | // provably disjoint. |
| 649 | uint64_t LHSKnownZero, LHSKnownOne; |
| 650 | PPCLowering.ComputeMaskedBits(N.getOperand(0), ~0U, |
| 651 | LHSKnownZero, LHSKnownOne); |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 652 | if ((LHSKnownZero|~(unsigned)imm) == ~0U) { |
Chris Lattner | 77373d1 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 653 | // If all of the bits are known zero on the LHS or RHS, the add won't |
| 654 | // carry. |
| 655 | Base = N.getOperand(0); |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 656 | Disp = getI32Imm(((int)imm & 0xFFFF) >> 2); |
Chris Lattner | 77373d1 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 657 | return true; |
| 658 | } |
| 659 | } |
| 660 | } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) { |
| 661 | // Loading from a constant address. |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 662 | |
| 663 | // If this address fits entirely in a 14-bit sext immediate field, codegen |
| 664 | // this as "d, 0" |
| 665 | short Imm; |
| 666 | if (isIntS16Immediate(CN, Imm)) { |
| 667 | Disp = getSmallIPtrImm((unsigned short)Imm >> 2); |
| 668 | Base = CurDAG->getRegister(PPC::R0, CN->getValueType(0)); |
| 669 | return true; |
| 670 | } |
| 671 | |
| 672 | // FIXME: Handle small sext constant offsets in PPC64 mode also! |
| 673 | if (CN->getValueType(0) == MVT::i32) { |
| 674 | int Addr = (int)CN->getValue(); |
Chris Lattner | 77373d1 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 675 | |
| 676 | // Otherwise, break this down into an LIS + disp. |
| 677 | Disp = getI32Imm((short)Addr >> 2); |
| 678 | Base = CurDAG->getConstant(Addr - (signed short)Addr, MVT::i32); |
| 679 | return true; |
| 680 | } |
| 681 | } |
| 682 | |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 683 | Disp = getSmallIPtrImm(0); |
Chris Lattner | 77373d1 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 684 | if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 685 | Base = CurDAG->getTargetFrameIndex(FI->getIndex(), N.getValueType()); |
Chris Lattner | 77373d1 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 686 | else |
| 687 | Base = N; |
| 688 | return true; // [r+0] |
| 689 | } |
| 690 | |
| 691 | |
Chris Lattner | 2a1823d | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 692 | /// SelectCC - Select a comparison of the specified values with the specified |
| 693 | /// condition code, returning the CR# of the expression. |
Nate Begeman | 0b71e00 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 694 | SDOperand PPCDAGToDAGISel::SelectCC(SDOperand LHS, SDOperand RHS, |
| 695 | ISD::CondCode CC) { |
Chris Lattner | 2a1823d | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 696 | // Always select the LHS. |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 697 | AddToISelQueue(LHS); |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 698 | unsigned Opc; |
| 699 | |
| 700 | if (LHS.getValueType() == MVT::i32) { |
Chris Lattner | 9a40cca | 2006-06-27 00:10:13 +0000 | [diff] [blame] | 701 | unsigned Imm; |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 702 | if (ISD::isUnsignedIntSetCC(CC)) { |
| 703 | if (isInt32Immediate(RHS, Imm) && isUInt16(Imm)) |
| 704 | return SDOperand(CurDAG->getTargetNode(PPC::CMPLWI, MVT::i32, LHS, |
| 705 | getI32Imm(Imm & 0xFFFF)), 0); |
| 706 | Opc = PPC::CMPLW; |
| 707 | } else { |
| 708 | short SImm; |
| 709 | if (isIntS16Immediate(RHS, SImm)) |
| 710 | return SDOperand(CurDAG->getTargetNode(PPC::CMPWI, MVT::i32, LHS, |
| 711 | getI32Imm((int)SImm & 0xFFFF)), |
| 712 | 0); |
| 713 | Opc = PPC::CMPW; |
| 714 | } |
| 715 | } else if (LHS.getValueType() == MVT::i64) { |
| 716 | uint64_t Imm; |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 717 | if (ISD::isUnsignedIntSetCC(CC)) { |
| 718 | if (isInt64Immediate(RHS.Val, Imm) && isUInt16(Imm)) |
| 719 | return SDOperand(CurDAG->getTargetNode(PPC::CMPLDI, MVT::i64, LHS, |
| 720 | getI64Imm(Imm & 0xFFFF)), 0); |
| 721 | Opc = PPC::CMPLD; |
| 722 | } else { |
| 723 | short SImm; |
| 724 | if (isIntS16Immediate(RHS, SImm)) |
| 725 | return SDOperand(CurDAG->getTargetNode(PPC::CMPDI, MVT::i64, LHS, |
| 726 | getI64Imm((int)SImm & 0xFFFF)), |
| 727 | 0); |
| 728 | Opc = PPC::CMPD; |
| 729 | } |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 730 | } else if (LHS.getValueType() == MVT::f32) { |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 731 | Opc = PPC::FCMPUS; |
Chris Lattner | 2a1823d | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 732 | } else { |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 733 | assert(LHS.getValueType() == MVT::f64 && "Unknown vt!"); |
| 734 | Opc = PPC::FCMPUD; |
Chris Lattner | 2a1823d | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 735 | } |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 736 | AddToISelQueue(RHS); |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 737 | return SDOperand(CurDAG->getTargetNode(Opc, MVT::i32, LHS, RHS), 0); |
Chris Lattner | 2a1823d | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 738 | } |
| 739 | |
| 740 | /// getBCCForSetCC - Returns the PowerPC condition branch mnemonic corresponding |
| 741 | /// to Condition. |
| 742 | static unsigned getBCCForSetCC(ISD::CondCode CC) { |
| 743 | switch (CC) { |
| 744 | default: assert(0 && "Unknown condition!"); abort(); |
Chris Lattner | f8899a6 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 745 | case ISD::SETOEQ: // FIXME: This is incorrect see PR642. |
Chris Lattner | 630bbce | 2006-05-25 16:54:16 +0000 | [diff] [blame] | 746 | case ISD::SETUEQ: |
Chris Lattner | 2a1823d | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 747 | case ISD::SETEQ: return PPC::BEQ; |
Chris Lattner | f8899a6 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 748 | case ISD::SETONE: // FIXME: This is incorrect see PR642. |
Chris Lattner | 630bbce | 2006-05-25 16:54:16 +0000 | [diff] [blame] | 749 | case ISD::SETUNE: |
Chris Lattner | 2a1823d | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 750 | case ISD::SETNE: return PPC::BNE; |
Chris Lattner | f8899a6 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 751 | case ISD::SETOLT: // FIXME: This is incorrect see PR642. |
Chris Lattner | 2a1823d | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 752 | case ISD::SETULT: |
| 753 | case ISD::SETLT: return PPC::BLT; |
Chris Lattner | f8899a6 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 754 | case ISD::SETOLE: // FIXME: This is incorrect see PR642. |
Chris Lattner | 2a1823d | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 755 | case ISD::SETULE: |
| 756 | case ISD::SETLE: return PPC::BLE; |
Chris Lattner | f8899a6 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 757 | case ISD::SETOGT: // FIXME: This is incorrect see PR642. |
Chris Lattner | 2a1823d | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 758 | case ISD::SETUGT: |
| 759 | case ISD::SETGT: return PPC::BGT; |
Chris Lattner | f8899a6 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 760 | case ISD::SETOGE: // FIXME: This is incorrect see PR642. |
Chris Lattner | 2a1823d | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 761 | case ISD::SETUGE: |
| 762 | case ISD::SETGE: return PPC::BGE; |
Chris Lattner | 5d6cb60 | 2005-10-28 20:32:44 +0000 | [diff] [blame] | 763 | |
| 764 | case ISD::SETO: return PPC::BUN; |
| 765 | case ISD::SETUO: return PPC::BNU; |
Chris Lattner | 2a1823d | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 766 | } |
| 767 | return 0; |
| 768 | } |
| 769 | |
Chris Lattner | 3dcd75b | 2005-08-25 20:08:18 +0000 | [diff] [blame] | 770 | /// getCRIdxForSetCC - Return the index of the condition register field |
| 771 | /// associated with the SetCC condition, and whether or not the field is |
| 772 | /// treated as inverted. That is, lt = 0; ge = 0 inverted. |
| 773 | static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool& Inv) { |
| 774 | switch (CC) { |
| 775 | default: assert(0 && "Unknown condition!"); abort(); |
Chris Lattner | f8899a6 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 776 | case ISD::SETOLT: // FIXME: This is incorrect see PR642. |
Chris Lattner | 3dcd75b | 2005-08-25 20:08:18 +0000 | [diff] [blame] | 777 | case ISD::SETULT: |
| 778 | case ISD::SETLT: Inv = false; return 0; |
Chris Lattner | f8899a6 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 779 | case ISD::SETOGE: // FIXME: This is incorrect see PR642. |
Chris Lattner | 3dcd75b | 2005-08-25 20:08:18 +0000 | [diff] [blame] | 780 | case ISD::SETUGE: |
| 781 | case ISD::SETGE: Inv = true; return 0; |
Chris Lattner | f8899a6 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 782 | case ISD::SETOGT: // FIXME: This is incorrect see PR642. |
Chris Lattner | 3dcd75b | 2005-08-25 20:08:18 +0000 | [diff] [blame] | 783 | case ISD::SETUGT: |
| 784 | case ISD::SETGT: Inv = false; return 1; |
Chris Lattner | f8899a6 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 785 | case ISD::SETOLE: // FIXME: This is incorrect see PR642. |
Chris Lattner | 3dcd75b | 2005-08-25 20:08:18 +0000 | [diff] [blame] | 786 | case ISD::SETULE: |
| 787 | case ISD::SETLE: Inv = true; return 1; |
Chris Lattner | f8899a6 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 788 | case ISD::SETOEQ: // FIXME: This is incorrect see PR642. |
Chris Lattner | 1fbb0d3 | 2006-05-25 18:06:16 +0000 | [diff] [blame] | 789 | case ISD::SETUEQ: |
Chris Lattner | 3dcd75b | 2005-08-25 20:08:18 +0000 | [diff] [blame] | 790 | case ISD::SETEQ: Inv = false; return 2; |
Chris Lattner | f8899a6 | 2005-10-28 20:49:47 +0000 | [diff] [blame] | 791 | case ISD::SETONE: // FIXME: This is incorrect see PR642. |
Chris Lattner | 1fbb0d3 | 2006-05-25 18:06:16 +0000 | [diff] [blame] | 792 | case ISD::SETUNE: |
Chris Lattner | 3dcd75b | 2005-08-25 20:08:18 +0000 | [diff] [blame] | 793 | case ISD::SETNE: Inv = true; return 2; |
Chris Lattner | 5d6cb60 | 2005-10-28 20:32:44 +0000 | [diff] [blame] | 794 | case ISD::SETO: Inv = true; return 3; |
| 795 | case ISD::SETUO: Inv = false; return 3; |
Chris Lattner | 3dcd75b | 2005-08-25 20:08:18 +0000 | [diff] [blame] | 796 | } |
| 797 | return 0; |
| 798 | } |
Chris Lattner | c5292ec | 2005-08-21 22:31:09 +0000 | [diff] [blame] | 799 | |
Chris Lattner | bc485fd | 2006-08-15 23:48:22 +0000 | [diff] [blame] | 800 | SDNode *PPCDAGToDAGISel::SelectSETCC(SDOperand Op) { |
Chris Lattner | 491b829 | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 801 | SDNode *N = Op.Val; |
| 802 | unsigned Imm; |
| 803 | ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get(); |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 804 | if (isInt32Immediate(N->getOperand(1), Imm)) { |
Chris Lattner | 491b829 | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 805 | // We can codegen setcc op, imm very efficiently compared to a brcond. |
| 806 | // Check for those cases here. |
| 807 | // setcc op, 0 |
| 808 | if (Imm == 0) { |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 809 | SDOperand Op = N->getOperand(0); |
| 810 | AddToISelQueue(Op); |
Chris Lattner | 491b829 | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 811 | switch (CC) { |
Chris Lattner | e296949 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 812 | default: break; |
Evan Cheng | c3acfc0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 813 | case ISD::SETEQ: { |
Evan Cheng | d1b82d8 | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 814 | Op = SDOperand(CurDAG->getTargetNode(PPC::CNTLZW, MVT::i32, Op), 0); |
Evan Cheng | c3acfc0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 815 | SDOperand Ops[] = { Op, getI32Imm(27), getI32Imm(5), getI32Imm(31) }; |
| 816 | return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4); |
| 817 | } |
Chris Lattner | e296949 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 818 | case ISD::SETNE: { |
Evan Cheng | d1b82d8 | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 819 | SDOperand AD = |
| 820 | SDOperand(CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag, |
| 821 | Op, getI32Imm(~0U)), 0); |
Chris Lattner | e318977 | 2005-11-30 22:53:06 +0000 | [diff] [blame] | 822 | return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op, |
Evan Cheng | 34b70ee | 2006-08-26 08:00:10 +0000 | [diff] [blame] | 823 | AD.getValue(1)); |
Chris Lattner | 491b829 | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 824 | } |
Evan Cheng | c3acfc0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 825 | case ISD::SETLT: { |
| 826 | SDOperand Ops[] = { Op, getI32Imm(1), getI32Imm(31), getI32Imm(31) }; |
| 827 | return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4); |
| 828 | } |
Chris Lattner | e296949 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 829 | case ISD::SETGT: { |
Evan Cheng | d1b82d8 | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 830 | SDOperand T = |
| 831 | SDOperand(CurDAG->getTargetNode(PPC::NEG, MVT::i32, Op), 0); |
| 832 | T = SDOperand(CurDAG->getTargetNode(PPC::ANDC, MVT::i32, T, Op), 0); |
Evan Cheng | c3acfc0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 833 | SDOperand Ops[] = { T, getI32Imm(1), getI32Imm(31), getI32Imm(31) }; |
| 834 | return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4); |
Chris Lattner | e296949 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 835 | } |
| 836 | } |
Chris Lattner | 491b829 | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 837 | } else if (Imm == ~0U) { // setcc op, -1 |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 838 | SDOperand Op = N->getOperand(0); |
| 839 | AddToISelQueue(Op); |
Chris Lattner | 491b829 | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 840 | switch (CC) { |
Chris Lattner | e296949 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 841 | default: break; |
| 842 | case ISD::SETEQ: |
Evan Cheng | d1b82d8 | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 843 | Op = SDOperand(CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag, |
| 844 | Op, getI32Imm(1)), 0); |
Chris Lattner | e318977 | 2005-11-30 22:53:06 +0000 | [diff] [blame] | 845 | return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32, |
Evan Cheng | d1b82d8 | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 846 | SDOperand(CurDAG->getTargetNode(PPC::LI, MVT::i32, |
| 847 | getI32Imm(0)), 0), |
Evan Cheng | 34b70ee | 2006-08-26 08:00:10 +0000 | [diff] [blame] | 848 | Op.getValue(1)); |
Chris Lattner | e296949 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 849 | case ISD::SETNE: { |
Evan Cheng | d1b82d8 | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 850 | Op = SDOperand(CurDAG->getTargetNode(PPC::NOR, MVT::i32, Op, Op), 0); |
| 851 | SDNode *AD = CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag, |
| 852 | Op, getI32Imm(~0U)); |
Chris Lattner | f058f5a | 2006-05-16 23:54:25 +0000 | [diff] [blame] | 853 | return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, SDOperand(AD, 0), |
Evan Cheng | 34b70ee | 2006-08-26 08:00:10 +0000 | [diff] [blame] | 854 | Op, SDOperand(AD, 1)); |
Chris Lattner | 491b829 | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 855 | } |
Chris Lattner | e296949 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 856 | case ISD::SETLT: { |
Evan Cheng | d1b82d8 | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 857 | SDOperand AD = SDOperand(CurDAG->getTargetNode(PPC::ADDI, MVT::i32, Op, |
| 858 | getI32Imm(1)), 0); |
| 859 | SDOperand AN = SDOperand(CurDAG->getTargetNode(PPC::AND, MVT::i32, AD, |
| 860 | Op), 0); |
Evan Cheng | c3acfc0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 861 | SDOperand Ops[] = { AN, getI32Imm(1), getI32Imm(31), getI32Imm(31) }; |
| 862 | return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4); |
Chris Lattner | e296949 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 863 | } |
Evan Cheng | c3acfc0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 864 | case ISD::SETGT: { |
| 865 | SDOperand Ops[] = { Op, getI32Imm(1), getI32Imm(31), getI32Imm(31) }; |
| 866 | Op = SDOperand(CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, Ops, 4), 0); |
Chris Lattner | bc485fd | 2006-08-15 23:48:22 +0000 | [diff] [blame] | 867 | return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op, |
Evan Cheng | 34b70ee | 2006-08-26 08:00:10 +0000 | [diff] [blame] | 868 | getI32Imm(1)); |
Chris Lattner | e296949 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 869 | } |
Evan Cheng | c3acfc0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 870 | } |
Chris Lattner | 491b829 | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 871 | } |
| 872 | } |
| 873 | |
| 874 | bool Inv; |
| 875 | unsigned Idx = getCRIdxForSetCC(CC, Inv); |
| 876 | SDOperand CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC); |
| 877 | SDOperand IntCR; |
| 878 | |
| 879 | // Force the ccreg into CR7. |
| 880 | SDOperand CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32); |
| 881 | |
Chris Lattner | de085f0 | 2005-12-06 20:56:18 +0000 | [diff] [blame] | 882 | SDOperand InFlag(0, 0); // Null incoming flag value. |
Chris Lattner | bd09910 | 2005-12-01 03:50:19 +0000 | [diff] [blame] | 883 | CCReg = CurDAG->getCopyToReg(CurDAG->getEntryNode(), CR7Reg, CCReg, |
| 884 | InFlag).getValue(1); |
Chris Lattner | 491b829 | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 885 | |
| 886 | if (TLI.getTargetMachine().getSubtarget<PPCSubtarget>().isGigaProcessor()) |
Evan Cheng | d1b82d8 | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 887 | IntCR = SDOperand(CurDAG->getTargetNode(PPC::MFOCRF, MVT::i32, CR7Reg, |
| 888 | CCReg), 0); |
Chris Lattner | 491b829 | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 889 | else |
Evan Cheng | d1b82d8 | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 890 | IntCR = SDOperand(CurDAG->getTargetNode(PPC::MFCR, MVT::i32, CCReg), 0); |
Chris Lattner | 491b829 | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 891 | |
Evan Cheng | c3acfc0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 892 | SDOperand Ops[] = { IntCR, getI32Imm((32-(3-Idx)) & 31), |
| 893 | getI32Imm(31), getI32Imm(31) }; |
Chris Lattner | 491b829 | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 894 | if (!Inv) { |
Evan Cheng | c3acfc0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 895 | return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4); |
Chris Lattner | 491b829 | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 896 | } else { |
| 897 | SDOperand Tmp = |
Evan Cheng | c3acfc0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 898 | SDOperand(CurDAG->getTargetNode(PPC::RLWINM, MVT::i32, Ops, 4), 0); |
Evan Cheng | 34b70ee | 2006-08-26 08:00:10 +0000 | [diff] [blame] | 899 | return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1)); |
Chris Lattner | 491b829 | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 900 | } |
Chris Lattner | 491b829 | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 901 | } |
Chris Lattner | 502a369 | 2005-10-06 18:56:10 +0000 | [diff] [blame] | 902 | |
Chris Lattner | 318622f | 2005-10-06 19:07:45 +0000 | [diff] [blame] | 903 | |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 904 | // Select - Convert the specified operand from a target-independent to a |
| 905 | // target-specific node if it hasn't already been changed. |
Evan Cheng | 61413a3 | 2006-08-26 05:34:46 +0000 | [diff] [blame] | 906 | SDNode *PPCDAGToDAGISel::Select(SDOperand Op) { |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 907 | SDNode *N = Op.Val; |
Chris Lattner | b2854fa | 2005-08-26 20:25:03 +0000 | [diff] [blame] | 908 | if (N->getOpcode() >= ISD::BUILTIN_OP_END && |
Evan Cheng | 61413a3 | 2006-08-26 05:34:46 +0000 | [diff] [blame] | 909 | N->getOpcode() < PPCISD::FIRST_NUMBER) |
Evan Cheng | bd1c5a8 | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 910 | return NULL; // Already selected. |
Chris Lattner | 08c319f | 2005-09-29 00:59:32 +0000 | [diff] [blame] | 911 | |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 912 | switch (N->getOpcode()) { |
Chris Lattner | 498915d | 2005-09-07 23:45:15 +0000 | [diff] [blame] | 913 | default: break; |
Evan Cheng | 6dc90ca | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 914 | case ISD::SETCC: |
Chris Lattner | bc485fd | 2006-08-15 23:48:22 +0000 | [diff] [blame] | 915 | return SelectSETCC(Op); |
Evan Cheng | 6dc90ca | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 916 | case PPCISD::GlobalBaseReg: |
Evan Cheng | 61413a3 | 2006-08-26 05:34:46 +0000 | [diff] [blame] | 917 | return getGlobalBaseReg(); |
Chris Lattner | 595088a | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 918 | |
Chris Lattner | e4c338d | 2005-08-25 00:45:43 +0000 | [diff] [blame] | 919 | case ISD::FrameIndex: { |
| 920 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 921 | SDOperand TFI = CurDAG->getTargetFrameIndex(FI, Op.getValueType()); |
| 922 | unsigned Opc = Op.getValueType() == MVT::i32 ? PPC::ADDI : PPC::ADDI8; |
Chris Lattner | bc485fd | 2006-08-15 23:48:22 +0000 | [diff] [blame] | 923 | if (N->hasOneUse()) |
| 924 | return CurDAG->SelectNodeTo(N, Opc, Op.getValueType(), TFI, |
Evan Cheng | 34b70ee | 2006-08-26 08:00:10 +0000 | [diff] [blame] | 925 | getSmallIPtrImm(0)); |
Chris Lattner | bc485fd | 2006-08-15 23:48:22 +0000 | [diff] [blame] | 926 | return CurDAG->getTargetNode(Opc, Op.getValueType(), TFI, |
| 927 | getSmallIPtrImm(0)); |
Chris Lattner | e4c338d | 2005-08-25 00:45:43 +0000 | [diff] [blame] | 928 | } |
Chris Lattner | 6961fc7 | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 929 | |
| 930 | case PPCISD::MFCR: { |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 931 | SDOperand InFlag = N->getOperand(1); |
| 932 | AddToISelQueue(InFlag); |
Chris Lattner | 6961fc7 | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 933 | // Use MFOCRF if supported. |
| 934 | if (TLI.getTargetMachine().getSubtarget<PPCSubtarget>().isGigaProcessor()) |
Chris Lattner | bc485fd | 2006-08-15 23:48:22 +0000 | [diff] [blame] | 935 | return CurDAG->getTargetNode(PPC::MFOCRF, MVT::i32, |
| 936 | N->getOperand(0), InFlag); |
Chris Lattner | 6961fc7 | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 937 | else |
Chris Lattner | bc485fd | 2006-08-15 23:48:22 +0000 | [diff] [blame] | 938 | return CurDAG->getTargetNode(PPC::MFCR, MVT::i32, InFlag); |
Chris Lattner | 6961fc7 | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 939 | } |
| 940 | |
Chris Lattner | 5769311 | 2005-09-28 22:50:24 +0000 | [diff] [blame] | 941 | case ISD::SDIV: { |
Nate Begeman | 4dd3831 | 2005-10-21 00:02:42 +0000 | [diff] [blame] | 942 | // FIXME: since this depends on the setting of the carry flag from the srawi |
| 943 | // we should really be making notes about that for the scheduler. |
| 944 | // FIXME: It sure would be nice if we could cheaply recognize the |
| 945 | // srl/add/sra pattern the dag combiner will generate for this as |
| 946 | // sra/addze rather than having to handle sdiv ourselves. oh well. |
Chris Lattner | dc66457 | 2005-08-25 17:50:06 +0000 | [diff] [blame] | 947 | unsigned Imm; |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 948 | if (isInt32Immediate(N->getOperand(1), Imm)) { |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 949 | SDOperand N0 = N->getOperand(0); |
| 950 | AddToISelQueue(N0); |
Chris Lattner | dc66457 | 2005-08-25 17:50:06 +0000 | [diff] [blame] | 951 | if ((signed)Imm > 0 && isPowerOf2_32(Imm)) { |
Evan Cheng | d1b82d8 | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 952 | SDNode *Op = |
Chris Lattner | dc66457 | 2005-08-25 17:50:06 +0000 | [diff] [blame] | 953 | CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag, |
Evan Cheng | 6dc90ca | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 954 | N0, getI32Imm(Log2_32(Imm))); |
Chris Lattner | bc485fd | 2006-08-15 23:48:22 +0000 | [diff] [blame] | 955 | return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32, |
Evan Cheng | 34b70ee | 2006-08-26 08:00:10 +0000 | [diff] [blame] | 956 | SDOperand(Op, 0), SDOperand(Op, 1)); |
Chris Lattner | dc66457 | 2005-08-25 17:50:06 +0000 | [diff] [blame] | 957 | } else if ((signed)Imm < 0 && isPowerOf2_32(-Imm)) { |
Evan Cheng | d1b82d8 | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 958 | SDNode *Op = |
Chris Lattner | 45706e9 | 2005-08-30 17:13:58 +0000 | [diff] [blame] | 959 | CurDAG->getTargetNode(PPC::SRAWI, MVT::i32, MVT::Flag, |
Evan Cheng | 6dc90ca | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 960 | N0, getI32Imm(Log2_32(-Imm))); |
Chris Lattner | dc66457 | 2005-08-25 17:50:06 +0000 | [diff] [blame] | 961 | SDOperand PT = |
Evan Cheng | d1b82d8 | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 962 | SDOperand(CurDAG->getTargetNode(PPC::ADDZE, MVT::i32, |
| 963 | SDOperand(Op, 0), SDOperand(Op, 1)), |
| 964 | 0); |
Evan Cheng | 34b70ee | 2006-08-26 08:00:10 +0000 | [diff] [blame] | 965 | return CurDAG->SelectNodeTo(N, PPC::NEG, MVT::i32, PT); |
Chris Lattner | dc66457 | 2005-08-25 17:50:06 +0000 | [diff] [blame] | 966 | } |
| 967 | } |
Chris Lattner | 6e184f2 | 2005-08-25 22:04:30 +0000 | [diff] [blame] | 968 | |
Chris Lattner | 1de5706 | 2005-09-29 23:33:31 +0000 | [diff] [blame] | 969 | // Other cases are autogenerated. |
| 970 | break; |
Chris Lattner | 6e184f2 | 2005-08-25 22:04:30 +0000 | [diff] [blame] | 971 | } |
Nate Begeman | b3821a3 | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 972 | case ISD::AND: { |
Nate Begeman | 9aea6e4 | 2005-12-24 01:00:15 +0000 | [diff] [blame] | 973 | unsigned Imm, Imm2; |
Nate Begeman | b3821a3 | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 974 | // If this is an and of a value rotated between 0 and 31 bits and then and'd |
| 975 | // with a mask, emit rlwinm |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 976 | if (isInt32Immediate(N->getOperand(1), Imm) && |
| 977 | (isShiftedMask_32(Imm) || isShiftedMask_32(~Imm))) { |
Nate Begeman | b3821a3 | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 978 | SDOperand Val; |
Nate Begeman | d326387 | 2005-08-18 18:01:39 +0000 | [diff] [blame] | 979 | unsigned SH, MB, ME; |
Nate Begeman | b3821a3 | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 980 | if (isRotateAndMask(N->getOperand(0).Val, Imm, false, SH, MB, ME)) { |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 981 | Val = N->getOperand(0).getOperand(0); |
| 982 | AddToISelQueue(Val); |
Chris Lattner | e1fd05e | 2005-10-25 19:32:37 +0000 | [diff] [blame] | 983 | } else if (Imm == 0) { |
| 984 | // AND X, 0 -> 0, not "rlwinm 32". |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 985 | AddToISelQueue(N->getOperand(1)); |
Chris Lattner | bc485fd | 2006-08-15 23:48:22 +0000 | [diff] [blame] | 986 | ReplaceUses(SDOperand(N, 0), N->getOperand(1)); |
Evan Cheng | bd1c5a8 | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 987 | return NULL; |
Chris Lattner | e1fd05e | 2005-10-25 19:32:37 +0000 | [diff] [blame] | 988 | } else { |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 989 | Val = N->getOperand(0); |
| 990 | AddToISelQueue(Val); |
Nate Begeman | b3821a3 | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 991 | isRunOfOnes(Imm, MB, ME); |
| 992 | SH = 0; |
| 993 | } |
Evan Cheng | c3acfc0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 994 | SDOperand Ops[] = { Val, getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) }; |
| 995 | return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4); |
Nate Begeman | b3821a3 | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 996 | } |
Nate Begeman | 9aea6e4 | 2005-12-24 01:00:15 +0000 | [diff] [blame] | 997 | // ISD::OR doesn't get all the bitfield insertion fun. |
| 998 | // (and (or x, c1), c2) where isRunOfOnes(~(c1^c2)) is a bitfield insert |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 999 | if (isInt32Immediate(N->getOperand(1), Imm) && |
Nate Begeman | 9aea6e4 | 2005-12-24 01:00:15 +0000 | [diff] [blame] | 1000 | N->getOperand(0).getOpcode() == ISD::OR && |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 1001 | isInt32Immediate(N->getOperand(0).getOperand(1), Imm2)) { |
Chris Lattner | 20c88df | 2006-01-05 18:32:49 +0000 | [diff] [blame] | 1002 | unsigned MB, ME; |
Nate Begeman | 9aea6e4 | 2005-12-24 01:00:15 +0000 | [diff] [blame] | 1003 | Imm = ~(Imm^Imm2); |
| 1004 | if (isRunOfOnes(Imm, MB, ME)) { |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 1005 | AddToISelQueue(N->getOperand(0).getOperand(0)); |
| 1006 | AddToISelQueue(N->getOperand(0).getOperand(1)); |
Evan Cheng | c3acfc0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 1007 | SDOperand Ops[] = { N->getOperand(0).getOperand(0), |
| 1008 | N->getOperand(0).getOperand(1), |
| 1009 | getI32Imm(0), getI32Imm(MB),getI32Imm(ME) }; |
| 1010 | return CurDAG->getTargetNode(PPC::RLWIMI, MVT::i32, Ops, 5); |
Nate Begeman | 9aea6e4 | 2005-12-24 01:00:15 +0000 | [diff] [blame] | 1011 | } |
| 1012 | } |
Chris Lattner | 1de5706 | 2005-09-29 23:33:31 +0000 | [diff] [blame] | 1013 | |
| 1014 | // Other cases are autogenerated. |
| 1015 | break; |
Nate Begeman | b3821a3 | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 1016 | } |
Nate Begeman | 93c4bc6 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 1017 | case ISD::OR: |
Chris Lattner | ca9c488 | 2006-06-27 21:08:52 +0000 | [diff] [blame] | 1018 | if (N->getValueType(0) == MVT::i32) |
Chris Lattner | bc485fd | 2006-08-15 23:48:22 +0000 | [diff] [blame] | 1019 | if (SDNode *I = SelectBitfieldInsert(N)) |
| 1020 | return I; |
Chris Lattner | 08c319f | 2005-09-29 00:59:32 +0000 | [diff] [blame] | 1021 | |
Chris Lattner | 1de5706 | 2005-09-29 23:33:31 +0000 | [diff] [blame] | 1022 | // Other cases are autogenerated. |
| 1023 | break; |
Nate Begeman | 33acb2c | 2005-08-18 23:38:00 +0000 | [diff] [blame] | 1024 | case ISD::SHL: { |
| 1025 | unsigned Imm, SH, MB, ME; |
| 1026 | if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) && |
Nate Begeman | 9f3c26c | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1027 | isRotateAndMask(N, Imm, true, SH, MB, ME)) { |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 1028 | AddToISelQueue(N->getOperand(0).getOperand(0)); |
Evan Cheng | c3acfc0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 1029 | SDOperand Ops[] = { N->getOperand(0).getOperand(0), |
| 1030 | getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) }; |
| 1031 | return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4); |
Nate Begeman | 9eaa6ba | 2005-10-19 01:12:32 +0000 | [diff] [blame] | 1032 | } |
Nate Begeman | 9f3c26c | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1033 | |
| 1034 | // Other cases are autogenerated. |
| 1035 | break; |
Nate Begeman | 33acb2c | 2005-08-18 23:38:00 +0000 | [diff] [blame] | 1036 | } |
| 1037 | case ISD::SRL: { |
| 1038 | unsigned Imm, SH, MB, ME; |
| 1039 | if (isOpcWithIntImmediate(N->getOperand(0).Val, ISD::AND, Imm) && |
Nate Begeman | 9f3c26c | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1040 | isRotateAndMask(N, Imm, true, SH, MB, ME)) { |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 1041 | AddToISelQueue(N->getOperand(0).getOperand(0)); |
Evan Cheng | c3acfc0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 1042 | SDOperand Ops[] = { N->getOperand(0).getOperand(0), |
| 1043 | getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) }; |
| 1044 | return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4); |
Nate Begeman | 9eaa6ba | 2005-10-19 01:12:32 +0000 | [diff] [blame] | 1045 | } |
Nate Begeman | 9f3c26c | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1046 | |
| 1047 | // Other cases are autogenerated. |
| 1048 | break; |
Nate Begeman | 33acb2c | 2005-08-18 23:38:00 +0000 | [diff] [blame] | 1049 | } |
Chris Lattner | bec817c | 2005-08-26 18:46:49 +0000 | [diff] [blame] | 1050 | case ISD::SELECT_CC: { |
| 1051 | ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get(); |
| 1052 | |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 1053 | // Handle the setcc cases here. select_cc lhs, 0, 1, 0, cc |
Chris Lattner | bec817c | 2005-08-26 18:46:49 +0000 | [diff] [blame] | 1054 | if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1))) |
| 1055 | if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N->getOperand(2))) |
| 1056 | if (ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N->getOperand(3))) |
| 1057 | if (N1C->isNullValue() && N3C->isNullValue() && |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 1058 | N2C->getValue() == 1ULL && CC == ISD::SETNE && |
| 1059 | // FIXME: Implement this optzn for PPC64. |
| 1060 | N->getValueType(0) == MVT::i32) { |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 1061 | AddToISelQueue(N->getOperand(0)); |
Evan Cheng | d1b82d8 | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 1062 | SDNode *Tmp = |
Chris Lattner | bec817c | 2005-08-26 18:46:49 +0000 | [diff] [blame] | 1063 | CurDAG->getTargetNode(PPC::ADDIC, MVT::i32, MVT::Flag, |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 1064 | N->getOperand(0), getI32Imm(~0U)); |
Chris Lattner | bc485fd | 2006-08-15 23:48:22 +0000 | [diff] [blame] | 1065 | return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 1066 | SDOperand(Tmp, 0), N->getOperand(0), |
Evan Cheng | 34b70ee | 2006-08-26 08:00:10 +0000 | [diff] [blame] | 1067 | SDOperand(Tmp, 1)); |
Chris Lattner | bec817c | 2005-08-26 18:46:49 +0000 | [diff] [blame] | 1068 | } |
Chris Lattner | 9b577f1 | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 1069 | |
Chris Lattner | 34182af | 2005-09-01 19:20:44 +0000 | [diff] [blame] | 1070 | SDOperand CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC); |
Chris Lattner | 9b577f1 | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 1071 | unsigned BROpc = getBCCForSetCC(CC); |
| 1072 | |
| 1073 | bool isFP = MVT::isFloatingPoint(N->getValueType(0)); |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 1074 | unsigned SelectCCOp; |
Chris Lattner | 97b3da1 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 1075 | if (N->getValueType(0) == MVT::i32) |
| 1076 | SelectCCOp = PPC::SELECT_CC_I4; |
| 1077 | else if (N->getValueType(0) == MVT::i64) |
| 1078 | SelectCCOp = PPC::SELECT_CC_I8; |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 1079 | else if (N->getValueType(0) == MVT::f32) |
| 1080 | SelectCCOp = PPC::SELECT_CC_F4; |
Chris Lattner | 0a3d1bb | 2006-04-08 22:45:08 +0000 | [diff] [blame] | 1081 | else if (N->getValueType(0) == MVT::f64) |
Chris Lattner | d3eee1a | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 1082 | SelectCCOp = PPC::SELECT_CC_F8; |
Chris Lattner | 0a3d1bb | 2006-04-08 22:45:08 +0000 | [diff] [blame] | 1083 | else |
| 1084 | SelectCCOp = PPC::SELECT_CC_VRRC; |
| 1085 | |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 1086 | AddToISelQueue(N->getOperand(2)); |
| 1087 | AddToISelQueue(N->getOperand(3)); |
Evan Cheng | c3acfc0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 1088 | SDOperand Ops[] = { CCReg, N->getOperand(2), N->getOperand(3), |
| 1089 | getI32Imm(BROpc) }; |
| 1090 | return CurDAG->SelectNodeTo(N, SelectCCOp, N->getValueType(0), Ops, 4); |
Chris Lattner | bec817c | 2005-08-26 18:46:49 +0000 | [diff] [blame] | 1091 | } |
Nate Begeman | bb01d4f | 2006-03-17 01:40:33 +0000 | [diff] [blame] | 1092 | case ISD::BR_CC: { |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 1093 | AddToISelQueue(N->getOperand(0)); |
Chris Lattner | 2a1823d | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 1094 | ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get(); |
| 1095 | SDOperand CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC); |
Evan Cheng | c3acfc0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 1096 | SDOperand Ops[] = { CondCode, getI32Imm(getBCCForSetCC(CC)), |
| 1097 | N->getOperand(4), N->getOperand(0) }; |
| 1098 | return CurDAG->SelectNodeTo(N, PPC::COND_BRANCH, MVT::Other, Ops, 4); |
Chris Lattner | 2a1823d | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 1099 | } |
Nate Begeman | 4ca2ea5 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1100 | case ISD::BRIND: { |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1101 | // FIXME: Should custom lower this. |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 1102 | SDOperand Chain = N->getOperand(0); |
| 1103 | SDOperand Target = N->getOperand(1); |
| 1104 | AddToISelQueue(Chain); |
| 1105 | AddToISelQueue(Target); |
Chris Lattner | f882c54 | 2006-06-27 20:46:17 +0000 | [diff] [blame] | 1106 | unsigned Opc = Target.getValueType() == MVT::i32 ? PPC::MTCTR : PPC::MTCTR8; |
| 1107 | Chain = SDOperand(CurDAG->getTargetNode(Opc, MVT::Other, Target, |
Nate Begeman | 4ca2ea5 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1108 | Chain), 0); |
Evan Cheng | 34b70ee | 2006-08-26 08:00:10 +0000 | [diff] [blame] | 1109 | return CurDAG->SelectNodeTo(N, PPC::BCTR, MVT::Other, Chain); |
Nate Begeman | 4ca2ea5 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1110 | } |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1111 | // FIXME: These are manually selected because tblgen isn't handling varargs |
| 1112 | // nodes correctly. |
Chris Lattner | bc485fd | 2006-08-15 23:48:22 +0000 | [diff] [blame] | 1113 | case PPCISD::BCTRL: return MySelect_PPCbctrl(Op); |
| 1114 | case PPCISD::CALL: return MySelect_PPCcall(Op); |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 1115 | } |
Chris Lattner | 5f12cf1 | 2005-09-03 00:53:47 +0000 | [diff] [blame] | 1116 | |
Evan Cheng | 61413a3 | 2006-08-26 05:34:46 +0000 | [diff] [blame] | 1117 | return SelectCode(Op); |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 1118 | } |
| 1119 | |
| 1120 | |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1121 | // FIXME: This is manually selected because tblgen isn't handling varargs nodes |
| 1122 | // correctly. |
Chris Lattner | bc485fd | 2006-08-15 23:48:22 +0000 | [diff] [blame] | 1123 | SDNode *PPCDAGToDAGISel::MySelect_PPCbctrl(SDOperand N) { |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1124 | SDOperand Chain(0, 0); |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1125 | |
| 1126 | bool hasFlag = |
| 1127 | N.getOperand(N.getNumOperands()-1).getValueType() == MVT::Flag; |
| 1128 | |
Chris Lattner | c24a1d3 | 2006-08-08 02:23:42 +0000 | [diff] [blame] | 1129 | SmallVector<SDOperand, 8> Ops; |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1130 | // Push varargs arguments, including optional flag. |
| 1131 | for (unsigned i = 1, e = N.getNumOperands()-hasFlag; i != e; ++i) { |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 1132 | Chain = N.getOperand(i); |
| 1133 | AddToISelQueue(Chain); |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1134 | Ops.push_back(Chain); |
| 1135 | } |
| 1136 | |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 1137 | Chain = N.getOperand(0); |
| 1138 | AddToISelQueue(Chain); |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1139 | Ops.push_back(Chain); |
| 1140 | |
| 1141 | if (hasFlag) { |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 1142 | Chain = N.getOperand(N.getNumOperands()-1); |
| 1143 | AddToISelQueue(Chain); |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1144 | Ops.push_back(Chain); |
| 1145 | } |
| 1146 | |
Chris Lattner | bc485fd | 2006-08-15 23:48:22 +0000 | [diff] [blame] | 1147 | return CurDAG->getTargetNode(PPC::BCTRL, MVT::Other, MVT::Flag, |
| 1148 | &Ops[0], Ops.size()); |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1149 | } |
| 1150 | |
| 1151 | // FIXME: This is manually selected because tblgen isn't handling varargs nodes |
| 1152 | // correctly. |
Chris Lattner | bc485fd | 2006-08-15 23:48:22 +0000 | [diff] [blame] | 1153 | SDNode *PPCDAGToDAGISel::MySelect_PPCcall(SDOperand N) { |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1154 | SDOperand Chain(0, 0); |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1155 | SDOperand N1(0, 0); |
| 1156 | SDOperand Tmp0(0, 0); |
| 1157 | SDNode *ResNode; |
| 1158 | Chain = N.getOperand(0); |
| 1159 | N1 = N.getOperand(1); |
| 1160 | |
| 1161 | // Pattern: (PPCcall:void (imm:i32):$func) |
| 1162 | // Emits: (BLA:void (imm:i32):$func) |
| 1163 | // Pattern complexity = 4 cost = 1 |
| 1164 | if (N1.getOpcode() == ISD::Constant) { |
| 1165 | unsigned Tmp0C = (unsigned)cast<ConstantSDNode>(N1)->getValue(); |
| 1166 | |
Chris Lattner | c24a1d3 | 2006-08-08 02:23:42 +0000 | [diff] [blame] | 1167 | SmallVector<SDOperand, 8> Ops; |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1168 | Ops.push_back(CurDAG->getTargetConstant(Tmp0C, MVT::i32)); |
| 1169 | |
| 1170 | bool hasFlag = |
| 1171 | N.getOperand(N.getNumOperands()-1).getValueType() == MVT::Flag; |
| 1172 | |
| 1173 | // Push varargs arguments, not including optional flag. |
| 1174 | for (unsigned i = 2, e = N.getNumOperands()-hasFlag; i != e; ++i) { |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 1175 | Chain = N.getOperand(i); |
| 1176 | AddToISelQueue(Chain); |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1177 | Ops.push_back(Chain); |
| 1178 | } |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 1179 | Chain = N.getOperand(0); |
| 1180 | AddToISelQueue(Chain); |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1181 | Ops.push_back(Chain); |
| 1182 | if (hasFlag) { |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 1183 | Chain = N.getOperand(N.getNumOperands()-1); |
| 1184 | AddToISelQueue(Chain); |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1185 | Ops.push_back(Chain); |
| 1186 | } |
Chris Lattner | bc485fd | 2006-08-15 23:48:22 +0000 | [diff] [blame] | 1187 | return CurDAG->getTargetNode(PPC::BLA, MVT::Other, MVT::Flag, |
| 1188 | &Ops[0], Ops.size()); |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1189 | } |
| 1190 | |
| 1191 | // Pattern: (PPCcall:void (tglobaladdr:i32):$dst) |
| 1192 | // Emits: (BL:void (tglobaladdr:i32):$dst) |
| 1193 | // Pattern complexity = 4 cost = 1 |
| 1194 | if (N1.getOpcode() == ISD::TargetGlobalAddress) { |
Chris Lattner | c24a1d3 | 2006-08-08 02:23:42 +0000 | [diff] [blame] | 1195 | SmallVector<SDOperand, 8> Ops; |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1196 | Ops.push_back(N1); |
| 1197 | |
| 1198 | bool hasFlag = |
| 1199 | N.getOperand(N.getNumOperands()-1).getValueType() == MVT::Flag; |
| 1200 | |
| 1201 | // Push varargs arguments, not including optional flag. |
| 1202 | for (unsigned i = 2, e = N.getNumOperands()-hasFlag; i != e; ++i) { |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 1203 | Chain = N.getOperand(i); |
| 1204 | AddToISelQueue(Chain); |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1205 | Ops.push_back(Chain); |
| 1206 | } |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 1207 | Chain = N.getOperand(0); |
| 1208 | AddToISelQueue(Chain); |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1209 | Ops.push_back(Chain); |
| 1210 | if (hasFlag) { |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 1211 | Chain = N.getOperand(N.getNumOperands()-1); |
| 1212 | AddToISelQueue(Chain); |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1213 | Ops.push_back(Chain); |
| 1214 | } |
| 1215 | |
Chris Lattner | bc485fd | 2006-08-15 23:48:22 +0000 | [diff] [blame] | 1216 | return CurDAG->getTargetNode(PPC::BL, MVT::Other, MVT::Flag, |
| 1217 | &Ops[0], Ops.size()); |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1218 | } |
| 1219 | |
| 1220 | // Pattern: (PPCcall:void (texternalsym:i32):$dst) |
| 1221 | // Emits: (BL:void (texternalsym:i32):$dst) |
| 1222 | // Pattern complexity = 4 cost = 1 |
| 1223 | if (N1.getOpcode() == ISD::TargetExternalSymbol) { |
| 1224 | std::vector<SDOperand> Ops; |
| 1225 | Ops.push_back(N1); |
| 1226 | |
| 1227 | bool hasFlag = |
| 1228 | N.getOperand(N.getNumOperands()-1).getValueType() == MVT::Flag; |
| 1229 | |
| 1230 | // Push varargs arguments, not including optional flag. |
| 1231 | for (unsigned i = 2, e = N.getNumOperands()-hasFlag; i != e; ++i) { |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 1232 | Chain = N.getOperand(i); |
| 1233 | AddToISelQueue(Chain); |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1234 | Ops.push_back(Chain); |
| 1235 | } |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 1236 | Chain = N.getOperand(0); |
| 1237 | AddToISelQueue(Chain); |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1238 | Ops.push_back(Chain); |
| 1239 | if (hasFlag) { |
Evan Cheng | ab8297f | 2006-08-26 01:07:58 +0000 | [diff] [blame] | 1240 | Chain = N.getOperand(N.getNumOperands()-1); |
| 1241 | AddToISelQueue(Chain); |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1242 | Ops.push_back(Chain); |
| 1243 | } |
| 1244 | |
Chris Lattner | bc485fd | 2006-08-15 23:48:22 +0000 | [diff] [blame] | 1245 | return CurDAG->getTargetNode(PPC::BL, MVT::Other, MVT::Flag, |
| 1246 | &Ops[0], Ops.size()); |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1247 | } |
| 1248 | std::cerr << "Cannot yet select: "; |
| 1249 | N.Val->dump(CurDAG); |
| 1250 | std::cerr << '\n'; |
| 1251 | abort(); |
Evan Cheng | bd1c5a8 | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 1252 | |
| 1253 | return NULL; |
Chris Lattner | b055c87 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1254 | } |
| 1255 | |
| 1256 | |
Nate Begeman | 0b71e00 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 1257 | /// createPPCISelDag - This pass converts a legalized DAG into a |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 1258 | /// PowerPC-specific DAG, ready for instruction scheduling. |
| 1259 | /// |
Evan Cheng | 2dd2c65 | 2006-03-13 23:20:37 +0000 | [diff] [blame] | 1260 | FunctionPass *llvm::createPPCISelDag(PPCTargetMachine &TM) { |
Nate Begeman | 0b71e00 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 1261 | return new PPCDAGToDAGISel(TM); |
Chris Lattner | 43ff01e | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 1262 | } |
| 1263 | |