blob: 8daaf0b789eb44b39e0844cf04392e6727cf4228 [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000015#include "MipsISelLowering.h"
Craig Topperb25fda92012-03-17 18:46:09 +000016#include "InstPrinter/MipsInstPrinter.h"
17#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Daniel Sanders8b59af12013-11-12 12:56:01 +000023#include "llvm/ADT/StringSwitch.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000024#include "llvm/CodeGen/CallingConvLower.h"
25#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000029#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000030#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000031#include "llvm/IR/CallingConv.h"
32#include "llvm/IR/DerivedTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000033#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000034#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000035#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000037#include "llvm/Support/raw_ostream.h"
Akira Hatanaka7473b472013-08-14 00:21:25 +000038#include <cctype>
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000039
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000040using namespace llvm;
41
Akira Hatanaka90131ac2012-10-19 21:47:33 +000042STATISTIC(NumTailCalls, "Number of tail calls");
43
44static cl::opt<bool>
Akira Hatanaka59f299f2012-11-21 20:21:11 +000045LargeGOT("mxgot", cl::Hidden,
46 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
47
Akira Hatanaka1cb02422013-05-20 18:07:43 +000048static cl::opt<bool>
Akira Hatanakabe76cd02013-05-21 17:17:59 +000049NoZeroDivCheck("mno-check-zero-division", cl::Hidden,
Akira Hatanaka1cb02422013-05-20 18:07:43 +000050 cl::desc("MIPS: Don't trap on integer division by zero."),
51 cl::init(false));
52
Craig Topper840beec2014-04-04 05:16:06 +000053static const MCPhysReg O32IntRegs[4] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000054 Mips::A0, Mips::A1, Mips::A2, Mips::A3
55};
56
Craig Topper840beec2014-04-04 05:16:06 +000057static const MCPhysReg Mips64IntRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000058 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
59 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
60};
61
Craig Topper840beec2014-04-04 05:16:06 +000062static const MCPhysReg Mips64DPRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000063 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
64 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
65};
66
Jia Liuf54f60f2012-02-28 07:46:26 +000067// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanaka73d78b72011-08-18 20:07:42 +000068// mask (Pos), and return true.
Jia Liuf54f60f2012-02-28 07:46:26 +000069// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka0bb60d892013-03-12 00:16:36 +000070static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000071 if (!isShiftedMask_64(I))
Akira Hatanaka4c0a7122013-10-07 19:33:02 +000072 return false;
Akira Hatanaka5360f882011-08-17 02:05:42 +000073
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000074 Size = CountPopulation_64(I);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +000075 Pos = countTrailingZeros(I);
Akira Hatanaka73d78b72011-08-18 20:07:42 +000076 return true;
Akira Hatanaka5360f882011-08-17 02:05:42 +000077}
78
Akira Hatanaka96ca1822013-03-13 00:54:29 +000079SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanakab049aef2012-02-24 22:34:47 +000080 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
81 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
82}
83
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000084SDValue MipsTargetLowering::getTargetNode(GlobalAddressSDNode *N, EVT Ty,
85 SelectionDAG &DAG,
Akira Hatanaka96ca1822013-03-13 00:54:29 +000086 unsigned Flag) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000087 return DAG.getTargetGlobalAddress(N->getGlobal(), SDLoc(N), Ty, 0, Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +000088}
89
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000090SDValue MipsTargetLowering::getTargetNode(ExternalSymbolSDNode *N, EVT Ty,
91 SelectionDAG &DAG,
92 unsigned Flag) const {
93 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
94}
95
96SDValue MipsTargetLowering::getTargetNode(BlockAddressSDNode *N, EVT Ty,
97 SelectionDAG &DAG,
98 unsigned Flag) const {
99 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
100}
101
102SDValue MipsTargetLowering::getTargetNode(JumpTableSDNode *N, EVT Ty,
103 SelectionDAG &DAG,
104 unsigned Flag) const {
105 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
106}
107
108SDValue MipsTargetLowering::getTargetNode(ConstantPoolSDNode *N, EVT Ty,
109 SelectionDAG &DAG,
110 unsigned Flag) const {
111 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
112 N->getOffset(), Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +0000113}
114
Chris Lattner5e693ed2009-07-28 03:13:23 +0000115const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
116 switch (Opcode) {
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000117 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka91318df2012-10-19 20:59:39 +0000118 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000119 case MipsISD::Hi: return "MipsISD::Hi";
120 case MipsISD::Lo: return "MipsISD::Lo";
121 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +0000122 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000123 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanakac0b02062013-01-30 00:26:49 +0000124 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000125 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
126 case MipsISD::FPCmp: return "MipsISD::FPCmp";
127 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
128 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000129 case MipsISD::TruncIntFP: return "MipsISD::TruncIntFP";
Akira Hatanakad98c99f2013-10-15 01:12:50 +0000130 case MipsISD::MFHI: return "MipsISD::MFHI";
131 case MipsISD::MFLO: return "MipsISD::MFLO";
132 case MipsISD::MTLOHI: return "MipsISD::MTLOHI";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000133 case MipsISD::Mult: return "MipsISD::Mult";
134 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000135 case MipsISD::MAdd: return "MipsISD::MAdd";
136 case MipsISD::MAddu: return "MipsISD::MAddu";
137 case MipsISD::MSub: return "MipsISD::MSub";
138 case MipsISD::MSubu: return "MipsISD::MSubu";
139 case MipsISD::DivRem: return "MipsISD::DivRem";
140 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000141 case MipsISD::DivRem16: return "MipsISD::DivRem16";
142 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000143 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
144 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakafaa88c02011-12-12 22:38:19 +0000145 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000146 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanaka5360f882011-08-17 02:05:42 +0000147 case MipsISD::Ext: return "MipsISD::Ext";
148 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000149 case MipsISD::LWL: return "MipsISD::LWL";
150 case MipsISD::LWR: return "MipsISD::LWR";
151 case MipsISD::SWL: return "MipsISD::SWL";
152 case MipsISD::SWR: return "MipsISD::SWR";
153 case MipsISD::LDL: return "MipsISD::LDL";
154 case MipsISD::LDR: return "MipsISD::LDR";
155 case MipsISD::SDL: return "MipsISD::SDL";
156 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000157 case MipsISD::EXTP: return "MipsISD::EXTP";
158 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
159 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
160 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
161 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
162 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
163 case MipsISD::SHILO: return "MipsISD::SHILO";
164 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
165 case MipsISD::MULT: return "MipsISD::MULT";
166 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liu434874d2013-03-04 01:06:54 +0000167 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000168 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
169 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
170 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000171 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
172 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
173 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000174 case MipsISD::SETCC_DSP: return "MipsISD::SETCC_DSP";
175 case MipsISD::SELECT_CC_DSP: return "MipsISD::SELECT_CC_DSP";
Daniel Sandersce09d072013-08-28 12:14:50 +0000176 case MipsISD::VALL_ZERO: return "MipsISD::VALL_ZERO";
177 case MipsISD::VANY_ZERO: return "MipsISD::VANY_ZERO";
178 case MipsISD::VALL_NONZERO: return "MipsISD::VALL_NONZERO";
179 case MipsISD::VANY_NONZERO: return "MipsISD::VANY_NONZERO";
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000180 case MipsISD::VCEQ: return "MipsISD::VCEQ";
181 case MipsISD::VCLE_S: return "MipsISD::VCLE_S";
182 case MipsISD::VCLE_U: return "MipsISD::VCLE_U";
183 case MipsISD::VCLT_S: return "MipsISD::VCLT_S";
184 case MipsISD::VCLT_U: return "MipsISD::VCLT_U";
Daniel Sanders3ce56622013-09-24 12:18:31 +0000185 case MipsISD::VSMAX: return "MipsISD::VSMAX";
186 case MipsISD::VSMIN: return "MipsISD::VSMIN";
187 case MipsISD::VUMAX: return "MipsISD::VUMAX";
188 case MipsISD::VUMIN: return "MipsISD::VUMIN";
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000189 case MipsISD::VEXTRACT_SEXT_ELT: return "MipsISD::VEXTRACT_SEXT_ELT";
190 case MipsISD::VEXTRACT_ZEXT_ELT: return "MipsISD::VEXTRACT_ZEXT_ELT";
Daniel Sandersf7456c72013-09-23 13:22:24 +0000191 case MipsISD::VNOR: return "MipsISD::VNOR";
Daniel Sanderse5087042013-09-24 14:02:15 +0000192 case MipsISD::VSHF: return "MipsISD::VSHF";
Daniel Sanders26307182013-09-24 14:20:00 +0000193 case MipsISD::SHF: return "MipsISD::SHF";
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000194 case MipsISD::ILVEV: return "MipsISD::ILVEV";
195 case MipsISD::ILVOD: return "MipsISD::ILVOD";
196 case MipsISD::ILVL: return "MipsISD::ILVL";
197 case MipsISD::ILVR: return "MipsISD::ILVR";
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000198 case MipsISD::PCKEV: return "MipsISD::PCKEV";
199 case MipsISD::PCKOD: return "MipsISD::PCKOD";
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000200 case MipsISD::INSVE: return "MipsISD::INSVE";
Akira Hatanaka15506782011-06-07 18:58:42 +0000201 default: return NULL;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000202 }
203}
204
Daniel Sandersd897b562014-03-27 10:46:12 +0000205MipsTargetLowering::MipsTargetLowering(MipsTargetMachine &TM)
206 : TargetLowering(TM, new MipsTargetObjectFile()),
207 Subtarget(&TM.getSubtarget<MipsSubtarget>()) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000208 // Mips does not have i1 type, so use i32 for
Wesley Peck527da1b2010-11-23 03:31:01 +0000209 // setcc operations results (slt, sgt, ...).
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000210 setBooleanContents(ZeroOrOneBooleanContent);
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000211 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000212
Wesley Peck527da1b2010-11-23 03:31:01 +0000213 // Load extented operations for i1 types must be promoted
Owen Anderson9f944592009-08-11 20:47:22 +0000214 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
215 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
216 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000217
Eli Friedman1fa07e12009-07-17 04:07:24 +0000218 // MIPS doesn't have extending float->double load/store
Owen Anderson9f944592009-08-11 20:47:22 +0000219 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
220 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman39d6faa2009-07-17 02:28:12 +0000221
Wesley Peck527da1b2010-11-23 03:31:01 +0000222 // Used by legalize types to correctly generate the setcc result.
223 // Without this, every float setcc comes with a AND/OR with the result,
224 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000225 // which is used implicitly by brcond and select operations.
Owen Anderson9f944592009-08-11 20:47:22 +0000226 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000227
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000228 // Mips Custom Operations
Akira Hatanaka0f693a82013-03-06 21:32:03 +0000229 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000230 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +0000231 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000232 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
233 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
234 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
235 setOperationAction(ISD::SELECT, MVT::f32, Custom);
236 setOperationAction(ISD::SELECT, MVT::f64, Custom);
237 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +0000238 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
239 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanakab7f78592012-03-09 23:46:03 +0000240 setOperationAction(ISD::SETCC, MVT::f32, Custom);
241 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000242 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000243 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000244 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
245 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000246 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000247
Daniel Sanders3d849352014-04-14 15:44:42 +0000248 if (isGP64bit()) {
Akira Hatanakada00aa82012-03-10 00:03:50 +0000249 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
250 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
251 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
252 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
253 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
254 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka019e5922012-06-02 00:04:42 +0000255 setOperationAction(ISD::LOAD, MVT::i64, Custom);
256 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000257 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000258 }
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000259
Daniel Sanders3d849352014-04-14 15:44:42 +0000260 if (!isGP64bit()) {
Akira Hatanaka0a8ab712012-05-09 00:55:21 +0000261 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
262 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
263 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
264 }
265
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000266 setOperationAction(ISD::ADD, MVT::i32, Custom);
Daniel Sanders3d849352014-04-14 15:44:42 +0000267 if (isGP64bit())
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000268 setOperationAction(ISD::ADD, MVT::i64, Custom);
269
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000270 setOperationAction(ISD::SDIV, MVT::i32, Expand);
271 setOperationAction(ISD::SREM, MVT::i32, Expand);
272 setOperationAction(ISD::UDIV, MVT::i32, Expand);
273 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakab1538f92011-10-03 21:06:13 +0000274 setOperationAction(ISD::SDIV, MVT::i64, Expand);
275 setOperationAction(ISD::SREM, MVT::i64, Expand);
276 setOperationAction(ISD::UDIV, MVT::i64, Expand);
277 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000278
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000279 // Operations not directly supported by Mips.
Tom Stellardb1588fc2013-03-08 15:36:57 +0000280 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
281 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
282 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
283 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000284 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
285 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000286 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000288 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000289 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Kai Nacke93fe5e82014-03-20 11:51:58 +0000290 if (Subtarget->hasCnMips()) {
291 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
292 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
293 } else {
294 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
295 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
296 }
Owen Anderson9f944592009-08-11 20:47:22 +0000297 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka410ce9c2011-12-21 00:14:05 +0000298 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000299 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
300 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
301 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
302 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000303 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000304 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka33a25af2012-07-31 20:54:48 +0000305 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
306 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000307
Akira Hatanakabb49e722011-09-20 23:53:09 +0000308 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000309 setOperationAction(ISD::ROTR, MVT::i32, Expand);
310
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000311 if (!Subtarget->hasMips64r2())
312 setOperationAction(ISD::ROTR, MVT::i64, Expand);
313
Owen Anderson9f944592009-08-11 20:47:22 +0000314 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000315 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000316 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000317 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000318 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
319 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000320 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
321 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanakadfb8cda2011-05-23 22:23:58 +0000322 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000323 setOperationAction(ISD::FLOG, MVT::f32, Expand);
324 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
325 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
326 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000327 setOperationAction(ISD::FMA, MVT::f32, Expand);
328 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka0603ad82012-03-29 18:43:11 +0000329 setOperationAction(ISD::FREM, MVT::f32, Expand);
330 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000331
Akira Hatanakac0b02062013-01-30 00:26:49 +0000332 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
333
Bruno Cardoso Lopes048ffab2011-03-09 19:22:22 +0000334 setOperationAction(ISD::VAARG, MVT::Other, Expand);
335 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
336 setOperationAction(ISD::VAEND, MVT::Other, Expand);
337
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000338 // Use the default for now
Owen Anderson9f944592009-08-11 20:47:22 +0000339 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
340 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman26a48482011-07-27 22:21:52 +0000341
Jia Liuf54f60f2012-02-28 07:46:26 +0000342 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
343 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
344 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
345 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000346
Eli Friedman30a49e92011-08-03 21:06:02 +0000347 setInsertFencesForAtomic(true);
348
Bruno Cardoso Lopesbcc21392008-07-09 05:32:22 +0000349 if (!Subtarget->hasSEInReg()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000350 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
351 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000352 }
353
Akira Hatanaka1d8efab2011-12-21 00:20:27 +0000354 if (!Subtarget->hasBitCount()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000355 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanaka1d8efab2011-12-21 00:20:27 +0000356 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
357 }
Bruno Cardoso Lopes93da7e62008-08-08 06:16:31 +0000358
Akira Hatanaka4706ac92011-12-20 23:56:43 +0000359 if (!Subtarget->hasSwap()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000360 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanaka4706ac92011-12-20 23:56:43 +0000361 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
362 }
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +0000363
Daniel Sanders3d849352014-04-14 15:44:42 +0000364 if (isGP64bit()) {
Akira Hatanaka019e5922012-06-02 00:04:42 +0000365 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
366 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
367 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
368 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
369 }
370
Akira Hatanakaa3d9ab92013-07-26 20:58:55 +0000371 setOperationAction(ISD::TRAP, MVT::Other, Legal);
372
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000373 setTargetDAGCombine(ISD::SDIVREM);
374 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka5e152182012-03-08 03:26:37 +0000375 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000376 setTargetDAGCombine(ISD::AND);
377 setTargetDAGCombine(ISD::OR);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000378 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000379
Daniel Sanders3d849352014-04-14 15:44:42 +0000380 setMinFunctionAlignment(isGP64bit() ? 3 : 2);
Eli Friedman2518f832011-05-06 20:34:06 +0000381
Daniel Sandersd897b562014-03-27 10:46:12 +0000382 setStackPointerRegisterToSaveRestore(isN64() ? Mips::SP_64 : Mips::SP);
Akira Hatanakaaa560002011-05-26 18:59:03 +0000383
Daniel Sandersd897b562014-03-27 10:46:12 +0000384 setExceptionPointerRegister(isN64() ? Mips::A0_64 : Mips::A0);
385 setExceptionSelectorRegister(isN64() ? Mips::A1_64 : Mips::A1);
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000386
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000387 MaxStoresPerMemcpy = 16;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000388
389 isMicroMips = Subtarget->inMicroMipsMode();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000390}
391
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000392const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
393 if (TM.getSubtargetImpl()->inMips16Mode())
394 return llvm::createMips16TargetLowering(TM);
Jia Liuf54f60f2012-02-28 07:46:26 +0000395
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000396 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000397}
398
Matt Arsenault758659232013-05-18 00:21:46 +0000399EVT MipsTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Akira Hatanakab13b3332013-01-04 20:06:01 +0000400 if (!VT.isVector())
401 return MVT::i32;
402 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000403}
404
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000405static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000406 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000407 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000408 if (DCI.isBeforeLegalizeOps())
409 return SDValue();
410
Akira Hatanakab1538f92011-10-03 21:06:13 +0000411 EVT Ty = N->getValueType(0);
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000412 unsigned LO = (Ty == MVT::i32) ? Mips::LO0 : Mips::LO0_64;
413 unsigned HI = (Ty == MVT::i32) ? Mips::HI0 : Mips::HI0_64;
Akira Hatanakabe8612f2013-03-30 01:36:35 +0000414 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
415 MipsISD::DivRemU16;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000416 SDLoc DL(N);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000417
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000418 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000419 N->getOperand(0), N->getOperand(1));
420 SDValue InChain = DAG.getEntryNode();
421 SDValue InGlue = DivRem;
422
423 // insert MFLO
424 if (N->hasAnyUseOfValue(0)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000425 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000426 InGlue);
427 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
428 InChain = CopyFromLo.getValue(1);
429 InGlue = CopyFromLo.getValue(2);
430 }
431
432 // insert MFHI
433 if (N->hasAnyUseOfValue(1)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000434 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakab1538f92011-10-03 21:06:13 +0000435 HI, Ty, InGlue);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000436 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
437 }
438
439 return SDValue();
440}
441
Akira Hatanaka89af5892013-04-18 01:00:46 +0000442static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000443 switch (CC) {
444 default: llvm_unreachable("Unknown fp condition code!");
445 case ISD::SETEQ:
446 case ISD::SETOEQ: return Mips::FCOND_OEQ;
447 case ISD::SETUNE: return Mips::FCOND_UNE;
448 case ISD::SETLT:
449 case ISD::SETOLT: return Mips::FCOND_OLT;
450 case ISD::SETGT:
451 case ISD::SETOGT: return Mips::FCOND_OGT;
452 case ISD::SETLE:
453 case ISD::SETOLE: return Mips::FCOND_OLE;
454 case ISD::SETGE:
455 case ISD::SETOGE: return Mips::FCOND_OGE;
456 case ISD::SETULT: return Mips::FCOND_ULT;
457 case ISD::SETULE: return Mips::FCOND_ULE;
458 case ISD::SETUGT: return Mips::FCOND_UGT;
459 case ISD::SETUGE: return Mips::FCOND_UGE;
460 case ISD::SETUO: return Mips::FCOND_UN;
461 case ISD::SETO: return Mips::FCOND_OR;
462 case ISD::SETNE:
463 case ISD::SETONE: return Mips::FCOND_ONE;
464 case ISD::SETUEQ: return Mips::FCOND_UEQ;
465 }
466}
467
468
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000469/// This function returns true if the floating point conditional branches and
470/// conditional moves which use condition code CC should be inverted.
471static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000472 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
473 return false;
474
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000475 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
476 "Illegal Condition Code");
Akira Hatanakaa5352702011-03-31 18:26:17 +0000477
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000478 return true;
Akira Hatanakaa5352702011-03-31 18:26:17 +0000479}
480
481// Creates and returns an FPCmp node from a setcc node.
482// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000483static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000484 // must be a SETCC node
485 if (Op.getOpcode() != ISD::SETCC)
486 return Op;
487
488 SDValue LHS = Op.getOperand(0);
489
490 if (!LHS.getValueType().isFloatingPoint())
491 return Op;
492
493 SDValue RHS = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000494 SDLoc DL(Op);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000495
Akira Hatanakaaef55c82011-04-15 21:00:26 +0000496 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
497 // node if necessary.
Akira Hatanakaa5352702011-03-31 18:26:17 +0000498 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
499
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000500 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka89af5892013-04-18 01:00:46 +0000501 DAG.getConstant(condCodeToFCC(CC), MVT::i32));
Akira Hatanakaa5352702011-03-31 18:26:17 +0000502}
503
504// Creates and returns a CMovFPT/F node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000505static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000506 SDValue False, SDLoc DL) {
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000507 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
508 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000509 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000510
511 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000512 True.getValueType(), True, FCC0, False, Cond);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000513}
514
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000515static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000516 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000517 const MipsSubtarget *Subtarget) {
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000518 if (DCI.isBeforeLegalizeOps())
519 return SDValue();
520
521 SDValue SetCC = N->getOperand(0);
522
523 if ((SetCC.getOpcode() != ISD::SETCC) ||
524 !SetCC.getOperand(0).getValueType().isInteger())
525 return SDValue();
526
527 SDValue False = N->getOperand(2);
528 EVT FalseTy = False.getValueType();
529
530 if (!FalseTy.isInteger())
531 return SDValue();
532
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000533 ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(False);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000534
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000535 // If the RHS (False) is 0, we swap the order of the operands
536 // of ISD::SELECT (obviously also inverting the condition) so that we can
537 // take advantage of conditional moves using the $0 register.
538 // Example:
539 // return (a != 0) ? x : 0;
540 // load $reg, x
541 // movz $reg, $0, a
542 if (!FalseC)
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000543 return SDValue();
544
Andrew Trickef9de2a2013-05-25 02:42:55 +0000545 const SDLoc DL(N);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000546
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000547 if (!FalseC->getZExtValue()) {
548 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
549 SDValue True = N->getOperand(1);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000550
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000551 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
552 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
553
554 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
555 }
556
Matheus Almeidaa6beac12013-12-05 12:07:05 +0000557 // If both operands are integer constants there's a possibility that we
558 // can do some interesting optimizations.
559 SDValue True = N->getOperand(1);
560 ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(True);
561
562 if (!TrueC || !True.getValueType().isInteger())
563 return SDValue();
564
565 // We'll also ignore MVT::i64 operands as this optimizations proves
566 // to be ineffective because of the required sign extensions as the result
567 // of a SETCC operator is always MVT::i32 for non-vector types.
568 if (True.getValueType() == MVT::i64)
569 return SDValue();
570
571 int64_t Diff = TrueC->getSExtValue() - FalseC->getSExtValue();
572
573 // 1) (a < x) ? y : y-1
574 // slti $reg1, a, x
575 // addiu $reg2, $reg1, y-1
576 if (Diff == 1)
577 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, False);
578
579 // 2) (a < x) ? y-1 : y
580 // slti $reg1, a, x
581 // xor $reg1, $reg1, 1
582 // addiu $reg2, $reg1, y-1
583 if (Diff == -1) {
584 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
585 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
586 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
587 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, True);
588 }
589
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000590 // Couldn't optimize.
591 return SDValue();
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000592}
593
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000594static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000595 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000596 const MipsSubtarget *Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000597 // Pattern match EXT.
598 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
599 // => ext $dst, $src, size, pos
Akira Hatanaka4a3836b2013-10-09 23:36:17 +0000600 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000601 return SDValue();
602
603 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000604 unsigned ShiftRightOpc = ShiftRight.getOpcode();
605
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000606 // Op's first operand must be a shift right.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000607 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000608 return SDValue();
609
610 // The second operand of the shift must be an immediate.
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000611 ConstantSDNode *CN;
612 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
613 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000614
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000615 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000616 uint64_t SMPos, SMSize;
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000617
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000618 // Op's second operand must be a shifted mask.
619 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000620 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000621 return SDValue();
622
623 // Return if the shifted mask does not start at bit 0 or the sum of its size
624 // and Pos exceeds the word's size.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000625 EVT ValTy = N->getValueType(0);
626 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000627 return SDValue();
628
Andrew Trickef9de2a2013-05-25 02:42:55 +0000629 return DAG.getNode(MipsISD::Ext, SDLoc(N), ValTy,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000630 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanakaeea541c2011-08-17 22:59:46 +0000631 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000632}
Jia Liuf54f60f2012-02-28 07:46:26 +0000633
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000634static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000635 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000636 const MipsSubtarget *Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000637 // Pattern match INS.
638 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liuf54f60f2012-02-28 07:46:26 +0000639 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000640 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka4a3836b2013-10-09 23:36:17 +0000641 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000642 return SDValue();
643
644 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
645 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
646 ConstantSDNode *CN;
647
648 // See if Op's first operand matches (and $src1 , mask0).
649 if (And0.getOpcode() != ISD::AND)
650 return SDValue();
651
652 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000653 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000654 return SDValue();
655
656 // See if Op's second operand matches (and (shl $src, pos), mask1).
657 if (And1.getOpcode() != ISD::AND)
658 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000659
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000660 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000661 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000662 return SDValue();
663
664 // The shift masks must have the same position and size.
665 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
666 return SDValue();
667
668 SDValue Shl = And1.getOperand(0);
669 if (Shl.getOpcode() != ISD::SHL)
670 return SDValue();
671
672 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
673 return SDValue();
674
675 unsigned Shamt = CN->getZExtValue();
676
677 // Return if the shift amount and the first bit position of mask are not the
Jia Liuf54f60f2012-02-28 07:46:26 +0000678 // same.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000679 EVT ValTy = N->getValueType(0);
680 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000681 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000682
Andrew Trickef9de2a2013-05-25 02:42:55 +0000683 return DAG.getNode(MipsISD::Ins, SDLoc(N), ValTy, Shl.getOperand(0),
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000684 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000685 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000686}
Jia Liuf54f60f2012-02-28 07:46:26 +0000687
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000688static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000689 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000690 const MipsSubtarget *Subtarget) {
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000691 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
692
693 if (DCI.isBeforeLegalizeOps())
694 return SDValue();
695
696 SDValue Add = N->getOperand(1);
697
698 if (Add.getOpcode() != ISD::ADD)
699 return SDValue();
700
701 SDValue Lo = Add.getOperand(1);
702
703 if ((Lo.getOpcode() != MipsISD::Lo) ||
704 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
705 return SDValue();
706
707 EVT ValTy = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000708 SDLoc DL(N);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000709
710 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
711 Add.getOperand(0));
712 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
713}
714
Bruno Cardoso Lopes61a61e92011-02-10 18:05:10 +0000715SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000716 const {
717 SelectionDAG &DAG = DCI.DAG;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000718 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000719
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000720 switch (Opc) {
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000721 default: break;
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000722 case ISD::SDIVREM:
723 case ISD::UDIVREM:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000724 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000725 case ISD::SELECT:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000726 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000727 case ISD::AND:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000728 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000729 case ISD::OR:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000730 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000731 case ISD::ADD:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000732 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000733 }
734
735 return SDValue();
736}
737
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000738void
739MipsTargetLowering::LowerOperationWrapper(SDNode *N,
740 SmallVectorImpl<SDValue> &Results,
741 SelectionDAG &DAG) const {
742 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
743
744 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
745 Results.push_back(Res.getValue(I));
746}
747
748void
749MipsTargetLowering::ReplaceNodeResults(SDNode *N,
750 SmallVectorImpl<SDValue> &Results,
751 SelectionDAG &DAG) const {
Akira Hatanaka9da442f2013-04-30 21:17:07 +0000752 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000753}
754
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000755SDValue MipsTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +0000756LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000757{
Wesley Peck527da1b2010-11-23 03:31:01 +0000758 switch (Op.getOpcode())
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000759 {
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000760 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
761 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
762 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
763 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
764 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
765 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
766 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
767 case ISD::SELECT: return lowerSELECT(Op, DAG);
768 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
769 case ISD::SETCC: return lowerSETCC(Op, DAG);
770 case ISD::VASTART: return lowerVASTART(Op, DAG);
771 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000772 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
773 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
774 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000775 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
776 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
777 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
778 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
779 case ISD::LOAD: return lowerLOAD(Op, DAG);
780 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000781 case ISD::ADD: return lowerADD(Op, DAG);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000782 case ISD::FP_TO_SINT: return lowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000783 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000784 return SDValue();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000785}
786
Akira Hatanakae2489122011-04-15 21:51:11 +0000787//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000788// Lower helper functions
Akira Hatanakae2489122011-04-15 21:51:11 +0000789//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000790
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000791// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000792// MachineFunction as a live in value. It also creates a corresponding
793// virtual register for it.
794static unsigned
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000795addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000796{
Chris Lattnera10fff52007-12-31 04:13:23 +0000797 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
798 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000799 return VReg;
800}
801
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000802static MachineBasicBlock *expandPseudoDIV(MachineInstr *MI,
803 MachineBasicBlock &MBB,
804 const TargetInstrInfo &TII,
805 bool Is64Bit) {
806 if (NoZeroDivCheck)
807 return &MBB;
808
809 // Insert instruction "teq $divisor_reg, $zero, 7".
810 MachineBasicBlock::iterator I(MI);
811 MachineInstrBuilder MIB;
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000812 MachineOperand &Divisor = MI->getOperand(2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000813 MIB = BuildMI(MBB, std::next(I), MI->getDebugLoc(), TII.get(Mips::TEQ))
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000814 .addReg(Divisor.getReg(), getKillRegState(Divisor.isKill()))
815 .addReg(Mips::ZERO).addImm(7);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000816
817 // Use the 32-bit sub-register if this is a 64-bit division.
818 if (Is64Bit)
819 MIB->getOperand(0).setSubReg(Mips::sub_32);
820
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000821 // Clear Divisor's kill flag.
822 Divisor.setIsKill(false);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000823 return &MBB;
824}
825
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000826MachineBasicBlock *
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000827MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000828 MachineBasicBlock *BB) const {
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000829 switch (MI->getOpcode()) {
Reed Kotler97ba5f22013-02-21 04:22:38 +0000830 default:
831 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000832 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000833 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000834 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000835 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000836 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000837 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000838 case Mips::ATOMIC_LOAD_ADD_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000839 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000840
841 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000842 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000843 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000844 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000845 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000846 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000847 case Mips::ATOMIC_LOAD_AND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000848 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000849
850 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000851 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000852 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000853 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000854 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000855 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000856 case Mips::ATOMIC_LOAD_OR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000857 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000858
859 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000860 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000861 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000862 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000863 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000864 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000865 case Mips::ATOMIC_LOAD_XOR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000866 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000867
868 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000869 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000870 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000871 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000872 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000873 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000874 case Mips::ATOMIC_LOAD_NAND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000875 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000876
877 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000878 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000879 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000880 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000881 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000882 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000883 case Mips::ATOMIC_LOAD_SUB_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000884 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000885
886 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000887 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000888 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000889 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000890 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000891 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000892 case Mips::ATOMIC_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000893 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000894
895 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000896 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000897 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000898 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000899 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000900 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000901 case Mips::ATOMIC_CMP_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000902 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000903 case Mips::PseudoSDIV:
904 case Mips::PseudoUDIV:
905 return expandPseudoDIV(MI, *BB, *getTargetMachine().getInstrInfo(), false);
906 case Mips::PseudoDSDIV:
907 case Mips::PseudoDUDIV:
908 return expandPseudoDIV(MI, *BB, *getTargetMachine().getInstrInfo(), true);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000909 }
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000910}
911
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000912// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
913// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
914MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000915MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher0713a9d2011-06-08 23:55:35 +0000916 unsigned Size, unsigned BinOpcode,
Akira Hatanaka15506782011-06-07 18:58:42 +0000917 bool Nand) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000918 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000919
920 MachineFunction *MF = BB->getParent();
921 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000922 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000923 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000924 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000925 unsigned LL, SC, AND, NOR, ZERO, BEQ;
926
927 if (Size == 4) {
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000928 LL = isMicroMips ? Mips::LL_MM : Mips::LL;
929 SC = isMicroMips ? Mips::SC_MM : Mips::SC;
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000930 AND = Mips::AND;
931 NOR = Mips::NOR;
932 ZERO = Mips::ZERO;
933 BEQ = Mips::BEQ;
934 }
935 else {
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000936 LL = Mips::LLD;
937 SC = Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000938 AND = Mips::AND64;
939 NOR = Mips::NOR64;
940 ZERO = Mips::ZERO_64;
941 BEQ = Mips::BEQ64;
942 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000943
Akira Hatanaka0e019592011-07-19 20:11:17 +0000944 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000945 unsigned Ptr = MI->getOperand(1).getReg();
946 unsigned Incr = MI->getOperand(2).getReg();
947
Akira Hatanaka0e019592011-07-19 20:11:17 +0000948 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
949 unsigned AndRes = RegInfo.createVirtualRegister(RC);
950 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000951
952 // insert new blocks after the current block
953 const BasicBlock *LLVM_BB = BB->getBasicBlock();
954 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
955 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
956 MachineFunction::iterator It = BB;
957 ++It;
958 MF->insert(It, loopMBB);
959 MF->insert(It, exitMBB);
960
961 // Transfer the remainder of BB and its successor edges to exitMBB.
962 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000963 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000964 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
965
966 // thisMBB:
967 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000968 // fallthrough --> loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000969 BB->addSuccessor(loopMBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +0000970 loopMBB->addSuccessor(loopMBB);
971 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000972
973 // loopMBB:
974 // ll oldval, 0(ptr)
Akira Hatanaka0e019592011-07-19 20:11:17 +0000975 // <binop> storeval, oldval, incr
976 // sc success, storeval, 0(ptr)
977 // beq success, $0, loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000978 BB = loopMBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000979 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000980 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +0000981 // and andres, oldval, incr
982 // nor storeval, $0, andres
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000983 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
984 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000985 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +0000986 // <binop> storeval, oldval, incr
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000987 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000988 } else {
Akira Hatanaka0e019592011-07-19 20:11:17 +0000989 StoreVal = Incr;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000990 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000991 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
992 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000993
Akira Hatanaka4c0a7122013-10-07 19:33:02 +0000994 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000995
Akira Hatanakae4e9a592011-07-19 03:42:13 +0000996 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000997}
998
999MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001000MipsTargetLowering::emitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka15506782011-06-07 18:58:42 +00001001 MachineBasicBlock *BB,
1002 unsigned Size, unsigned BinOpcode,
1003 bool Nand) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001004 assert((Size == 1 || Size == 2) &&
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001005 "Unsupported size for EmitAtomicBinaryPartial.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001006
1007 MachineFunction *MF = BB->getParent();
1008 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1009 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1010 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001011 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001012
1013 unsigned Dest = MI->getOperand(0).getReg();
1014 unsigned Ptr = MI->getOperand(1).getReg();
1015 unsigned Incr = MI->getOperand(2).getReg();
1016
Akira Hatanaka0e019592011-07-19 20:11:17 +00001017 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1018 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001019 unsigned Mask = RegInfo.createVirtualRegister(RC);
1020 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001021 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1022 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001023 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001024 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1025 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1026 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1027 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1028 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001029 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001030 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1031 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1032 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1033 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1034 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001035
1036 // insert new blocks after the current block
1037 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1038 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001039 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001040 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1041 MachineFunction::iterator It = BB;
1042 ++It;
1043 MF->insert(It, loopMBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001044 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001045 MF->insert(It, exitMBB);
1046
1047 // Transfer the remainder of BB and its successor edges to exitMBB.
1048 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001049 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001050 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1051
Akira Hatanaka08636b42011-07-19 17:09:53 +00001052 BB->addSuccessor(loopMBB);
1053 loopMBB->addSuccessor(loopMBB);
1054 loopMBB->addSuccessor(sinkMBB);
1055 sinkMBB->addSuccessor(exitMBB);
1056
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001057 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001058 // addiu masklsb2,$0,-4 # 0xfffffffc
1059 // and alignedaddr,ptr,masklsb2
1060 // andi ptrlsb2,ptr,3
1061 // sll shiftamt,ptrlsb2,3
1062 // ori maskupper,$0,255 # 0xff
1063 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001064 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001065 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001066
1067 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001068 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001069 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001070 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001071 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001072 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001073 if (Subtarget->isLittle()) {
1074 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1075 } else {
1076 unsigned Off = RegInfo.createVirtualRegister(RC);
1077 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1078 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1079 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1080 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001081 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001082 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001083 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001084 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001085 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001086 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(Incr).addReg(ShiftAmt);
Bruno Cardoso Lopesf771a0f2011-05-31 20:25:26 +00001087
Akira Hatanaka27292632011-07-18 18:52:12 +00001088 // atomic.load.binop
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001089 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001090 // ll oldval,0(alignedaddr)
1091 // binop binopres,oldval,incr2
1092 // and newval,binopres,mask
1093 // and maskedoldval0,oldval,mask2
1094 // or storeval,maskedoldval0,newval
1095 // sc success,storeval,0(alignedaddr)
1096 // beq success,$0,loopMBB
1097
Akira Hatanaka27292632011-07-18 18:52:12 +00001098 // atomic.swap
1099 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001100 // ll oldval,0(alignedaddr)
Akira Hatanakae4503582011-07-19 18:14:26 +00001101 // and newval,incr2,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001102 // and maskedoldval0,oldval,mask2
1103 // or storeval,maskedoldval0,newval
1104 // sc success,storeval,0(alignedaddr)
1105 // beq success,$0,loopMBB
Akira Hatanaka27292632011-07-18 18:52:12 +00001106
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001107 BB = loopMBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001108 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001109 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001110 // and andres, oldval, incr2
1111 // nor binopres, $0, andres
1112 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001113 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1114 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001115 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001116 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001117 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001118 // <binop> binopres, oldval, incr2
1119 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001120 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1121 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001122 } else { // atomic.swap
Akira Hatanaka0e019592011-07-19 20:11:17 +00001123 // and newval, incr2, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001124 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanakae4503582011-07-19 18:14:26 +00001125 }
Jia Liuf54f60f2012-02-28 07:46:26 +00001126
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001127 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001128 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001129 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001130 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001131 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001132 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001133 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001134 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001135
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001136 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001137 // and maskedoldval1,oldval,mask
1138 // srl srlres,maskedoldval1,shiftamt
1139 // sll sllres,srlres,24
1140 // sra dest,sllres,24
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001141 BB = sinkMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001142 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001143
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001144 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001145 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001146 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001147 .addReg(MaskedOldVal1).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001148 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001149 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001150 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001151 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001152
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001153 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001154
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001155 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001156}
1157
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001158MachineBasicBlock * MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
1159 MachineBasicBlock *BB,
1160 unsigned Size) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001161 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001162
1163 MachineFunction *MF = BB->getParent();
1164 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001165 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001166 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001167 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001168 unsigned LL, SC, ZERO, BNE, BEQ;
1169
1170 if (Size == 4) {
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +00001171 LL = isMicroMips ? Mips::LL_MM : Mips::LL;
1172 SC = isMicroMips ? Mips::SC_MM : Mips::SC;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001173 ZERO = Mips::ZERO;
1174 BNE = Mips::BNE;
1175 BEQ = Mips::BEQ;
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001176 } else {
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001177 LL = Mips::LLD;
1178 SC = Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001179 ZERO = Mips::ZERO_64;
1180 BNE = Mips::BNE64;
1181 BEQ = Mips::BEQ64;
1182 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001183
1184 unsigned Dest = MI->getOperand(0).getReg();
1185 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001186 unsigned OldVal = MI->getOperand(2).getReg();
1187 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001188
Akira Hatanaka0e019592011-07-19 20:11:17 +00001189 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001190
1191 // insert new blocks after the current block
1192 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1193 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1194 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1195 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1196 MachineFunction::iterator It = BB;
1197 ++It;
1198 MF->insert(It, loop1MBB);
1199 MF->insert(It, loop2MBB);
1200 MF->insert(It, exitMBB);
1201
1202 // Transfer the remainder of BB and its successor edges to exitMBB.
1203 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001204 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001205 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1206
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001207 // thisMBB:
1208 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001209 // fallthrough --> loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001210 BB->addSuccessor(loop1MBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001211 loop1MBB->addSuccessor(exitMBB);
1212 loop1MBB->addSuccessor(loop2MBB);
1213 loop2MBB->addSuccessor(loop1MBB);
1214 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001215
1216 // loop1MBB:
1217 // ll dest, 0(ptr)
1218 // bne dest, oldval, exitMBB
1219 BB = loop1MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001220 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1221 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001222 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001223
1224 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001225 // sc success, newval, 0(ptr)
1226 // beq success, $0, loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001227 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001228 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001229 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001230 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001231 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001232
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001233 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001234
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001235 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001236}
1237
1238MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001239MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka15506782011-06-07 18:58:42 +00001240 MachineBasicBlock *BB,
1241 unsigned Size) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001242 assert((Size == 1 || Size == 2) &&
1243 "Unsupported size for EmitAtomicCmpSwapPartial.");
1244
1245 MachineFunction *MF = BB->getParent();
1246 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1247 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1248 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001249 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001250
1251 unsigned Dest = MI->getOperand(0).getReg();
1252 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001253 unsigned CmpVal = MI->getOperand(2).getReg();
1254 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001255
Akira Hatanaka0e019592011-07-19 20:11:17 +00001256 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1257 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001258 unsigned Mask = RegInfo.createVirtualRegister(RC);
1259 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001260 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1261 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1262 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1263 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1264 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1265 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1266 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1267 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1268 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1269 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1270 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1271 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1272 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1273 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001274
1275 // insert new blocks after the current block
1276 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1277 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1278 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001279 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001280 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1281 MachineFunction::iterator It = BB;
1282 ++It;
1283 MF->insert(It, loop1MBB);
1284 MF->insert(It, loop2MBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001285 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001286 MF->insert(It, exitMBB);
1287
1288 // Transfer the remainder of BB and its successor edges to exitMBB.
1289 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001290 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001291 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1292
Akira Hatanaka08636b42011-07-19 17:09:53 +00001293 BB->addSuccessor(loop1MBB);
1294 loop1MBB->addSuccessor(sinkMBB);
1295 loop1MBB->addSuccessor(loop2MBB);
1296 loop2MBB->addSuccessor(loop1MBB);
1297 loop2MBB->addSuccessor(sinkMBB);
1298 sinkMBB->addSuccessor(exitMBB);
1299
Akira Hatanakae4503582011-07-19 18:14:26 +00001300 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001301 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001302 // addiu masklsb2,$0,-4 # 0xfffffffc
1303 // and alignedaddr,ptr,masklsb2
1304 // andi ptrlsb2,ptr,3
1305 // sll shiftamt,ptrlsb2,3
1306 // ori maskupper,$0,255 # 0xff
1307 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001308 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001309 // andi maskedcmpval,cmpval,255
1310 // sll shiftedcmpval,maskedcmpval,shiftamt
1311 // andi maskednewval,newval,255
1312 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001313 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001314 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001315 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001316 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001317 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001318 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001319 if (Subtarget->isLittle()) {
1320 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1321 } else {
1322 unsigned Off = RegInfo.createVirtualRegister(RC);
1323 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1324 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1325 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1326 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001327 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001328 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001329 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001330 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001331 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1332 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001333 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001334 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001335 .addReg(MaskedCmpVal).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001336 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001337 .addReg(NewVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001338 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001339 .addReg(MaskedNewVal).addReg(ShiftAmt);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001340
1341 // loop1MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001342 // ll oldval,0(alginedaddr)
1343 // and maskedoldval0,oldval,mask
1344 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001345 BB = loop1MBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001346 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001347 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001348 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001349 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001350 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001351
1352 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001353 // and maskedoldval1,oldval,mask2
1354 // or storeval,maskedoldval1,shiftednewval
1355 // sc success,storeval,0(alignedaddr)
1356 // beq success,$0,loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001357 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001358 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001359 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001360 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001361 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001362 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001363 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001364 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001365 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001366
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001367 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001368 // srl srlres,maskedoldval0,shiftamt
1369 // sll sllres,srlres,24
1370 // sra dest,sllres,24
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001371 BB = sinkMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001372 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001373
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001374 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001375 .addReg(MaskedOldVal0).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001376 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001377 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001378 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001379 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001380
1381 MI->eraseFromParent(); // The instruction is gone now.
1382
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001383 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001384}
1385
Akira Hatanakae2489122011-04-15 21:51:11 +00001386//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001387// Misc Lower Operation implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00001388//===----------------------------------------------------------------------===//
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001389SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001390 SDValue Chain = Op.getOperand(0);
1391 SDValue Table = Op.getOperand(1);
1392 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001393 SDLoc DL(Op);
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001394 EVT PTy = getPointerTy();
1395 unsigned EntrySize =
1396 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1397
1398 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1399 DAG.getConstant(EntrySize, PTy));
1400 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1401
1402 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1403 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1404 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1405 0);
1406 Chain = Addr.getValue(1);
1407
Daniel Sandersd897b562014-03-27 10:46:12 +00001408 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || isN64()) {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001409 // For PIC, the sequence is:
1410 // BRIND(load(Jumptable + index) + RelocBase)
1411 // RelocBase can be JumpTable, GOT or some sort of global base.
1412 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1413 getPICJumpTableRelocBase(Table, DAG));
1414 }
1415
1416 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1417}
1418
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001419SDValue MipsTargetLowering::lowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Wesley Peck527da1b2010-11-23 03:31:01 +00001420 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001421 // the block to branch to if the condition is true.
1422 SDValue Chain = Op.getOperand(0);
1423 SDValue Dest = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001424 SDLoc DL(Op);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001425
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001426 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanakaa5352702011-03-31 18:26:17 +00001427
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001428 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001429 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopesa9504222008-07-30 17:06:13 +00001430 return Op;
Wesley Peck527da1b2010-11-23 03:31:01 +00001431
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +00001432 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001433 Mips::CondCode CC =
1434 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanakaf0ea5002013-03-30 01:16:38 +00001435 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1436 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001437 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001438 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001439 FCC0, Dest, CondRes);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001440}
1441
1442SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001443lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001444{
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001445 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001446
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001447 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001448 if (Cond.getOpcode() != MipsISD::FPCmp)
1449 return Op;
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +00001450
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001451 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001452 SDLoc(Op));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001453}
1454
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001455SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001456lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001457{
Andrew Trickef9de2a2013-05-25 02:42:55 +00001458 SDLoc DL(Op);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001459 EVT Ty = Op.getOperand(0).getValueType();
Matt Arsenault758659232013-05-18 00:21:46 +00001460 SDValue Cond = DAG.getNode(ISD::SETCC, DL,
1461 getSetCCResultType(*DAG.getContext(), Ty),
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001462 Op.getOperand(0), Op.getOperand(1),
1463 Op.getOperand(4));
1464
1465 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1466 Op.getOperand(3));
1467}
1468
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001469SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1470 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanakab7f78592012-03-09 23:46:03 +00001471
1472 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1473 "Floating point operand expected.");
1474
1475 SDValue True = DAG.getConstant(1, MVT::i32);
1476 SDValue False = DAG.getConstant(0, MVT::i32);
1477
Andrew Trickef9de2a2013-05-25 02:42:55 +00001478 return createCMovFP(DAG, Cond, True, False, SDLoc(Op));
Akira Hatanakab7f78592012-03-09 23:46:03 +00001479}
1480
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001481SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001482 SelectionDAG &DAG) const {
Dale Johannesen400dc2e2009-02-06 21:50:26 +00001483 // FIXME there isn't actually debug info here
Andrew Trickef9de2a2013-05-25 02:42:55 +00001484 SDLoc DL(Op);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001485 EVT Ty = Op.getValueType();
1486 GlobalAddressSDNode *N = cast<GlobalAddressSDNode>(Op);
1487 const GlobalValue *GV = N->getGlobal();
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001488
Daniel Sandersd897b562014-03-27 10:46:12 +00001489 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !isN64()) {
Akira Hatanaka92a96e12012-09-12 23:27:55 +00001490 const MipsTargetObjectFile &TLOF =
1491 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peck527da1b2010-11-23 03:31:01 +00001492
Chris Lattner58e8be82009-08-13 05:41:27 +00001493 // %gp_rel relocation
Wesley Peck527da1b2010-11-23 03:31:01 +00001494 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001495 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00001496 MipsII::MO_GPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001497 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001498 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakaad495022012-08-22 03:18:13 +00001499 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001500 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattner58e8be82009-08-13 05:41:27 +00001501 }
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001502
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001503 // %hi/%lo relocation
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001504 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001505 }
1506
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001507 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
Daniel Sandersd897b562014-03-27 10:46:12 +00001508 return getAddrLocal(N, Ty, DAG, isN32() || isN64());
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001509
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001510 if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001511 return getAddrGlobalLargeGOT(N, Ty, DAG, MipsII::MO_GOT_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001512 MipsII::MO_GOT_LO16, DAG.getEntryNode(),
1513 MachinePointerInfo::getGOT());
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001514
Daniel Sandersbd0e3902014-03-27 12:49:34 +00001515 return getAddrGlobal(N, Ty, DAG, (isN32() || isN64()) ? MipsII::MO_GOT_DISP
1516 : MipsII::MO_GOT16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001517 DAG.getEntryNode(), MachinePointerInfo::getGOT());
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001518}
1519
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001520SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001521 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001522 BlockAddressSDNode *N = cast<BlockAddressSDNode>(Op);
1523 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001524
Daniel Sandersd897b562014-03-27 10:46:12 +00001525 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !isN64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001526 return getAddrNonPIC(N, Ty, DAG);
1527
Daniel Sandersd897b562014-03-27 10:46:12 +00001528 return getAddrLocal(N, Ty, DAG, isN32() || isN64());
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001529}
1530
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001531SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001532lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001533{
Akira Hatanakabff84e12011-12-14 18:26:41 +00001534 // If the relocation model is PIC, use the General Dynamic TLS Model or
1535 // Local Dynamic TLS model, otherwise use the Initial Exec or
1536 // Local Exec TLS Model.
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001537
1538 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001539 SDLoc DL(GA);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001540 const GlobalValue *GV = GA->getGlobal();
1541 EVT PtrVT = getPointerTy();
1542
Hans Wennborgaea41202012-05-04 09:40:39 +00001543 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1544
1545 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg245917b2012-06-04 14:02:08 +00001546 // General Dynamic and Local Dynamic TLS Model.
1547 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1548 : MipsII::MO_TLSGD;
1549
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001550 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1551 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1552 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanakaf10ee842011-12-08 21:05:38 +00001553 unsigned PtrSize = PtrVT.getSizeInBits();
1554 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1555
Benjamin Kramer64ba50a2011-12-11 12:21:34 +00001556 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001557
1558 ArgListTy Args;
1559 ArgListEntry Entry;
1560 Entry.Node = Argument;
Akira Hatanakadee6c822011-12-08 20:34:32 +00001561 Entry.Ty = PtrTy;
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001562 Args.push_back(Entry);
Jia Liuf54f60f2012-02-28 07:46:26 +00001563
Justin Holewinskiaa583972012-05-25 16:35:28 +00001564 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng65f9d192012-02-28 18:51:51 +00001565 false, false, false, false, 0, CallingConv::C,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001566 /*IsTailCall=*/false, /*doesNotRet=*/false,
Evan Cheng65f9d192012-02-28 18:51:51 +00001567 /*isReturnValueUsed=*/true,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001568 TlsGetAddr, Args, DAG, DL);
Justin Holewinskiaa583972012-05-25 16:35:28 +00001569 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001570
Akira Hatanakabff84e12011-12-14 18:26:41 +00001571 SDValue Ret = CallResult.first;
1572
Hans Wennborgaea41202012-05-04 09:40:39 +00001573 if (model != TLSModel::LocalDynamic)
Akira Hatanakabff84e12011-12-14 18:26:41 +00001574 return Ret;
1575
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001576 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001577 MipsII::MO_DTPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001578 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1579 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001580 MipsII::MO_DTPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001581 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1582 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1583 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001584 }
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001585
1586 SDValue Offset;
Hans Wennborgaea41202012-05-04 09:40:39 +00001587 if (model == TLSModel::InitialExec) {
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001588 // Initial Exec TLS Model
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001589 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001590 MipsII::MO_GOTTPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001591 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanakab049aef2012-02-24 22:34:47 +00001592 TGA);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001593 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001594 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001595 false, false, false, 0);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001596 } else {
1597 // Local Exec TLS Model
Hans Wennborgaea41202012-05-04 09:40:39 +00001598 assert(model == TLSModel::LocalExec);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001599 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001600 MipsII::MO_TPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001601 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001602 MipsII::MO_TPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001603 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1604 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1605 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001606 }
1607
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001608 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1609 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001610}
1611
1612SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001613lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001614{
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001615 JumpTableSDNode *N = cast<JumpTableSDNode>(Op);
1616 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001617
Daniel Sandersd897b562014-03-27 10:46:12 +00001618 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !isN64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001619 return getAddrNonPIC(N, Ty, DAG);
1620
Daniel Sandersd897b562014-03-27 10:46:12 +00001621 return getAddrLocal(N, Ty, DAG, isN32() || isN64());
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001622}
1623
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001624SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001625lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001626{
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001627 // gp_rel relocation
Wesley Peck527da1b2010-11-23 03:31:01 +00001628 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001629 // but the asm printer currently doesn't support this feature without
Wesley Peck527da1b2010-11-23 03:31:01 +00001630 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopes98bda582008-07-28 19:26:25 +00001631 // stuff below.
Eli Friedman57c11da2009-08-03 02:22:28 +00001632 //if (IsInSmallSection(C->getType())) {
Owen Anderson9f944592009-08-11 20:47:22 +00001633 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1634 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00001635 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001636 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
1637 EVT Ty = Op.getValueType();
Bruno Cardoso Lopes2db07582009-11-25 12:17:58 +00001638
Daniel Sandersd897b562014-03-27 10:46:12 +00001639 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !isN64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001640 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001641
Daniel Sandersd897b562014-03-27 10:46:12 +00001642 return getAddrLocal(N, Ty, DAG, isN32() || isN64());
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001643}
1644
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001645SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001646 MachineFunction &MF = DAG.getMachineFunction();
1647 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1648
Andrew Trickef9de2a2013-05-25 02:42:55 +00001649 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00001650 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1651 getPointerTy());
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001652
1653 // vastart just stores the address of the VarArgsFrameIndex slot into the
1654 // memory location argument.
1655 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001656 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001657 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001658}
Jia Liuf54f60f2012-02-28 07:46:26 +00001659
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001660static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG,
1661 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001662 EVT TyX = Op.getOperand(0).getValueType();
1663 EVT TyY = Op.getOperand(1).getValueType();
1664 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1665 SDValue Const31 = DAG.getConstant(31, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001666 SDLoc DL(Op);
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001667 SDValue Res;
1668
1669 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1670 // to i32.
1671 SDValue X = (TyX == MVT::f32) ?
1672 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1673 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1674 Const1);
1675 SDValue Y = (TyY == MVT::f32) ?
1676 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1677 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1678 Const1);
1679
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001680 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001681 // ext E, Y, 31, 1 ; extract bit31 of Y
1682 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1683 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1684 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1685 } else {
1686 // sll SllX, X, 1
1687 // srl SrlX, SllX, 1
1688 // srl SrlY, Y, 31
1689 // sll SllY, SrlX, 31
1690 // or Or, SrlX, SllY
1691 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1692 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1693 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1694 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1695 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1696 }
1697
1698 if (TyX == MVT::f32)
1699 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1700
1701 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1702 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1703 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001704}
1705
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001706static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG,
1707 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001708 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1709 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1710 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1711 SDValue Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001712 SDLoc DL(Op);
Eric Christopher0713a9d2011-06-08 23:55:35 +00001713
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001714 // Bitcast to integer nodes.
1715 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1716 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001717
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001718 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001719 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1720 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1721 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1722 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001723
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001724 if (WidthX > WidthY)
1725 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1726 else if (WidthY > WidthX)
1727 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001728
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001729 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1730 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1731 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1732 }
1733
1734 // (d)sll SllX, X, 1
1735 // (d)srl SrlX, SllX, 1
1736 // (d)srl SrlY, Y, width(Y)-1
1737 // (d)sll SllY, SrlX, width(Y)-1
1738 // or Or, SrlX, SllY
1739 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1740 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1741 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1742 DAG.getConstant(WidthY - 1, MVT::i32));
1743
1744 if (WidthX > WidthY)
1745 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1746 else if (WidthY > WidthX)
1747 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1748
1749 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1750 DAG.getConstant(WidthX - 1, MVT::i32));
1751 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1752 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001753}
1754
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001755SDValue
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001756MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001757 if (Subtarget->hasMips64())
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001758 return lowerFCOPYSIGN64(Op, DAG, Subtarget->hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001759
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001760 return lowerFCOPYSIGN32(Op, DAG, Subtarget->hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001761}
1762
Akira Hatanaka66277522011-06-02 00:24:44 +00001763SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001764lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes5444a7b2011-06-16 00:40:02 +00001765 // check the depth
1766 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka15506782011-06-07 18:58:42 +00001767 "Frame address can only be determined for current frame.");
Akira Hatanaka66277522011-06-02 00:24:44 +00001768
1769 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1770 MFI->setFrameAddressIsTaken(true);
1771 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001772 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001773 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Daniel Sandersd897b562014-03-27 10:46:12 +00001774 isN64() ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka66277522011-06-02 00:24:44 +00001775 return FrameAddr;
1776}
1777
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001778SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001779 SelectionDAG &DAG) const {
Bill Wendling908bf812014-01-06 00:43:20 +00001780 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001781 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001782
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001783 // check the depth
1784 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1785 "Return address can be determined only for current frame.");
1786
1787 MachineFunction &MF = DAG.getMachineFunction();
1788 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001789 MVT VT = Op.getSimpleValueType();
Daniel Sandersd897b562014-03-27 10:46:12 +00001790 unsigned RA = isN64() ? Mips::RA_64 : Mips::RA;
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001791 MFI->setReturnAddressIsTaken(true);
1792
1793 // Return RA, which contains the return address. Mark it an implicit live-in.
1794 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001795 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), Reg, VT);
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001796}
1797
Akira Hatanakac0b02062013-01-30 00:26:49 +00001798// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1799// generated from __builtin_eh_return (offset, handler)
1800// The effect of this is to adjust the stack pointer by "offset"
1801// and then branch to "handler".
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001802SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanakac0b02062013-01-30 00:26:49 +00001803 const {
1804 MachineFunction &MF = DAG.getMachineFunction();
1805 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1806
1807 MipsFI->setCallsEhReturn();
1808 SDValue Chain = Op.getOperand(0);
1809 SDValue Offset = Op.getOperand(1);
1810 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001811 SDLoc DL(Op);
Daniel Sandersd897b562014-03-27 10:46:12 +00001812 EVT Ty = isN64() ? MVT::i64 : MVT::i32;
Akira Hatanakac0b02062013-01-30 00:26:49 +00001813
1814 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1815 // EH_RETURN nodes, so that instructions are emitted back-to-back.
Daniel Sandersd897b562014-03-27 10:46:12 +00001816 unsigned OffsetReg = isN64() ? Mips::V1_64 : Mips::V1;
1817 unsigned AddrReg = isN64() ? Mips::V0_64 : Mips::V0;
Akira Hatanakac0b02062013-01-30 00:26:49 +00001818 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1819 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1820 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1821 DAG.getRegister(OffsetReg, Ty),
1822 DAG.getRegister(AddrReg, getPointerTy()),
1823 Chain.getValue(1));
1824}
1825
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001826SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001827 SelectionDAG &DAG) const {
Eli Friedman26a48482011-07-27 22:21:52 +00001828 // FIXME: Need pseudo-fence for 'singlethread' fences
1829 // FIXME: Set SType for weaker fences where supported/appropriate.
1830 unsigned SType = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001831 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001832 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman26a48482011-07-27 22:21:52 +00001833 DAG.getConstant(SType, MVT::i32));
1834}
1835
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001836SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001837 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001838 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001839 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1840 SDValue Shamt = Op.getOperand(2);
1841
1842 // if shamt < 32:
1843 // lo = (shl lo, shamt)
1844 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1845 // else:
1846 // lo = 0
1847 // hi = (shl lo, shamt[4:0])
1848 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1849 DAG.getConstant(-1, MVT::i32));
1850 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
1851 DAG.getConstant(1, MVT::i32));
1852 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
1853 Not);
1854 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
1855 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1856 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
1857 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1858 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001859 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1860 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001861 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
1862
1863 SDValue Ops[2] = {Lo, Hi};
1864 return DAG.getMergeValues(Ops, 2, DL);
1865}
1866
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001867SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001868 bool IsSRA) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001869 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001870 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1871 SDValue Shamt = Op.getOperand(2);
1872
1873 // if shamt < 32:
1874 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
1875 // if isSRA:
1876 // hi = (sra hi, shamt)
1877 // else:
1878 // hi = (srl hi, shamt)
1879 // else:
1880 // if isSRA:
1881 // lo = (sra hi, shamt[4:0])
1882 // hi = (sra hi, 31)
1883 // else:
1884 // lo = (srl hi, shamt[4:0])
1885 // hi = 0
1886 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1887 DAG.getConstant(-1, MVT::i32));
1888 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
1889 DAG.getConstant(1, MVT::i32));
1890 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
1891 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
1892 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1893 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
1894 Hi, Shamt);
1895 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1896 DAG.getConstant(0x20, MVT::i32));
1897 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
1898 DAG.getConstant(31, MVT::i32));
1899 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
1900 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1901 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
1902 ShiftRightHi);
1903
1904 SDValue Ops[2] = {Lo, Hi};
1905 return DAG.getMergeValues(Ops, 2, DL);
1906}
1907
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001908static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001909 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00001910 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001911 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka95866182012-06-13 19:06:08 +00001912 EVT BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001913 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001914 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
1915
1916 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00001917 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001918 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001919
1920 SDValue Ops[] = { Chain, Ptr, Src };
1921 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
1922 LD->getMemOperand());
1923}
1924
1925// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001926SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001927 LoadSDNode *LD = cast<LoadSDNode>(Op);
1928 EVT MemVT = LD->getMemoryVT();
1929
1930 // Return if load is aligned or if MemVT is neither i32 nor i64.
1931 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
1932 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
1933 return SDValue();
1934
1935 bool IsLittle = Subtarget->isLittle();
1936 EVT VT = Op.getValueType();
1937 ISD::LoadExtType ExtType = LD->getExtensionType();
1938 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
1939
1940 assert((VT == MVT::i32) || (VT == MVT::i64));
1941
1942 // Expand
1943 // (set dst, (i64 (load baseptr)))
1944 // to
1945 // (set tmp, (ldl (add baseptr, 7), undef))
1946 // (set dst, (ldr baseptr, tmp))
1947 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001948 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001949 IsLittle ? 7 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001950 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001951 IsLittle ? 0 : 7);
1952 }
1953
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001954 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001955 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001956 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001957 IsLittle ? 0 : 3);
1958
1959 // Expand
1960 // (set dst, (i32 (load baseptr))) or
1961 // (set dst, (i64 (sextload baseptr))) or
1962 // (set dst, (i64 (extload baseptr)))
1963 // to
1964 // (set tmp, (lwl (add baseptr, 3), undef))
1965 // (set dst, (lwr baseptr, tmp))
1966 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
1967 (ExtType == ISD::EXTLOAD))
1968 return LWR;
1969
1970 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
1971
1972 // Expand
1973 // (set dst, (i64 (zextload baseptr)))
1974 // to
1975 // (set tmp0, (lwl (add baseptr, 3), undef))
1976 // (set tmp1, (lwr baseptr, tmp0))
1977 // (set tmp2, (shl tmp1, 32))
1978 // (set dst, (srl tmp2, 32))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001979 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001980 SDValue Const32 = DAG.getConstant(32, MVT::i32);
1981 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka67346852012-06-04 17:46:29 +00001982 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
1983 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001984 return DAG.getMergeValues(Ops, 2, DL);
1985}
1986
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00001987static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001988 SDValue Chain, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00001989 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
1990 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001991 SDLoc DL(SD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001992 SDVTList VTList = DAG.getVTList(MVT::Other);
1993
1994 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00001995 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001996 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00001997
1998 SDValue Ops[] = { Chain, Value, Ptr };
1999 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2000 SD->getMemOperand());
2001}
2002
2003// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakad82ee942013-05-16 20:45:17 +00002004static SDValue lowerUnalignedIntStore(StoreSDNode *SD, SelectionDAG &DAG,
2005 bool IsLittle) {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002006 SDValue Value = SD->getValue(), Chain = SD->getChain();
2007 EVT VT = Value.getValueType();
2008
2009 // Expand
2010 // (store val, baseptr) or
2011 // (truncstore val, baseptr)
2012 // to
2013 // (swl val, (add baseptr, 3))
2014 // (swr val, baseptr)
2015 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002016 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002017 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002018 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002019 }
2020
2021 assert(VT == MVT::i64);
2022
2023 // Expand
2024 // (store val, baseptr)
2025 // to
2026 // (sdl val, (add baseptr, 7))
2027 // (sdr val, baseptr)
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002028 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2029 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002030}
2031
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002032// Lower (store (fp_to_sint $fp) $ptr) to (store (TruncIntFP $fp), $ptr).
2033static SDValue lowerFP_TO_SINT_STORE(StoreSDNode *SD, SelectionDAG &DAG) {
2034 SDValue Val = SD->getValue();
2035
2036 if (Val.getOpcode() != ISD::FP_TO_SINT)
2037 return SDValue();
2038
2039 EVT FPTy = EVT::getFloatingPointVT(Val.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002040 SDValue Tr = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Val), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002041 Val.getOperand(0));
2042
Andrew Trickef9de2a2013-05-25 02:42:55 +00002043 return DAG.getStore(SD->getChain(), SDLoc(SD), Tr, SD->getBasePtr(),
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002044 SD->getPointerInfo(), SD->isVolatile(),
2045 SD->isNonTemporal(), SD->getAlignment());
2046}
2047
Akira Hatanakad82ee942013-05-16 20:45:17 +00002048SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2049 StoreSDNode *SD = cast<StoreSDNode>(Op);
2050 EVT MemVT = SD->getMemoryVT();
2051
2052 // Lower unaligned integer stores.
2053 if ((SD->getAlignment() < MemVT.getSizeInBits() / 8) &&
2054 ((MemVT == MVT::i32) || (MemVT == MVT::i64)))
2055 return lowerUnalignedIntStore(SD, DAG, Subtarget->isLittle());
2056
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002057 return lowerFP_TO_SINT_STORE(SD, DAG);
Akira Hatanakad82ee942013-05-16 20:45:17 +00002058}
2059
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002060SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002061 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2062 || cast<ConstantSDNode>
2063 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2064 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2065 return SDValue();
2066
2067 // The pattern
2068 // (add (frameaddr 0), (frame_to_args_offset))
2069 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2070 // (add FrameObject, 0)
2071 // where FrameObject is a fixed StackObject with offset 0 which points to
2072 // the old stack pointer.
2073 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2074 EVT ValTy = Op->getValueType(0);
2075 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2076 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002077 return DAG.getNode(ISD::ADD, SDLoc(Op), ValTy, InArgsAddr,
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002078 DAG.getConstant(0, ValTy));
2079}
2080
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002081SDValue MipsTargetLowering::lowerFP_TO_SINT(SDValue Op,
2082 SelectionDAG &DAG) const {
2083 EVT FPTy = EVT::getFloatingPointVT(Op.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002084 SDValue Trunc = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Op), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002085 Op.getOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002086 return DAG.getNode(ISD::BITCAST, SDLoc(Op), Op.getValueType(), Trunc);
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002087}
2088
Akira Hatanakae2489122011-04-15 21:51:11 +00002089//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002090// Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002091//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002092
Akira Hatanakae2489122011-04-15 21:51:11 +00002093//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002094// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002095// Mips O32 ABI rules:
2096// ---
2097// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peck527da1b2010-11-23 03:31:01 +00002098// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002099// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peck527da1b2010-11-23 03:31:01 +00002100// f64 - Only passed in two aliased f32 registers if no int reg has been used
2101// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002102// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2103// go to stack.
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002104//
2105// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanakae2489122011-04-15 21:51:11 +00002106//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002107
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002108static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT,
2109 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
Craig Topper840beec2014-04-04 05:16:06 +00002110 CCState &State, const MCPhysReg *F64Regs) {
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002111
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002112 static const unsigned IntRegsSize = 4, FloatRegsSize = 2;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002113
Craig Topper840beec2014-04-04 05:16:06 +00002114 static const MCPhysReg IntRegs[] = { Mips::A0, Mips::A1, Mips::A2, Mips::A3 };
2115 static const MCPhysReg F32Regs[] = { Mips::F12, Mips::F14 };
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002116
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002117 // Do not process byval args here.
2118 if (ArgFlags.isByVal())
2119 return true;
Akira Hatanaka5e16c6a2011-05-24 19:18:33 +00002120
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002121 // Promote i8 and i16
2122 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2123 LocVT = MVT::i32;
2124 if (ArgFlags.isSExt())
2125 LocInfo = CCValAssign::SExt;
2126 else if (ArgFlags.isZExt())
2127 LocInfo = CCValAssign::ZExt;
2128 else
2129 LocInfo = CCValAssign::AExt;
2130 }
2131
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002132 unsigned Reg;
2133
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002134 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2135 // is true: function is vararg, argument is 3rd or higher, there is previous
2136 // argument which is not f32 or f64.
2137 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2138 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002139 unsigned OrigAlign = ArgFlags.getOrigAlign();
2140 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002141
2142 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002143 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002144 // If this is the first part of an i64 arg,
2145 // the allocated register must be either A0 or A2.
2146 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2147 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002148 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002149 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2150 // Allocate int register and shadow next int register. If first
2151 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002152 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2153 if (Reg == Mips::A1 || Reg == Mips::A3)
2154 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2155 State.AllocateReg(IntRegs, IntRegsSize);
2156 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002157 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2158 // we are guaranteed to find an available float register
2159 if (ValVT == MVT::f32) {
2160 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2161 // Shadow int register
2162 State.AllocateReg(IntRegs, IntRegsSize);
2163 } else {
2164 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2165 // Shadow int registers
2166 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2167 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2168 State.AllocateReg(IntRegs, IntRegsSize);
2169 State.AllocateReg(IntRegs, IntRegsSize);
2170 }
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002171 } else
2172 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002173
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002174 if (!Reg) {
2175 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2176 OrigAlign);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002177 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002178 } else
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002179 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002180
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002181 return false;
Akira Hatanaka202f6402011-11-12 02:20:46 +00002182}
2183
Akira Hatanakabfb66242013-08-20 23:38:40 +00002184static bool CC_MipsO32_FP32(unsigned ValNo, MVT ValVT,
2185 MVT LocVT, CCValAssign::LocInfo LocInfo,
2186 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002187 static const MCPhysReg F64Regs[] = { Mips::D6, Mips::D7 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002188
2189 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2190}
2191
2192static bool CC_MipsO32_FP64(unsigned ValNo, MVT ValVT,
2193 MVT LocVT, CCValAssign::LocInfo LocInfo,
2194 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002195 static const MCPhysReg F64Regs[] = { Mips::D12_64, Mips::D14_64 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002196
2197 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2198}
2199
Akira Hatanaka202f6402011-11-12 02:20:46 +00002200#include "MipsGenCallingConv.inc"
2201
Akira Hatanakae2489122011-04-15 21:51:11 +00002202//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002203// Call Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002204//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002205
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002206// Return next O32 integer argument register.
2207static unsigned getNextIntArgReg(unsigned Reg) {
2208 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2209 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2210}
2211
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002212SDValue
2213MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002214 SDValue Chain, SDValue Arg, SDLoc DL,
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002215 bool IsTailCall, SelectionDAG &DAG) const {
2216 if (!IsTailCall) {
2217 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2218 DAG.getIntPtrConstant(Offset));
2219 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2220 false, 0);
2221 }
2222
2223 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2224 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2225 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2226 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2227 /*isVolatile=*/ true, false, 0);
2228}
2229
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002230void MipsTargetLowering::
2231getOpndList(SmallVectorImpl<SDValue> &Ops,
2232 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2233 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2234 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2235 // Insert node "GP copy globalreg" before call to function.
2236 //
2237 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2238 // in PIC mode) allow symbols to be resolved via lazy binding.
2239 // The lazy binding stub requires GP to point to the GOT.
2240 if (IsPICCall && !InternalLinkage) {
Daniel Sandersd897b562014-03-27 10:46:12 +00002241 unsigned GPReg = isN64() ? Mips::GP_64 : Mips::GP;
2242 EVT Ty = isN64() ? MVT::i64 : MVT::i32;
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002243 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2244 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002245
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002246 // Build a sequence of copy-to-reg nodes chained together with token
2247 // chain and flag operands which copy the outgoing args into registers.
2248 // The InFlag in necessary since all emitted instructions must be
2249 // stuck together.
2250 SDValue InFlag;
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002251
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002252 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2253 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2254 RegsToPass[i].second, InFlag);
2255 InFlag = Chain.getValue(1);
2256 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002257
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002258 // Add argument registers to the end of the list so that they are
2259 // known live into the call.
2260 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2261 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2262 RegsToPass[i].second.getValueType()));
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002263
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002264 // Add a register mask operand representing the call-preserved registers.
2265 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2266 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2267 assert(Mask && "Missing call preserved mask for calling convention");
Reed Kotler783c7942013-05-10 22:25:39 +00002268 if (Subtarget->inMips16HardFloat()) {
2269 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(CLI.Callee)) {
2270 llvm::StringRef Sym = G->getGlobal()->getName();
2271 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00002272 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00002273 Mask = MipsRegisterInfo::getMips16RetHelperMask();
2274 }
2275 }
2276 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002277 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2278
2279 if (InFlag.getNode())
2280 Ops.push_back(InFlag);
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002281}
2282
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002283/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman624801e2009-01-26 03:15:54 +00002284/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002285SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00002286MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002287 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00002288 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002289 SDLoc DL = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00002290 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2291 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2292 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Akira Hatanakabeda2242012-07-31 18:46:41 +00002293 SDValue Chain = CLI.Chain;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002294 SDValue Callee = CLI.Callee;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002295 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002296 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002297 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002298
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002299 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002300 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanaka7c619f12011-05-20 21:39:54 +00002301 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002302 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00002303 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002304
2305 // Analyze operands of the call, assigning locations to each operand.
2306 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002307 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002308 getTargetMachine(), ArgLocs, *DAG.getContext());
Reed Kotler783c7942013-05-10 22:25:39 +00002309 MipsCC::SpecialCallingConvType SpecialCallingConv =
2310 getSpecialCallingConv(Callee);
Daniel Sandersd897b562014-03-27 10:46:12 +00002311 MipsCC MipsCCInfo(CallConv, isO32(), Subtarget->isFP64bit(), CCInfo,
Akira Hatanakabfb66242013-08-20 23:38:40 +00002312 SpecialCallingConv);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002313
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002314 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Reed Kotlerc03807a2013-08-30 19:40:56 +00002315 Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00002316 Callee.getNode(), CLI.Args);
Wesley Peck527da1b2010-11-23 03:31:01 +00002317
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002318 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002319 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002320
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002321 // Check if it's really possible to do a tail call.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002322 if (IsTailCall)
2323 IsTailCall =
2324 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002325 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002326
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002327 if (IsTailCall)
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002328 ++NumTailCalls;
2329
Akira Hatanaka79738332011-09-19 20:26:02 +00002330 // Chain is the output chain of the last Load/Store or CopyToReg node.
2331 // ByValChain is the output chain of the last Memcpy node created for copying
2332 // byval arguments to the stack.
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002333 unsigned StackAlignment = TFL->getStackAlignment();
2334 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanaka79738332011-09-19 20:26:02 +00002335 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002336
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002337 if (!IsTailCall)
Andrew Trickad6d08a2013-05-29 22:03:55 +00002338 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal, DL);
Akira Hatanakabeda2242012-07-31 18:46:41 +00002339
Daniel Sandersd897b562014-03-27 10:46:12 +00002340 SDValue StackPtr = DAG.getCopyFromReg(
2341 Chain, DL, isN64() ? Mips::SP_64 : Mips::SP, getPointerTy());
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002342
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002343 // With EABI is it possible to have 16 args on registers.
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002344 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002345 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002346 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002347
2348 // Walk the register/memloc assignments, inserting copies/loads.
2349 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002350 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002351 CCValAssign &VA = ArgLocs[i];
Akira Hatanakab20a3252011-10-28 19:49:00 +00002352 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka19891f82011-11-12 02:34:50 +00002353 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2354
2355 // ByVal Arg.
2356 if (Flags.isByVal()) {
2357 assert(Flags.getByValSize() &&
2358 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002359 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002360 assert(!IsTailCall &&
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002361 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002362 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002363 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2364 ++ByValArg;
Akira Hatanaka19891f82011-11-12 02:34:50 +00002365 continue;
2366 }
Jia Liuf54f60f2012-02-28 07:46:26 +00002367
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002368 // Promote the value if needed.
2369 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002370 default: llvm_unreachable("Unknown loc info!");
Wesley Peck527da1b2010-11-23 03:31:01 +00002371 case CCValAssign::Full:
Akira Hatanakab20a3252011-10-28 19:49:00 +00002372 if (VA.isRegLoc()) {
2373 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00002374 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2375 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002376 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakab20a3252011-10-28 19:49:00 +00002377 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002378 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakae2489122011-04-15 21:51:11 +00002379 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002380 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002381 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka27916972011-04-15 19:52:08 +00002382 if (!Subtarget->isLittle())
2383 std::swap(Lo, Hi);
Jia Liuf54f60f2012-02-28 07:46:26 +00002384 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002385 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2386 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2387 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002388 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002389 }
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002390 }
2391 break;
Chris Lattner52f16de2008-03-17 06:57:02 +00002392 case CCValAssign::SExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002393 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002394 break;
2395 case CCValAssign::ZExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002396 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002397 break;
2398 case CCValAssign::AExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002399 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002400 break;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002401 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002402
2403 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002404 // RegsToPass vector
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002405 if (VA.isRegLoc()) {
2406 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattner52f16de2008-03-17 06:57:02 +00002407 continue;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002408 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002409
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002410 // Register can't get to this point...
Chris Lattner52f16de2008-03-17 06:57:02 +00002411 assert(VA.isMemLoc());
Wesley Peck527da1b2010-11-23 03:31:01 +00002412
Wesley Peck527da1b2010-11-23 03:31:01 +00002413 // emit ISD::STORE whichs stores the
Chris Lattner52f16de2008-03-17 06:57:02 +00002414 // parameter value to a stack Location
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002415 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002416 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002417 }
2418
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002419 // Transform all store nodes into one single node because all store
2420 // nodes are independent of each other.
Wesley Peck527da1b2010-11-23 03:31:01 +00002421 if (!MemOpChains.empty())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002422 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002423 &MemOpChains[0], MemOpChains.size());
2424
Bill Wendling24c79f22008-09-16 21:48:12 +00002425 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peck527da1b2010-11-23 03:31:01 +00002426 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2427 // node so that legalize doesn't hack it.
Daniel Sandersd897b562014-03-27 10:46:12 +00002428 bool IsPICCall = (isN64() || IsPIC); // true if calls are translated to
2429 // jalr $25
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002430 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanakad6f1c582011-04-07 19:51:44 +00002431 SDValue CalleeLo;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002432 EVT Ty = Callee.getValueType();
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002433
2434 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002435 if (IsPICCall) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002436 const GlobalValue *Val = G->getGlobal();
2437 InternalLinkage = Val->hasInternalLinkage();
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002438
2439 if (InternalLinkage)
Daniel Sandersd897b562014-03-27 10:46:12 +00002440 Callee = getAddrLocal(G, Ty, DAG, isN32() || isN64());
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002441 else if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002442 Callee = getAddrGlobalLargeGOT(G, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002443 MipsII::MO_CALL_LO16, Chain,
2444 FuncInfo->callPtrInfo(Val));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002445 else
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002446 Callee = getAddrGlobal(G, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2447 FuncInfo->callPtrInfo(Val));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002448 } else
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002449 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002450 MipsII::MO_NO_FLAG);
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002451 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002452 }
2453 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002454 const char *Sym = S->getSymbol();
2455
Daniel Sandersd897b562014-03-27 10:46:12 +00002456 if (!isN64() && !IsPIC) // !N64 && static
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002457 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(),
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002458 MipsII::MO_NO_FLAG);
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002459 else if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002460 Callee = getAddrGlobalLargeGOT(S, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002461 MipsII::MO_CALL_LO16, Chain,
2462 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka02b0e482013-02-22 21:10:03 +00002463 else // N64 || PIC
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002464 Callee = getAddrGlobal(S, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2465 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002466
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002467 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002468 }
2469
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002470 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002471 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002472
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002473 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2474 CLI, Callee, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002475
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002476 if (IsTailCall)
2477 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, &Ops[0], Ops.size());
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002478
Zoran Jovanovic9b05a312014-03-31 14:00:10 +00002479 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, &Ops[0], Ops.size());
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002480 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002481
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002482 // Create the CALLSEQ_END node.
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002483 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Andrew Trickad6d08a2013-05-29 22:03:55 +00002484 DAG.getIntPtrConstant(0, true), InFlag, DL);
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002485 InFlag = Chain.getValue(1);
2486
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002487 // Handle result values, copying them out of physregs into vregs that we
2488 // return.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002489 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2490 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002491}
2492
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002493/// LowerCallResult - Lower the result values of a call into the
2494/// appropriate copies out of appropriate physical registers.
2495SDValue
2496MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002497 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002498 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002499 SDLoc DL, SelectionDAG &DAG,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002500 SmallVectorImpl<SDValue> &InVals,
2501 const SDNode *CallNode,
2502 const Type *RetTy) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002503 // Assign locations to each value returned by this call.
2504 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002505 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka5fd22482012-06-14 21:10:56 +00002506 getTargetMachine(), RVLocs, *DAG.getContext());
Daniel Sandersd897b562014-03-27 10:46:12 +00002507 MipsCC MipsCCInfo(CallConv, isO32(), Subtarget->isFP64bit(), CCInfo);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002508
Reed Kotlerc03807a2013-08-30 19:40:56 +00002509 MipsCCInfo.analyzeCallResult(Ins, Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002510 CallNode, RetTy);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002511
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002512 // Copy all of the result registers out of their specified physreg.
2513 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002514 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002515 RVLocs[i].getLocVT(), InFlag);
2516 Chain = Val.getValue(1);
2517 InFlag = Val.getValue(2);
2518
2519 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002520 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002521
2522 InVals.push_back(Val);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002523 }
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002524
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002525 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002526}
2527
Akira Hatanakae2489122011-04-15 21:51:11 +00002528//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002529// Formal Arguments Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002530//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002531/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002532/// and generate load operations for arguments places on the stack.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002533SDValue
2534MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002535 CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002536 bool IsVarArg,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002537 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002538 SDLoc DL, SelectionDAG &DAG,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002539 SmallVectorImpl<SDValue> &InVals)
Akira Hatanakae2489122011-04-15 21:51:11 +00002540 const {
Bruno Cardoso Lopesa01ede22008-08-04 07:12:52 +00002541 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002542 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopes14033fb2007-08-28 05:08:16 +00002543 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002544
Dan Gohman31ae5862010-04-17 14:41:14 +00002545 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002546
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002547 // Used with vargs to acumulate store chains.
2548 std::vector<SDValue> OutChains;
2549
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002550 // Assign locations to all of the incoming arguments.
2551 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002552 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002553 getTargetMachine(), ArgLocs, *DAG.getContext());
Daniel Sandersd897b562014-03-27 10:46:12 +00002554 MipsCC MipsCCInfo(CallConv, isO32(), Subtarget->isFP64bit(), CCInfo);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002555 Function::const_arg_iterator FuncArg =
2556 DAG.getMachineFunction().getFunction()->arg_begin();
Reed Kotlerc03807a2013-08-30 19:40:56 +00002557 bool UseSoftFloat = Subtarget->mipsSEUsesSoftFloat();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002558
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002559 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanaka4866fe12012-10-30 19:37:25 +00002560 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2561 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002562
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002563 unsigned CurArgIdx = 0;
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002564 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002565
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002566 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002567 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002568 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2569 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002570 EVT ValVT = VA.getValVT();
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002571 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2572 bool IsRegLoc = VA.isRegLoc();
2573
2574 if (Flags.isByVal()) {
2575 assert(Flags.getByValSize() &&
2576 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002577 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002578 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002579 MipsCCInfo, *ByValArg);
2580 ++ByValArg;
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002581 continue;
2582 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002583
2584 // Arguments stored on registers
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002585 if (IsRegLoc) {
Akira Hatanaka7d822522013-10-28 21:21:36 +00002586 MVT RegVT = VA.getLocVT();
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002587 unsigned ArgReg = VA.getLocReg();
Akira Hatanaka7d822522013-10-28 21:21:36 +00002588 const TargetRegisterClass *RC = getRegClassFor(RegVT);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002589
Wesley Peck527da1b2010-11-23 03:31:01 +00002590 // Transform the arguments stored on
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002591 // physical registers into virtual ones
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002592 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2593 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peck527da1b2010-11-23 03:31:01 +00002594
2595 // If this is an 8 or 16-bit value, it has been passed promoted
2596 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002597 // truncate to the right size.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002598 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattner3c049702009-03-26 05:28:14 +00002599 unsigned Opcode = 0;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002600 if (VA.getLocInfo() == CCValAssign::SExt)
2601 Opcode = ISD::AssertSext;
2602 else if (VA.getLocInfo() == CCValAssign::ZExt)
2603 Opcode = ISD::AssertZext;
Chris Lattner3c049702009-03-26 05:28:14 +00002604 if (Opcode)
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002605 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002606 DAG.getValueType(ValVT));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002607 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002608 }
2609
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002610 // Handle floating point arguments passed in integer registers and
2611 // long double arguments passed in floating point registers.
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002612 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002613 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2614 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002615 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Daniel Sandersd897b562014-03-27 10:46:12 +00002616 else if (isO32() && RegVT == MVT::i32 && ValVT == MVT::f64) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002617 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002618 getNextIntArgReg(ArgReg), RC);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002619 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002620 if (!Subtarget->isLittle())
2621 std::swap(ArgValue, ArgValue2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002622 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002623 ArgValue, ArgValue2);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002624 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002625
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002626 InVals.push_back(ArgValue);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002627 } else { // VA.isRegLoc()
2628
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002629 // sanity check
2630 assert(VA.isMemLoc());
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002631
Wesley Peck527da1b2010-11-23 03:31:01 +00002632 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002633 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002634 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002635
2636 // Create load nodes to retrieve arguments from the stack
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002637 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakad1c58ed2013-11-09 02:38:51 +00002638 SDValue Load = DAG.getLoad(ValVT, DL, Chain, FIN,
2639 MachinePointerInfo::getFixedStack(FI),
2640 false, false, false, 0);
2641 InVals.push_back(Load);
2642 OutChains.push_back(Load.getValue(1));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002643 }
2644 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002645
2646 // The mips ABIs for returning structs by value requires that we copy
2647 // the sret argument into $v0 for the return. Save the argument into
2648 // a virtual register so that we can access it from the return points.
2649 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2650 unsigned Reg = MipsFI->getSRetReturnReg();
2651 if (!Reg) {
Daniel Sandersd897b562014-03-27 10:46:12 +00002652 Reg = MF.getRegInfo().createVirtualRegister(
2653 getRegClassFor(isN64() ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002654 MipsFI->setSRetReturnReg(Reg);
2655 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002656 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[0]);
2657 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002658 }
2659
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002660 if (IsVarArg)
2661 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002662
Wesley Peck527da1b2010-11-23 03:31:01 +00002663 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002664 // the size of Ins and InVals. This only happens when on varg functions
2665 if (!OutChains.empty()) {
2666 OutChains.push_back(Chain);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002667 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002668 &OutChains[0], OutChains.size());
2669 }
2670
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002671 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002672}
2673
Akira Hatanakae2489122011-04-15 21:51:11 +00002674//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002675// Return Value Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002676//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002677
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002678bool
2679MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002680 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002681 const SmallVectorImpl<ISD::OutputArg> &Outs,
2682 LLVMContext &Context) const {
2683 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002684 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002685 RVLocs, Context);
2686 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2687}
2688
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002689SDValue
2690MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002691 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002692 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002693 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002694 SDLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002695 // CCValAssign - represent the assignment of
2696 // the return value to a location
2697 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002698 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002699
2700 // CCState - Info about the registers and stack slot.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002701 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002702 *DAG.getContext());
Daniel Sandersd897b562014-03-27 10:46:12 +00002703 MipsCC MipsCCInfo(CallConv, isO32(), Subtarget->isFP64bit(), CCInfo);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002704
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002705 // Analyze return values.
Reed Kotlerc03807a2013-08-30 19:40:56 +00002706 MipsCCInfo.analyzeReturn(Outs, Subtarget->mipsSEUsesSoftFloat(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002707 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002708
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002709 SDValue Flag;
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002710 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002711
2712 // Copy the result values into the output registers.
2713 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002714 SDValue Val = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002715 CCValAssign &VA = RVLocs[i];
2716 assert(VA.isRegLoc() && "Can only return in registers!");
2717
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002718 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002719 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002720
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002721 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002722
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002723 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002724 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002725 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002726 }
2727
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002728 // The mips ABIs for returning structs by value requires that we copy
2729 // the sret argument into $v0 for the return. We saved the argument into
2730 // a virtual register in the entry block, so now we copy the value out
2731 // and into $v0.
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002732 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002733 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2734 unsigned Reg = MipsFI->getSRetReturnReg();
2735
Wesley Peck527da1b2010-11-23 03:31:01 +00002736 if (!Reg)
Torok Edwinfbcc6632009-07-14 16:55:14 +00002737 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002738 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Daniel Sandersd897b562014-03-27 10:46:12 +00002739 unsigned V0 = isN64() ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002740
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002741 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002742 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002743 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002744 }
2745
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002746 RetOps[0] = Chain; // Update chain.
Akira Hatanakaefff7b72012-07-10 00:19:06 +00002747
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002748 // Add the flag if we have it.
2749 if (Flag.getNode())
2750 RetOps.push_back(Flag);
2751
2752 // Return on Mips is always a "jr $ra"
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002753 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, &RetOps[0], RetOps.size());
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002754}
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002755
Akira Hatanakae2489122011-04-15 21:51:11 +00002756//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002757// Mips Inline Assembly Support
Akira Hatanakae2489122011-04-15 21:51:11 +00002758//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002759
2760/// getConstraintType - Given a constraint letter, return the type of
2761/// constraint it is for this target.
2762MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peck527da1b2010-11-23 03:31:01 +00002763getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002764{
Daniel Sanders8b59af12013-11-12 12:56:01 +00002765 // Mips specific constraints
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002766 // GCC config/mips/constraints.md
2767 //
Wesley Peck527da1b2010-11-23 03:31:01 +00002768 // 'd' : An address register. Equivalent to r
2769 // unless generating MIPS16 code.
2770 // 'y' : Equivalent to r; retained for
2771 // backwards compatibility.
Eric Christophere3c494d2012-05-07 06:25:10 +00002772 // 'c' : A register suitable for use in an indirect
2773 // jump. This will always be $25 for -mabicalls.
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002774 // 'l' : The lo register. 1 word storage.
2775 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002776 if (Constraint.size() == 1) {
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002777 switch (Constraint[0]) {
2778 default : break;
Wesley Peck527da1b2010-11-23 03:31:01 +00002779 case 'd':
2780 case 'y':
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002781 case 'f':
Eric Christophere3c494d2012-05-07 06:25:10 +00002782 case 'c':
Eric Christopher9c492e62012-05-07 06:25:15 +00002783 case 'l':
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002784 case 'x':
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002785 return C_RegisterClass;
Jack Carter0e149b02013-03-04 21:33:15 +00002786 case 'R':
2787 return C_Memory;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002788 }
2789 }
2790 return TargetLowering::getConstraintType(Constraint);
2791}
2792
John Thompsone8360b72010-10-29 17:29:13 +00002793/// Examine constraint type and operand type and determine a weight value.
2794/// This object must already have been set up with the operand type
2795/// and the current alternative constraint selected.
2796TargetLowering::ConstraintWeight
2797MipsTargetLowering::getSingleConstraintMatchWeight(
2798 AsmOperandInfo &info, const char *constraint) const {
2799 ConstraintWeight weight = CW_Invalid;
2800 Value *CallOperandVal = info.CallOperandVal;
2801 // If we don't have a value, we can't do a match,
2802 // but allow it at the lowest weight.
2803 if (CallOperandVal == NULL)
2804 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00002805 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00002806 // Look at the constraint type.
2807 switch (*constraint) {
2808 default:
2809 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2810 break;
Wesley Peck527da1b2010-11-23 03:31:01 +00002811 case 'd':
2812 case 'y':
John Thompsone8360b72010-10-29 17:29:13 +00002813 if (type->isIntegerTy())
2814 weight = CW_Register;
2815 break;
Daniel Sanders8b59af12013-11-12 12:56:01 +00002816 case 'f': // FPU or MSA register
2817 if (Subtarget->hasMSA() && type->isVectorTy() &&
2818 cast<VectorType>(type)->getBitWidth() == 128)
2819 weight = CW_Register;
2820 else if (type->isFloatTy())
John Thompsone8360b72010-10-29 17:29:13 +00002821 weight = CW_Register;
2822 break;
Eric Christophere3c494d2012-05-07 06:25:10 +00002823 case 'c': // $25 for indirect jumps
Eric Christopher9c492e62012-05-07 06:25:15 +00002824 case 'l': // lo register
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002825 case 'x': // hilo register pair
Daniel Sanders8b59af12013-11-12 12:56:01 +00002826 if (type->isIntegerTy())
Eric Christophere3c494d2012-05-07 06:25:10 +00002827 weight = CW_SpecificReg;
Daniel Sanders8b59af12013-11-12 12:56:01 +00002828 break;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00002829 case 'I': // signed 16 bit immediate
Eric Christopher7201e1b2012-05-07 03:13:42 +00002830 case 'J': // integer zero
Eric Christopher3ff88a02012-05-07 05:46:29 +00002831 case 'K': // unsigned 16 bit immediate
Eric Christopher1109b342012-05-07 05:46:37 +00002832 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christophere07aa432012-05-07 05:46:43 +00002833 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher470578a2012-05-07 05:46:48 +00002834 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopherc18ae4a2012-05-07 06:25:02 +00002835 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher1d6c89e2012-05-07 03:13:32 +00002836 if (isa<ConstantInt>(CallOperandVal))
2837 weight = CW_Constant;
2838 break;
Jack Carter0e149b02013-03-04 21:33:15 +00002839 case 'R':
2840 weight = CW_Memory;
2841 break;
John Thompsone8360b72010-10-29 17:29:13 +00002842 }
2843 return weight;
2844}
2845
Akira Hatanaka7473b472013-08-14 00:21:25 +00002846/// This is a helper function to parse a physical register string and split it
2847/// into non-numeric and numeric parts (Prefix and Reg). The first boolean flag
2848/// that is returned indicates whether parsing was successful. The second flag
2849/// is true if the numeric part exists.
2850static std::pair<bool, bool>
2851parsePhysicalReg(const StringRef &C, std::string &Prefix,
2852 unsigned long long &Reg) {
2853 if (C.front() != '{' || C.back() != '}')
2854 return std::make_pair(false, false);
2855
2856 // Search for the first numeric character.
2857 StringRef::const_iterator I, B = C.begin() + 1, E = C.end() - 1;
2858 I = std::find_if(B, E, std::ptr_fun(isdigit));
2859
2860 Prefix.assign(B, I - B);
2861
2862 // The second flag is set to false if no numeric characters were found.
2863 if (I == E)
2864 return std::make_pair(true, false);
2865
2866 // Parse the numeric characters.
2867 return std::make_pair(!getAsUnsignedInteger(StringRef(I, E - I), 10, Reg),
2868 true);
2869}
2870
2871std::pair<unsigned, const TargetRegisterClass *> MipsTargetLowering::
2872parseRegForInlineAsmConstraint(const StringRef &C, MVT VT) const {
2873 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2874 const TargetRegisterClass *RC;
2875 std::string Prefix;
2876 unsigned long long Reg;
2877
2878 std::pair<bool, bool> R = parsePhysicalReg(C, Prefix, Reg);
2879
2880 if (!R.first)
2881 return std::make_pair((unsigned)0, (const TargetRegisterClass*)0);
2882
2883 if ((Prefix == "hi" || Prefix == "lo")) { // Parse hi/lo.
2884 // No numeric characters follow "hi" or "lo".
2885 if (R.second)
2886 return std::make_pair((unsigned)0, (const TargetRegisterClass*)0);
2887
2888 RC = TRI->getRegClass(Prefix == "hi" ?
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00002889 Mips::HI32RegClassID : Mips::LO32RegClassID);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002890 return std::make_pair(*(RC->begin()), RC);
Daniel Sanders8b59af12013-11-12 12:56:01 +00002891 } else if (Prefix.compare(0, 4, "$msa") == 0) {
2892 // Parse $msa(ir|csr|access|save|modify|request|map|unmap)
2893
2894 // No numeric characters follow the name.
2895 if (R.second)
2896 return std::make_pair((unsigned)0, (const TargetRegisterClass *)0);
2897
2898 Reg = StringSwitch<unsigned long long>(Prefix)
2899 .Case("$msair", Mips::MSAIR)
2900 .Case("$msacsr", Mips::MSACSR)
2901 .Case("$msaaccess", Mips::MSAAccess)
2902 .Case("$msasave", Mips::MSASave)
2903 .Case("$msamodify", Mips::MSAModify)
2904 .Case("$msarequest", Mips::MSARequest)
2905 .Case("$msamap", Mips::MSAMap)
2906 .Case("$msaunmap", Mips::MSAUnmap)
2907 .Default(0);
2908
2909 if (!Reg)
2910 return std::make_pair((unsigned)0, (const TargetRegisterClass *)0);
2911
2912 RC = TRI->getRegClass(Mips::MSACtrlRegClassID);
2913 return std::make_pair(Reg, RC);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002914 }
2915
2916 if (!R.second)
2917 return std::make_pair((unsigned)0, (const TargetRegisterClass*)0);
2918
2919 if (Prefix == "$f") { // Parse $f0-$f31.
2920 // If the size of FP registers is 64-bit or Reg is an even number, select
2921 // the 64-bit register class. Otherwise, select the 32-bit register class.
2922 if (VT == MVT::Other)
2923 VT = (Subtarget->isFP64bit() || !(Reg % 2)) ? MVT::f64 : MVT::f32;
2924
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002925 RC = getRegClassFor(VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002926
2927 if (RC == &Mips::AFGR64RegClass) {
2928 assert(Reg % 2 == 0);
2929 Reg >>= 1;
2930 }
Daniel Sanders8b59af12013-11-12 12:56:01 +00002931 } else if (Prefix == "$fcc") // Parse $fcc0-$fcc7.
Akira Hatanaka7473b472013-08-14 00:21:25 +00002932 RC = TRI->getRegClass(Mips::FCCRegClassID);
Daniel Sanders8b59af12013-11-12 12:56:01 +00002933 else if (Prefix == "$w") { // Parse $w0-$w31.
2934 RC = getRegClassFor((VT == MVT::Other) ? MVT::v16i8 : VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002935 } else { // Parse $0-$31.
2936 assert(Prefix == "$");
2937 RC = getRegClassFor((VT == MVT::Other) ? MVT::i32 : VT);
2938 }
2939
2940 assert(Reg < RC->getNumRegs());
2941 return std::make_pair(*(RC->begin() + Reg), RC);
2942}
2943
Eric Christophereaf77dc2011-06-29 19:33:04 +00002944/// Given a register class constraint, like 'r', if this corresponds directly
2945/// to an LLVM register class, return a register of 0 and the register class
2946/// pointer.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002947std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Chad Rosier295bd432013-06-22 18:37:38 +00002948getRegForInlineAsmConstraint(const std::string &Constraint, MVT VT) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002949{
2950 if (Constraint.size() == 1) {
2951 switch (Constraint[0]) {
Eric Christopher9519c082011-06-29 19:04:31 +00002952 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2953 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002954 case 'r':
Akira Hatanaka92a96e12012-09-12 23:27:55 +00002955 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
2956 if (Subtarget->inMips16Mode())
2957 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00002958 return std::make_pair(0U, &Mips::GPR32RegClass);
Akira Hatanaka92a96e12012-09-12 23:27:55 +00002959 }
Daniel Sanders5e94e682014-03-27 16:42:17 +00002960 if (VT == MVT::i64 && !isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00002961 return std::make_pair(0U, &Mips::GPR32RegClass);
Daniel Sanders5e94e682014-03-27 16:42:17 +00002962 if (VT == MVT::i64 && isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00002963 return std::make_pair(0U, &Mips::GPR64RegClass);
Eric Christopher58daf042012-05-07 03:13:22 +00002964 // This will generate an error message
2965 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Daniel Sanders8b59af12013-11-12 12:56:01 +00002966 case 'f': // FPU or MSA register
2967 if (VT == MVT::v16i8)
2968 return std::make_pair(0U, &Mips::MSA128BRegClass);
2969 else if (VT == MVT::v8i16 || VT == MVT::v8f16)
2970 return std::make_pair(0U, &Mips::MSA128HRegClass);
2971 else if (VT == MVT::v4i32 || VT == MVT::v4f32)
2972 return std::make_pair(0U, &Mips::MSA128WRegClass);
2973 else if (VT == MVT::v2i64 || VT == MVT::v2f64)
2974 return std::make_pair(0U, &Mips::MSA128DRegClass);
2975 else if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00002976 return std::make_pair(0U, &Mips::FGR32RegClass);
Daniel Sanders8b59af12013-11-12 12:56:01 +00002977 else if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
Akira Hatanakac669d7a2012-01-04 02:45:01 +00002978 if (Subtarget->isFP64bit())
Craig Topperc7242e02012-04-20 07:30:17 +00002979 return std::make_pair(0U, &Mips::FGR64RegClass);
2980 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakac669d7a2012-01-04 02:45:01 +00002981 }
Eric Christophere3c494d2012-05-07 06:25:10 +00002982 break;
2983 case 'c': // register suitable for indirect jump
2984 if (VT == MVT::i32)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00002985 return std::make_pair((unsigned)Mips::T9, &Mips::GPR32RegClass);
Eric Christophere3c494d2012-05-07 06:25:10 +00002986 assert(VT == MVT::i64 && "Unexpected type.");
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00002987 return std::make_pair((unsigned)Mips::T9_64, &Mips::GPR64RegClass);
Eric Christopher9c492e62012-05-07 06:25:15 +00002988 case 'l': // register suitable for indirect jump
2989 if (VT == MVT::i32)
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00002990 return std::make_pair((unsigned)Mips::LO0, &Mips::LO32RegClass);
2991 return std::make_pair((unsigned)Mips::LO0_64, &Mips::LO64RegClass);
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002992 case 'x': // register suitable for indirect jump
2993 // Fixme: Not triggering the use of both hi and low
2994 // This will generate an error message
2995 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002996 }
2997 }
Akira Hatanaka7473b472013-08-14 00:21:25 +00002998
2999 std::pair<unsigned, const TargetRegisterClass *> R;
3000 R = parseRegForInlineAsmConstraint(Constraint, VT);
3001
3002 if (R.second)
3003 return R;
3004
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003005 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3006}
3007
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003008/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3009/// vector. If it is invalid, don't add anything to Ops.
3010void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3011 std::string &Constraint,
3012 std::vector<SDValue>&Ops,
3013 SelectionDAG &DAG) const {
3014 SDValue Result(0, 0);
3015
3016 // Only support length 1 constraints for now.
3017 if (Constraint.length() > 1) return;
3018
3019 char ConstraintLetter = Constraint[0];
3020 switch (ConstraintLetter) {
3021 default: break; // This will fall through to the generic implementation
3022 case 'I': // Signed 16 bit constant
3023 // If this fails, the parent routine will give an error
3024 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3025 EVT Type = Op.getValueType();
3026 int64_t Val = C->getSExtValue();
3027 if (isInt<16>(Val)) {
3028 Result = DAG.getTargetConstant(Val, Type);
3029 break;
3030 }
3031 }
3032 return;
Eric Christopher7201e1b2012-05-07 03:13:42 +00003033 case 'J': // integer zero
3034 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3035 EVT Type = Op.getValueType();
3036 int64_t Val = C->getZExtValue();
3037 if (Val == 0) {
3038 Result = DAG.getTargetConstant(0, Type);
3039 break;
3040 }
3041 }
3042 return;
Eric Christopher3ff88a02012-05-07 05:46:29 +00003043 case 'K': // unsigned 16 bit immediate
3044 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3045 EVT Type = Op.getValueType();
3046 uint64_t Val = (uint64_t)C->getZExtValue();
3047 if (isUInt<16>(Val)) {
3048 Result = DAG.getTargetConstant(Val, Type);
3049 break;
3050 }
3051 }
3052 return;
Eric Christopher1109b342012-05-07 05:46:37 +00003053 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3054 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3055 EVT Type = Op.getValueType();
3056 int64_t Val = C->getSExtValue();
3057 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3058 Result = DAG.getTargetConstant(Val, Type);
3059 break;
3060 }
3061 }
3062 return;
Eric Christophere07aa432012-05-07 05:46:43 +00003063 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3064 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3065 EVT Type = Op.getValueType();
3066 int64_t Val = C->getSExtValue();
3067 if ((Val >= -65535) && (Val <= -1)) {
3068 Result = DAG.getTargetConstant(Val, Type);
3069 break;
3070 }
3071 }
3072 return;
Eric Christopher470578a2012-05-07 05:46:48 +00003073 case 'O': // signed 15 bit immediate
3074 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3075 EVT Type = Op.getValueType();
3076 int64_t Val = C->getSExtValue();
3077 if ((isInt<15>(Val))) {
3078 Result = DAG.getTargetConstant(Val, Type);
3079 break;
3080 }
3081 }
3082 return;
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003083 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3084 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3085 EVT Type = Op.getValueType();
3086 int64_t Val = C->getSExtValue();
3087 if ((Val <= 65535) && (Val >= 1)) {
3088 Result = DAG.getTargetConstant(Val, Type);
3089 break;
3090 }
3091 }
3092 return;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003093 }
3094
3095 if (Result.getNode()) {
3096 Ops.push_back(Result);
3097 return;
3098 }
3099
3100 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3101}
3102
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003103bool MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3104 Type *Ty) const {
Akira Hatanakaef839192012-11-17 00:25:41 +00003105 // No global is ever allowed as a base.
3106 if (AM.BaseGV)
3107 return false;
3108
3109 switch (AM.Scale) {
3110 case 0: // "r+i" or just "i", depending on HasBaseReg.
3111 break;
3112 case 1:
3113 if (!AM.HasBaseReg) // allow "r+i".
3114 break;
3115 return false; // disallow "r+r" or "r+r+i".
3116 default:
3117 return false;
3118 }
3119
3120 return true;
3121}
3122
3123bool
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003124MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3125 // The Mips target isn't yet aware of offsets.
3126 return false;
3127}
Evan Cheng16993aa2009-10-27 19:56:55 +00003128
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003129EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00003130 unsigned SrcAlign,
3131 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003132 bool MemcpyStrSrc,
3133 MachineFunction &MF) const {
3134 if (Subtarget->hasMips64())
3135 return MVT::i64;
3136
3137 return MVT::i32;
3138}
3139
Evan Cheng83896a52009-10-28 01:43:28 +00003140bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3141 if (VT != MVT::f32 && VT != MVT::f64)
3142 return false;
Bruno Cardoso Lopesb02a9df2011-01-18 19:41:41 +00003143 if (Imm.isNegZero())
3144 return false;
Evan Cheng16993aa2009-10-27 19:56:55 +00003145 return Imm.isZero();
3146}
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003147
3148unsigned MipsTargetLowering::getJumpTableEncoding() const {
Daniel Sandersd897b562014-03-27 10:46:12 +00003149 if (isN64())
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003150 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liuf54f60f2012-02-28 07:46:26 +00003151
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003152 return TargetLowering::getJumpTableEncoding();
3153}
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003154
Akira Hatanakae092f722013-03-05 22:54:59 +00003155/// This function returns true if CallSym is a long double emulation routine.
3156static bool isF128SoftLibCall(const char *CallSym) {
3157 const char *const LibCalls[] =
3158 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3159 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3160 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3161 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3162 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3163 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3164 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3165 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3166 "truncl"};
3167
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003168 const char *const *End = LibCalls + array_lengthof(LibCalls);
Akira Hatanakae092f722013-03-05 22:54:59 +00003169
3170 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003171 MipsTargetLowering::LTStr Comp;
Akira Hatanakae092f722013-03-05 22:54:59 +00003172
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003173#ifndef NDEBUG
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003174 for (const char *const *I = LibCalls; I < End - 1; ++I)
Akira Hatanakae092f722013-03-05 22:54:59 +00003175 assert(Comp(*I, *(I + 1)));
3176#endif
3177
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003178 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanakae092f722013-03-05 22:54:59 +00003179}
3180
3181/// This function returns true if Ty is fp128 or i128 which was originally a
3182/// fp128.
3183static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3184 if (Ty->isFP128Ty())
3185 return true;
3186
3187 const ExternalSymbolSDNode *ES =
3188 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3189
3190 // If the Ty is i128 and the function being called is a long double emulation
3191 // routine, then the original type is f128.
3192 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3193}
3194
Reed Kotler783c7942013-05-10 22:25:39 +00003195MipsTargetLowering::MipsCC::SpecialCallingConvType
3196 MipsTargetLowering::getSpecialCallingConv(SDValue Callee) const {
3197 MipsCC::SpecialCallingConvType SpecialCallingConv =
3198 MipsCC::NoSpecialCallingConv;;
3199 if (Subtarget->inMips16HardFloat()) {
3200 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3201 llvm::StringRef Sym = G->getGlobal()->getName();
3202 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00003203 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00003204 SpecialCallingConv = MipsCC::Mips16RetHelperConv;
3205 }
3206 }
3207 }
3208 return SpecialCallingConv;
3209}
3210
3211MipsTargetLowering::MipsCC::MipsCC(
Akira Hatanakabfb66242013-08-20 23:38:40 +00003212 CallingConv::ID CC, bool IsO32_, bool IsFP64_, CCState &Info,
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003213 MipsCC::SpecialCallingConvType SpecialCallingConv_)
Akira Hatanakabfb66242013-08-20 23:38:40 +00003214 : CCInfo(Info), CallConv(CC), IsO32(IsO32_), IsFP64(IsFP64_),
Reed Kotler783c7942013-05-10 22:25:39 +00003215 SpecialCallingConv(SpecialCallingConv_){
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003216 // Pre-allocate reserved argument area.
Akira Hatanaka5001be52013-02-15 21:45:11 +00003217 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003218}
3219
Reed Kotler783c7942013-05-10 22:25:39 +00003220
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003221void MipsTargetLowering::MipsCC::
Akira Hatanaka5001be52013-02-15 21:45:11 +00003222analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00003223 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3224 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003225 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3226 "CallingConv::Fast shouldn't be used for vararg functions.");
3227
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003228 unsigned NumOpnds = Args.size();
Akira Hatanaka5001be52013-02-15 21:45:11 +00003229 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003230
3231 for (unsigned I = 0; I != NumOpnds; ++I) {
3232 MVT ArgVT = Args[I].VT;
3233 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3234 bool R;
3235
3236 if (ArgFlags.isByVal()) {
3237 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3238 continue;
3239 }
3240
Akira Hatanaka5001be52013-02-15 21:45:11 +00003241 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003242 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00003243 else {
3244 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3245 IsSoftFloat);
3246 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3247 }
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003248
3249 if (R) {
3250#ifndef NDEBUG
3251 dbgs() << "Call operand #" << I << " has unhandled type "
3252 << EVT(ArgVT).getEVTString();
3253#endif
3254 llvm_unreachable(0);
3255 }
3256 }
3257}
3258
3259void MipsTargetLowering::MipsCC::
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003260analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3261 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003262 unsigned NumArgs = Args.size();
Akira Hatanaka5001be52013-02-15 21:45:11 +00003263 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003264 unsigned CurArgIdx = 0;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003265
3266 for (unsigned I = 0; I != NumArgs; ++I) {
3267 MVT ArgVT = Args[I].VT;
3268 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003269 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3270 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003271
3272 if (ArgFlags.isByVal()) {
3273 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3274 continue;
3275 }
3276
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003277 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), 0, IsSoftFloat);
3278
3279 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003280 continue;
3281
3282#ifndef NDEBUG
3283 dbgs() << "Formal Arg #" << I << " has unhandled type "
3284 << EVT(ArgVT).getEVTString();
3285#endif
3286 llvm_unreachable(0);
3287 }
3288}
3289
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003290template<typename Ty>
3291void MipsTargetLowering::MipsCC::
3292analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3293 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanakae092f722013-03-05 22:54:59 +00003294 CCAssignFn *Fn;
3295
3296 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3297 Fn = RetCC_F128Soft;
3298 else
3299 Fn = RetCC_Mips;
3300
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003301 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3302 MVT VT = RetVals[I].VT;
3303 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3304 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3305
Akira Hatanakae092f722013-03-05 22:54:59 +00003306 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003307#ifndef NDEBUG
3308 dbgs() << "Call result #" << I << " has unhandled type "
3309 << EVT(VT).getEVTString() << '\n';
3310#endif
3311 llvm_unreachable(0);
3312 }
3313 }
3314}
3315
3316void MipsTargetLowering::MipsCC::
3317analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3318 const SDNode *CallNode, const Type *RetTy) const {
3319 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3320}
3321
3322void MipsTargetLowering::MipsCC::
3323analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3324 const Type *RetTy) const {
3325 analyzeReturn(Outs, IsSoftFloat, 0, RetTy);
3326}
3327
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003328void MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3329 MVT LocVT,
3330 CCValAssign::LocInfo LocInfo,
3331 ISD::ArgFlagsTy ArgFlags) {
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003332 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3333
3334 struct ByValArgInfo ByVal;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003335 unsigned RegSize = regSize();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003336 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3337 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3338 RegSize * 2);
3339
Akira Hatanaka5001be52013-02-15 21:45:11 +00003340 if (useRegsForByval())
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003341 allocateRegs(ByVal, ByValSize, Align);
3342
3343 // Allocate space on caller's stack.
3344 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3345 Align);
3346 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3347 LocInfo));
3348 ByValArgs.push_back(ByVal);
3349}
3350
Akira Hatanaka5001be52013-02-15 21:45:11 +00003351unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3352 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3353}
3354
3355unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3356 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3357}
3358
Craig Topper840beec2014-04-04 05:16:06 +00003359const MCPhysReg *MipsTargetLowering::MipsCC::intArgRegs() const {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003360 return IsO32 ? O32IntRegs : Mips64IntRegs;
3361}
3362
3363llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3364 if (CallConv == CallingConv::Fast)
3365 return CC_Mips_FastCC;
3366
Reed Kotler783c7942013-05-10 22:25:39 +00003367 if (SpecialCallingConv == Mips16RetHelperConv)
3368 return CC_Mips16RetHelper;
Akira Hatanakabfb66242013-08-20 23:38:40 +00003369 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003370}
3371
3372llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
Akira Hatanakabfb66242013-08-20 23:38:40 +00003373 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN_VarArg;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003374}
3375
Craig Topper840beec2014-04-04 05:16:06 +00003376const MCPhysReg *MipsTargetLowering::MipsCC::shadowRegs() const {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003377 return IsO32 ? O32IntRegs : Mips64DPRegs;
3378}
3379
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003380void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3381 unsigned ByValSize,
3382 unsigned Align) {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003383 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
Craig Topper840beec2014-04-04 05:16:06 +00003384 const MCPhysReg *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003385 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3386 "Byval argument's size and alignment should be a multiple of"
3387 "RegSize.");
3388
3389 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3390
3391 // If Align > RegSize, the first arg register must be even.
3392 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3393 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3394 ++ByVal.FirstIdx;
3395 }
3396
3397 // Mark the registers allocated.
3398 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3399 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3400 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3401}
Akira Hatanaka25dad192012-10-27 00:10:18 +00003402
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003403MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3404 const SDNode *CallNode,
3405 bool IsSoftFloat) const {
3406 if (IsSoftFloat || IsO32)
3407 return VT;
3408
3409 // Check if the original type was fp128.
Akira Hatanakae092f722013-03-05 22:54:59 +00003410 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003411 assert(VT == MVT::i64);
3412 return MVT::f64;
3413 }
3414
3415 return VT;
3416}
3417
Akira Hatanaka25dad192012-10-27 00:10:18 +00003418void MipsTargetLowering::
Andrew Trickef9de2a2013-05-25 02:42:55 +00003419copyByValRegs(SDValue Chain, SDLoc DL, std::vector<SDValue> &OutChains,
Akira Hatanaka25dad192012-10-27 00:10:18 +00003420 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3421 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3422 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3423 MachineFunction &MF = DAG.getMachineFunction();
3424 MachineFrameInfo *MFI = MF.getFrameInfo();
3425 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3426 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3427 int FrameObjOffset;
3428
3429 if (RegAreaSize)
3430 FrameObjOffset = (int)CC.reservedArgArea() -
3431 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3432 else
3433 FrameObjOffset = ByVal.Address;
3434
3435 // Create frame object.
3436 EVT PtrTy = getPointerTy();
3437 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3438 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3439 InVals.push_back(FIN);
3440
3441 if (!ByVal.NumRegs)
3442 return;
3443
3444 // Copy arg registers.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00003445 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003446 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3447
3448 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3449 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003450 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003451 unsigned Offset = I * CC.regSize();
3452 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3453 DAG.getConstant(Offset, PtrTy));
3454 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3455 StorePtr, MachinePointerInfo(FuncArg, Offset),
3456 false, false, 0);
3457 OutChains.push_back(Store);
3458 }
3459}
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003460
3461// Copy byVal arg to registers and stack.
3462void MipsTargetLowering::
Andrew Trickef9de2a2013-05-25 02:42:55 +00003463passByValArg(SDValue Chain, SDLoc DL,
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00003464 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Craig Topperb94011f2013-07-14 04:42:23 +00003465 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003466 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3467 const MipsCC &CC, const ByValArgInfo &ByVal,
3468 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3469 unsigned ByValSize = Flags.getByValSize();
3470 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3471 unsigned RegSize = CC.regSize();
3472 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3473 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3474
3475 if (ByVal.NumRegs) {
Craig Topper840beec2014-04-04 05:16:06 +00003476 const MCPhysReg *ArgRegs = CC.intArgRegs();
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003477 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3478 unsigned I = 0;
3479
3480 // Copy words to registers.
3481 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3482 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3483 DAG.getConstant(Offset, PtrTy));
3484 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3485 MachinePointerInfo(), false, false, false,
3486 Alignment);
3487 MemOpChains.push_back(LoadVal.getValue(1));
3488 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3489 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3490 }
3491
3492 // Return if the struct has been fully copied.
3493 if (ByValSize == Offset)
3494 return;
3495
3496 // Copy the remainder of the byval argument with sub-word loads and shifts.
3497 if (LeftoverBytes) {
3498 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3499 "Size of the remainder should be smaller than RegSize.");
3500 SDValue Val;
3501
3502 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3503 Offset < ByValSize; LoadSize /= 2) {
3504 unsigned RemSize = ByValSize - Offset;
3505
3506 if (RemSize < LoadSize)
3507 continue;
3508
3509 // Load subword.
3510 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3511 DAG.getConstant(Offset, PtrTy));
3512 SDValue LoadVal =
3513 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3514 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3515 false, false, Alignment);
3516 MemOpChains.push_back(LoadVal.getValue(1));
3517
3518 // Shift the loaded value.
3519 unsigned Shamt;
3520
3521 if (isLittle)
3522 Shamt = TotalSizeLoaded;
3523 else
3524 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3525
3526 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3527 DAG.getConstant(Shamt, MVT::i32));
3528
3529 if (Val.getNode())
3530 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3531 else
3532 Val = Shift;
3533
3534 Offset += LoadSize;
3535 TotalSizeLoaded += LoadSize;
3536 Alignment = std::min(Alignment, LoadSize);
3537 }
3538
3539 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3540 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3541 return;
3542 }
3543 }
3544
3545 // Copy remainder of byval arg to it with memcpy.
3546 unsigned MemCpySize = ByValSize - Offset;
3547 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3548 DAG.getConstant(Offset, PtrTy));
3549 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3550 DAG.getIntPtrConstant(ByVal.Address));
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003551 Chain = DAG.getMemcpy(Chain, DL, Dst, Src, DAG.getConstant(MemCpySize, PtrTy),
3552 Alignment, /*isVolatile=*/false, /*AlwaysInline=*/false,
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003553 MachinePointerInfo(0), MachinePointerInfo(0));
3554 MemOpChains.push_back(Chain);
3555}
Akira Hatanaka2a134022012-10-27 00:21:13 +00003556
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003557void MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3558 const MipsCC &CC, SDValue Chain,
3559 SDLoc DL, SelectionDAG &DAG) const {
Akira Hatanaka2a134022012-10-27 00:21:13 +00003560 unsigned NumRegs = CC.numIntArgRegs();
Craig Topper840beec2014-04-04 05:16:06 +00003561 const MCPhysReg *ArgRegs = CC.intArgRegs();
Akira Hatanaka2a134022012-10-27 00:21:13 +00003562 const CCState &CCInfo = CC.getCCInfo();
3563 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3564 unsigned RegSize = CC.regSize();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00003565 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003566 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3567 MachineFunction &MF = DAG.getMachineFunction();
3568 MachineFrameInfo *MFI = MF.getFrameInfo();
3569 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3570
3571 // Offset of the first variable argument from stack pointer.
3572 int VaArgOffset;
3573
3574 if (NumRegs == Idx)
3575 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3576 else
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003577 VaArgOffset = (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
Akira Hatanaka2a134022012-10-27 00:21:13 +00003578
3579 // Record the frame index of the first variable argument
3580 // which is a value necessary to VASTART.
3581 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3582 MipsFI->setVarArgsFrameIndex(FI);
3583
3584 // Copy the integer registers that have not been used for argument passing
3585 // to the argument register save area. For O32, the save area is allocated
3586 // in the caller's stack frame, while for N32/64, it is allocated in the
3587 // callee's stack frame.
3588 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003589 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003590 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3591 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3592 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3593 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3594 MachinePointerInfo(), false, false, 0);
3595 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3596 OutChains.push_back(Store);
3597 }
3598}