blob: 1fa6407647eb8be0b8a1e692c44844e3f96e8255 [file] [log] [blame]
Matt Arsenault7aad8fd2017-01-24 22:02:15 +00001; RUN: llc -march=amdgcn -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s
2; RUN: llc -march=amdgcn -mcpu=tonga -mattr=-flat-for-global -verify-machineinstrs < %s | FileCheck -check-prefix=SI -check-prefix=FUNC %s
Jan Vesely6ddb8dd2014-07-15 15:51:09 +00003; RUN: llc -march=r600 -mcpu=cypress -verify-machineinstrs < %s | FileCheck -check-prefix=EG -check-prefix=FUNC %s
Matt Arsenault295b86e2014-06-17 17:36:27 +00004
5declare i32 @llvm.cttz.i32(i32, i1) nounwind readnone
6declare <2 x i32> @llvm.cttz.v2i32(<2 x i32>, i1) nounwind readnone
7declare <4 x i32> @llvm.cttz.v4i32(<4 x i32>, i1) nounwind readnone
8
Tom Stellard79243d92014-10-01 17:15:17 +00009; FUNC-LABEL: {{^}}s_cttz_zero_undef_i32:
Tom Stellard326d6ec2014-11-05 14:50:53 +000010; SI: s_load_dword [[VAL:s[0-9]+]],
11; SI: s_ff1_i32_b32 [[SRESULT:s[0-9]+]], [[VAL]]
12; SI: v_mov_b32_e32 [[VRESULT:v[0-9]+]], [[SRESULT]]
13; SI: buffer_store_dword [[VRESULT]],
14; SI: s_endpgm
Jan Vesely6ddb8dd2014-07-15 15:51:09 +000015; EG: MEM_RAT_CACHELESS STORE_RAW [[RESULT:T[0-9]+\.[XYZW]]]
16; EG: FFBL_INT {{\*? *}}[[RESULT]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000017define amdgpu_kernel void @s_cttz_zero_undef_i32(i32 addrspace(1)* noalias %out, i32 %val) nounwind {
Matt Arsenault295b86e2014-06-17 17:36:27 +000018 %cttz = call i32 @llvm.cttz.i32(i32 %val, i1 true) nounwind readnone
19 store i32 %cttz, i32 addrspace(1)* %out, align 4
20 ret void
21}
22
Tom Stellard79243d92014-10-01 17:15:17 +000023; FUNC-LABEL: {{^}}v_cttz_zero_undef_i32:
Tom Stellard326d6ec2014-11-05 14:50:53 +000024; SI: buffer_load_dword [[VAL:v[0-9]+]],
25; SI: v_ffbl_b32_e32 [[RESULT:v[0-9]+]], [[VAL]]
26; SI: buffer_store_dword [[RESULT]],
27; SI: s_endpgm
Jan Vesely6ddb8dd2014-07-15 15:51:09 +000028; EG: MEM_RAT_CACHELESS STORE_RAW [[RESULT:T[0-9]+\.[XYZW]]]
29; EG: FFBL_INT {{\*? *}}[[RESULT]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000030define amdgpu_kernel void @v_cttz_zero_undef_i32(i32 addrspace(1)* noalias %out, i32 addrspace(1)* noalias %valptr) nounwind {
David Blaikiea79ac142015-02-27 21:17:42 +000031 %val = load i32, i32 addrspace(1)* %valptr, align 4
Matt Arsenault295b86e2014-06-17 17:36:27 +000032 %cttz = call i32 @llvm.cttz.i32(i32 %val, i1 true) nounwind readnone
33 store i32 %cttz, i32 addrspace(1)* %out, align 4
34 ret void
35}
36
Tom Stellard79243d92014-10-01 17:15:17 +000037; FUNC-LABEL: {{^}}v_cttz_zero_undef_v2i32:
Tom Stellard326d6ec2014-11-05 14:50:53 +000038; SI: buffer_load_dwordx2
39; SI: v_ffbl_b32_e32
40; SI: v_ffbl_b32_e32
41; SI: buffer_store_dwordx2
42; SI: s_endpgm
Jan Vesely6ddb8dd2014-07-15 15:51:09 +000043; EG: MEM_RAT_CACHELESS STORE_RAW [[RESULT:T[0-9]+]]{{\.[XYZW]}}
44; EG: FFBL_INT {{\*? *}}[[RESULT]]
45; EG: FFBL_INT {{\*? *}}[[RESULT]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000046define amdgpu_kernel void @v_cttz_zero_undef_v2i32(<2 x i32> addrspace(1)* noalias %out, <2 x i32> addrspace(1)* noalias %valptr) nounwind {
David Blaikiea79ac142015-02-27 21:17:42 +000047 %val = load <2 x i32>, <2 x i32> addrspace(1)* %valptr, align 8
Matt Arsenault295b86e2014-06-17 17:36:27 +000048 %cttz = call <2 x i32> @llvm.cttz.v2i32(<2 x i32> %val, i1 true) nounwind readnone
49 store <2 x i32> %cttz, <2 x i32> addrspace(1)* %out, align 8
50 ret void
51}
52
Tom Stellard79243d92014-10-01 17:15:17 +000053; FUNC-LABEL: {{^}}v_cttz_zero_undef_v4i32:
Tom Stellard326d6ec2014-11-05 14:50:53 +000054; SI: buffer_load_dwordx4
55; SI: v_ffbl_b32_e32
56; SI: v_ffbl_b32_e32
57; SI: v_ffbl_b32_e32
58; SI: v_ffbl_b32_e32
59; SI: buffer_store_dwordx4
60; SI: s_endpgm
Jan Vesely6ddb8dd2014-07-15 15:51:09 +000061; EG: MEM_RAT_CACHELESS STORE_RAW [[RESULT:T[0-9]+]]{{\.[XYZW]}}
62; EG: FFBL_INT {{\*? *}}[[RESULT]]
63; EG: FFBL_INT {{\*? *}}[[RESULT]]
64; EG: FFBL_INT {{\*? *}}[[RESULT]]
65; EG: FFBL_INT {{\*? *}}[[RESULT]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000066define amdgpu_kernel void @v_cttz_zero_undef_v4i32(<4 x i32> addrspace(1)* noalias %out, <4 x i32> addrspace(1)* noalias %valptr) nounwind {
David Blaikiea79ac142015-02-27 21:17:42 +000067 %val = load <4 x i32>, <4 x i32> addrspace(1)* %valptr, align 16
Matt Arsenault295b86e2014-06-17 17:36:27 +000068 %cttz = call <4 x i32> @llvm.cttz.v4i32(<4 x i32> %val, i1 true) nounwind readnone
69 store <4 x i32> %cttz, <4 x i32> addrspace(1)* %out, align 16
70 ret void
71}