| Matt Arsenault | 84db5d9 | 2015-07-14 17:57:36 +0000 | [diff] [blame] | 1 | ; RUN: llc -march=amdgcn -mcpu=bonaire -verify-machineinstrs -mattr=+load-store-opt < %s | FileCheck -check-prefix=SI %s |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 2 | |
| Matt Arsenault | cc8d3b8 | 2014-11-13 19:56:13 +0000 | [diff] [blame] | 3 | @lds = addrspace(3) global [512 x float] undef, align 4 |
| 4 | @lds.f64 = addrspace(3) global [512 x double] undef, align 8 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 5 | |
| 6 | |
| 7 | ; SI-LABEL: @simple_read2st64_f32_0_1 |
| Tom Stellard | 1f3416a | 2015-04-08 01:09:19 +0000 | [diff] [blame] | 8 | ; SI: ds_read2st64_b32 v{{\[}}[[LO_VREG:[0-9]+]]:[[HI_VREG:[0-9]+]]{{\]}}, v{{[0-9]+}} offset1:1 |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 9 | ; SI: s_waitcnt lgkmcnt(0) |
| 10 | ; SI: v_add_f32_e32 [[RESULT:v[0-9]+]], v[[HI_VREG]], v[[LO_VREG]] |
| 11 | ; SI: buffer_store_dword [[RESULT]] |
| 12 | ; SI: s_endpgm |
| Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame^] | 13 | define amdgpu_kernel void @simple_read2st64_f32_0_1(float addrspace(1)* %out) #0 { |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 14 | %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 15 | %arrayidx0 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %x.i |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 16 | %val0 = load float, float addrspace(3)* %arrayidx0, align 4 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 17 | %add.x = add nsw i32 %x.i, 64 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 18 | %arrayidx1 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %add.x |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 19 | %val1 = load float, float addrspace(3)* %arrayidx1, align 4 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 20 | %sum = fadd float %val0, %val1 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 21 | %out.gep = getelementptr inbounds float, float addrspace(1)* %out, i32 %x.i |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 22 | store float %sum, float addrspace(1)* %out.gep, align 4 |
| 23 | ret void |
| 24 | } |
| 25 | |
| 26 | ; SI-LABEL: @simple_read2st64_f32_1_2 |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 27 | ; SI: ds_read2st64_b32 v{{\[}}[[LO_VREG:[0-9]+]]:[[HI_VREG:[0-9]+]]{{\]}}, v{{[0-9]+}} offset0:1 offset1:2 |
| 28 | ; SI: s_waitcnt lgkmcnt(0) |
| 29 | ; SI: v_add_f32_e32 [[RESULT:v[0-9]+]], v[[HI_VREG]], v[[LO_VREG]] |
| 30 | ; SI: buffer_store_dword [[RESULT]] |
| 31 | ; SI: s_endpgm |
| Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame^] | 32 | define amdgpu_kernel void @simple_read2st64_f32_1_2(float addrspace(1)* %out, float addrspace(3)* %lds) #0 { |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 33 | %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 34 | %add.x.0 = add nsw i32 %x.i, 64 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 35 | %arrayidx0 = getelementptr inbounds float, float addrspace(3)* %lds, i32 %add.x.0 |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 36 | %val0 = load float, float addrspace(3)* %arrayidx0, align 4 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 37 | %add.x.1 = add nsw i32 %x.i, 128 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 38 | %arrayidx1 = getelementptr inbounds float, float addrspace(3)* %lds, i32 %add.x.1 |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 39 | %val1 = load float, float addrspace(3)* %arrayidx1, align 4 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 40 | %sum = fadd float %val0, %val1 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 41 | %out.gep = getelementptr inbounds float, float addrspace(1)* %out, i32 %x.i |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 42 | store float %sum, float addrspace(1)* %out.gep, align 4 |
| 43 | ret void |
| 44 | } |
| 45 | |
| 46 | ; SI-LABEL: @simple_read2st64_f32_max_offset |
| Tom Stellard | e175d8a | 2016-08-26 21:36:47 +0000 | [diff] [blame] | 47 | ; SI: ds_read2st64_b32 v{{\[}}[[LO_VREG:[0-9]+]]:[[HI_VREG:[0-9]+]]{{\]}}, v{{[0-9]+}} offset0:1 offset1:255 |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 48 | ; SI: s_waitcnt lgkmcnt(0) |
| Tom Stellard | e175d8a | 2016-08-26 21:36:47 +0000 | [diff] [blame] | 49 | ; SI: v_add_f32_e32 [[RESULT:v[0-9]+]], v[[HI_VREG]], v[[LO_VREG]] |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 50 | ; SI: buffer_store_dword [[RESULT]] |
| 51 | ; SI: s_endpgm |
| Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame^] | 52 | define amdgpu_kernel void @simple_read2st64_f32_max_offset(float addrspace(1)* %out, float addrspace(3)* %lds) #0 { |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 53 | %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 54 | %add.x.0 = add nsw i32 %x.i, 64 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 55 | %arrayidx0 = getelementptr inbounds float, float addrspace(3)* %lds, i32 %add.x.0 |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 56 | %val0 = load float, float addrspace(3)* %arrayidx0, align 4 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 57 | %add.x.1 = add nsw i32 %x.i, 16320 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 58 | %arrayidx1 = getelementptr inbounds float, float addrspace(3)* %lds, i32 %add.x.1 |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 59 | %val1 = load float, float addrspace(3)* %arrayidx1, align 4 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 60 | %sum = fadd float %val0, %val1 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 61 | %out.gep = getelementptr inbounds float, float addrspace(1)* %out, i32 %x.i |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 62 | store float %sum, float addrspace(1)* %out.gep, align 4 |
| 63 | ret void |
| 64 | } |
| 65 | |
| 66 | ; SI-LABEL: @simple_read2st64_f32_over_max_offset |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 67 | ; SI-NOT: ds_read2st64_b32 |
| Tom Stellard | 0bc954e | 2016-03-30 16:35:09 +0000 | [diff] [blame] | 68 | ; SI-DAG: v_add_i32_e32 [[BIGADD:v[0-9]+]], vcc, 0x10000, {{v[0-9]+}} |
| 69 | ; SI-DAG: ds_read_b32 {{v[0-9]+}}, {{v[0-9]+}} offset:256 |
| 70 | ; SI-DAG: ds_read_b32 {{v[0-9]+}}, [[BIGADD]]{{$}} |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 71 | ; SI: s_endpgm |
| Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame^] | 72 | define amdgpu_kernel void @simple_read2st64_f32_over_max_offset(float addrspace(1)* %out, float addrspace(3)* %lds) #0 { |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 73 | %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 74 | %add.x.0 = add nsw i32 %x.i, 64 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 75 | %arrayidx0 = getelementptr inbounds float, float addrspace(3)* %lds, i32 %add.x.0 |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 76 | %val0 = load float, float addrspace(3)* %arrayidx0, align 4 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 77 | %add.x.1 = add nsw i32 %x.i, 16384 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 78 | %arrayidx1 = getelementptr inbounds float, float addrspace(3)* %lds, i32 %add.x.1 |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 79 | %val1 = load float, float addrspace(3)* %arrayidx1, align 4 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 80 | %sum = fadd float %val0, %val1 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 81 | %out.gep = getelementptr inbounds float, float addrspace(1)* %out, i32 %x.i |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 82 | store float %sum, float addrspace(1)* %out.gep, align 4 |
| 83 | ret void |
| 84 | } |
| 85 | |
| 86 | ; SI-LABEL: @odd_invalid_read2st64_f32_0 |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 87 | ; SI-NOT: ds_read2st64_b32 |
| 88 | ; SI: s_endpgm |
| Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame^] | 89 | define amdgpu_kernel void @odd_invalid_read2st64_f32_0(float addrspace(1)* %out) #0 { |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 90 | %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 91 | %arrayidx0 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %x.i |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 92 | %val0 = load float, float addrspace(3)* %arrayidx0, align 4 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 93 | %add.x = add nsw i32 %x.i, 63 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 94 | %arrayidx1 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %add.x |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 95 | %val1 = load float, float addrspace(3)* %arrayidx1, align 4 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 96 | %sum = fadd float %val0, %val1 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 97 | %out.gep = getelementptr inbounds float, float addrspace(1)* %out, i32 %x.i |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 98 | store float %sum, float addrspace(1)* %out.gep, align 4 |
| 99 | ret void |
| 100 | } |
| 101 | |
| 102 | ; SI-LABEL: @odd_invalid_read2st64_f32_1 |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 103 | ; SI-NOT: ds_read2st64_b32 |
| 104 | ; SI: s_endpgm |
| Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame^] | 105 | define amdgpu_kernel void @odd_invalid_read2st64_f32_1(float addrspace(1)* %out) #0 { |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 106 | %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 107 | %add.x.0 = add nsw i32 %x.i, 64 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 108 | %arrayidx0 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %add.x.0 |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 109 | %val0 = load float, float addrspace(3)* %arrayidx0, align 4 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 110 | %add.x.1 = add nsw i32 %x.i, 127 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 111 | %arrayidx1 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %add.x.1 |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 112 | %val1 = load float, float addrspace(3)* %arrayidx1, align 4 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 113 | %sum = fadd float %val0, %val1 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 114 | %out.gep = getelementptr inbounds float, float addrspace(1)* %out, i32 %x.i |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 115 | store float %sum, float addrspace(1)* %out.gep, align 4 |
| 116 | ret void |
| 117 | } |
| 118 | |
| 119 | ; SI-LABEL: @simple_read2st64_f64_0_1 |
| Tom Stellard | 1f3416a | 2015-04-08 01:09:19 +0000 | [diff] [blame] | 120 | ; SI: ds_read2st64_b64 v{{\[}}[[LO_VREG:[0-9]+]]:[[HI_VREG:[0-9]+]]{{\]}}, v{{[0-9]+}} offset1:1 |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 121 | ; SI: s_waitcnt lgkmcnt(0) |
| 122 | ; SI: v_add_f64 [[RESULT:v\[[0-9]+:[0-9]+\]]], v{{\[}}[[LO_VREG]]:{{[0-9]+\]}}, v{{\[[0-9]+}}:[[HI_VREG]]{{\]}} |
| 123 | ; SI: buffer_store_dwordx2 [[RESULT]] |
| 124 | ; SI: s_endpgm |
| Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame^] | 125 | define amdgpu_kernel void @simple_read2st64_f64_0_1(double addrspace(1)* %out) #0 { |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 126 | %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 127 | %arrayidx0 = getelementptr inbounds [512 x double], [512 x double] addrspace(3)* @lds.f64, i32 0, i32 %x.i |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 128 | %val0 = load double, double addrspace(3)* %arrayidx0, align 8 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 129 | %add.x = add nsw i32 %x.i, 64 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 130 | %arrayidx1 = getelementptr inbounds [512 x double], [512 x double] addrspace(3)* @lds.f64, i32 0, i32 %add.x |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 131 | %val1 = load double, double addrspace(3)* %arrayidx1, align 8 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 132 | %sum = fadd double %val0, %val1 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 133 | %out.gep = getelementptr inbounds double, double addrspace(1)* %out, i32 %x.i |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 134 | store double %sum, double addrspace(1)* %out.gep, align 8 |
| 135 | ret void |
| 136 | } |
| 137 | |
| 138 | ; SI-LABEL: @simple_read2st64_f64_1_2 |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 139 | ; SI: ds_read2st64_b64 v{{\[}}[[LO_VREG:[0-9]+]]:[[HI_VREG:[0-9]+]]{{\]}}, v{{[0-9]+}} offset0:1 offset1:2 |
| 140 | ; SI: s_waitcnt lgkmcnt(0) |
| 141 | ; SI: v_add_f64 [[RESULT:v\[[0-9]+:[0-9]+\]]], v{{\[}}[[LO_VREG]]:{{[0-9]+\]}}, v{{\[[0-9]+}}:[[HI_VREG]]{{\]}} |
| 142 | ; SI: buffer_store_dwordx2 [[RESULT]] |
| 143 | ; SI: s_endpgm |
| Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame^] | 144 | define amdgpu_kernel void @simple_read2st64_f64_1_2(double addrspace(1)* %out, double addrspace(3)* %lds) #0 { |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 145 | %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 146 | %add.x.0 = add nsw i32 %x.i, 64 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 147 | %arrayidx0 = getelementptr inbounds double, double addrspace(3)* %lds, i32 %add.x.0 |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 148 | %val0 = load double, double addrspace(3)* %arrayidx0, align 8 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 149 | %add.x.1 = add nsw i32 %x.i, 128 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 150 | %arrayidx1 = getelementptr inbounds double, double addrspace(3)* %lds, i32 %add.x.1 |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 151 | %val1 = load double, double addrspace(3)* %arrayidx1, align 8 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 152 | %sum = fadd double %val0, %val1 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 153 | %out.gep = getelementptr inbounds double, double addrspace(1)* %out, i32 %x.i |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 154 | store double %sum, double addrspace(1)* %out.gep, align 8 |
| 155 | ret void |
| 156 | } |
| 157 | |
| 158 | ; Alignment only |
| 159 | |
| 160 | ; SI-LABEL: @misaligned_read2st64_f64 |
| Tom Stellard | 1f3416a | 2015-04-08 01:09:19 +0000 | [diff] [blame] | 161 | ; SI: ds_read2_b32 v{{\[[0-9]+:[0-9]+\]}}, {{v[0-9]+}} offset1:1 |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 162 | ; SI: ds_read2_b32 v{{\[[0-9]+:[0-9]+\]}}, {{v[0-9]+}} offset0:128 offset1:129 |
| 163 | ; SI: s_endpgm |
| Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame^] | 164 | define amdgpu_kernel void @misaligned_read2st64_f64(double addrspace(1)* %out, double addrspace(3)* %lds) #0 { |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 165 | %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 166 | %arrayidx0 = getelementptr inbounds double, double addrspace(3)* %lds, i32 %x.i |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 167 | %val0 = load double, double addrspace(3)* %arrayidx0, align 4 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 168 | %add.x = add nsw i32 %x.i, 64 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 169 | %arrayidx1 = getelementptr inbounds double, double addrspace(3)* %lds, i32 %add.x |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 170 | %val1 = load double, double addrspace(3)* %arrayidx1, align 4 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 171 | %sum = fadd double %val0, %val1 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 172 | %out.gep = getelementptr inbounds double, double addrspace(1)* %out, i32 %x.i |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 173 | store double %sum, double addrspace(1)* %out.gep, align 4 |
| 174 | ret void |
| 175 | } |
| 176 | |
| 177 | ; The maximum is not the usual 0xff because 0xff * 8 * 64 > 0xffff |
| 178 | ; SI-LABEL: @simple_read2st64_f64_max_offset |
| Tom Stellard | e175d8a | 2016-08-26 21:36:47 +0000 | [diff] [blame] | 179 | ; SI: ds_read2st64_b64 v{{\[}}[[LO_VREG:[0-9]+]]:[[HI_VREG:[0-9]+]]{{\]}}, v{{[0-9]+}} offset0:4 offset1:127 |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 180 | ; SI: s_waitcnt lgkmcnt(0) |
| Tom Stellard | e175d8a | 2016-08-26 21:36:47 +0000 | [diff] [blame] | 181 | ; SI: v_add_f64 [[RESULT:v\[[0-9]+:[0-9]+\]]], v{{\[}}[[LO_VREG]]:{{[0-9]+\]}}, v{{\[[0-9]+}}:[[HI_VREG]]{{\]}} |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 182 | ; SI: buffer_store_dwordx2 [[RESULT]] |
| 183 | ; SI: s_endpgm |
| Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame^] | 184 | define amdgpu_kernel void @simple_read2st64_f64_max_offset(double addrspace(1)* %out, double addrspace(3)* %lds) #0 { |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 185 | %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 186 | %add.x.0 = add nsw i32 %x.i, 256 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 187 | %arrayidx0 = getelementptr inbounds double, double addrspace(3)* %lds, i32 %add.x.0 |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 188 | %val0 = load double, double addrspace(3)* %arrayidx0, align 8 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 189 | %add.x.1 = add nsw i32 %x.i, 8128 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 190 | %arrayidx1 = getelementptr inbounds double, double addrspace(3)* %lds, i32 %add.x.1 |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 191 | %val1 = load double, double addrspace(3)* %arrayidx1, align 8 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 192 | %sum = fadd double %val0, %val1 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 193 | %out.gep = getelementptr inbounds double, double addrspace(1)* %out, i32 %x.i |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 194 | store double %sum, double addrspace(1)* %out.gep, align 8 |
| 195 | ret void |
| 196 | } |
| 197 | |
| 198 | ; SI-LABEL: @simple_read2st64_f64_over_max_offset |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 199 | ; SI-NOT: ds_read2st64_b64 |
| Stanislav Mekhanoshin | 79da2a7 | 2017-03-11 00:29:27 +0000 | [diff] [blame] | 200 | ; SI-DAG: ds_read_b64 {{v\[[0-9]+:[0-9]+\]}}, {{v[0-9]+}} offset:512 |
| 201 | ; SI-DAG: v_add_i32_e32 [[BIGADD:v[0-9]+]], vcc, 0x10000, {{v[0-9]+}} |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 202 | ; SI: ds_read_b64 {{v\[[0-9]+:[0-9]+\]}}, [[BIGADD]] |
| 203 | ; SI: s_endpgm |
| Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame^] | 204 | define amdgpu_kernel void @simple_read2st64_f64_over_max_offset(double addrspace(1)* %out, double addrspace(3)* %lds) #0 { |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 205 | %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 206 | %add.x.0 = add nsw i32 %x.i, 64 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 207 | %arrayidx0 = getelementptr inbounds double, double addrspace(3)* %lds, i32 %add.x.0 |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 208 | %val0 = load double, double addrspace(3)* %arrayidx0, align 8 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 209 | %add.x.1 = add nsw i32 %x.i, 8192 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 210 | %arrayidx1 = getelementptr inbounds double, double addrspace(3)* %lds, i32 %add.x.1 |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 211 | %val1 = load double, double addrspace(3)* %arrayidx1, align 8 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 212 | %sum = fadd double %val0, %val1 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 213 | %out.gep = getelementptr inbounds double, double addrspace(1)* %out, i32 %x.i |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 214 | store double %sum, double addrspace(1)* %out.gep, align 8 |
| 215 | ret void |
| 216 | } |
| 217 | |
| 218 | ; SI-LABEL: @invalid_read2st64_f64_odd_offset |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 219 | ; SI-NOT: ds_read2st64_b64 |
| 220 | ; SI: s_endpgm |
| Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame^] | 221 | define amdgpu_kernel void @invalid_read2st64_f64_odd_offset(double addrspace(1)* %out, double addrspace(3)* %lds) #0 { |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 222 | %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 223 | %add.x.0 = add nsw i32 %x.i, 64 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 224 | %arrayidx0 = getelementptr inbounds double, double addrspace(3)* %lds, i32 %add.x.0 |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 225 | %val0 = load double, double addrspace(3)* %arrayidx0, align 8 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 226 | %add.x.1 = add nsw i32 %x.i, 8129 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 227 | %arrayidx1 = getelementptr inbounds double, double addrspace(3)* %lds, i32 %add.x.1 |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 228 | %val1 = load double, double addrspace(3)* %arrayidx1, align 8 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 229 | %sum = fadd double %val0, %val1 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 230 | %out.gep = getelementptr inbounds double, double addrspace(1)* %out, i32 %x.i |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 231 | store double %sum, double addrspace(1)* %out.gep, align 8 |
| 232 | ret void |
| 233 | } |
| 234 | |
| 235 | ; The stride of 8 elements is 8 * 8 bytes. We need to make sure the |
| 236 | ; stride in elements, not bytes, is a multiple of 64. |
| 237 | |
| 238 | ; SI-LABEL: @byte_size_only_divisible_64_read2_f64 |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 239 | ; SI-NOT: ds_read2st_b64 |
| Tom Stellard | 1f3416a | 2015-04-08 01:09:19 +0000 | [diff] [blame] | 240 | ; SI: ds_read2_b64 v{{\[[0-9]+:[0-9]+\]}}, v{{[0-9]+}} offset1:8 |
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 241 | ; SI: s_endpgm |
| Matt Arsenault | 3dbeefa | 2017-03-21 21:39:51 +0000 | [diff] [blame^] | 242 | define amdgpu_kernel void @byte_size_only_divisible_64_read2_f64(double addrspace(1)* %out, double addrspace(3)* %lds) #0 { |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 243 | %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 244 | %arrayidx0 = getelementptr inbounds double, double addrspace(3)* %lds, i32 %x.i |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 245 | %val0 = load double, double addrspace(3)* %arrayidx0, align 8 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 246 | %add.x = add nsw i32 %x.i, 8 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 247 | %arrayidx1 = getelementptr inbounds double, double addrspace(3)* %lds, i32 %add.x |
| David Blaikie | a79ac14 | 2015-02-27 21:17:42 +0000 | [diff] [blame] | 248 | %val1 = load double, double addrspace(3)* %arrayidx1, align 8 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 249 | %sum = fadd double %val0, %val1 |
| David Blaikie | 79e6c74 | 2015-02-27 19:29:02 +0000 | [diff] [blame] | 250 | %out.gep = getelementptr inbounds double, double addrspace(1)* %out, i32 %x.i |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 251 | store double %sum, double addrspace(1)* %out.gep, align 4 |
| 252 | ret void |
| 253 | } |
| 254 | |
| 255 | ; Function Attrs: nounwind readnone |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 256 | declare i32 @llvm.amdgcn.workitem.id.x() #1 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 257 | |
| 258 | ; Function Attrs: nounwind readnone |
| Matt Arsenault | 9c47dd5 | 2016-02-11 06:02:01 +0000 | [diff] [blame] | 259 | declare i32 @llvm.amdgcn.workitem.id.y() #1 |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 260 | |
| Matt Arsenault | 45f8216 | 2016-07-11 23:35:48 +0000 | [diff] [blame] | 261 | attributes #0 = { nounwind } |
| Matt Arsenault | fe0a2e6 | 2014-10-10 22:12:32 +0000 | [diff] [blame] | 262 | attributes #1 = { nounwind readnone } |