blob: 725d7f047c47d5588b920834abb62363d8a6ef8e [file] [log] [blame]
Chris Lattner158e1f52006-02-05 05:50:24 +00001//===-- SparcTargetMachine.cpp - Define TargetMachine for Sparc -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner158e1f52006-02-05 05:50:24 +00007//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13#include "SparcTargetMachine.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000014#include "SparcTargetObjectFile.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "Sparc.h"
Andrew Trickccb67362012-02-03 05:12:41 +000016#include "llvm/CodeGen/Passes.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000017#include "llvm/IR/LegacyPassManager.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000018#include "llvm/Support/TargetRegistry.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000019using namespace llvm;
20
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000021extern "C" void LLVMInitializeSparcTarget() {
22 // Register the target.
Chris Lattner8228b112010-02-04 06:34:01 +000023 RegisterTargetMachine<SparcV8TargetMachine> X(TheSparcTarget);
24 RegisterTargetMachine<SparcV9TargetMachine> Y(TheSparcV9Target);
Douglas Katzman9160e782015-04-29 20:30:57 +000025 RegisterTargetMachine<SparcelTargetMachine> Z(TheSparcelTarget);
Jim Laskeyae92ce82006-09-07 23:39:26 +000026}
27
Douglas Katzman9160e782015-04-29 20:30:57 +000028static std::string computeDataLayout(const Triple &T, bool is64Bit) {
29 // Sparc is typically big endian, but some are little.
30 std::string Ret = T.getArch() == Triple::sparcel ? "e" : "E";
31 Ret += "-m:e";
Eric Christopher8b770652015-01-26 19:03:15 +000032
33 // Some ABIs have 32bit pointers.
34 if (!is64Bit)
35 Ret += "-p:32:32";
36
37 // Alignments for 64 bit integers.
38 Ret += "-i64:64";
39
40 // On SparcV9 128 floats are aligned to 128 bits, on others only to 64.
41 // On SparcV9 registers can hold 64 or 32 bits, on others only 32.
42 if (is64Bit)
43 Ret += "-n32:64";
44 else
45 Ret += "-f128:64-n32";
46
47 if (is64Bit)
48 Ret += "-S128";
49 else
50 Ret += "-S64";
51
52 return Ret;
53}
54
Chris Lattner158e1f52006-02-05 05:50:24 +000055/// SparcTargetMachine ctor - Create an ILP32 architecture model
56///
Daniel Sanders3e5de882015-06-11 19:41:26 +000057SparcTargetMachine::SparcTargetMachine(const Target &T, const Triple &TT,
Evan Cheng2129f592011-07-19 06:37:02 +000058 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000059 const TargetOptions &Options,
Evan Chengefd9b422011-07-20 07:51:56 +000060 Reloc::Model RM, CodeModel::Model CM,
Mehdi Amini93e1ea12015-03-12 00:07:24 +000061 CodeGenOpt::Level OL, bool is64bit)
Daniel Sanders3e5de882015-06-11 19:41:26 +000062 : LLVMTargetMachine(T, computeDataLayout(TT, is64bit), TT, CPU, FS, Options,
63 RM, CM, OL),
Mehdi Amini93e1ea12015-03-12 00:07:24 +000064 TLOF(make_unique<SparcELFTargetObjectFile>()),
Daniel Sanders3e5de882015-06-11 19:41:26 +000065 Subtarget(TT, CPU, FS, *this, is64bit) {
Rafael Espindola227144c2013-05-13 01:16:13 +000066 initAsmInfo();
Chris Lattner158e1f52006-02-05 05:50:24 +000067}
68
Reid Kleckner357600e2014-11-20 23:37:18 +000069SparcTargetMachine::~SparcTargetMachine() {}
70
Andrew Trickccb67362012-02-03 05:12:41 +000071namespace {
72/// Sparc Code Generator Pass Configuration Options.
73class SparcPassConfig : public TargetPassConfig {
74public:
Andrew Trickf8ea1082012-02-04 02:56:59 +000075 SparcPassConfig(SparcTargetMachine *TM, PassManagerBase &PM)
76 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +000077
78 SparcTargetMachine &getSparcTargetMachine() const {
79 return getTM<SparcTargetMachine>();
80 }
81
Robin Morissete2de06b2014-10-16 20:34:57 +000082 void addIRPasses() override;
Craig Topperb0c941b2014-04-29 07:57:13 +000083 bool addInstSelector() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +000084 void addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +000085};
86} // namespace
87
Andrew Trickf8ea1082012-02-04 02:56:59 +000088TargetPassConfig *SparcTargetMachine::createPassConfig(PassManagerBase &PM) {
89 return new SparcPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +000090}
91
Robin Morissete2de06b2014-10-16 20:34:57 +000092void SparcPassConfig::addIRPasses() {
93 addPass(createAtomicExpandPass(&getSparcTargetMachine()));
94
95 TargetPassConfig::addIRPasses();
96}
97
Andrew Trickccb67362012-02-03 05:12:41 +000098bool SparcPassConfig::addInstSelector() {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000099 addPass(createSparcISelDag(getSparcTargetMachine()));
Chris Lattner158e1f52006-02-05 05:50:24 +0000100 return false;
101}
102
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000103void SparcPassConfig::addPreEmitPass(){
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000104 addPass(createSparcDelaySlotFillerPass(getSparcTargetMachine()));
Chris Lattner12e97302006-09-04 04:14:57 +0000105}
Chris Lattner8228b112010-02-04 06:34:01 +0000106
David Blaikiea379b1812011-12-20 02:50:00 +0000107void SparcV8TargetMachine::anchor() { }
108
Daniel Sanders3e5de882015-06-11 19:41:26 +0000109SparcV8TargetMachine::SparcV8TargetMachine(const Target &T, const Triple &TT,
110 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000111 const TargetOptions &Options,
Daniel Sanders3e5de882015-06-11 19:41:26 +0000112 Reloc::Model RM, CodeModel::Model CM,
Evan Chengecb29082011-11-16 08:38:26 +0000113 CodeGenOpt::Level OL)
Daniel Sanders3e5de882015-06-11 19:41:26 +0000114 : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Chris Lattner8228b112010-02-04 06:34:01 +0000115
David Blaikiea379b1812011-12-20 02:50:00 +0000116void SparcV9TargetMachine::anchor() { }
117
Daniel Sanders3e5de882015-06-11 19:41:26 +0000118SparcV9TargetMachine::SparcV9TargetMachine(const Target &T, const Triple &TT,
Douglas Katzman9160e782015-04-29 20:30:57 +0000119 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000120 const TargetOptions &Options,
Douglas Katzman9160e782015-04-29 20:30:57 +0000121 Reloc::Model RM, CodeModel::Model CM,
Evan Chengecb29082011-11-16 08:38:26 +0000122 CodeGenOpt::Level OL)
Douglas Katzman9160e782015-04-29 20:30:57 +0000123 : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
124
125void SparcelTargetMachine::anchor() {}
126
Daniel Sanders3e5de882015-06-11 19:41:26 +0000127SparcelTargetMachine::SparcelTargetMachine(const Target &T, const Triple &TT,
Douglas Katzman9160e782015-04-29 20:30:57 +0000128 StringRef CPU, StringRef FS,
129 const TargetOptions &Options,
130 Reloc::Model RM, CodeModel::Model CM,
131 CodeGenOpt::Level OL)
132 : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}