blob: c8d0d882999db5bd734e9bff359acc7bda53947a [file] [log] [blame]
Akira Hatanaka71928e62012-04-17 18:03:21 +00001//===- MipsDisassembler.cpp - Disassembler for Mips -------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the Mips Disassembler.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Mips.h"
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000015#include "MipsRegisterInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "MipsSubtarget.h"
Akira Hatanaka71928e62012-04-17 18:03:21 +000017#include "llvm/MC/MCDisassembler.h"
Jim Grosbachecaef492012-08-14 19:06:05 +000018#include "llvm/MC/MCFixedLenDisassembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "llvm/MC/MCInst.h"
20#include "llvm/MC/MCSubtargetInfo.h"
21#include "llvm/Support/MathExtras.h"
Akira Hatanaka71928e62012-04-17 18:03:21 +000022#include "llvm/Support/MemoryObject.h"
23#include "llvm/Support/TargetRegistry.h"
Akira Hatanaka71928e62012-04-17 18:03:21 +000024
Akira Hatanaka71928e62012-04-17 18:03:21 +000025using namespace llvm;
26
27typedef MCDisassembler::DecodeStatus DecodeStatus;
28
Benjamin Kramercb3e98c2012-05-01 14:34:24 +000029namespace {
30
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000031/// MipsDisassemblerBase - a disasembler class for Mips.
32class MipsDisassemblerBase : public MCDisassembler {
Akira Hatanaka71928e62012-04-17 18:03:21 +000033public:
34 /// Constructor - Initializes the disassembler.
35 ///
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000036 MipsDisassemblerBase(const MCSubtargetInfo &STI, const MCRegisterInfo *Info,
37 bool bigEndian) :
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +000038 MCDisassembler(STI), RegInfo(Info),
39 IsN64(STI.getFeatureBits() & Mips::FeatureN64), isBigEndian(bigEndian) {}
Akira Hatanaka71928e62012-04-17 18:03:21 +000040
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000041 virtual ~MipsDisassemblerBase() {}
Akira Hatanaka71928e62012-04-17 18:03:21 +000042
Benjamin Kramerdcfd5b52013-08-03 22:16:16 +000043 const MCRegisterInfo *getRegInfo() const { return RegInfo.get(); }
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000044
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +000045 bool isN64() const { return IsN64; }
46
Akira Hatanaka71928e62012-04-17 18:03:21 +000047private:
Benjamin Kramerdcfd5b52013-08-03 22:16:16 +000048 OwningPtr<const MCRegisterInfo> RegInfo;
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +000049 bool IsN64;
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000050protected:
Akira Hatanaka71928e62012-04-17 18:03:21 +000051 bool isBigEndian;
52};
53
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000054/// MipsDisassembler - a disasembler class for Mips32.
55class MipsDisassembler : public MipsDisassemblerBase {
Vladimir Medicdde3d582013-09-06 12:30:36 +000056 bool IsMicroMips;
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000057public:
58 /// Constructor - Initializes the disassembler.
59 ///
60 MipsDisassembler(const MCSubtargetInfo &STI, const MCRegisterInfo *Info,
61 bool bigEndian) :
Vladimir Medicdde3d582013-09-06 12:30:36 +000062 MipsDisassemblerBase(STI, Info, bigEndian) {
63 IsMicroMips = STI.getFeatureBits() & Mips::FeatureMicroMips;
64 }
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000065
66 /// getInstruction - See MCDisassembler.
67 virtual DecodeStatus getInstruction(MCInst &instr,
68 uint64_t &size,
69 const MemoryObject &region,
70 uint64_t address,
71 raw_ostream &vStream,
72 raw_ostream &cStream) const;
73};
74
Akira Hatanaka71928e62012-04-17 18:03:21 +000075
76/// Mips64Disassembler - a disasembler class for Mips64.
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000077class Mips64Disassembler : public MipsDisassemblerBase {
Akira Hatanaka71928e62012-04-17 18:03:21 +000078public:
79 /// Constructor - Initializes the disassembler.
80 ///
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000081 Mips64Disassembler(const MCSubtargetInfo &STI, const MCRegisterInfo *Info,
82 bool bigEndian) :
83 MipsDisassemblerBase(STI, Info, bigEndian) {}
Akira Hatanaka71928e62012-04-17 18:03:21 +000084
85 /// getInstruction - See MCDisassembler.
Akira Hatanaka9bf2b562012-07-09 18:46:47 +000086 virtual DecodeStatus getInstruction(MCInst &instr,
87 uint64_t &size,
88 const MemoryObject &region,
89 uint64_t address,
90 raw_ostream &vStream,
91 raw_ostream &cStream) const;
Akira Hatanaka71928e62012-04-17 18:03:21 +000092};
93
Benjamin Kramercb3e98c2012-05-01 14:34:24 +000094} // end anonymous namespace
95
Akira Hatanaka71928e62012-04-17 18:03:21 +000096// Forward declare these because the autogenerated code will reference them.
97// Definitions are further down.
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000098static DecodeStatus DecodeGPR64RegisterClass(MCInst &Inst,
99 unsigned RegNo,
100 uint64_t Address,
101 const void *Decoder);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000102
Reed Kotlerec8a5492013-02-14 03:05:25 +0000103static DecodeStatus DecodeCPU16RegsRegisterClass(MCInst &Inst,
104 unsigned RegNo,
105 uint64_t Address,
106 const void *Decoder);
107
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000108static DecodeStatus DecodeGPR32RegisterClass(MCInst &Inst,
109 unsigned RegNo,
110 uint64_t Address,
111 const void *Decoder);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000112
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000113static DecodeStatus DecodePtrRegisterClass(MCInst &Inst,
114 unsigned Insn,
115 uint64_t Address,
116 const void *Decoder);
117
Akira Hatanaka654655f2013-08-14 00:53:38 +0000118static DecodeStatus DecodeDSPRRegisterClass(MCInst &Inst,
119 unsigned RegNo,
120 uint64_t Address,
121 const void *Decoder);
Akira Hatanakaecabd1a2012-09-27 02:01:10 +0000122
Akira Hatanaka71928e62012-04-17 18:03:21 +0000123static DecodeStatus DecodeFGR64RegisterClass(MCInst &Inst,
124 unsigned RegNo,
125 uint64_t Address,
126 const void *Decoder);
127
128static DecodeStatus DecodeFGR32RegisterClass(MCInst &Inst,
129 unsigned RegNo,
130 uint64_t Address,
131 const void *Decoder);
132
Akira Hatanaka14e31a22013-08-20 22:58:56 +0000133static DecodeStatus DecodeFGRH32RegisterClass(MCInst &Inst,
134 unsigned RegNo,
135 uint64_t Address,
136 const void *Decoder);
137
Akira Hatanaka71928e62012-04-17 18:03:21 +0000138static DecodeStatus DecodeCCRRegisterClass(MCInst &Inst,
139 unsigned RegNo,
140 uint64_t Address,
141 const void *Decoder);
142
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000143static DecodeStatus DecodeFCCRegisterClass(MCInst &Inst,
144 unsigned RegNo,
145 uint64_t Address,
146 const void *Decoder);
147
Akira Hatanaka71928e62012-04-17 18:03:21 +0000148static DecodeStatus DecodeHWRegsRegisterClass(MCInst &Inst,
149 unsigned Insn,
150 uint64_t Address,
151 const void *Decoder);
152
153static DecodeStatus DecodeAFGR64RegisterClass(MCInst &Inst,
154 unsigned RegNo,
155 uint64_t Address,
156 const void *Decoder);
157
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000158static DecodeStatus DecodeACC64DSPRegisterClass(MCInst &Inst,
159 unsigned RegNo,
160 uint64_t Address,
161 const void *Decoder);
Akira Hatanakaecabd1a2012-09-27 02:01:10 +0000162
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000163static DecodeStatus DecodeHI32DSPRegisterClass(MCInst &Inst,
164 unsigned RegNo,
165 uint64_t Address,
166 const void *Decoder);
Akira Hatanaka59bfaf72013-04-18 00:52:44 +0000167
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000168static DecodeStatus DecodeLO32DSPRegisterClass(MCInst &Inst,
169 unsigned RegNo,
170 uint64_t Address,
171 const void *Decoder);
Akira Hatanaka59bfaf72013-04-18 00:52:44 +0000172
Jack Carter3eb663b2013-09-26 00:09:46 +0000173static DecodeStatus DecodeMSA128BRegisterClass(MCInst &Inst,
174 unsigned RegNo,
175 uint64_t Address,
176 const void *Decoder);
177
Jack Carter5dc8ac92013-09-25 23:50:44 +0000178static DecodeStatus DecodeMSA128HRegisterClass(MCInst &Inst,
179 unsigned RegNo,
180 uint64_t Address,
181 const void *Decoder);
182
183static DecodeStatus DecodeMSA128WRegisterClass(MCInst &Inst,
184 unsigned RegNo,
185 uint64_t Address,
186 const void *Decoder);
187
188static DecodeStatus DecodeMSA128DRegisterClass(MCInst &Inst,
189 unsigned RegNo,
190 uint64_t Address,
191 const void *Decoder);
192
Akira Hatanaka71928e62012-04-17 18:03:21 +0000193static DecodeStatus DecodeBranchTarget(MCInst &Inst,
194 unsigned Offset,
195 uint64_t Address,
196 const void *Decoder);
197
Akira Hatanaka71928e62012-04-17 18:03:21 +0000198static DecodeStatus DecodeJumpTarget(MCInst &Inst,
199 unsigned Insn,
200 uint64_t Address,
201 const void *Decoder);
202
203static DecodeStatus DecodeMem(MCInst &Inst,
204 unsigned Insn,
205 uint64_t Address,
206 const void *Decoder);
207
Vladimir Medicdde3d582013-09-06 12:30:36 +0000208static DecodeStatus DecodeMemMMImm12(MCInst &Inst,
209 unsigned Insn,
210 uint64_t Address,
211 const void *Decoder);
212
213static DecodeStatus DecodeMemMMImm16(MCInst &Inst,
214 unsigned Insn,
215 uint64_t Address,
216 const void *Decoder);
217
Akira Hatanaka71928e62012-04-17 18:03:21 +0000218static DecodeStatus DecodeFMem(MCInst &Inst, unsigned Insn,
219 uint64_t Address,
220 const void *Decoder);
221
222static DecodeStatus DecodeSimm16(MCInst &Inst,
223 unsigned Insn,
224 uint64_t Address,
225 const void *Decoder);
226
Akira Hatanaka71928e62012-04-17 18:03:21 +0000227static DecodeStatus DecodeInsSize(MCInst &Inst,
228 unsigned Insn,
229 uint64_t Address,
230 const void *Decoder);
231
232static DecodeStatus DecodeExtSize(MCInst &Inst,
233 unsigned Insn,
234 uint64_t Address,
235 const void *Decoder);
236
237namespace llvm {
238extern Target TheMipselTarget, TheMipsTarget, TheMips64Target,
239 TheMips64elTarget;
240}
241
242static MCDisassembler *createMipsDisassembler(
243 const Target &T,
244 const MCSubtargetInfo &STI) {
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000245 return new MipsDisassembler(STI, T.createMCRegInfo(""), true);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000246}
247
248static MCDisassembler *createMipselDisassembler(
249 const Target &T,
250 const MCSubtargetInfo &STI) {
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000251 return new MipsDisassembler(STI, T.createMCRegInfo(""), false);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000252}
253
254static MCDisassembler *createMips64Disassembler(
255 const Target &T,
256 const MCSubtargetInfo &STI) {
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000257 return new Mips64Disassembler(STI, T.createMCRegInfo(""), true);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000258}
259
260static MCDisassembler *createMips64elDisassembler(
261 const Target &T,
262 const MCSubtargetInfo &STI) {
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000263 return new Mips64Disassembler(STI, T.createMCRegInfo(""), false);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000264}
265
266extern "C" void LLVMInitializeMipsDisassembler() {
267 // Register the disassembler.
268 TargetRegistry::RegisterMCDisassembler(TheMipsTarget,
269 createMipsDisassembler);
270 TargetRegistry::RegisterMCDisassembler(TheMipselTarget,
271 createMipselDisassembler);
272 TargetRegistry::RegisterMCDisassembler(TheMips64Target,
273 createMips64Disassembler);
274 TargetRegistry::RegisterMCDisassembler(TheMips64elTarget,
275 createMips64elDisassembler);
276}
277
278
279#include "MipsGenDisassemblerTables.inc"
280
281 /// readInstruction - read four bytes from the MemoryObject
282 /// and return 32 bit word sorted according to the given endianess
283static DecodeStatus readInstruction32(const MemoryObject &region,
284 uint64_t address,
285 uint64_t &size,
286 uint32_t &insn,
Vladimir Medicdde3d582013-09-06 12:30:36 +0000287 bool isBigEndian,
288 bool IsMicroMips) {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000289 uint8_t Bytes[4];
290
291 // We want to read exactly 4 Bytes of data.
Benjamin Kramer534d3a42013-05-24 10:54:58 +0000292 if (region.readBytes(address, 4, Bytes) == -1) {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000293 size = 0;
294 return MCDisassembler::Fail;
295 }
296
297 if (isBigEndian) {
298 // Encoded as a big-endian 32-bit word in the stream.
299 insn = (Bytes[3] << 0) |
300 (Bytes[2] << 8) |
301 (Bytes[1] << 16) |
302 (Bytes[0] << 24);
303 }
304 else {
305 // Encoded as a small-endian 32-bit word in the stream.
Vladimir Medicdde3d582013-09-06 12:30:36 +0000306 // Little-endian byte ordering:
307 // mips32r2: 4 | 3 | 2 | 1
308 // microMIPS: 2 | 1 | 4 | 3
309 if (IsMicroMips) {
310 insn = (Bytes[2] << 0) |
311 (Bytes[3] << 8) |
312 (Bytes[0] << 16) |
313 (Bytes[1] << 24);
314 } else {
315 insn = (Bytes[0] << 0) |
316 (Bytes[1] << 8) |
317 (Bytes[2] << 16) |
318 (Bytes[3] << 24);
319 }
Akira Hatanaka71928e62012-04-17 18:03:21 +0000320 }
321
322 return MCDisassembler::Success;
323}
324
325DecodeStatus
326MipsDisassembler::getInstruction(MCInst &instr,
327 uint64_t &Size,
328 const MemoryObject &Region,
329 uint64_t Address,
330 raw_ostream &vStream,
331 raw_ostream &cStream) const {
332 uint32_t Insn;
333
334 DecodeStatus Result = readInstruction32(Region, Address, Size,
Vladimir Medicdde3d582013-09-06 12:30:36 +0000335 Insn, isBigEndian, IsMicroMips);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000336 if (Result == MCDisassembler::Fail)
337 return MCDisassembler::Fail;
338
Vladimir Medicdde3d582013-09-06 12:30:36 +0000339 if (IsMicroMips) {
340 // Calling the auto-generated decoder function.
341 Result = decodeInstruction(DecoderTableMicroMips32, instr, Insn, Address,
342 this, STI);
343 if (Result != MCDisassembler::Fail) {
344 Size = 4;
345 return Result;
346 }
347 return MCDisassembler::Fail;
348 }
349
Akira Hatanaka71928e62012-04-17 18:03:21 +0000350 // Calling the auto-generated decoder function.
Jim Grosbachecaef492012-08-14 19:06:05 +0000351 Result = decodeInstruction(DecoderTableMips32, instr, Insn, Address,
352 this, STI);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000353 if (Result != MCDisassembler::Fail) {
354 Size = 4;
355 return Result;
356 }
357
358 return MCDisassembler::Fail;
359}
360
361DecodeStatus
362Mips64Disassembler::getInstruction(MCInst &instr,
363 uint64_t &Size,
364 const MemoryObject &Region,
365 uint64_t Address,
366 raw_ostream &vStream,
367 raw_ostream &cStream) const {
368 uint32_t Insn;
369
370 DecodeStatus Result = readInstruction32(Region, Address, Size,
Vladimir Medicdde3d582013-09-06 12:30:36 +0000371 Insn, isBigEndian, false);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000372 if (Result == MCDisassembler::Fail)
373 return MCDisassembler::Fail;
374
375 // Calling the auto-generated decoder function.
Jim Grosbachecaef492012-08-14 19:06:05 +0000376 Result = decodeInstruction(DecoderTableMips6432, instr, Insn, Address,
377 this, STI);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000378 if (Result != MCDisassembler::Fail) {
379 Size = 4;
380 return Result;
381 }
382 // If we fail to decode in Mips64 decoder space we can try in Mips32
Jim Grosbachecaef492012-08-14 19:06:05 +0000383 Result = decodeInstruction(DecoderTableMips32, instr, Insn, Address,
384 this, STI);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000385 if (Result != MCDisassembler::Fail) {
386 Size = 4;
387 return Result;
388 }
389
390 return MCDisassembler::Fail;
391}
392
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000393static unsigned getReg(const void *D, unsigned RC, unsigned RegNo) {
394 const MipsDisassemblerBase *Dis = static_cast<const MipsDisassemblerBase*>(D);
395 return *(Dis->getRegInfo()->getRegClass(RC).begin() + RegNo);
396}
397
Reed Kotlerec8a5492013-02-14 03:05:25 +0000398static DecodeStatus DecodeCPU16RegsRegisterClass(MCInst &Inst,
399 unsigned RegNo,
400 uint64_t Address,
401 const void *Decoder) {
402
403 return MCDisassembler::Fail;
404
405}
406
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000407static DecodeStatus DecodeGPR64RegisterClass(MCInst &Inst,
408 unsigned RegNo,
409 uint64_t Address,
410 const void *Decoder) {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000411
412 if (RegNo > 31)
413 return MCDisassembler::Fail;
414
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000415 unsigned Reg = getReg(Decoder, Mips::GPR64RegClassID, RegNo);
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000416 Inst.addOperand(MCOperand::CreateReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000417 return MCDisassembler::Success;
418}
419
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000420static DecodeStatus DecodeGPR32RegisterClass(MCInst &Inst,
421 unsigned RegNo,
422 uint64_t Address,
423 const void *Decoder) {
Akira Hatanaka71928e62012-04-17 18:03:21 +0000424 if (RegNo > 31)
425 return MCDisassembler::Fail;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000426 unsigned Reg = getReg(Decoder, Mips::GPR32RegClassID, RegNo);
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000427 Inst.addOperand(MCOperand::CreateReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000428 return MCDisassembler::Success;
429}
430
Akira Hatanaka9bfa2e22013-08-28 00:55:15 +0000431static DecodeStatus DecodePtrRegisterClass(MCInst &Inst,
432 unsigned RegNo,
433 uint64_t Address,
434 const void *Decoder) {
435 if (static_cast<const MipsDisassembler *>(Decoder)->isN64())
436 return DecodeGPR64RegisterClass(Inst, RegNo, Address, Decoder);
437
438 return DecodeGPR32RegisterClass(Inst, RegNo, Address, Decoder);
439}
440
Akira Hatanaka654655f2013-08-14 00:53:38 +0000441static DecodeStatus DecodeDSPRRegisterClass(MCInst &Inst,
442 unsigned RegNo,
443 uint64_t Address,
444 const void *Decoder) {
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000445 return DecodeGPR32RegisterClass(Inst, RegNo, Address, Decoder);
Akira Hatanakaecabd1a2012-09-27 02:01:10 +0000446}
447
Akira Hatanaka71928e62012-04-17 18:03:21 +0000448static DecodeStatus DecodeFGR64RegisterClass(MCInst &Inst,
449 unsigned RegNo,
450 uint64_t Address,
451 const void *Decoder) {
452 if (RegNo > 31)
453 return MCDisassembler::Fail;
454
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000455 unsigned Reg = getReg(Decoder, Mips::FGR64RegClassID, RegNo);
456 Inst.addOperand(MCOperand::CreateReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000457 return MCDisassembler::Success;
458}
459
460static DecodeStatus DecodeFGR32RegisterClass(MCInst &Inst,
461 unsigned RegNo,
462 uint64_t Address,
463 const void *Decoder) {
464 if (RegNo > 31)
465 return MCDisassembler::Fail;
466
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000467 unsigned Reg = getReg(Decoder, Mips::FGR32RegClassID, RegNo);
468 Inst.addOperand(MCOperand::CreateReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000469 return MCDisassembler::Success;
470}
471
Akira Hatanaka14e31a22013-08-20 22:58:56 +0000472static DecodeStatus DecodeFGRH32RegisterClass(MCInst &Inst,
473 unsigned RegNo,
474 uint64_t Address,
475 const void *Decoder) {
476 if (RegNo > 31)
477 return MCDisassembler::Fail;
478
479 unsigned Reg = getReg(Decoder, Mips::FGRH32RegClassID, RegNo);
480 Inst.addOperand(MCOperand::CreateReg(Reg));
481 return MCDisassembler::Success;
482}
483
Akira Hatanaka71928e62012-04-17 18:03:21 +0000484static DecodeStatus DecodeCCRRegisterClass(MCInst &Inst,
485 unsigned RegNo,
486 uint64_t Address,
487 const void *Decoder) {
Chad Rosier253777f2013-06-26 22:23:32 +0000488 if (RegNo > 31)
489 return MCDisassembler::Fail;
490 unsigned Reg = getReg(Decoder, Mips::CCRRegClassID, RegNo);
491 Inst.addOperand(MCOperand::CreateReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000492 return MCDisassembler::Success;
493}
494
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +0000495static DecodeStatus DecodeFCCRegisterClass(MCInst &Inst,
496 unsigned RegNo,
497 uint64_t Address,
498 const void *Decoder) {
499 if (RegNo > 7)
500 return MCDisassembler::Fail;
501 unsigned Reg = getReg(Decoder, Mips::FCCRegClassID, RegNo);
502 Inst.addOperand(MCOperand::CreateReg(Reg));
503 return MCDisassembler::Success;
504}
505
Akira Hatanaka71928e62012-04-17 18:03:21 +0000506static DecodeStatus DecodeMem(MCInst &Inst,
507 unsigned Insn,
508 uint64_t Address,
509 const void *Decoder) {
510 int Offset = SignExtend32<16>(Insn & 0xffff);
Jim Grosbachecaef492012-08-14 19:06:05 +0000511 unsigned Reg = fieldFromInstruction(Insn, 16, 5);
512 unsigned Base = fieldFromInstruction(Insn, 21, 5);
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000513
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000514 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
515 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000516
517 if(Inst.getOpcode() == Mips::SC){
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000518 Inst.addOperand(MCOperand::CreateReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000519 }
520
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000521 Inst.addOperand(MCOperand::CreateReg(Reg));
522 Inst.addOperand(MCOperand::CreateReg(Base));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000523 Inst.addOperand(MCOperand::CreateImm(Offset));
524
525 return MCDisassembler::Success;
526}
527
Vladimir Medicdde3d582013-09-06 12:30:36 +0000528static DecodeStatus DecodeMemMMImm12(MCInst &Inst,
529 unsigned Insn,
530 uint64_t Address,
531 const void *Decoder) {
532 int Offset = SignExtend32<12>(Insn & 0x0fff);
533 unsigned Reg = fieldFromInstruction(Insn, 21, 5);
534 unsigned Base = fieldFromInstruction(Insn, 16, 5);
535
536 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
537 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
538
539 Inst.addOperand(MCOperand::CreateReg(Reg));
540 Inst.addOperand(MCOperand::CreateReg(Base));
541 Inst.addOperand(MCOperand::CreateImm(Offset));
542
543 return MCDisassembler::Success;
544}
545
546static DecodeStatus DecodeMemMMImm16(MCInst &Inst,
547 unsigned Insn,
548 uint64_t Address,
549 const void *Decoder) {
550 int Offset = SignExtend32<16>(Insn & 0xffff);
551 unsigned Reg = fieldFromInstruction(Insn, 21, 5);
552 unsigned Base = fieldFromInstruction(Insn, 16, 5);
553
554 Reg = getReg(Decoder, Mips::GPR32RegClassID, Reg);
555 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
556
557 Inst.addOperand(MCOperand::CreateReg(Reg));
558 Inst.addOperand(MCOperand::CreateReg(Base));
559 Inst.addOperand(MCOperand::CreateImm(Offset));
560
561 return MCDisassembler::Success;
562}
563
Akira Hatanaka71928e62012-04-17 18:03:21 +0000564static DecodeStatus DecodeFMem(MCInst &Inst,
565 unsigned Insn,
566 uint64_t Address,
567 const void *Decoder) {
568 int Offset = SignExtend32<16>(Insn & 0xffff);
Jim Grosbachecaef492012-08-14 19:06:05 +0000569 unsigned Reg = fieldFromInstruction(Insn, 16, 5);
570 unsigned Base = fieldFromInstruction(Insn, 21, 5);
Akira Hatanaka71928e62012-04-17 18:03:21 +0000571
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000572 Reg = getReg(Decoder, Mips::FGR64RegClassID, Reg);
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000573 Base = getReg(Decoder, Mips::GPR32RegClassID, Base);
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000574
575 Inst.addOperand(MCOperand::CreateReg(Reg));
576 Inst.addOperand(MCOperand::CreateReg(Base));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000577 Inst.addOperand(MCOperand::CreateImm(Offset));
578
579 return MCDisassembler::Success;
580}
581
582
583static DecodeStatus DecodeHWRegsRegisterClass(MCInst &Inst,
584 unsigned RegNo,
585 uint64_t Address,
586 const void *Decoder) {
587 // Currently only hardware register 29 is supported.
588 if (RegNo != 29)
589 return MCDisassembler::Fail;
590 Inst.addOperand(MCOperand::CreateReg(Mips::HWR29));
591 return MCDisassembler::Success;
592}
593
Akira Hatanaka71928e62012-04-17 18:03:21 +0000594static DecodeStatus DecodeAFGR64RegisterClass(MCInst &Inst,
595 unsigned RegNo,
596 uint64_t Address,
597 const void *Decoder) {
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000598 if (RegNo > 30 || RegNo %2)
Akira Hatanaka71928e62012-04-17 18:03:21 +0000599 return MCDisassembler::Fail;
600
Akira Hatanaka9bf2b562012-07-09 18:46:47 +0000601 ;
602 unsigned Reg = getReg(Decoder, Mips::AFGR64RegClassID, RegNo /2);
603 Inst.addOperand(MCOperand::CreateReg(Reg));
Akira Hatanaka71928e62012-04-17 18:03:21 +0000604 return MCDisassembler::Success;
605}
606
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000607static DecodeStatus DecodeACC64DSPRegisterClass(MCInst &Inst,
608 unsigned RegNo,
609 uint64_t Address,
610 const void *Decoder) {
Akira Hatanakaecabd1a2012-09-27 02:01:10 +0000611 if (RegNo >= 4)
612 return MCDisassembler::Fail;
613
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000614 unsigned Reg = getReg(Decoder, Mips::ACC64DSPRegClassID, RegNo);
Akira Hatanakaecabd1a2012-09-27 02:01:10 +0000615 Inst.addOperand(MCOperand::CreateReg(Reg));
616 return MCDisassembler::Success;
617}
618
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000619static DecodeStatus DecodeHI32DSPRegisterClass(MCInst &Inst,
620 unsigned RegNo,
621 uint64_t Address,
622 const void *Decoder) {
Akira Hatanaka59bfaf72013-04-18 00:52:44 +0000623 if (RegNo >= 4)
624 return MCDisassembler::Fail;
625
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000626 unsigned Reg = getReg(Decoder, Mips::HI32DSPRegClassID, RegNo);
Akira Hatanaka59bfaf72013-04-18 00:52:44 +0000627 Inst.addOperand(MCOperand::CreateReg(Reg));
628 return MCDisassembler::Success;
629}
630
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000631static DecodeStatus DecodeLO32DSPRegisterClass(MCInst &Inst,
632 unsigned RegNo,
633 uint64_t Address,
634 const void *Decoder) {
Akira Hatanaka59bfaf72013-04-18 00:52:44 +0000635 if (RegNo >= 4)
636 return MCDisassembler::Fail;
637
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000638 unsigned Reg = getReg(Decoder, Mips::LO32DSPRegClassID, RegNo);
Akira Hatanaka59bfaf72013-04-18 00:52:44 +0000639 Inst.addOperand(MCOperand::CreateReg(Reg));
640 return MCDisassembler::Success;
641}
642
Jack Carter3eb663b2013-09-26 00:09:46 +0000643static DecodeStatus DecodeMSA128BRegisterClass(MCInst &Inst,
644 unsigned RegNo,
645 uint64_t Address,
646 const void *Decoder) {
647 if (RegNo > 31)
648 return MCDisassembler::Fail;
649
650 unsigned Reg = getReg(Decoder, Mips::MSA128BRegClassID, RegNo);
651 Inst.addOperand(MCOperand::CreateReg(Reg));
652 return MCDisassembler::Success;
653}
654
Jack Carter5dc8ac92013-09-25 23:50:44 +0000655static DecodeStatus DecodeMSA128HRegisterClass(MCInst &Inst,
656 unsigned RegNo,
657 uint64_t Address,
658 const void *Decoder) {
659 if (RegNo > 31)
660 return MCDisassembler::Fail;
661
662 unsigned Reg = getReg(Decoder, Mips::MSA128HRegClassID, RegNo);
663 Inst.addOperand(MCOperand::CreateReg(Reg));
664 return MCDisassembler::Success;
665}
666
667static DecodeStatus DecodeMSA128WRegisterClass(MCInst &Inst,
668 unsigned RegNo,
669 uint64_t Address,
670 const void *Decoder) {
671 if (RegNo > 31)
672 return MCDisassembler::Fail;
673
674 unsigned Reg = getReg(Decoder, Mips::MSA128WRegClassID, RegNo);
675 Inst.addOperand(MCOperand::CreateReg(Reg));
676 return MCDisassembler::Success;
677}
678
679static DecodeStatus DecodeMSA128DRegisterClass(MCInst &Inst,
680 unsigned RegNo,
681 uint64_t Address,
682 const void *Decoder) {
683 if (RegNo > 31)
684 return MCDisassembler::Fail;
685
686 unsigned Reg = getReg(Decoder, Mips::MSA128DRegClassID, RegNo);
687 Inst.addOperand(MCOperand::CreateReg(Reg));
688 return MCDisassembler::Success;
689}
690
Akira Hatanaka71928e62012-04-17 18:03:21 +0000691static DecodeStatus DecodeBranchTarget(MCInst &Inst,
692 unsigned Offset,
693 uint64_t Address,
694 const void *Decoder) {
695 unsigned BranchOffset = Offset & 0xffff;
696 BranchOffset = SignExtend32<18>(BranchOffset << 2) + 4;
697 Inst.addOperand(MCOperand::CreateImm(BranchOffset));
698 return MCDisassembler::Success;
699}
700
Akira Hatanaka71928e62012-04-17 18:03:21 +0000701static DecodeStatus DecodeJumpTarget(MCInst &Inst,
702 unsigned Insn,
703 uint64_t Address,
704 const void *Decoder) {
705
Jim Grosbachecaef492012-08-14 19:06:05 +0000706 unsigned JumpOffset = fieldFromInstruction(Insn, 0, 26) << 2;
Akira Hatanaka71928e62012-04-17 18:03:21 +0000707 Inst.addOperand(MCOperand::CreateImm(JumpOffset));
708 return MCDisassembler::Success;
709}
710
711
712static DecodeStatus DecodeSimm16(MCInst &Inst,
713 unsigned Insn,
714 uint64_t Address,
715 const void *Decoder) {
716 Inst.addOperand(MCOperand::CreateImm(SignExtend32<16>(Insn)));
717 return MCDisassembler::Success;
718}
719
720static DecodeStatus DecodeInsSize(MCInst &Inst,
721 unsigned Insn,
722 uint64_t Address,
723 const void *Decoder) {
724 // First we need to grab the pos(lsb) from MCInst.
725 int Pos = Inst.getOperand(2).getImm();
726 int Size = (int) Insn - Pos + 1;
727 Inst.addOperand(MCOperand::CreateImm(SignExtend32<16>(Size)));
728 return MCDisassembler::Success;
729}
730
731static DecodeStatus DecodeExtSize(MCInst &Inst,
732 unsigned Insn,
733 uint64_t Address,
734 const void *Decoder) {
735 int Size = (int) Insn + 1;
736 Inst.addOperand(MCOperand::CreateImm(SignExtend32<16>(Size)));
737 return MCDisassembler::Success;
738}