blob: e2826f726dda57223227982d2eafd75c36c1ed2d [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey48850c12006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Hal Finkel0d8db462014-05-11 19:29:11 +000021#include "llvm/ADT/StringSwitch.h"
Eric Christopher89958332014-05-31 00:07:32 +000022#include "llvm/ADT/Triple.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000023#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/Constants.h"
32#include "llvm/IR/DerivedTypes.h"
33#include "llvm/IR/Function.h"
34#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000037#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000038#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000039#include "llvm/Target/TargetOptions.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000040using namespace llvm;
41
Hal Finkel595817e2012-06-04 02:21:00 +000042static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
43cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000044
Hal Finkel4e9f1a82012-06-10 19:32:29 +000045static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
46cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
47
Hal Finkel8d7fbc92013-03-15 15:27:13 +000048static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
49cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
50
Hal Finkel940ab932014-02-28 00:27:01 +000051// FIXME: Remove this once the bug has been fixed!
52extern cl::opt<bool> ANDIGlueBug;
53
Eric Christopher89958332014-05-31 00:07:32 +000054static TargetLoweringObjectFile *createTLOF(const Triple &TT) {
Eric Christophera84189a2014-06-02 17:29:07 +000055 // If it isn't a Mach-O file then it's going to be a linux ELF
56 // object file.
Eric Christopher89958332014-05-31 00:07:32 +000057 if (TT.isOSDarwin())
Bill Wendlingbbcaa402010-03-15 21:09:38 +000058 return new TargetLoweringObjectFileMachO();
Eric Christophera84189a2014-06-02 17:29:07 +000059
60 return new PPC64LinuxTargetObjectFile();
Chris Lattner5e693ed2009-07-28 03:13:23 +000061}
62
Chris Lattner584a11a2006-11-02 01:44:04 +000063PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Eric Christopher89958332014-05-31 00:07:32 +000064 : TargetLowering(TM, createTLOF(Triple(TM.getTargetTriple()))),
Eric Christopherb1aaebe2014-06-12 22:38:18 +000065 Subtarget(*TM.getSubtargetImpl()) {
Nate Begeman4dd38312005-10-21 00:02:42 +000066 setPow2DivIsCheap();
Dale Johannesenc31eb202008-07-31 18:13:12 +000067
Chris Lattnera028e7a2005-09-27 22:18:25 +000068 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000069 setUseUnderscoreSetJmp(true);
70 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000071
Chris Lattnerd10babf2010-10-10 18:34:00 +000072 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
73 // arguments are at least 4/8 bytes aligned.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000074 bool isPPC64 = Subtarget.isPPC64();
Evan Cheng39e90022012-07-02 22:39:56 +000075 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000076
Chris Lattnerf22556d2005-08-16 17:14:42 +000077 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000078 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
79 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
80 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000081
Evan Cheng5d9fd972006-10-04 00:56:09 +000082 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson9f944592009-08-11 20:47:22 +000083 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
84 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands95d46ef2008-01-23 20:39:46 +000085
Owen Anderson9f944592009-08-11 20:47:22 +000086 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000087
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000088 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000089 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +000099
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000100 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000101 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
102
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000103 if (isPPC64 || Subtarget.hasFPCVT()) {
Hal Finkel6a56b212014-03-05 22:14:00 +0000104 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
105 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
106 isPPC64 ? MVT::i64 : MVT::i32);
107 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
108 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
109 isPPC64 ? MVT::i64 : MVT::i32);
110 } else {
111 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
112 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
113 }
Hal Finkel940ab932014-02-28 00:27:01 +0000114
115 // PowerPC does not support direct load / store of condition registers
116 setOperationAction(ISD::LOAD, MVT::i1, Custom);
117 setOperationAction(ISD::STORE, MVT::i1, Custom);
118
119 // FIXME: Remove this once the ANDI glue bug is fixed:
120 if (ANDIGlueBug)
121 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
122
123 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
124 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
125 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
126 setTruncStoreAction(MVT::i32, MVT::i1, Expand);
127 setTruncStoreAction(MVT::i16, MVT::i1, Expand);
128 setTruncStoreAction(MVT::i8, MVT::i1, Expand);
129
130 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
131 }
132
Dale Johannesen666323e2007-10-10 01:01:31 +0000133 // This is used in the ppcf128->int sequence. Note it has different semantics
134 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000135 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000136
Roman Divacky1faf5b02012-08-16 18:19:29 +0000137 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000138 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
139 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
140 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
141 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
142 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000143 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000144
Chris Lattnerf22556d2005-08-16 17:14:42 +0000145 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000146 setOperationAction(ISD::SREM, MVT::i32, Expand);
147 setOperationAction(ISD::UREM, MVT::i32, Expand);
148 setOperationAction(ISD::SREM, MVT::i64, Expand);
149 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000150
151 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000152 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
153 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
154 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
155 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
156 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
157 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
158 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
159 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000160
Dan Gohman482732a2007-10-11 23:21:31 +0000161 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000162 setOperationAction(ISD::FSIN , MVT::f64, Expand);
163 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000164 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000165 setOperationAction(ISD::FREM , MVT::f64, Expand);
166 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000167 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000168 setOperationAction(ISD::FSIN , MVT::f32, Expand);
169 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000170 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000171 setOperationAction(ISD::FREM , MVT::f32, Expand);
172 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000173 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000174
Owen Anderson9f944592009-08-11 20:47:22 +0000175 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000176
Chris Lattnerf22556d2005-08-16 17:14:42 +0000177 // If we're enabling GP optimizations, use hardware square root
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000178 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000179 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000180 Subtarget.hasFRSQRTE() && Subtarget.hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000181 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000182
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000183 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000184 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000185 Subtarget.hasFRSQRTES() && Subtarget.hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000186 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000187
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000188 if (Subtarget.hasFCPSGN()) {
Hal Finkeldbc78e12013-08-19 05:01:02 +0000189 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
190 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
191 } else {
192 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
193 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
194 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000195
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000196 if (Subtarget.hasFPRND()) {
Hal Finkelc20a08d2013-03-29 08:57:48 +0000197 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
198 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
199 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000200 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000201
202 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
203 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
204 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000205 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000206 }
207
Nate Begeman2fba8a32006-01-14 03:14:10 +0000208 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000209 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000210 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000211 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
212 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000213 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000214 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000215 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
216 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000217
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000218 if (Subtarget.hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000219 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000220 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
221 } else {
222 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
223 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
224 }
225
Nate Begeman1b8121b2006-01-11 21:21:00 +0000226 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000227 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
228 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000229
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000230 if (!Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000231 // PowerPC does not have Select
232 setOperationAction(ISD::SELECT, MVT::i32, Expand);
233 setOperationAction(ISD::SELECT, MVT::i64, Expand);
234 setOperationAction(ISD::SELECT, MVT::f32, Expand);
235 setOperationAction(ISD::SELECT, MVT::f64, Expand);
236 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000237
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000238 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000239 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
240 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000241
Nate Begeman7e7f4392006-02-01 07:19:44 +0000242 // PowerPC wants to optimize integer setcc a bit
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000243 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000244 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000245
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000246 // PowerPC does not have BRCOND which requires SetCC
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000247 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000248 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000249
Owen Anderson9f944592009-08-11 20:47:22 +0000250 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000251
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000252 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000253 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000254
Jim Laskey6267b2c2005-08-17 00:40:22 +0000255 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000256 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
257 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000258
Wesley Peck527da1b2010-11-23 03:31:01 +0000259 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
260 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
261 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
262 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000263
Chris Lattner84b49d52006-04-28 21:56:10 +0000264 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000266
Hal Finkel1996f3d2013-03-27 19:10:42 +0000267 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000268 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
269 // support continuation, user-level threading, and etc.. As a result, no
270 // other SjLj exception interfaces are implemented and please don't build
271 // your own exception handling based on them.
272 // LLVM/Clang supports zero-cost DWARF exception handling.
273 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
274 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000275
276 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000277 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000278 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
279 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000280 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000281 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
282 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
283 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
284 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000285 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000286 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
287 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000288
Nate Begemanf69d13b2008-08-11 17:36:31 +0000289 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000290 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000291
292 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000293 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
294 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000295
Nate Begemane74795c2006-01-25 18:21:52 +0000296 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000297 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000298
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000299 if (Subtarget.isSVR4ABI()) {
Evan Cheng39e90022012-07-02 22:39:56 +0000300 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000301 // VAARG always uses double-word chunks, so promote anything smaller.
302 setOperationAction(ISD::VAARG, MVT::i1, Promote);
303 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
304 setOperationAction(ISD::VAARG, MVT::i8, Promote);
305 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
306 setOperationAction(ISD::VAARG, MVT::i16, Promote);
307 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
308 setOperationAction(ISD::VAARG, MVT::i32, Promote);
309 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
310 setOperationAction(ISD::VAARG, MVT::Other, Expand);
311 } else {
312 // VAARG is custom lowered with the 32-bit SVR4 ABI.
313 setOperationAction(ISD::VAARG, MVT::Other, Custom);
314 setOperationAction(ISD::VAARG, MVT::i64, Custom);
315 }
Roman Divacky4394e682011-06-28 15:30:42 +0000316 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000317 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000318
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000319 if (Subtarget.isSVR4ABI() && !isPPC64)
Roman Divackyc3825df2013-07-25 21:36:47 +0000320 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
321 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
322 else
323 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
324
Chris Lattner5bd514d2006-01-15 09:02:48 +0000325 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000326 setOperationAction(ISD::VAEND , MVT::Other, Expand);
327 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
328 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
329 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
330 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000331
Chris Lattner6961fc72006-03-26 10:06:40 +0000332 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000333 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000334
Hal Finkel25c19922013-05-15 21:37:41 +0000335 // To handle counter-based loop conditions.
336 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
337
Dale Johannesen160be0f2008-11-07 22:54:33 +0000338 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000339 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
340 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
341 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
342 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
343 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
344 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
345 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
346 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
347 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
348 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
349 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
350 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000351
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000352 if (Subtarget.has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000353 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000354 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
355 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
356 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
357 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000358 // This is just the low 32 bits of a (signed) fp->i64 conversion.
359 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000361
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000362 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000363 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000364 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000365 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000366 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000367 }
368
Hal Finkelf6d45f22013-04-01 17:52:07 +0000369 // With the instructions enabled under FPCVT, we can do everything.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000370 if (Subtarget.hasFPCVT()) {
371 if (Subtarget.has64BitSupport()) {
Hal Finkelf6d45f22013-04-01 17:52:07 +0000372 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
373 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
374 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
376 }
377
378 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
379 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
380 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
381 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
382 }
383
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000384 if (Subtarget.use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000385 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000386 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000387 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000388 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000389 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000390 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
391 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
392 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000393 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000394 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000395 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
396 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
397 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000398 }
Evan Cheng19264272006-03-01 01:11:20 +0000399
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000400 if (Subtarget.hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000401 // First set operation action for all vector types to expand. Then we
402 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson9f944592009-08-11 20:47:22 +0000403 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
404 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
405 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands13237ac2008-06-06 12:08:01 +0000406
Chris Lattner06a21ba2006-04-16 01:37:57 +0000407 // add/sub are legal for all supported vector VT's.
Duncan Sands13237ac2008-06-06 12:08:01 +0000408 setOperationAction(ISD::ADD , VT, Legal);
409 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000410
Chris Lattner95c7adc2006-04-04 17:25:31 +0000411 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000412 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000413 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000414
415 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000416 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000417 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000418 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000419 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000420 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000421 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000422 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000423 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000424 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000425 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000426 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000427 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000428
Chris Lattner06a21ba2006-04-16 01:37:57 +0000429 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000430 setOperationAction(ISD::MUL , VT, Expand);
431 setOperationAction(ISD::SDIV, VT, Expand);
432 setOperationAction(ISD::SREM, VT, Expand);
433 setOperationAction(ISD::UDIV, VT, Expand);
434 setOperationAction(ISD::UREM, VT, Expand);
435 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000436 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000437 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000438 setOperationAction(ISD::FSQRT, VT, Expand);
439 setOperationAction(ISD::FLOG, VT, Expand);
440 setOperationAction(ISD::FLOG10, VT, Expand);
441 setOperationAction(ISD::FLOG2, VT, Expand);
442 setOperationAction(ISD::FEXP, VT, Expand);
443 setOperationAction(ISD::FEXP2, VT, Expand);
444 setOperationAction(ISD::FSIN, VT, Expand);
445 setOperationAction(ISD::FCOS, VT, Expand);
446 setOperationAction(ISD::FABS, VT, Expand);
447 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000448 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000449 setOperationAction(ISD::FCEIL, VT, Expand);
450 setOperationAction(ISD::FTRUNC, VT, Expand);
451 setOperationAction(ISD::FRINT, VT, Expand);
452 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000453 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
454 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
455 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
456 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
457 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
458 setOperationAction(ISD::UDIVREM, VT, Expand);
459 setOperationAction(ISD::SDIVREM, VT, Expand);
460 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
461 setOperationAction(ISD::FPOW, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000462 setOperationAction(ISD::BSWAP, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000463 setOperationAction(ISD::CTPOP, VT, Expand);
464 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000465 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000466 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000467 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000468 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000469 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
470
471 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
472 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
473 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
474 setTruncStoreAction(VT, InnerVT, Expand);
475 }
476 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
477 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
478 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000479 }
480
Chris Lattner95c7adc2006-04-04 17:25:31 +0000481 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
482 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000483 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000484
Owen Anderson9f944592009-08-11 20:47:22 +0000485 setOperationAction(ISD::AND , MVT::v4i32, Legal);
486 setOperationAction(ISD::OR , MVT::v4i32, Legal);
487 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
488 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000489 setOperationAction(ISD::SELECT, MVT::v4i32,
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000490 Subtarget.useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000491 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000492 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
493 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
494 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
495 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000496 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
497 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
498 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
499 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000500
Craig Topperabadc662012-04-20 06:31:50 +0000501 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
502 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
503 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
504 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000505
Owen Anderson9f944592009-08-11 20:47:22 +0000506 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000507 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000508
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000509 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000510 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
511 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
512 }
513
Owen Anderson9f944592009-08-11 20:47:22 +0000514 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
515 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
516 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000517
Owen Anderson9f944592009-08-11 20:47:22 +0000518 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
519 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000520
Owen Anderson9f944592009-08-11 20:47:22 +0000521 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
522 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
523 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
524 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000525
526 // Altivec does not contain unordered floating-point compare instructions
527 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
528 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
529 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
530 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
531 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
532 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000533
534 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
535 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000536
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000537 if (Subtarget.hasVSX()) {
Hal Finkel27774d92014-03-13 07:58:58 +0000538 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000539 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000540
541 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
542 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
543 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
544 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
545 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
546
547 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
548
549 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
550 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
551
552 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
553 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
554
Hal Finkel732f0f72014-03-26 12:49:28 +0000555 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
556 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
557 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
558 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
559 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
560
Hal Finkel27774d92014-03-13 07:58:58 +0000561 // Share the Altivec comparison restrictions.
562 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
563 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
564 setCondCodeAction(ISD::SETUGT, MVT::v2f64, Expand);
565 setCondCodeAction(ISD::SETUGE, MVT::v2f64, Expand);
566 setCondCodeAction(ISD::SETULT, MVT::v2f64, Expand);
567 setCondCodeAction(ISD::SETULE, MVT::v2f64, Expand);
568
569 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
570 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
571
Hal Finkel9281c9a2014-03-26 18:26:30 +0000572 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
573 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
574
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000575 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
576
Hal Finkel19be5062014-03-29 05:29:01 +0000577 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000578
579 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
580 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000581
582 // VSX v2i64 only supports non-arithmetic operations.
583 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
584 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
585
Hal Finkelad801b72014-03-27 21:26:33 +0000586 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
587 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
588 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
589
Hal Finkel777c9dd2014-03-29 16:04:40 +0000590 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
591
Hal Finkel9281c9a2014-03-26 18:26:30 +0000592 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
593 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
594 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
595 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
596
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000597 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
598
Hal Finkel7279f4b2014-03-26 19:13:54 +0000599 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
600 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
601 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
602 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
603
Hal Finkel5c0d1452014-03-30 13:22:59 +0000604 // Vector operation legalization checks the result type of
605 // SIGN_EXTEND_INREG, overall legalization checks the inner type.
606 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
607 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
608 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
609 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
610
Hal Finkela6c8b512014-03-26 16:12:58 +0000611 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000612 }
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000613 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000614
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000615 if (Subtarget.has64BitSupport()) {
Hal Finkel322e41a2012-04-01 20:08:17 +0000616 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel70381a72012-08-04 14:10:46 +0000617 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
618 }
Hal Finkel322e41a2012-04-01 20:08:17 +0000619
Eli Friedman7dfa7912011-08-29 18:23:02 +0000620 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
621 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkel1b5ff082012-12-25 17:22:53 +0000622 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
623 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000624
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000625 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidta76bf5a2013-04-23 18:49:44 +0000626 // Altivec instructions set fields to all zeros or all ones.
627 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000628
Evan Cheng39e90022012-07-02 22:39:56 +0000629 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000630 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000631 setExceptionPointerRegister(PPC::X3);
632 setExceptionSelectorRegister(PPC::X4);
633 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000634 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000635 setExceptionPointerRegister(PPC::R3);
636 setExceptionSelectorRegister(PPC::R4);
637 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000638
Chris Lattnerf4184352006-03-01 04:57:39 +0000639 // We have target-specific dag combine patterns for the following nodes:
640 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000641 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000642 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000643 setTargetDAGCombine(ISD::BR_CC);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000644 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000645 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000646 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000647 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000648
Hal Finkel46043ed2014-03-01 21:36:57 +0000649 setTargetDAGCombine(ISD::SIGN_EXTEND);
650 setTargetDAGCombine(ISD::ZERO_EXTEND);
651 setTargetDAGCombine(ISD::ANY_EXTEND);
652
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000653 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000654 setTargetDAGCombine(ISD::TRUNCATE);
655 setTargetDAGCombine(ISD::SETCC);
656 setTargetDAGCombine(ISD::SELECT_CC);
657 }
658
Hal Finkel2e103312013-04-03 04:01:11 +0000659 // Use reciprocal estimates.
660 if (TM.Options.UnsafeFPMath) {
661 setTargetDAGCombine(ISD::FDIV);
662 setTargetDAGCombine(ISD::FSQRT);
663 }
664
Dale Johannesen10432e52007-10-19 00:59:18 +0000665 // Darwin long double math library functions have $LDBL128 appended.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000666 if (Subtarget.isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000667 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000668 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
669 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000670 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
671 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000672 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
673 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
674 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
675 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
676 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000677 }
678
Hal Finkel940ab932014-02-28 00:27:01 +0000679 // With 32 condition bits, we don't need to sink (and duplicate) compares
680 // aggressively in CodeGenPrep.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000681 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000682 setHasMultipleConditionRegisters();
683
Hal Finkel65298572011-10-17 18:53:03 +0000684 setMinFunctionAlignment(2);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000685 if (Subtarget.isDarwin())
Hal Finkel65298572011-10-17 18:53:03 +0000686 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000687
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000688 if (isPPC64 && Subtarget.isJITCodeModel())
Evan Cheng39e90022012-07-02 22:39:56 +0000689 // Temporary workaround for the inability of PPC64 JIT to handle jump
690 // tables.
691 setSupportJumpTables(false);
692
Eli Friedman30a49e92011-08-03 21:06:02 +0000693 setInsertFencesForAtomic(true);
694
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000695 if (Subtarget.enableMachineScheduler())
Hal Finkel21442b22013-09-11 23:05:25 +0000696 setSchedulingPreference(Sched::Source);
697 else
698 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000699
Chris Lattnerf22556d2005-08-16 17:14:42 +0000700 computeRegisterProperties();
Hal Finkel742b5352012-08-28 16:12:39 +0000701
702 // The Freescale cores does better with aggressive inlining of memcpy and
703 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000704 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc ||
705 Subtarget.getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000706 MaxStoresPerMemset = 32;
707 MaxStoresPerMemsetOptSize = 16;
708 MaxStoresPerMemcpy = 32;
709 MaxStoresPerMemcpyOptSize = 8;
710 MaxStoresPerMemmove = 32;
711 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel742b5352012-08-28 16:12:39 +0000712
713 setPrefFunctionAlignment(4);
Hal Finkel742b5352012-08-28 16:12:39 +0000714 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000715}
716
Hal Finkel262a2242013-09-12 23:20:06 +0000717/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
718/// the desired ByVal argument alignment.
719static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
720 unsigned MaxMaxAlign) {
721 if (MaxAlign == MaxMaxAlign)
722 return;
723 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
724 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
725 MaxAlign = 32;
726 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
727 MaxAlign = 16;
728 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
729 unsigned EltAlign = 0;
730 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
731 if (EltAlign > MaxAlign)
732 MaxAlign = EltAlign;
733 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
734 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
735 unsigned EltAlign = 0;
736 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign);
737 if (EltAlign > MaxAlign)
738 MaxAlign = EltAlign;
739 if (MaxAlign == MaxMaxAlign)
740 break;
741 }
742 }
743}
744
Dale Johannesencbde4c22008-02-28 22:31:51 +0000745/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
746/// function arguments in the caller parameter area.
Chris Lattner229907c2011-07-18 04:54:35 +0000747unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000748 // Darwin passes everything on 4 byte boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000749 if (Subtarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000750 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000751
752 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000753 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000754 unsigned Align = Subtarget.isPPC64() ? 8 : 4;
755 if (Subtarget.hasAltivec() || Subtarget.hasQPX())
756 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16);
Hal Finkel262a2242013-09-12 23:20:06 +0000757 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000758}
759
Chris Lattner347ed8a2006-01-09 23:52:17 +0000760const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
761 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000762 default: return nullptr;
Evan Cheng32e376f2008-07-12 02:23:19 +0000763 case PPCISD::FSEL: return "PPCISD::FSEL";
764 case PPCISD::FCFID: return "PPCISD::FCFID";
765 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
766 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000767 case PPCISD::FRE: return "PPCISD::FRE";
768 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000769 case PPCISD::STFIWX: return "PPCISD::STFIWX";
770 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
771 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
772 case PPCISD::VPERM: return "PPCISD::VPERM";
773 case PPCISD::Hi: return "PPCISD::Hi";
774 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000775 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller79fef932009-12-18 13:00:15 +0000776 case PPCISD::LOAD: return "PPCISD::LOAD";
777 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000778 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
779 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
780 case PPCISD::SRL: return "PPCISD::SRL";
781 case PPCISD::SRA: return "PPCISD::SRA";
782 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000783 case PPCISD::CALL: return "PPCISD::CALL";
784 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng32e376f2008-07-12 02:23:19 +0000785 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000786 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng32e376f2008-07-12 02:23:19 +0000787 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel756810f2013-03-21 21:37:52 +0000788 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
789 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000790 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng32e376f2008-07-12 02:23:19 +0000791 case PPCISD::VCMP: return "PPCISD::VCMP";
792 case PPCISD::VCMPo: return "PPCISD::VCMPo";
793 case PPCISD::LBRX: return "PPCISD::LBRX";
794 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng32e376f2008-07-12 02:23:19 +0000795 case PPCISD::LARX: return "PPCISD::LARX";
796 case PPCISD::STCX: return "PPCISD::STCX";
797 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +0000798 case PPCISD::BDNZ: return "PPCISD::BDNZ";
799 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000800 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000801 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000802 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +0000803 case PPCISD::CR6SET: return "PPCISD::CR6SET";
804 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34627e32012-11-27 17:35:46 +0000805 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
806 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
807 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Roman Divacky32143e22013-12-20 18:08:54 +0000808 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000809 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
810 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000811 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000812 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
813 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
814 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000815 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
816 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
817 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
818 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
819 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +0000820 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +0000821 case PPCISD::SC: return "PPCISD::SC";
Chris Lattner347ed8a2006-01-09 23:52:17 +0000822 }
823}
824
Matt Arsenault758659232013-05-18 00:21:46 +0000825EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000826 if (!VT.isVector())
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000827 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32;
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000828 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000829}
830
Chris Lattner4211ca92006-04-14 06:01:58 +0000831//===----------------------------------------------------------------------===//
832// Node matching predicates, for use by the tblgen matching code.
833//===----------------------------------------------------------------------===//
834
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000835/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000836static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000837 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000838 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000839 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000840 // Maybe this has already been legalized into the constant pool?
841 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000842 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000843 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000844 }
845 return false;
846}
847
Chris Lattnere8b83b42006-04-06 17:23:16 +0000848/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
849/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000850static bool isConstantOrUndef(int Op, int Val) {
851 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000852}
853
854/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
855/// VPKUHUM instruction.
Bill Schmidtf910a062014-06-10 14:35:01 +0000856bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary,
857 SelectionDAG &DAG) {
858 unsigned j = DAG.getTarget().getDataLayout()->isLittleEndian() ? 0 : 1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000859 if (!isUnary) {
860 for (unsigned i = 0; i != 16; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000861 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000862 return false;
863 } else {
864 for (unsigned i = 0; i != 8; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000865 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) ||
866 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000867 return false;
868 }
Chris Lattner1d338192006-04-06 18:26:28 +0000869 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000870}
871
872/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
873/// VPKUWUM instruction.
Bill Schmidtf910a062014-06-10 14:35:01 +0000874bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary,
875 SelectionDAG &DAG) {
876 unsigned j, k;
877 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
878 j = 0;
879 k = 1;
880 } else {
881 j = 2;
882 k = 3;
883 }
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000884 if (!isUnary) {
885 for (unsigned i = 0; i != 16; i += 2)
Bill Schmidtf910a062014-06-10 14:35:01 +0000886 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
887 !isConstantOrUndef(N->getMaskElt(i+1), i*2+k))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000888 return false;
889 } else {
890 for (unsigned i = 0; i != 8; i += 2)
Bill Schmidtf910a062014-06-10 14:35:01 +0000891 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
892 !isConstantOrUndef(N->getMaskElt(i+1), i*2+k) ||
893 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
894 !isConstantOrUndef(N->getMaskElt(i+9), i*2+k))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000895 return false;
896 }
Chris Lattner1d338192006-04-06 18:26:28 +0000897 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000898}
899
Chris Lattnerf38e0332006-04-06 22:02:42 +0000900/// isVMerge - Common function, used to match vmrg* shuffles.
901///
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000902static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +0000903 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000904 if (N->getValueType(0) != MVT::v16i8)
905 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000906 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
907 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +0000908
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000909 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
910 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000911 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000912 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000913 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000914 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000915 return false;
916 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000917 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000918}
919
920/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000921/// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peck527da1b2010-11-23 03:31:01 +0000922bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtf910a062014-06-10 14:35:01 +0000923 bool isUnary, SelectionDAG &DAG) {
924 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
925 if (!isUnary)
926 return isVMerge(N, UnitSize, 0, 16);
927 return isVMerge(N, UnitSize, 0, 0);
928 } else {
929 if (!isUnary)
930 return isVMerge(N, UnitSize, 8, 24);
931 return isVMerge(N, UnitSize, 8, 8);
932 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000933}
934
935/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000936/// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peck527da1b2010-11-23 03:31:01 +0000937bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtf910a062014-06-10 14:35:01 +0000938 bool isUnary, SelectionDAG &DAG) {
939 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
940 if (!isUnary)
941 return isVMerge(N, UnitSize, 8, 24);
942 return isVMerge(N, UnitSize, 8, 8);
943 } else {
944 if (!isUnary)
945 return isVMerge(N, UnitSize, 0, 16);
946 return isVMerge(N, UnitSize, 0, 0);
947 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000948}
949
950
Chris Lattner1d338192006-04-06 18:26:28 +0000951/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
952/// amount, otherwise return -1.
Bill Schmidtf910a062014-06-10 14:35:01 +0000953int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary, SelectionDAG &DAG) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000954 if (N->getValueType(0) != MVT::v16i8)
Hal Finkela775e512014-04-08 19:00:27 +0000955 return -1;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000956
957 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +0000958
Chris Lattner1d338192006-04-06 18:26:28 +0000959 // Find the first non-undef value in the shuffle mask.
960 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000961 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +0000962 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000963
Chris Lattner1d338192006-04-06 18:26:28 +0000964 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +0000965
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000966 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +0000967 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000968 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +0000969 if (ShiftAmt < i) return -1;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000970
Bill Schmidtf910a062014-06-10 14:35:01 +0000971 if (DAG.getTarget().getDataLayout()->isLittleEndian()) {
972
973 ShiftAmt += i;
974
975 if (!isUnary) {
976 // Check the rest of the elements to see if they are consecutive.
977 for (++i; i != 16; ++i)
978 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt - i))
979 return -1;
980 } else {
981 // Check the rest of the elements to see if they are consecutive.
982 for (++i; i != 16; ++i)
983 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt - i) & 15))
984 return -1;
985 }
986
987 } else { // Big Endian
988
989 ShiftAmt -= i;
990
991 if (!isUnary) {
992 // Check the rest of the elements to see if they are consecutive.
993 for (++i; i != 16; ++i)
994 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
995 return -1;
996 } else {
997 // Check the rest of the elements to see if they are consecutive.
998 for (++i; i != 16; ++i)
999 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
1000 return -1;
1001 }
Chris Lattnera4bbfae2006-04-06 22:28:36 +00001002 }
Chris Lattner1d338192006-04-06 18:26:28 +00001003 return ShiftAmt;
1004}
Chris Lattnerffc47562006-03-20 06:33:01 +00001005
1006/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
1007/// specifies a splat of a single element that is suitable for input to
1008/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001009bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +00001010 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +00001011 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001012
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001013 // This is a splat operation if each element of the permute is the same, and
1014 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001015 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00001016
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001017 // FIXME: Handle UNDEF elements too!
1018 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +00001019 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001020
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001021 // Check that the indices are consecutive, in the case of a multi-byte element
1022 // splatted with a v16i8 mask.
1023 for (unsigned i = 1; i != EltSize; ++i)
1024 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001025 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001026
Chris Lattner95c7adc2006-04-04 17:25:31 +00001027 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001028 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +00001029 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001030 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001031 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001032 }
Chris Lattner95c7adc2006-04-04 17:25:31 +00001033 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +00001034}
1035
Evan Cheng581d2792007-07-30 07:51:22 +00001036/// isAllNegativeZeroVector - Returns true if all elements of build_vector
1037/// are -0.0.
1038bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001039 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
1040
1041 APInt APVal, APUndef;
1042 unsigned BitSize;
1043 bool HasAnyUndefs;
Wesley Peck527da1b2010-11-23 03:31:01 +00001044
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00001045 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001046 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001047 return CFP->getValueAPF().isNegZero();
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001048
Evan Cheng581d2792007-07-30 07:51:22 +00001049 return false;
1050}
1051
Chris Lattnerffc47562006-03-20 06:33:01 +00001052/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1053/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +00001054unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize,
1055 SelectionDAG &DAG) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001056 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1057 assert(isSplatShuffleMask(SVOp, EltSize));
Bill Schmidtf910a062014-06-10 14:35:01 +00001058 if (DAG.getTarget().getDataLayout()->isLittleEndian())
1059 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize);
1060 else
1061 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001062}
1063
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001064/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001065/// by using a vspltis[bhw] instruction of the specified element size, return
1066/// the constant being splatted. The ByteSize field indicates the number of
1067/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001068SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001069 SDValue OpVal(nullptr, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001070
1071 // If ByteSize of the splat is bigger than the element size of the
1072 // build_vector, then we have a case where we are checking for a splat where
1073 // multiple elements of the buildvector are folded together into a single
1074 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1075 unsigned EltSize = 16/N->getNumOperands();
1076 if (EltSize < ByteSize) {
1077 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001078 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001079 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001080
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001081 // See if all of the elements in the buildvector agree across.
1082 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1083 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1084 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001085 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001086
Scott Michelcf0da6c2009-02-17 22:15:04 +00001087
Craig Topper062a2ba2014-04-25 05:30:21 +00001088 if (!UniquedVals[i&(Multiple-1)].getNode())
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001089 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1090 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001091 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001092 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001093
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001094 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1095 // either constant or undef values that are identical for each chunk. See
1096 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001097
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001098 // Check to see if all of the leading entries are either 0 or -1. If
1099 // neither, then this won't fit into the immediate field.
1100 bool LeadingZero = true;
1101 bool LeadingOnes = true;
1102 for (unsigned i = 0; i != Multiple-1; ++i) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001103 if (!UniquedVals[i].getNode()) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001104
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001105 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1106 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1107 }
1108 // Finally, check the least significant entry.
1109 if (LeadingZero) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001110 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001111 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001112 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001113 if (Val < 16)
Owen Anderson9f944592009-08-11 20:47:22 +00001114 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001115 }
1116 if (LeadingOnes) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001117 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001118 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001119 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001120 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson9f944592009-08-11 20:47:22 +00001121 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001122 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001123
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001124 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001125 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001126
Chris Lattner2771e2c2006-03-25 06:12:06 +00001127 // Check to see if this buildvec has a single non-undef value in its elements.
1128 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1129 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Craig Topper062a2ba2014-04-25 05:30:21 +00001130 if (!OpVal.getNode())
Chris Lattner2771e2c2006-03-25 06:12:06 +00001131 OpVal = N->getOperand(i);
1132 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001133 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001134 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001135
Craig Topper062a2ba2014-04-25 05:30:21 +00001136 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001137
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001138 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001139 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001140 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001141 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001142 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001143 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001144 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001145 }
1146
1147 // If the splat value is larger than the element value, then we can never do
1148 // this splat. The only case that we could fit the replicated bits into our
1149 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001150 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001151
Chris Lattner2771e2c2006-03-25 06:12:06 +00001152 // If the element value is larger than the splat value, cut it in half and
1153 // check to see if the two halves are equal. Continue doing this until we
1154 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
1155 while (ValSizeInBytes > ByteSize) {
1156 ValSizeInBytes >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001157
Chris Lattner2771e2c2006-03-25 06:12:06 +00001158 // If the top half equals the bottom half, we're still ok.
Chris Lattner39cc7172006-04-05 17:39:25 +00001159 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
1160 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001161 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001162 }
1163
1164 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001165 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001166
Evan Chengb1ddc982006-03-26 09:52:32 +00001167 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001168 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001169
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001170 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001171 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson9f944592009-08-11 20:47:22 +00001172 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001173 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001174}
1175
Chris Lattner4211ca92006-04-14 06:01:58 +00001176//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001177// Addressing Mode Selection
1178//===----------------------------------------------------------------------===//
1179
1180/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1181/// or 64-bit immediate, and if the value can be accurately represented as a
1182/// sign extension from a 16-bit value. If so, this returns true and the
1183/// immediate.
1184static bool isIntS16Immediate(SDNode *N, short &Imm) {
Adam Nemet571eb5f2014-05-20 17:20:34 +00001185 if (!isa<ConstantSDNode>(N))
Chris Lattnera801fced2006-11-08 02:15:41 +00001186 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001187
Dan Gohmaneffb8942008-09-12 16:56:44 +00001188 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001189 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001190 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001191 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001192 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001193}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001194static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001195 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001196}
1197
1198
1199/// SelectAddressRegReg - Given the specified addressed, check to see if it
1200/// can be represented as an indexed [r+r] operation. Returns false if it
1201/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001202bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1203 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001204 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001205 short imm = 0;
1206 if (N.getOpcode() == ISD::ADD) {
1207 if (isIntS16Immediate(N.getOperand(1), imm))
1208 return false; // r+i
1209 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1210 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001211
Chris Lattnera801fced2006-11-08 02:15:41 +00001212 Base = N.getOperand(0);
1213 Index = N.getOperand(1);
1214 return true;
1215 } else if (N.getOpcode() == ISD::OR) {
1216 if (isIntS16Immediate(N.getOperand(1), imm))
1217 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001218
Chris Lattnera801fced2006-11-08 02:15:41 +00001219 // If this is an or of disjoint bitfields, we can codegen this as an add
1220 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1221 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001222 APInt LHSKnownZero, LHSKnownOne;
1223 APInt RHSKnownZero, RHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001224 DAG.computeKnownBits(N.getOperand(0),
1225 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001226
Dan Gohmanf19609a2008-02-27 01:23:58 +00001227 if (LHSKnownZero.getBoolValue()) {
Jay Foada0653a32014-05-14 21:14:37 +00001228 DAG.computeKnownBits(N.getOperand(1),
1229 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001230 // If all of the bits are known zero on the LHS or RHS, the add won't
1231 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001232 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001233 Base = N.getOperand(0);
1234 Index = N.getOperand(1);
1235 return true;
1236 }
1237 }
1238 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001239
Chris Lattnera801fced2006-11-08 02:15:41 +00001240 return false;
1241}
1242
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001243// If we happen to be doing an i64 load or store into a stack slot that has
1244// less than a 4-byte alignment, then the frame-index elimination may need to
1245// use an indexed load or store instruction (because the offset may not be a
1246// multiple of 4). The extra register needed to hold the offset comes from the
1247// register scavenger, and it is possible that the scavenger will need to use
1248// an emergency spill slot. As a result, we need to make sure that a spill slot
1249// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1250// stack slot.
1251static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1252 // FIXME: This does not handle the LWA case.
1253 if (VT != MVT::i64)
1254 return;
1255
Hal Finkel7ab3db52013-07-10 15:29:01 +00001256 // NOTE: We'll exclude negative FIs here, which come from argument
1257 // lowering, because there are no known test cases triggering this problem
1258 // using packed structures (or similar). We can remove this exclusion if
1259 // we find such a test case. The reason why this is so test-case driven is
1260 // because this entire 'fixup' is only to prevent crashes (from the
1261 // register scavenger) on not-really-valid inputs. For example, if we have:
1262 // %a = alloca i1
1263 // %b = bitcast i1* %a to i64*
1264 // store i64* a, i64 b
1265 // then the store should really be marked as 'align 1', but is not. If it
1266 // were marked as 'align 1' then the indexed form would have been
1267 // instruction-selected initially, and the problem this 'fixup' is preventing
1268 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001269 if (FrameIdx < 0)
1270 return;
1271
1272 MachineFunction &MF = DAG.getMachineFunction();
1273 MachineFrameInfo *MFI = MF.getFrameInfo();
1274
1275 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1276 if (Align >= 4)
1277 return;
1278
1279 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1280 FuncInfo->setHasNonRISpills();
1281}
1282
Chris Lattnera801fced2006-11-08 02:15:41 +00001283/// Returns true if the address N can be represented by a base register plus
1284/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001285/// represented as reg+reg. If Aligned is true, only accept displacements
1286/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001287bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001288 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001289 SelectionDAG &DAG,
1290 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001291 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001292 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001293 // If this can be more profitably realized as r+r, fail.
1294 if (SelectAddressRegReg(N, Disp, Base, DAG))
1295 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001296
Chris Lattnera801fced2006-11-08 02:15:41 +00001297 if (N.getOpcode() == ISD::ADD) {
1298 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001299 if (isIntS16Immediate(N.getOperand(1), imm) &&
1300 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001301 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001302 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1303 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001304 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001305 } else {
1306 Base = N.getOperand(0);
1307 }
1308 return true; // [r+i]
1309 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1310 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001311 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001312 && "Cannot handle constant offsets yet!");
1313 Disp = N.getOperand(1).getOperand(0); // The global address.
1314 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001315 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001316 Disp.getOpcode() == ISD::TargetConstantPool ||
1317 Disp.getOpcode() == ISD::TargetJumpTable);
1318 Base = N.getOperand(0);
1319 return true; // [&g+r]
1320 }
1321 } else if (N.getOpcode() == ISD::OR) {
1322 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001323 if (isIntS16Immediate(N.getOperand(1), imm) &&
1324 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001325 // If this is an or of disjoint bitfields, we can codegen this as an add
1326 // (for better address arithmetic) if the LHS and RHS of the OR are
1327 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001328 APInt LHSKnownZero, LHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001329 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001330
Dan Gohmanf19609a2008-02-27 01:23:58 +00001331 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001332 // If all of the bits are known zero on the LHS or RHS, the add won't
1333 // carry.
1334 Base = N.getOperand(0);
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001335 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001336 return true;
1337 }
1338 }
1339 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1340 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001341
Chris Lattnera801fced2006-11-08 02:15:41 +00001342 // If this address fits entirely in a 16-bit sext immediate field, codegen
1343 // this as "d, 0"
1344 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001345 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001346 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001347 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001348 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001349 return true;
1350 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001351
1352 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001353 if ((CN->getValueType(0) == MVT::i32 ||
1354 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1355 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001356 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001357
Chris Lattnera801fced2006-11-08 02:15:41 +00001358 // Otherwise, break this down into an LIS + disp.
Owen Anderson9f944592009-08-11 20:47:22 +00001359 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001360
Owen Anderson9f944592009-08-11 20:47:22 +00001361 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1362 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001363 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001364 return true;
1365 }
1366 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001367
Chris Lattnera801fced2006-11-08 02:15:41 +00001368 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001369 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001370 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001371 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1372 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001373 Base = N;
1374 return true; // [r+0]
1375}
1376
1377/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1378/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001379bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1380 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001381 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001382 // Check to see if we can easily represent this as an [r+r] address. This
1383 // will fail if it thinks that the address is more profitably represented as
1384 // reg+imm, e.g. where imm = 0.
1385 if (SelectAddressRegReg(N, Base, Index, DAG))
1386 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001387
Chris Lattnera801fced2006-11-08 02:15:41 +00001388 // If the operand is an addition, always emit this as [r+r], since this is
1389 // better (for code size, and execution, as the memop does the add for free)
1390 // than emitting an explicit add.
1391 if (N.getOpcode() == ISD::ADD) {
1392 Base = N.getOperand(0);
1393 Index = N.getOperand(1);
1394 return true;
1395 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001396
Chris Lattnera801fced2006-11-08 02:15:41 +00001397 // Otherwise, do it the hard way, using R0 as the base register.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001398 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001399 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001400 Index = N;
1401 return true;
1402}
1403
Chris Lattnera801fced2006-11-08 02:15:41 +00001404/// getPreIndexedAddressParts - returns true by value, base pointer and
1405/// offset pointer and addressing mode by reference if the node's address
1406/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001407bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1408 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001409 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001410 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001411 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001412
Ulrich Weigande90b0222013-03-22 14:58:48 +00001413 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001414 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001415 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001416 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001417 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1418 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001419 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001420 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001421 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001422 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001423 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001424 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001425 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001426 } else
1427 return false;
1428
Chris Lattner68371252006-11-14 01:38:31 +00001429 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands13237ac2008-06-06 12:08:01 +00001430 if (VT.isVector())
Chris Lattner68371252006-11-14 01:38:31 +00001431 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001432
Ulrich Weigande90b0222013-03-22 14:58:48 +00001433 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1434
1435 // Common code will reject creating a pre-inc form if the base pointer
1436 // is a frame index, or if N is a store and the base pointer is either
1437 // the same as or a predecessor of the value being stored. Check for
1438 // those situations here, and try with swapped Base/Offset instead.
1439 bool Swap = false;
1440
1441 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1442 Swap = true;
1443 else if (!isLoad) {
1444 SDValue Val = cast<StoreSDNode>(N)->getValue();
1445 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1446 Swap = true;
1447 }
1448
1449 if (Swap)
1450 std::swap(Base, Offset);
1451
Hal Finkelca542be2012-06-20 15:43:03 +00001452 AM = ISD::PRE_INC;
1453 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001454 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001455
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001456 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001457 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001458 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001459 return false;
1460 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001461 // LDU/STU need an address with at least 4-byte alignment.
1462 if (Alignment < 4)
1463 return false;
1464
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001465 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001466 return false;
1467 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001468
Chris Lattnerb314b152006-11-11 00:08:42 +00001469 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001470 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1471 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001472 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001473 LD->getExtensionType() == ISD::SEXTLOAD &&
1474 isa<ConstantSDNode>(Offset))
1475 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001476 }
1477
Chris Lattnerce645542006-11-10 02:08:47 +00001478 AM = ISD::PRE_INC;
1479 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001480}
1481
1482//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001483// LowerOperation implementation
1484//===----------------------------------------------------------------------===//
1485
Chris Lattneredb9d842010-11-15 02:46:57 +00001486/// GetLabelAccessInfo - Return true if we should reference labels using a
1487/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1488static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Craig Topper062a2ba2014-04-25 05:30:21 +00001489 unsigned &LoOpFlags,
1490 const GlobalValue *GV = nullptr) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001491 HiOpFlags = PPCII::MO_HA;
1492 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001493
Hal Finkel3ee2af72014-07-18 23:29:49 +00001494 // Don't use the pic base if not in PIC relocation model.
1495 bool isPIC = TM.getRelocationModel() == Reloc::PIC_;
1496
Chris Lattnerdd6df842010-11-15 03:13:19 +00001497 if (isPIC) {
1498 HiOpFlags |= PPCII::MO_PIC_FLAG;
1499 LoOpFlags |= PPCII::MO_PIC_FLAG;
1500 }
1501
1502 // If this is a reference to a global value that requires a non-lazy-ptr, make
1503 // sure that instruction lowering adds it.
1504 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1505 HiOpFlags |= PPCII::MO_NLP_FLAG;
1506 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001507
Chris Lattnerdd6df842010-11-15 03:13:19 +00001508 if (GV->hasHiddenVisibility()) {
1509 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1510 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1511 }
1512 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001513
Chris Lattneredb9d842010-11-15 02:46:57 +00001514 return isPIC;
1515}
1516
1517static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1518 SelectionDAG &DAG) {
1519 EVT PtrVT = HiPart.getValueType();
1520 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001521 SDLoc DL(HiPart);
Chris Lattneredb9d842010-11-15 02:46:57 +00001522
1523 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1524 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001525
Chris Lattneredb9d842010-11-15 02:46:57 +00001526 // With PIC, the first instruction is actually "GR+hi(&G)".
1527 if (isPIC)
1528 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1529 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001530
Chris Lattneredb9d842010-11-15 02:46:57 +00001531 // Generate non-pic code that has direct accesses to the constant pool.
1532 // The address of the global is just (hi(&g)+lo(&g)).
1533 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1534}
1535
Scott Michelcf0da6c2009-02-17 22:15:04 +00001536SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001537 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001538 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00001539 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001540 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00001541
Roman Divackyace47072012-08-24 16:26:02 +00001542 // 64-bit SVR4 ABI code is always position-independent.
1543 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001544 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001545 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001546 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001547 DAG.getRegister(PPC::X2, MVT::i64));
1548 }
1549
Chris Lattneredb9d842010-11-15 02:46:57 +00001550 unsigned MOHiFlag, MOLoFlag;
1551 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001552
1553 if (isPIC && Subtarget.isSVR4ABI()) {
1554 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(),
1555 PPCII::MO_PIC_FLAG);
1556 SDLoc DL(CP);
1557 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1558 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1559 }
1560
Chris Lattneredb9d842010-11-15 02:46:57 +00001561 SDValue CPIHi =
1562 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1563 SDValue CPILo =
1564 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1565 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00001566}
1567
Dan Gohman21cea8a2010-04-17 15:26:15 +00001568SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001569 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001570 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00001571
Roman Divackyace47072012-08-24 16:26:02 +00001572 // 64-bit SVR4 ABI code is always position-independent.
1573 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001574 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001575 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001576 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001577 DAG.getRegister(PPC::X2, MVT::i64));
1578 }
1579
Chris Lattneredb9d842010-11-15 02:46:57 +00001580 unsigned MOHiFlag, MOLoFlag;
1581 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001582
1583 if (isPIC && Subtarget.isSVR4ABI()) {
1584 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1585 PPCII::MO_PIC_FLAG);
1586 SDLoc DL(GA);
1587 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), PtrVT, GA,
1588 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1589 }
1590
Chris Lattneredb9d842010-11-15 02:46:57 +00001591 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1592 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1593 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00001594}
1595
Dan Gohman21cea8a2010-04-17 15:26:15 +00001596SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1597 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00001598 EVT PtrVT = Op.getValueType();
Bob Wilsonf84f7102009-11-04 21:31:18 +00001599
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001600 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peck527da1b2010-11-23 03:31:01 +00001601
Chris Lattneredb9d842010-11-15 02:46:57 +00001602 unsigned MOHiFlag, MOLoFlag;
1603 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00001604 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1605 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00001606 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1607}
1608
Roman Divackye3f15c982012-06-04 17:36:38 +00001609SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1610 SelectionDAG &DAG) const {
1611
Bill Schmidtbdae03f2013-09-17 20:22:05 +00001612 // FIXME: TLS addresses currently use medium model code sequences,
1613 // which is the most useful form. Eventually support for small and
1614 // large models could be added if users need it, at the cost of
1615 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00001616 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001617 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00001618 const GlobalValue *GV = GA->getGlobal();
1619 EVT PtrVT = getPointerTy();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001620 bool is64bit = Subtarget.isPPC64();
Roman Divackye3f15c982012-06-04 17:36:38 +00001621
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001622 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00001623
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001624 if (Model == TLSModel::LocalExec) {
1625 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001626 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001627 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001628 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001629 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1630 is64bit ? MVT::i64 : MVT::i32);
1631 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1632 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1633 }
Roman Divackye3f15c982012-06-04 17:36:38 +00001634
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001635 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00001636 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001637 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1638 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00001639 SDValue GOTPtr;
1640 if (is64bit) {
1641 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1642 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1643 PtrVT, GOTReg, TGA);
1644 } else
1645 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001646 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00001647 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001648 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001649 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001650
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001651 if (Model == TLSModel::GeneralDynamic) {
1652 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1653 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1654 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1655 GOTReg, TGA);
1656 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1657 GOTEntryHi, TGA);
1658
1659 // We need a chain node, and don't have one handy. The underlying
1660 // call has no side effects, so using the function entry node
1661 // suffices.
1662 SDValue Chain = DAG.getEntryNode();
1663 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1664 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1665 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1666 PtrVT, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001667 // The return value from GET_TLS_ADDR really is in X3 already, but
1668 // some hacks are needed here to tie everything together. The extra
1669 // copies dissolve during subsequent transforms.
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001670 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1671 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1672 }
1673
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001674 if (Model == TLSModel::LocalDynamic) {
1675 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1676 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1677 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1678 GOTReg, TGA);
1679 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1680 GOTEntryHi, TGA);
1681
1682 // We need a chain node, and don't have one handy. The underlying
1683 // call has no side effects, so using the function entry node
1684 // suffices.
1685 SDValue Chain = DAG.getEntryNode();
1686 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1687 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1688 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1689 PtrVT, ParmReg, TGA);
1690 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1691 // some hacks are needed here to tie everything together. The extra
1692 // copies dissolve during subsequent transforms.
1693 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1694 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt9ed4dbc2012-12-13 20:57:10 +00001695 Chain, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001696 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1697 }
1698
1699 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00001700}
1701
Chris Lattneredb9d842010-11-15 02:46:57 +00001702SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1703 SelectionDAG &DAG) const {
1704 EVT PtrVT = Op.getValueType();
1705 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001706 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00001707 const GlobalValue *GV = GSDN->getGlobal();
1708
Chris Lattneredb9d842010-11-15 02:46:57 +00001709 // 64-bit SVR4 ABI code is always position-independent.
1710 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001711 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Chris Lattneredb9d842010-11-15 02:46:57 +00001712 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1713 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1714 DAG.getRegister(PPC::X2, MVT::i64));
1715 }
1716
Chris Lattnerdd6df842010-11-15 03:13:19 +00001717 unsigned MOHiFlag, MOLoFlag;
1718 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00001719
Hal Finkel3ee2af72014-07-18 23:29:49 +00001720 if (isPIC && Subtarget.isSVR4ABI()) {
1721 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT,
1722 GSDN->getOffset(),
1723 PPCII::MO_PIC_FLAG);
1724 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1725 DAG.getNode(PPCISD::GlobalBaseReg, DL, MVT::i32));
1726 }
1727
Chris Lattnerdd6df842010-11-15 03:13:19 +00001728 SDValue GAHi =
1729 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1730 SDValue GALo =
1731 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00001732
Chris Lattnerdd6df842010-11-15 03:13:19 +00001733 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00001734
Chris Lattnerdd6df842010-11-15 03:13:19 +00001735 // If the global reference is actually to a non-lazy-pointer, we have to do an
1736 // extra load to get the address of the global.
1737 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1738 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001739 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00001740 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00001741}
1742
Dan Gohman21cea8a2010-04-17 15:26:15 +00001743SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00001744 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001745 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001746
Hal Finkel777c9dd2014-03-29 16:04:40 +00001747 if (Op.getValueType() == MVT::v2i64) {
1748 // When the operands themselves are v2i64 values, we need to do something
1749 // special because VSX has no underlying comparison operations for these.
1750 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
1751 // Equality can be handled by casting to the legal type for Altivec
1752 // comparisons, everything else needs to be expanded.
1753 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
1754 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
1755 DAG.getSetCC(dl, MVT::v4i32,
1756 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
1757 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
1758 CC));
1759 }
1760
1761 return SDValue();
1762 }
1763
1764 // We handle most of these in the usual way.
1765 return Op;
1766 }
1767
Chris Lattner4211ca92006-04-14 06:01:58 +00001768 // If we're comparing for equality to zero, expose the fact that this is
1769 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1770 // fold the new nodes.
1771 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1772 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001773 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001774 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001775 if (VT.bitsLT(MVT::i32)) {
1776 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001777 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001778 }
Duncan Sands13237ac2008-06-06 12:08:01 +00001779 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001780 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1781 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson9f944592009-08-11 20:47:22 +00001782 DAG.getConstant(Log2b, MVT::i32));
1783 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00001784 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001785 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00001786 // optimized. FIXME: revisit this when we can custom lower all setcc
1787 // optimizations.
1788 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001789 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001790 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001791
Chris Lattner4211ca92006-04-14 06:01:58 +00001792 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00001793 // by xor'ing the rhs with the lhs, which is faster than setting a
1794 // condition register, reading it back out, and masking the correct bit. The
1795 // normal approach here uses sub to do this instead of xor. Using xor exposes
1796 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001797 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00001798 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001799 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001800 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00001801 Op.getOperand(1));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001802 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00001803 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001804 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001805}
1806
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001807SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001808 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00001809 SDNode *Node = Op.getNode();
1810 EVT VT = Node->getValueType(0);
1811 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1812 SDValue InChain = Node->getOperand(0);
1813 SDValue VAListPtr = Node->getOperand(1);
1814 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001815 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001816
Roman Divacky4394e682011-06-28 15:30:42 +00001817 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1818
1819 // gpr_index
1820 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1821 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1822 false, false, 0);
1823 InChain = GprIndex.getValue(1);
1824
1825 if (VT == MVT::i64) {
1826 // Check if GprIndex is even
1827 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1828 DAG.getConstant(1, MVT::i32));
1829 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1830 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1831 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1832 DAG.getConstant(1, MVT::i32));
1833 // Align GprIndex to be even if it isn't
1834 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1835 GprIndex);
1836 }
1837
1838 // fpr index is 1 byte after gpr
1839 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1840 DAG.getConstant(1, MVT::i32));
1841
1842 // fpr
1843 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1844 FprPtr, MachinePointerInfo(SV), MVT::i8,
1845 false, false, 0);
1846 InChain = FprIndex.getValue(1);
1847
1848 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1849 DAG.getConstant(8, MVT::i32));
1850
1851 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1852 DAG.getConstant(4, MVT::i32));
1853
1854 // areas
1855 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001856 MachinePointerInfo(), false, false,
1857 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001858 InChain = OverflowArea.getValue(1);
1859
1860 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001861 MachinePointerInfo(), false, false,
1862 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001863 InChain = RegSaveArea.getValue(1);
1864
1865 // select overflow_area if index > 8
1866 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1867 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1868
Roman Divacky4394e682011-06-28 15:30:42 +00001869 // adjustment constant gpr_index * 4/8
1870 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1871 VT.isInteger() ? GprIndex : FprIndex,
1872 DAG.getConstant(VT.isInteger() ? 4 : 8,
1873 MVT::i32));
1874
1875 // OurReg = RegSaveArea + RegConstant
1876 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1877 RegConstant);
1878
1879 // Floating types are 32 bytes into RegSaveArea
1880 if (VT.isFloatingPoint())
1881 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1882 DAG.getConstant(32, MVT::i32));
1883
1884 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1885 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1886 VT.isInteger() ? GprIndex : FprIndex,
1887 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1888 MVT::i32));
1889
1890 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1891 VT.isInteger() ? VAListPtr : FprPtr,
1892 MachinePointerInfo(SV),
1893 MVT::i8, false, false, 0);
1894
1895 // determine if we should load from reg_save_area or overflow_area
1896 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1897
1898 // increase overflow_area by 4/8 if gpr/fpr > 8
1899 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1900 DAG.getConstant(VT.isInteger() ? 4 : 8,
1901 MVT::i32));
1902
1903 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1904 OverflowAreaPlusN);
1905
1906 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1907 OverflowAreaPtr,
1908 MachinePointerInfo(),
1909 MVT::i32, false, false, 0);
1910
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00001911 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001912 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001913}
1914
Roman Divackyc3825df2013-07-25 21:36:47 +00001915SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
1916 const PPCSubtarget &Subtarget) const {
1917 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
1918
1919 // We have to copy the entire va_list struct:
1920 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
1921 return DAG.getMemcpy(Op.getOperand(0), Op,
1922 Op.getOperand(1), Op.getOperand(2),
1923 DAG.getConstant(12, MVT::i32), 8, false, true,
1924 MachinePointerInfo(), MachinePointerInfo());
1925}
1926
Duncan Sandsa0984362011-09-06 13:37:06 +00001927SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1928 SelectionDAG &DAG) const {
1929 return Op.getOperand(0);
1930}
1931
1932SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1933 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00001934 SDValue Chain = Op.getOperand(0);
1935 SDValue Trmp = Op.getOperand(1); // trampoline
1936 SDValue FPtr = Op.getOperand(2); // nested function
1937 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00001938 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00001939
Owen Anderson53aa7a92009-08-10 22:56:29 +00001940 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00001941 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattner229907c2011-07-18 04:54:35 +00001942 Type *IntPtrTy =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001943 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruth7ec50852012-11-01 08:07:29 +00001944 *DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00001945
Scott Michelcf0da6c2009-02-17 22:15:04 +00001946 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00001947 TargetLowering::ArgListEntry Entry;
1948
1949 Entry.Ty = IntPtrTy;
1950 Entry.Node = Trmp; Args.push_back(Entry);
1951
1952 // TrampSize == (isPPC64 ? 48 : 40);
1953 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson9f944592009-08-11 20:47:22 +00001954 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00001955 Args.push_back(Entry);
1956
1957 Entry.Node = FPtr; Args.push_back(Entry);
1958 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001959
Bill Wendling95e1af22008-09-17 00:30:57 +00001960 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001961 TargetLowering::CallLoweringInfo CLI(DAG);
1962 CLI.setDebugLoc(dl).setChain(Chain)
1963 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00001964 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
1965 std::move(Args), 0);
Bill Wendling95e1af22008-09-17 00:30:57 +00001966
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001967 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Duncan Sandsa0984362011-09-06 13:37:06 +00001968 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00001969}
1970
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001971SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001972 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001973 MachineFunction &MF = DAG.getMachineFunction();
1974 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1975
Andrew Trickef9de2a2013-05-25 02:42:55 +00001976 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001977
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00001978 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001979 // vastart just stores the address of the VarArgsFrameIndex slot into the
1980 // memory location argument.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001981 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00001982 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00001983 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00001984 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1985 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00001986 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001987 }
1988
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00001989 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001990 // We suppose the given va_list is already allocated.
1991 //
1992 // typedef struct {
1993 // char gpr; /* index into the array of 8 GPRs
1994 // * stored in the register save area
1995 // * gpr=0 corresponds to r3,
1996 // * gpr=1 to r4, etc.
1997 // */
1998 // char fpr; /* index into the array of 8 FPRs
1999 // * stored in the register save area
2000 // * fpr=0 corresponds to f1,
2001 // * fpr=1 to f2, etc.
2002 // */
2003 // char *overflow_arg_area;
2004 // /* location on stack that holds
2005 // * the next overflow argument
2006 // */
2007 // char *reg_save_area;
2008 // /* where r3:r10 and f1:f8 (if saved)
2009 // * are stored
2010 // */
2011 // } va_list[1];
2012
2013
Dan Gohman31ae5862010-04-17 14:41:14 +00002014 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
2015 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002016
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002017
Owen Anderson53aa7a92009-08-10 22:56:29 +00002018 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002019
Dan Gohman31ae5862010-04-17 14:41:14 +00002020 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
2021 PtrVT);
2022 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
2023 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002024
Duncan Sands13237ac2008-06-06 12:08:01 +00002025 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002026 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002027
Duncan Sands13237ac2008-06-06 12:08:01 +00002028 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002029 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002030
2031 uint64_t FPROffset = 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002032 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002033
Dan Gohman2d489b52008-02-06 22:27:42 +00002034 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002035
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002036 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002037 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00002038 Op.getOperand(1),
2039 MachinePointerInfo(SV),
2040 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002041 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002042 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002043 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002044
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002045 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002046 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00002047 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
2048 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00002049 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002050 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002051 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002052
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002053 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002054 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00002055 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
2056 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002057 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002058 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002059 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002060
2061 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00002062 return DAG.getStore(thirdStore, dl, FR, nextPtr,
2063 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002064 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002065
Chris Lattner4211ca92006-04-14 06:01:58 +00002066}
2067
Chris Lattner4f2e4e02007-03-06 00:59:59 +00002068#include "PPCGenCallingConv.inc"
2069
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002070// Function whose sole purpose is to kill compiler warnings
2071// stemming from unused functions included from PPCGenCallingConv.inc.
2072CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00002073 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002074}
2075
Bill Schmidt230b4512013-06-12 16:39:22 +00002076bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2077 CCValAssign::LocInfo &LocInfo,
2078 ISD::ArgFlagsTy &ArgFlags,
2079 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002080 return true;
2081}
2082
Bill Schmidt230b4512013-06-12 16:39:22 +00002083bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2084 MVT &LocVT,
2085 CCValAssign::LocInfo &LocInfo,
2086 ISD::ArgFlagsTy &ArgFlags,
2087 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002088 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002089 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2090 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2091 };
2092 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002093
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002094 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2095
2096 // Skip one register if the first unallocated register has an even register
2097 // number and there are still argument registers available which have not been
2098 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2099 // need to skip a register if RegNum is odd.
2100 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2101 State.AllocateReg(ArgRegs[RegNum]);
2102 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002103
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002104 // Always return false here, as this function only makes sure that the first
2105 // unallocated register has an odd register number and does not actually
2106 // allocate a register for the current argument.
2107 return false;
2108}
2109
Bill Schmidt230b4512013-06-12 16:39:22 +00002110bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2111 MVT &LocVT,
2112 CCValAssign::LocInfo &LocInfo,
2113 ISD::ArgFlagsTy &ArgFlags,
2114 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002115 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002116 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2117 PPC::F8
2118 };
2119
2120 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002121
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002122 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2123
2124 // If there is only one Floating-point register left we need to put both f64
2125 // values of a split ppc_fp128 value on the stack.
2126 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2127 State.AllocateReg(ArgRegs[RegNum]);
2128 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002129
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002130 // Always return false here, as this function only makes sure that the two f64
2131 // values a ppc_fp128 value is split into are both passed in registers or both
2132 // passed on the stack and does not actually allocate a register for the
2133 // current argument.
2134 return false;
2135}
2136
Chris Lattner43df5b32007-02-25 05:34:32 +00002137/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002138/// on Darwin.
Craig Topper840beec2014-04-04 05:16:06 +00002139static const MCPhysReg *GetFPR() {
2140 static const MCPhysReg FPR[] = {
Chris Lattner43df5b32007-02-25 05:34:32 +00002141 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002142 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner43df5b32007-02-25 05:34:32 +00002143 };
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002144
Chris Lattner43df5b32007-02-25 05:34:32 +00002145 return FPR;
2146}
2147
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002148/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2149/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002150static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002151 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002152 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002153 if (Flags.isByVal())
2154 ArgSize = Flags.getByValSize();
2155 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2156
2157 return ArgSize;
2158}
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002159
2160/// CalculateStackSlotAlignment - Calculates the alignment of this argument
2161/// on the stack.
2162static unsigned CalculateStackSlotAlignment(EVT ArgVT, ISD::ArgFlagsTy Flags,
2163 unsigned PtrByteSize) {
2164 unsigned Align = PtrByteSize;
2165
2166 // Altivec parameters are padded to a 16 byte boundary.
2167 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2168 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2169 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2170 Align = 16;
2171
2172 // ByVal parameters are aligned as requested.
2173 if (Flags.isByVal()) {
2174 unsigned BVAlign = Flags.getByValAlign();
2175 if (BVAlign > PtrByteSize) {
2176 if (BVAlign % PtrByteSize != 0)
2177 llvm_unreachable(
2178 "ByVal alignment is not a multiple of the pointer size");
2179
2180 Align = BVAlign;
2181 }
2182 }
2183
2184 return Align;
2185}
2186
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002187/// EnsureStackAlignment - Round stack frame size up from NumBytes to
2188/// ensure minimum alignment required for target.
2189static unsigned EnsureStackAlignment(const TargetMachine &Target,
2190 unsigned NumBytes) {
2191 unsigned TargetAlign = Target.getFrameLowering()->getStackAlignment();
2192 unsigned AlignMask = TargetAlign - 1;
2193 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2194 return NumBytes;
2195}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002196
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002197SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002198PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002199 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002200 const SmallVectorImpl<ISD::InputArg>
2201 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002202 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002203 SmallVectorImpl<SDValue> &InVals)
2204 const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002205 if (Subtarget.isSVR4ABI()) {
2206 if (Subtarget.isPPC64())
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002207 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2208 dl, DAG, InVals);
2209 else
2210 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2211 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002212 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002213 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2214 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002215 }
2216}
2217
2218SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002219PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002220 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002221 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002222 const SmallVectorImpl<ISD::InputArg>
2223 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002224 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002225 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002226
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002227 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002228 // +-----------------------------------+
2229 // +--> | Back chain |
2230 // | +-----------------------------------+
2231 // | | Floating-point register save area |
2232 // | +-----------------------------------+
2233 // | | General register save area |
2234 // | +-----------------------------------+
2235 // | | CR save word |
2236 // | +-----------------------------------+
2237 // | | VRSAVE save word |
2238 // | +-----------------------------------+
2239 // | | Alignment padding |
2240 // | +-----------------------------------+
2241 // | | Vector register save area |
2242 // | +-----------------------------------+
2243 // | | Local variable space |
2244 // | +-----------------------------------+
2245 // | | Parameter list area |
2246 // | +-----------------------------------+
2247 // | | LR save word |
2248 // | +-----------------------------------+
2249 // SP--> +--- | Back chain |
2250 // +-----------------------------------+
2251 //
2252 // Specifications:
2253 // System V Application Binary Interface PowerPC Processor Supplement
2254 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002255
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002256 MachineFunction &MF = DAG.getMachineFunction();
2257 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002258 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002259
Owen Anderson53aa7a92009-08-10 22:56:29 +00002260 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002261 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002262 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2263 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002264 unsigned PtrByteSize = 4;
2265
2266 // Assign locations to all of the incoming arguments.
2267 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002268 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00002269 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002270
2271 // Reserve space for the linkage area on the stack.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002272 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(false, false);
2273 CCInfo.AllocateStack(LinkageSize, PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002274
Bill Schmidtef17c142013-02-06 17:33:58 +00002275 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002276
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002277 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2278 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002279
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002280 // Arguments stored in registers.
2281 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002282 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002283 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002284
Owen Anderson9f944592009-08-11 20:47:22 +00002285 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002286 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002287 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002288 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002289 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002290 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002291 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002292 case MVT::f32:
Craig Topperabadc662012-04-20 06:31:50 +00002293 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002294 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002295 case MVT::f64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002296 if (Subtarget.hasVSX())
Hal Finkel19be5062014-03-29 05:29:01 +00002297 RC = &PPC::VSFRCRegClass;
2298 else
2299 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002300 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002301 case MVT::v16i8:
2302 case MVT::v8i16:
2303 case MVT::v4i32:
2304 case MVT::v4f32:
Hal Finkel7811c612014-03-28 19:58:11 +00002305 RC = &PPC::VRRCRegClass;
2306 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002307 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002308 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002309 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002310 break;
2311 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002312
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002313 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002314 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002315 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2316 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2317
2318 if (ValVT == MVT::i1)
2319 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002320
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002321 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002322 } else {
2323 // Argument stored in memory.
2324 assert(VA.isMemLoc());
2325
Hal Finkel940ab932014-02-28 00:27:01 +00002326 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002327 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002328 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002329
2330 // Create load nodes to retrieve arguments from the stack.
2331 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002332 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2333 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002334 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002335 }
2336 }
2337
2338 // Assign locations to all of the incoming aggregate by value arguments.
2339 // Aggregates passed by value are stored in the local variable space of the
2340 // caller's stack frame, right above the parameter list area.
2341 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002342 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00002343 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002344
2345 // Reserve stack space for the allocations in CCInfo.
2346 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2347
Bill Schmidtef17c142013-02-06 17:33:58 +00002348 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002349
2350 // Area that is at least reserved in the caller of this function.
2351 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002352 MinReservedArea = std::max(MinReservedArea, LinkageSize);
Wesley Peck527da1b2010-11-23 03:31:01 +00002353
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002354 // Set the size that is at least reserved in caller of this function. Tail
2355 // call optimized function's reserved stack space needs to be aligned so that
2356 // taking the difference between two stack areas will result in an aligned
2357 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002358 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2359 FuncInfo->setMinReservedArea(MinReservedArea);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002360
2361 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002362
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002363 // If the function takes variable number of arguments, make a frame index for
2364 // the start of the first vararg value... for expansion of llvm.va_start.
2365 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +00002366 static const MCPhysReg GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002367 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2368 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2369 };
2370 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2371
Craig Topper840beec2014-04-04 05:16:06 +00002372 static const MCPhysReg FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002373 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2374 PPC::F8
2375 };
2376 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2377
Dan Gohman31ae5862010-04-17 14:41:14 +00002378 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2379 NumGPArgRegs));
2380 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2381 NumFPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002382
2383 // Make room for NumGPArgRegs and NumFPArgRegs.
2384 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson9f944592009-08-11 20:47:22 +00002385 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002386
Dan Gohman31ae5862010-04-17 14:41:14 +00002387 FuncInfo->setVarArgsStackOffset(
2388 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002389 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002390
Dan Gohman31ae5862010-04-17 14:41:14 +00002391 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2392 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002393
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002394 // The fixed integer arguments of a variadic function are stored to the
2395 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2396 // the result of va_next.
2397 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2398 // Get an existing live-in vreg, or add a new one.
2399 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2400 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002401 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002402
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002403 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002404 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2405 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002406 MemOps.push_back(Store);
2407 // Increment the address by four for the next argument to store
2408 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2409 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2410 }
2411
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002412 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2413 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002414 // The double arguments are stored to the VarArgsFrameIndex
2415 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002416 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2417 // Get an existing live-in vreg, or add a new one.
2418 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2419 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002420 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002421
Owen Anderson9f944592009-08-11 20:47:22 +00002422 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002423 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2424 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002425 MemOps.push_back(Store);
2426 // Increment the address by eight for the next argument to store
Owen Anderson9f944592009-08-11 20:47:22 +00002427 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002428 PtrVT);
2429 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2430 }
2431 }
2432
2433 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002434 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002435
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002436 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002437}
2438
Bill Schmidt57d6de52012-10-23 15:51:16 +00002439// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2440// value to MVT::i64 and then truncate to the correct register size.
2441SDValue
2442PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2443 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002444 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002445 if (Flags.isSExt())
2446 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2447 DAG.getValueType(ObjectVT));
2448 else if (Flags.isZExt())
2449 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2450 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00002451
Hal Finkel940ab932014-02-28 00:27:01 +00002452 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002453}
2454
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002455SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002456PPCTargetLowering::LowerFormalArguments_64SVR4(
2457 SDValue Chain,
2458 CallingConv::ID CallConv, bool isVarArg,
2459 const SmallVectorImpl<ISD::InputArg>
2460 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002461 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002462 SmallVectorImpl<SDValue> &InVals) const {
2463 // TODO: add description of PPC stack frame format, or at least some docs.
2464 //
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002465 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002466 MachineFunction &MF = DAG.getMachineFunction();
2467 MachineFrameInfo *MFI = MF.getFrameInfo();
2468 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2469
2470 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2471 // Potential tail calls could cause overwriting of argument stack slots.
2472 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2473 (CallConv == CallingConv::Fast));
2474 unsigned PtrByteSize = 8;
2475
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002476 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false);
2477 unsigned ArgOffset = LinkageSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002478
Craig Topper840beec2014-04-04 05:16:06 +00002479 static const MCPhysReg GPR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002480 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2481 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2482 };
2483
Craig Topper840beec2014-04-04 05:16:06 +00002484 static const MCPhysReg *FPR = GetFPR();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002485
Craig Topper840beec2014-04-04 05:16:06 +00002486 static const MCPhysReg VR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002487 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2488 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2489 };
Craig Topper840beec2014-04-04 05:16:06 +00002490 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00002491 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
2492 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
2493 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002494
2495 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2496 const unsigned Num_FPR_Regs = 13;
2497 const unsigned Num_VR_Regs = array_lengthof(VR);
2498
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002499 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002500
2501 // Add DAG nodes to load the arguments or copy them out of registers. On
2502 // entry to a function on PPC, the arguments start after the linkage area,
2503 // although the first ones are often in registers.
2504
2505 SmallVector<SDValue, 8> MemOps;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002506 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00002507 unsigned CurArgIdx = 0;
2508 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002509 SDValue ArgVal;
2510 bool needsLoad = false;
2511 EVT ObjectVT = Ins[ArgNo].VT;
Hal Finkel940ab932014-02-28 00:27:01 +00002512 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002513 unsigned ArgSize = ObjSize;
2514 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt6631e942013-02-20 17:31:41 +00002515 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2516 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002517
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002518 /* Respect alignment of argument on the stack. */
2519 unsigned Align =
2520 CalculateStackSlotAlignment(ObjectVT, Flags, PtrByteSize);
2521 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002522 unsigned CurArgOffset = ArgOffset;
2523
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002524 /* Compute GPR index associated with argument offset. */
2525 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2526 GPR_idx = std::min(GPR_idx, Num_GPR_Regs);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002527
2528 // FIXME the codegen can be much improved in some cases.
2529 // We do not have to keep everything in memory.
2530 if (Flags.isByVal()) {
2531 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2532 ObjSize = Flags.getByValSize();
2533 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00002534 // Empty aggregate parameters do not take up registers. Examples:
2535 // struct { } a;
2536 // union { } b;
2537 // int c[0];
2538 // etc. However, we have to provide a place-holder in InVals, so
2539 // pretend we have an 8-byte item at the current address for that
2540 // purpose.
2541 if (!ObjSize) {
2542 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2543 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2544 InVals.push_back(FIN);
2545 continue;
2546 }
Hal Finkel262a2242013-09-12 23:20:06 +00002547
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002548 // All aggregates smaller than 8 bytes must be passed right-justified.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002549 if (ObjSize < PtrByteSize && !isLittleEndian)
Bill Schmidt48081ca2012-10-16 13:30:53 +00002550 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002551 // The value of the object is its address.
2552 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2553 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2554 InVals.push_back(FIN);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002555
2556 if (ObjSize < 8) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002557 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002558 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002559 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002560 SDValue Store;
2561
2562 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2563 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2564 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2565 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002566 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002567 ObjType, false, false, 0);
2568 } else {
2569 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2570 // store the whole register as-is to the parameter save area
2571 // slot. The address of the parameter was already calculated
2572 // above (InVals.push_back(FIN)) to be the right-justified
2573 // offset within the slot. For this store, we need a new
2574 // frame index that points at the beginning of the slot.
2575 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2576 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2577 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002578 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002579 false, false, 0);
2580 }
2581
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002582 MemOps.push_back(Store);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002583 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002584 // Whether we copied from a register or not, advance the offset
2585 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002586 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002587 continue;
2588 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002589
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002590 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2591 // Store whatever pieces of the object are in registers
2592 // to memory. ArgOffset will be the address of the beginning
2593 // of the object.
2594 if (GPR_idx != Num_GPR_Regs) {
2595 unsigned VReg;
2596 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2597 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2598 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2599 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002600 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002601 MachinePointerInfo(FuncArg, j),
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002602 false, false, 0);
2603 MemOps.push_back(Store);
2604 ++GPR_idx;
2605 ArgOffset += PtrByteSize;
2606 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00002607 ArgOffset += ArgSize - j;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002608 break;
2609 }
2610 }
2611 continue;
2612 }
2613
2614 switch (ObjectVT.getSimpleVT().SimpleTy) {
2615 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00002616 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002617 case MVT::i32:
2618 case MVT::i64:
2619 if (GPR_idx != Num_GPR_Regs) {
2620 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2621 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2622
Hal Finkel940ab932014-02-28 00:27:01 +00002623 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002624 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2625 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002626 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002627 } else {
2628 needsLoad = true;
2629 ArgSize = PtrByteSize;
2630 }
2631 ArgOffset += 8;
2632 break;
2633
2634 case MVT::f32:
2635 case MVT::f64:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002636 if (FPR_idx != Num_FPR_Regs) {
2637 unsigned VReg;
2638
2639 if (ObjectVT == MVT::f32)
2640 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2641 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002642 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX() ?
Hal Finkel19be5062014-03-29 05:29:01 +00002643 &PPC::VSFRCRegClass :
2644 &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002645
2646 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2647 ++FPR_idx;
2648 } else {
2649 needsLoad = true;
Bill Schmidt22162472012-10-11 15:38:20 +00002650 ArgSize = PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002651 }
2652
2653 ArgOffset += 8;
2654 break;
2655 case MVT::v4f32:
2656 case MVT::v4i32:
2657 case MVT::v8i16:
2658 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00002659 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002660 case MVT::v2i64:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002661 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00002662 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
2663 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
2664 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002665 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002666 ++VR_idx;
2667 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002668 needsLoad = true;
2669 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00002670 ArgOffset += 16;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002671 break;
2672 }
2673
2674 // We need to load the argument to a virtual register if we determined
2675 // above that we ran out of physical registers of the appropriate type.
2676 if (needsLoad) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002677 if (ObjSize < ArgSize && !isLittleEndian)
2678 CurArgOffset += ArgSize - ObjSize;
2679 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002680 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2681 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2682 false, false, false, 0);
2683 }
2684
2685 InVals.push_back(ArgVal);
2686 }
2687
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002688 // Area that is at least reserved in the caller of this function.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002689 unsigned MinReservedArea;
2690 MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002691
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002692 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002693 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002694 // taking the difference between two stack areas will result in an aligned
2695 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002696 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2697 FuncInfo->setMinReservedArea(MinReservedArea);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002698
2699 // If the function takes variable number of arguments, make a frame index for
2700 // the start of the first vararg value... for expansion of llvm.va_start.
2701 if (isVarArg) {
2702 int Depth = ArgOffset;
2703
2704 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00002705 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002706 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2707
2708 // If this function is vararg, store any remaining integer argument regs
2709 // to their spots on the stack so that they may be loaded by deferencing the
2710 // result of va_next.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002711 for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2712 GPR_idx < Num_GPR_Regs; ++GPR_idx) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002713 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2714 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2715 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2716 MachinePointerInfo(), false, false, 0);
2717 MemOps.push_back(Store);
2718 // Increment the address by four for the next argument to store
Bill Schmidt57d6de52012-10-23 15:51:16 +00002719 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002720 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2721 }
2722 }
2723
2724 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002725 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002726
2727 return Chain;
2728}
2729
2730SDValue
2731PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002732 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002733 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002734 const SmallVectorImpl<ISD::InputArg>
2735 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002736 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002737 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002738 // TODO: add description of PPC stack frame format, or at least some docs.
2739 //
2740 MachineFunction &MF = DAG.getMachineFunction();
2741 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002742 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002743
Owen Anderson53aa7a92009-08-10 22:56:29 +00002744 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002745 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002746 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002747 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2748 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00002749 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey48850c12006-11-16 22:43:37 +00002750
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002751 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true);
2752 unsigned ArgOffset = LinkageSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002753 // Area that is at least reserved in caller of this function.
2754 unsigned MinReservedArea = ArgOffset;
2755
Craig Topper840beec2014-04-04 05:16:06 +00002756 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00002757 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2758 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2759 };
Craig Topper840beec2014-04-04 05:16:06 +00002760 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00002761 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2762 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2763 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00002764
Craig Topper840beec2014-04-04 05:16:06 +00002765 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002766
Craig Topper840beec2014-04-04 05:16:06 +00002767 static const MCPhysReg VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002768 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2769 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2770 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00002771
Owen Andersone2f23a32007-09-07 04:06:50 +00002772 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002773 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00002774 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00002775
2776 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002777
Craig Topper840beec2014-04-04 05:16:06 +00002778 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002779
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002780 // In 32-bit non-varargs functions, the stack space for vectors is after the
2781 // stack space for non-vectors. We do not use this space unless we have
2782 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00002783 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002784 // that out...for the pathological case, compute VecArgOffset as the
2785 // start of the vector parameter area. Computing VecArgOffset is the
2786 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002787 unsigned VecArgOffset = ArgOffset;
2788 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002789 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002790 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002791 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002792 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002793
Duncan Sandsd97eea32008-03-21 09:14:45 +00002794 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002795 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00002796 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002797 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002798 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2799 VecArgOffset += ArgSize;
2800 continue;
2801 }
2802
Owen Anderson9f944592009-08-11 20:47:22 +00002803 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002804 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00002805 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002806 case MVT::i32:
2807 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002808 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002809 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002810 case MVT::i64: // PPC64
2811 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002812 // FIXME: We are guaranteed to be !isPPC64 at this point.
2813 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002814 VecArgOffset += 8;
2815 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002816 case MVT::v4f32:
2817 case MVT::v4i32:
2818 case MVT::v8i16:
2819 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002820 // Nothing to do, we're only looking at Nonvector args here.
2821 break;
2822 }
2823 }
2824 }
2825 // We've found where the vector parameter area in memory is. Skip the
2826 // first 12 parameters; these don't use that memory.
2827 VecArgOffset = ((VecArgOffset+15)/16)*16;
2828 VecArgOffset += 12*16;
2829
Chris Lattner4302e8f2006-05-16 18:18:50 +00002830 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00002831 // entry to a function on PPC, the arguments start after the linkage area,
2832 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00002833
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002834 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002835 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00002836 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00002837 unsigned CurArgIdx = 0;
2838 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002839 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002840 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002841 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00002842 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00002843 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002844 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt38b6cb52013-05-08 17:22:33 +00002845 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2846 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002847
Chris Lattner318f0d22006-05-16 18:51:52 +00002848 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002849
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002850 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00002851 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2852 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002853 if (isVarArg || isPPC64) {
2854 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002855 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00002856 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002857 PtrByteSize);
2858 } else nAltivecParamsAtEnd++;
2859 } else
2860 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002861 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00002862 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002863 PtrByteSize);
2864
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002865 // FIXME the codegen can be much improved in some cases.
2866 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00002867 if (Flags.isByVal()) {
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002868 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00002869 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002870 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002871 // Objects of size 1 and 2 are right justified, everything else is
2872 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00002873 if (ObjSize==1 || ObjSize==2) {
2874 CurArgOffset = CurArgOffset + (4 - ObjSize);
2875 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002876 // The value of the object is its address.
Evan Cheng0664a672010-07-03 00:40:23 +00002877 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002878 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002879 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002880 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00002881 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00002882 unsigned VReg;
2883 if (isPPC64)
2884 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2885 else
2886 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002887 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002888 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002889 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002890 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002891 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00002892 MemOps.push_back(Store);
2893 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00002894 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002895
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002896 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00002897
Dale Johannesen21a8f142008-03-08 01:41:42 +00002898 continue;
2899 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002900 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2901 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002902 // to memory. ArgOffset will be the address of the beginning
2903 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002904 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00002905 unsigned VReg;
2906 if (isPPC64)
2907 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2908 else
2909 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00002910 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002911 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002912 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002913 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002914 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00002915 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002916 MemOps.push_back(Store);
2917 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002918 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00002919 } else {
2920 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2921 break;
2922 }
2923 }
2924 continue;
2925 }
2926
Owen Anderson9f944592009-08-11 20:47:22 +00002927 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002928 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00002929 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002930 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00002931 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00002932 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00002933 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00002934 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00002935
2936 if (ObjectVT == MVT::i1)
2937 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
2938
Bill Wendling968f32c2008-03-07 20:49:02 +00002939 ++GPR_idx;
2940 } else {
2941 needsLoad = true;
2942 ArgSize = PtrByteSize;
2943 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002944 // All int arguments reserve stack space in the Darwin ABI.
2945 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00002946 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002947 }
Bill Wendling968f32c2008-03-07 20:49:02 +00002948 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00002949 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00002950 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00002951 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00002952 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00002953
Hal Finkel940ab932014-02-28 00:27:01 +00002954 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00002955 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00002956 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002957 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00002958
Chris Lattnerec78cad2006-06-26 22:48:35 +00002959 ++GPR_idx;
2960 } else {
2961 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00002962 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00002963 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002964 // All int arguments reserve stack space in the Darwin ABI.
2965 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00002966 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002967
Owen Anderson9f944592009-08-11 20:47:22 +00002968 case MVT::f32:
2969 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00002970 // Every 4 bytes of argument space consumes one of the GPRs available for
2971 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002972 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002973 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00002974 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002975 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00002976 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00002977 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002978 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002979
Owen Anderson9f944592009-08-11 20:47:22 +00002980 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00002981 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00002982 else
Devang Patelf3292b22011-02-21 23:21:26 +00002983 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002984
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002985 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00002986 ++FPR_idx;
2987 } else {
2988 needsLoad = true;
2989 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002990
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002991 // All FP arguments reserve stack space in the Darwin ABI.
2992 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00002993 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002994 case MVT::v4f32:
2995 case MVT::v4i32:
2996 case MVT::v8i16:
2997 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00002998 // Note that vector arguments in registers don't reserve stack space,
2999 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003000 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003001 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003002 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00003003 if (isVarArg) {
3004 while ((ArgOffset % 16) != 0) {
3005 ArgOffset += PtrByteSize;
3006 if (GPR_idx != Num_GPR_Regs)
3007 GPR_idx++;
3008 }
3009 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003010 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00003011 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003012 ++VR_idx;
3013 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003014 if (!isVarArg && !isPPC64) {
3015 // Vectors go after all the nonvectors.
3016 CurArgOffset = VecArgOffset;
3017 VecArgOffset += 16;
3018 } else {
3019 // Vectors are aligned.
3020 ArgOffset = ((ArgOffset+15)/16)*16;
3021 CurArgOffset = ArgOffset;
3022 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00003023 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003024 needsLoad = true;
3025 }
3026 break;
3027 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003028
Chris Lattner4302e8f2006-05-16 18:18:50 +00003029 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003030 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003031 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003032 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003033 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00003034 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003035 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00003036 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003037 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003038 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003039
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003040 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003041 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003042
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003043 // Allow for Altivec parameters at the end, if needed.
3044 if (nAltivecParamsAtEnd) {
3045 MinReservedArea = ((MinReservedArea+15)/16)*16;
3046 MinReservedArea += 16*nAltivecParamsAtEnd;
3047 }
3048
3049 // Area that is at least reserved in the caller of this function.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003050 MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003051
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003052 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003053 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003054 // taking the difference between two stack areas will result in an aligned
3055 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003056 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
3057 FuncInfo->setMinReservedArea(MinReservedArea);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003058
Chris Lattner4302e8f2006-05-16 18:18:50 +00003059 // If the function takes variable number of arguments, make a frame index for
3060 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003061 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003062 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003063
Dan Gohman31ae5862010-04-17 14:41:14 +00003064 FuncInfo->setVarArgsFrameIndex(
3065 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003066 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003067 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003068
Chris Lattner4302e8f2006-05-16 18:18:50 +00003069 // If this function is vararg, store any remaining integer argument regs
3070 // to their spots on the stack so that they may be loaded by deferencing the
3071 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003072 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003073 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003074
Chris Lattner2cca3852006-11-18 01:57:19 +00003075 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003076 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003077 else
Devang Patelf3292b22011-02-21 23:21:26 +00003078 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003079
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003080 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003081 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3082 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003083 MemOps.push_back(Store);
3084 // Increment the address by four for the next argument to store
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003085 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003086 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003087 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003088 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003089
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003090 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003091 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003092
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003093 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003094}
3095
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003096/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003097/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003098static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003099 unsigned ParamSize) {
3100
Dale Johannesen86dcae12009-11-24 01:09:07 +00003101 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003102
3103 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3104 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3105 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3106 // Remember only if the new adjustement is bigger.
3107 if (SPDiff < FI->getTailCallSPDelta())
3108 FI->setTailCallSPDelta(SPDiff);
3109
3110 return SPDiff;
3111}
3112
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003113/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3114/// for tail call optimization. Targets which want to do tail call
3115/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003116bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003117PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003118 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003119 bool isVarArg,
3120 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003121 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003122 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003123 return false;
3124
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003125 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003126 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003127 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003128
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003129 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003130 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003131 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3132 // Functions containing by val parameters are not supported.
3133 for (unsigned i = 0; i != Ins.size(); i++) {
3134 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3135 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003136 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003137
Alp Tokerf907b892013-12-05 05:44:44 +00003138 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003139 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3140 return true;
3141
3142 // At the moment we can only do local tail calls (in same module, hidden
3143 // or protected) if we are generating PIC.
3144 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3145 return G->getGlobal()->hasHiddenVisibility()
3146 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003147 }
3148
3149 return false;
3150}
3151
Chris Lattnereb755fc2006-05-17 19:00:46 +00003152/// isCallCompatibleAddress - Return the immediate to use if the specified
3153/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003154static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003155 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003156 if (!C) return nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003157
Dan Gohmaneffb8942008-09-12 16:56:44 +00003158 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003159 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003160 SignExtend32<26>(Addr) != Addr)
Craig Topper062a2ba2014-04-25 05:30:21 +00003161 return nullptr; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003162
Dan Gohmaneffb8942008-09-12 16:56:44 +00003163 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greiff304a7a2008-08-28 21:40:38 +00003164 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003165}
3166
Dan Gohmand78c4002008-05-13 00:00:25 +00003167namespace {
3168
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003169struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003170 SDValue Arg;
3171 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003172 int FrameIdx;
3173
3174 TailCallArgumentInfo() : FrameIdx(0) {}
3175};
3176
Dan Gohmand78c4002008-05-13 00:00:25 +00003177}
3178
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003179/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3180static void
3181StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003182 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003183 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3184 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003185 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003186 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003187 SDValue Arg = TailCallArgs[i].Arg;
3188 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003189 int FI = TailCallArgs[i].FrameIdx;
3190 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003191 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003192 MachinePointerInfo::getFixedStack(FI),
3193 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003194 }
3195}
3196
3197/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3198/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003199static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003200 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003201 SDValue Chain,
3202 SDValue OldRetAddr,
3203 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003204 int SPDiff,
3205 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003206 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003207 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003208 if (SPDiff) {
3209 // Calculate the new stack slot for the return address.
3210 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003211 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003212 isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003213 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003214 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003215 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003216 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003217 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003218 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003219 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003220
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003221 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3222 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003223 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003224 int NewFPLoc =
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003225 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene1fbe0542009-11-12 20:49:22 +00003226 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003227 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003228 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3229 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003230 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003231 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003232 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003233 }
3234 return Chain;
3235}
3236
3237/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3238/// the position of the argument.
3239static void
3240CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003241 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003242 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003243 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003244 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003245 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003246 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003247 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003248 TailCallArgumentInfo Info;
3249 Info.Arg = Arg;
3250 Info.FrameIdxOp = FIN;
3251 Info.FrameIdx = FI;
3252 TailCallArguments.push_back(Info);
3253}
3254
3255/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3256/// stack slot. Returns the chain as result and the loaded frame pointers in
3257/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003258SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003259 int SPDiff,
3260 SDValue Chain,
3261 SDValue &LROpOut,
3262 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003263 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003264 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003265 if (SPDiff) {
3266 // Load the LR and FP stack slot for later adjusting.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003267 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003268 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003269 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003270 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003271 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003272
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003273 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3274 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003275 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003276 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003277 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003278 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003279 Chain = SDValue(FPOpOut.getNode(), 1);
3280 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003281 }
3282 return Chain;
3283}
3284
Dale Johannesen85d41a12008-03-04 23:17:14 +00003285/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003286/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003287/// specified by the specific parameter attribute. The copy will be passed as
3288/// a byval function parameter.
3289/// Sometimes what we are copying is the end of a larger object, the part that
3290/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003291static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003292CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003293 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003294 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003295 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003296 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003297 false, false, MachinePointerInfo(),
3298 MachinePointerInfo());
Dale Johannesen85d41a12008-03-04 23:17:14 +00003299}
Chris Lattner43df5b32007-02-25 05:34:32 +00003300
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003301/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3302/// tail calls.
3303static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003304LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3305 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003306 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003307 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3308 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003309 SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003310 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003311 if (!isTailCall) {
3312 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003313 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003314 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00003315 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003316 else
Owen Anderson9f944592009-08-11 20:47:22 +00003317 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00003318 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003319 DAG.getConstant(ArgOffset, PtrVT));
3320 }
Chris Lattner676c61d2010-09-21 18:41:36 +00003321 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3322 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003323 // Calculate and remember argument location.
3324 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3325 TailCallArguments);
3326}
3327
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003328static
3329void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003330 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003331 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00003332 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003333 MachineFunction &MF = DAG.getMachineFunction();
3334
3335 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3336 // might overwrite each other in case of tail call optimization.
3337 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003338 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003339 InFlag = SDValue();
3340 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3341 MemOpChains2, dl);
3342 if (!MemOpChains2.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003343 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003344
3345 // Store the return address to the appropriate stack slot.
3346 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3347 isPPC64, isDarwinABI, dl);
3348
3349 // Emit callseq_end just before tailcall node.
3350 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003351 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003352 InFlag = Chain.getValue(1);
3353}
3354
3355static
3356unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003357 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003358 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3359 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003360 const PPCSubtarget &Subtarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003361
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003362 bool isPPC64 = Subtarget.isPPC64();
3363 bool isSVR4ABI = Subtarget.isSVR4ABI();
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003364
Owen Anderson53aa7a92009-08-10 22:56:29 +00003365 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003366 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003367 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003368
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003369 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003370
Torok Edwin31e90d22010-08-04 20:47:44 +00003371 bool needIndirectCall = true;
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00003372 if (!isSVR4ABI || !isPPC64)
3373 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
3374 // If this is an absolute destination address, use the munged value.
3375 Callee = SDValue(Dest, 0);
3376 needIndirectCall = false;
3377 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003378
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003379 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3380 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3381 // Use indirect calls for ALL functions calls in JIT mode, since the
3382 // far-call stubs may be outside relocation limits for a BL instruction.
3383 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3384 unsigned OpFlags = 0;
Hal Finkel3ee2af72014-07-18 23:29:49 +00003385 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003386 (Subtarget.getTargetTriple().isMacOSX() &&
3387 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003388 (G->getGlobal()->isDeclaration() ||
Hal Finkel3ee2af72014-07-18 23:29:49 +00003389 G->getGlobal()->isWeakForLinker())) ||
3390 (Subtarget.isTargetELF() && !isPPC64 &&
3391 !G->getGlobal()->hasLocalLinkage() &&
3392 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003393 // PC-relative references to external symbols should go through $stub,
3394 // unless we're building with the leopard linker or later, which
3395 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00003396 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003397 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003398
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003399 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3400 // every direct call is) turn it into a TargetGlobalAddress /
3401 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin31e90d22010-08-04 20:47:44 +00003402 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003403 Callee.getValueType(),
3404 0, OpFlags);
Torok Edwin31e90d22010-08-04 20:47:44 +00003405 needIndirectCall = false;
Wesley Peck527da1b2010-11-23 03:31:01 +00003406 }
Torok Edwin31e90d22010-08-04 20:47:44 +00003407 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003408
Torok Edwin31e90d22010-08-04 20:47:44 +00003409 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003410 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00003411
Hal Finkel3ee2af72014-07-18 23:29:49 +00003412 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3413 (Subtarget.getTargetTriple().isMacOSX() &&
3414 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) ||
3415 (Subtarget.isTargetELF() && !isPPC64 &&
3416 DAG.getTarget().getRelocationModel() == Reloc::PIC_) ) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003417 // PC-relative references to external symbols should go through $stub,
3418 // unless we're building with the leopard linker or later, which
3419 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00003420 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003421 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003422
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003423 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3424 OpFlags);
3425 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003426 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003427
Torok Edwin31e90d22010-08-04 20:47:44 +00003428 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003429 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3430 // to do the call, we can't use PPCISD::CALL.
3431 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00003432
3433 if (isSVR4ABI && isPPC64) {
3434 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3435 // entry point, but to the function descriptor (the function entry point
3436 // address is part of the function descriptor though).
3437 // The function descriptor is a three doubleword structure with the
3438 // following fields: function entry point, TOC base address and
3439 // environment pointer.
3440 // Thus for a call through a function pointer, the following actions need
3441 // to be performed:
3442 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00003443 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00003444 // 2. Load the address of the function entry point from the function
3445 // descriptor.
3446 // 3. Load the TOC of the callee from the function descriptor into r2.
3447 // 4. Load the environment pointer from the function descriptor into
3448 // r11.
3449 // 5. Branch to the function entry point address.
3450 // 6. On return of the callee, the TOC of the caller needs to be
3451 // restored (this is done in FinishCall()).
3452 //
3453 // All those operations are flagged together to ensure that no other
3454 // operations can be scheduled in between. E.g. without flagging the
3455 // operations together, a TOC access in the caller could be scheduled
3456 // between the load of the callee TOC and the branch to the callee, which
3457 // results in the TOC access going through the TOC of the callee instead
3458 // of going through the TOC of the caller, which leads to incorrect code.
3459
3460 // Load the address of the function entry point from the function
3461 // descriptor.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003462 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Craig Topper48d114b2014-04-26 18:35:24 +00003463 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003464 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller79fef932009-12-18 13:00:15 +00003465 Chain = LoadFuncPtr.getValue(1);
3466 InFlag = LoadFuncPtr.getValue(2);
3467
3468 // Load environment pointer into r11.
3469 // Offset of the environment pointer within the function descriptor.
3470 SDValue PtrOff = DAG.getIntPtrConstant(16);
3471
3472 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3473 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3474 InFlag);
3475 Chain = LoadEnvPtr.getValue(1);
3476 InFlag = LoadEnvPtr.getValue(2);
3477
3478 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3479 InFlag);
3480 Chain = EnvVal.getValue(0);
3481 InFlag = EnvVal.getValue(1);
3482
3483 // Load TOC of the callee into r2. We are using a target-specific load
3484 // with r2 hard coded, because the result of a target-independent load
3485 // would never go directly into r2, since r2 is a reserved register (which
3486 // prevents the register allocator from allocating it), resulting in an
3487 // additional register being allocated and an unnecessary move instruction
3488 // being generated.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003489 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003490 SDValue TOCOff = DAG.getIntPtrConstant(8);
3491 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003492 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003493 AddTOC, InFlag);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003494 Chain = LoadTOCPtr.getValue(0);
3495 InFlag = LoadTOCPtr.getValue(1);
3496
3497 MTCTROps[0] = Chain;
3498 MTCTROps[1] = LoadFuncPtr;
3499 MTCTROps[2] = InFlag;
3500 }
3501
Craig Topper48d114b2014-04-26 18:35:24 +00003502 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003503 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003504 InFlag = Chain.getValue(1);
3505
3506 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00003507 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003508 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003509 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003510 CallOpc = PPCISD::BCTRL;
Craig Topper062a2ba2014-04-25 05:30:21 +00003511 Callee.setNode(nullptr);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003512 // Add use of X11 (holding environment pointer)
3513 if (isSVR4ABI && isPPC64)
3514 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003515 // Add CTR register as callee so a bctr can be emitted later.
3516 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00003517 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003518 }
3519
3520 // If this is a direct call, pass the chain and the callee.
3521 if (Callee.getNode()) {
3522 Ops.push_back(Chain);
3523 Ops.push_back(Callee);
3524 }
3525 // If this is a tail call add stack pointer delta.
3526 if (isTailCall)
Owen Anderson9f944592009-08-11 20:47:22 +00003527 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003528
3529 // Add argument registers to the end of the list so that they are known live
3530 // into the call.
3531 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3532 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3533 RegsToPass[i].second.getValueType()));
3534
3535 return CallOpc;
3536}
3537
Roman Divacky76293062012-09-18 16:47:58 +00003538static
3539bool isLocalCall(const SDValue &Callee)
3540{
3541 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky09adf3d2012-09-18 18:27:49 +00003542 return !G->getGlobal()->isDeclaration() &&
3543 !G->getGlobal()->isWeakForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00003544 return false;
3545}
3546
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003547SDValue
3548PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003549 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003550 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003551 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003552 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003553
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003554 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003555 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003556 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003557 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003558
3559 // Copy all of the result registers out of their specified physreg.
3560 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3561 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003562 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00003563
3564 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3565 VA.getLocReg(), VA.getLocVT(), InFlag);
3566 Chain = Val.getValue(1);
3567 InFlag = Val.getValue(2);
3568
3569 switch (VA.getLocInfo()) {
3570 default: llvm_unreachable("Unknown loc info!");
3571 case CCValAssign::Full: break;
3572 case CCValAssign::AExt:
3573 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3574 break;
3575 case CCValAssign::ZExt:
3576 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3577 DAG.getValueType(VA.getValVT()));
3578 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3579 break;
3580 case CCValAssign::SExt:
3581 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3582 DAG.getValueType(VA.getValVT()));
3583 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3584 break;
3585 }
3586
3587 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003588 }
3589
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003590 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003591}
3592
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003593SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003594PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003595 bool isTailCall, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003596 SelectionDAG &DAG,
3597 SmallVector<std::pair<unsigned, SDValue>, 8>
3598 &RegsToPass,
3599 SDValue InFlag, SDValue Chain,
3600 SDValue &Callee,
3601 int SPDiff, unsigned NumBytes,
3602 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003603 SmallVectorImpl<SDValue> &InVals) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003604 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003605 SmallVector<SDValue, 8> Ops;
3606 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3607 isTailCall, RegsToPass, Ops, NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003608 Subtarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003609
Hal Finkel5ab37802012-08-28 02:10:27 +00003610 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003611 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64())
Hal Finkel5ab37802012-08-28 02:10:27 +00003612 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3613
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003614 // When performing tail call optimization the callee pops its arguments off
3615 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00003616 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003617 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003618 (CallConv == CallingConv::Fast &&
3619 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003620
Roman Divackyef21be22012-03-06 16:41:49 +00003621 // Add a register mask operand representing the call-preserved registers.
3622 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3623 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3624 assert(Mask && "Missing call preserved mask for calling convention");
3625 Ops.push_back(DAG.getRegisterMask(Mask));
3626
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003627 if (InFlag.getNode())
3628 Ops.push_back(InFlag);
3629
3630 // Emit tail call.
3631 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003632 assert(((Callee.getOpcode() == ISD::Register &&
3633 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3634 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3635 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3636 isa<ConstantSDNode>(Callee)) &&
3637 "Expecting an global address, external symbol, absolute value or register");
3638
Craig Topper48d114b2014-04-26 18:35:24 +00003639 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003640 }
3641
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003642 // Add a NOP immediately after the branch instruction when using the 64-bit
3643 // SVR4 ABI. At link time, if caller and callee are in a different module and
3644 // thus have a different TOC, the call will be replaced with a call to a stub
3645 // function which saves the current TOC, loads the TOC of the callee and
3646 // branches to the callee. The NOP will be replaced with a load instruction
3647 // which restores the TOC of the caller from the TOC save slot of the current
3648 // stack frame. If caller and callee belong to the same module (and have the
3649 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00003650
3651 bool needsTOCRestore = false;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003652 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64()) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003653 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003654 // This is a call through a function pointer.
3655 // Restore the caller TOC from the save area into R2.
3656 // See PrepareCall() for more information about calls through function
3657 // pointers in the 64-bit SVR4 ABI.
3658 // We are using a target-specific load with r2 hard coded, because the
3659 // result of a target-independent load would never go directly into r2,
3660 // since r2 is a reserved register (which prevents the register allocator
3661 // from allocating it), resulting in an additional register being
3662 // allocated and an unnecessary move instruction being generated.
Hal Finkel51861b42012-03-31 14:45:15 +00003663 needsTOCRestore = true;
Bill Schmidtcea15962013-09-26 17:09:28 +00003664 } else if ((CallOpc == PPCISD::CALL) &&
3665 (!isLocalCall(Callee) ||
3666 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Roman Divacky76293062012-09-18 16:47:58 +00003667 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003668 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller79fef932009-12-18 13:00:15 +00003669 }
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003670 }
3671
Craig Topper48d114b2014-04-26 18:35:24 +00003672 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Hal Finkel51861b42012-03-31 14:45:15 +00003673 InFlag = Chain.getValue(1);
3674
3675 if (needsTOCRestore) {
3676 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003677 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3678 SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT);
3679 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset();
3680 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset);
3681 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff);
3682 Chain = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain, AddTOC, InFlag);
Hal Finkel51861b42012-03-31 14:45:15 +00003683 InFlag = Chain.getValue(1);
3684 }
3685
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003686 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3687 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003688 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003689 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003690 InFlag = Chain.getValue(1);
3691
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003692 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3693 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003694}
3695
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003696SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00003697PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003698 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00003699 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00003700 SDLoc &dl = CLI.DL;
3701 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
3702 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
3703 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00003704 SDValue Chain = CLI.Chain;
3705 SDValue Callee = CLI.Callee;
3706 bool &isTailCall = CLI.IsTailCall;
3707 CallingConv::ID CallConv = CLI.CallConv;
3708 bool isVarArg = CLI.IsVarArg;
3709
Evan Cheng67a69dd2010-01-27 00:07:07 +00003710 if (isTailCall)
3711 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3712 Ins, DAG);
3713
Reid Kleckner5772b772014-04-24 20:14:34 +00003714 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall())
3715 report_fatal_error("failed to perform tail call elimination on a call "
3716 "site marked musttail");
3717
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003718 if (Subtarget.isSVR4ABI()) {
3719 if (Subtarget.isPPC64())
Bill Schmidt57d6de52012-10-23 15:51:16 +00003720 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3721 isTailCall, Outs, OutVals, Ins,
3722 dl, DAG, InVals);
3723 else
3724 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3725 isTailCall, Outs, OutVals, Ins,
3726 dl, DAG, InVals);
3727 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003728
Bill Schmidt57d6de52012-10-23 15:51:16 +00003729 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3730 isTailCall, Outs, OutVals, Ins,
3731 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003732}
3733
3734SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003735PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3736 CallingConv::ID CallConv, bool isVarArg,
3737 bool isTailCall,
3738 const SmallVectorImpl<ISD::OutputArg> &Outs,
3739 const SmallVectorImpl<SDValue> &OutVals,
3740 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003741 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003742 SmallVectorImpl<SDValue> &InVals) const {
3743 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003744 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003745
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003746 assert((CallConv == CallingConv::C ||
3747 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003748
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003749 unsigned PtrByteSize = 4;
3750
3751 MachineFunction &MF = DAG.getMachineFunction();
3752
3753 // Mark this function as potentially containing a function that contains a
3754 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3755 // and restoring the callers stack pointer in this functions epilog. This is
3756 // done because by tail calling the called function might overwrite the value
3757 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003758 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3759 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003760 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00003761
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003762 // Count how many bytes are to be pushed on the stack, including the linkage
3763 // area, parameter list area and the part of the local variable space which
3764 // contains copies of aggregates which are passed by value.
3765
3766 // Assign locations to all of the outgoing arguments.
3767 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003768 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003769 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003770
3771 // Reserve space for the linkage area on the stack.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003772 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003773
3774 if (isVarArg) {
3775 // Handle fixed and variable vector arguments differently.
3776 // Fixed vector arguments go into registers as long as registers are
3777 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003778 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00003779
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003780 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00003781 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003782 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003783 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00003784
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003785 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00003786 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3787 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003788 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00003789 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3790 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003791 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003792
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003793 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003794#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00003795 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00003796 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003797#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003798 llvm_unreachable(nullptr);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003799 }
3800 }
3801 } else {
3802 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00003803 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003804 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003805
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003806 // Assign locations to all of the outgoing aggregate by value arguments.
3807 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00003808 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00003809 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003810
3811 // Reserve stack space for the allocations in CCInfo.
3812 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3813
Bill Schmidtef17c142013-02-06 17:33:58 +00003814 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003815
3816 // Size of the linkage area, parameter list area and the part of the local
3817 // space variable where copies of aggregates which are passed by value are
3818 // stored.
3819 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00003820
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003821 // Calculate by how many bytes the stack has to be adjusted in case of tail
3822 // call optimization.
3823 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3824
3825 // Adjust the stack pointer for the new arguments...
3826 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00003827 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
3828 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003829 SDValue CallSeqStart = Chain;
3830
3831 // Load the return address and frame pointer so it can be moved somewhere else
3832 // later.
3833 SDValue LROp, FPOp;
3834 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3835 dl);
3836
3837 // Set up a copy of the stack pointer for use loading and storing any
3838 // arguments that may not fit in the registers available for argument
3839 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00003840 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00003841
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003842 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3843 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3844 SmallVector<SDValue, 8> MemOpChains;
3845
Roman Divacky71038e72011-08-30 17:04:16 +00003846 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003847 // Walk the register/memloc assignments, inserting copies/loads.
3848 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3849 i != e;
3850 ++i) {
3851 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003852 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003853 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00003854
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003855 if (Flags.isByVal()) {
3856 // Argument is an aggregate which is passed by value, thus we need to
3857 // create a copy of it in the local variable space of the current stack
3858 // frame (which is the stack frame of the caller) and pass the address of
3859 // this copy to the callee.
3860 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3861 CCValAssign &ByValVA = ByValArgLocs[j++];
3862 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00003863
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003864 // Memory reserved in the local variable space of the callers stack frame.
3865 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00003866
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003867 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3868 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00003869
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003870 // Create a copy of the argument in the local area of the current
3871 // stack frame.
3872 SDValue MemcpyCall =
3873 CreateCopyOfByValArgument(Arg, PtrOff,
3874 CallSeqStart.getNode()->getOperand(0),
3875 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00003876
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003877 // This must go outside the CALLSEQ_START..END.
3878 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00003879 CallSeqStart.getNode()->getOperand(1),
3880 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003881 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3882 NewCallSeqStart.getNode());
3883 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00003884
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003885 // Pass the address of the aggregate copy on the stack either in a
3886 // physical register or in the parameter list area of the current stack
3887 // frame to the callee.
3888 Arg = PtrOff;
3889 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003890
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003891 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00003892 if (Arg.getValueType() == MVT::i1)
3893 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
3894
Roman Divacky71038e72011-08-30 17:04:16 +00003895 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003896 // Put argument in a physical register.
3897 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3898 } else {
3899 // Put argument in the parameter list area of the current stack frame.
3900 assert(VA.isMemLoc());
3901 unsigned LocMemOffset = VA.getLocMemOffset();
3902
3903 if (!isTailCall) {
3904 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3905 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3906
3907 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00003908 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00003909 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003910 } else {
3911 // Calculate and remember argument location.
3912 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3913 TailCallArguments);
3914 }
3915 }
3916 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003917
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003918 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003919 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Wesley Peck527da1b2010-11-23 03:31:01 +00003920
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003921 // Build a sequence of copy-to-reg nodes chained together with token chain
3922 // and flag operands which copy the outgoing args into the appropriate regs.
3923 SDValue InFlag;
3924 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3925 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3926 RegsToPass[i].second, InFlag);
3927 InFlag = Chain.getValue(1);
3928 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003929
Hal Finkel5ab37802012-08-28 02:10:27 +00003930 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3931 // registers.
3932 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00003933 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3934 SDValue Ops[] = { Chain, InFlag };
3935
Hal Finkel5ab37802012-08-28 02:10:27 +00003936 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003937 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1));
NAKAMURA Takumiac490292012-08-30 15:52:29 +00003938
Hal Finkel5ab37802012-08-28 02:10:27 +00003939 InFlag = Chain.getValue(1);
3940 }
3941
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003942 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003943 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3944 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003945
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003946 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3947 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3948 Ins, InVals);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003949}
3950
Bill Schmidt57d6de52012-10-23 15:51:16 +00003951// Copy an argument into memory, being careful to do this outside the
3952// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003953SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00003954PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3955 SDValue CallSeqStart,
3956 ISD::ArgFlagsTy Flags,
3957 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003958 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00003959 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3960 CallSeqStart.getNode()->getOperand(0),
3961 Flags, DAG, dl);
3962 // The MEMCPY must go outside the CALLSEQ_START..END.
3963 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00003964 CallSeqStart.getNode()->getOperand(1),
3965 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00003966 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3967 NewCallSeqStart.getNode());
3968 return NewCallSeqStart;
3969}
3970
3971SDValue
3972PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003973 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003974 bool isTailCall,
3975 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003976 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003977 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003978 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003979 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003980
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00003981 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt57d6de52012-10-23 15:51:16 +00003982 unsigned NumOps = Outs.size();
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003983
Bill Schmidt57d6de52012-10-23 15:51:16 +00003984 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3985 unsigned PtrByteSize = 8;
3986
3987 MachineFunction &MF = DAG.getMachineFunction();
3988
3989 // Mark this function as potentially containing a function that contains a
3990 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3991 // and restoring the callers stack pointer in this functions epilog. This is
3992 // done because by tail calling the called function might overwrite the value
3993 // in this function's (MF) stack pointer stack slot 0(SP).
3994 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3995 CallConv == CallingConv::Fast)
3996 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3997
Bill Schmidt57d6de52012-10-23 15:51:16 +00003998 // Count how many bytes are to be pushed on the stack, including the linkage
3999 // area, and parameter passing area. We start with at least 48 bytes, which
4000 // is reserved space for [SP][CR][LR][3 x unused].
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004001 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false);
4002 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004003
4004 // Add up all the space actually used.
4005 for (unsigned i = 0; i != NumOps; ++i) {
4006 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4007 EVT ArgVT = Outs[i].VT;
4008
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004009 /* Respect alignment of argument on the stack. */
4010 unsigned Align = CalculateStackSlotAlignment(ArgVT, Flags, PtrByteSize);
4011 NumBytes = ((NumBytes + Align - 1) / Align) * Align;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004012
4013 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
4014 }
4015
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004016 unsigned NumBytesActuallyUsed = NumBytes;
4017
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004018 // The prolog code of the callee may store up to 8 GPR argument registers to
4019 // the stack, allowing va_start to index over them in memory if its varargs.
4020 // Because we cannot tell if this is needed on the caller side, we have to
4021 // conservatively assume that it is needed. As such, make sure we have at
4022 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004023 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004024
4025 // Tail call needs the stack to be aligned.
4026 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4027 CallConv == CallingConv::Fast)
4028 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004029
4030 // Calculate by how many bytes the stack has to be adjusted in case of tail
4031 // call optimization.
4032 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4033
4034 // To protect arguments on the stack from being clobbered in a tail call,
4035 // force all the loads to happen before doing any other lowering.
4036 if (isTailCall)
4037 Chain = DAG.getStackArgumentTokenFactor(Chain);
4038
4039 // Adjust the stack pointer for the new arguments...
4040 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004041 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4042 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004043 SDValue CallSeqStart = Chain;
4044
4045 // Load the return address and frame pointer so it can be move somewhere else
4046 // later.
4047 SDValue LROp, FPOp;
4048 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4049 dl);
4050
4051 // Set up a copy of the stack pointer for use loading and storing any
4052 // arguments that may not fit in the registers available for argument
4053 // passing.
4054 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4055
4056 // Figure out which arguments are going to go in registers, and which in
4057 // memory. Also, if this is a vararg function, floating point operations
4058 // must be stored to our stack, and loaded into integer regs as well, if
4059 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004060 unsigned ArgOffset = LinkageSize;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004061 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004062
Craig Topper840beec2014-04-04 05:16:06 +00004063 static const MCPhysReg GPR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004064 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4065 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4066 };
Craig Topper840beec2014-04-04 05:16:06 +00004067 static const MCPhysReg *FPR = GetFPR();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004068
Craig Topper840beec2014-04-04 05:16:06 +00004069 static const MCPhysReg VR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004070 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4071 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4072 };
Craig Topper840beec2014-04-04 05:16:06 +00004073 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00004074 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4075 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4076 };
4077
Bill Schmidt57d6de52012-10-23 15:51:16 +00004078 const unsigned NumGPRs = array_lengthof(GPR);
4079 const unsigned NumFPRs = 13;
4080 const unsigned NumVRs = array_lengthof(VR);
4081
4082 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4083 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4084
4085 SmallVector<SDValue, 8> MemOpChains;
4086 for (unsigned i = 0; i != NumOps; ++i) {
4087 SDValue Arg = OutVals[i];
4088 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4089
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004090 /* Respect alignment of argument on the stack. */
4091 unsigned Align =
4092 CalculateStackSlotAlignment(Outs[i].VT, Flags, PtrByteSize);
4093 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
4094
4095 /* Compute GPR index associated with argument offset. */
4096 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
4097 GPR_idx = std::min(GPR_idx, NumGPRs);
4098
Bill Schmidt57d6de52012-10-23 15:51:16 +00004099 // PtrOff will be used to store the current argument to the stack if a
4100 // register cannot be found for it.
4101 SDValue PtrOff;
4102
4103 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
4104
4105 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4106
4107 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004108 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004109 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4110 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4111 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4112 }
4113
4114 // FIXME memcpy is used way more than necessary. Correctness first.
4115 // Note: "by value" is code for passing a structure by value, not
4116 // basic types.
4117 if (Flags.isByVal()) {
4118 // Note: Size includes alignment padding, so
4119 // struct x { short a; char b; }
4120 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4121 // These are the proper values we need for right-justifying the
4122 // aggregate in a parameter register.
4123 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004124
4125 // An empty aggregate parameter takes up no storage and no
4126 // registers.
4127 if (Size == 0)
4128 continue;
4129
Bill Schmidt57d6de52012-10-23 15:51:16 +00004130 // All aggregates smaller than 8 bytes must be passed right-justified.
4131 if (Size==1 || Size==2 || Size==4) {
4132 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4133 if (GPR_idx != NumGPRs) {
4134 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4135 MachinePointerInfo(), VT,
4136 false, false, 0);
4137 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004138 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004139
4140 ArgOffset += PtrByteSize;
4141 continue;
4142 }
4143 }
4144
4145 if (GPR_idx == NumGPRs && Size < 8) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004146 SDValue AddPtr = PtrOff;
4147 if (!isLittleEndian) {
4148 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4149 PtrOff.getValueType());
4150 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4151 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004152 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4153 CallSeqStart,
4154 Flags, DAG, dl);
4155 ArgOffset += PtrByteSize;
4156 continue;
4157 }
4158 // Copy entire object into memory. There are cases where gcc-generated
4159 // code assumes it is there, even if it could be put entirely into
4160 // registers. (This is not what the doc says.)
4161
4162 // FIXME: The above statement is likely due to a misunderstanding of the
4163 // documents. All arguments must be copied into the parameter area BY
4164 // THE CALLEE in the event that the callee takes the address of any
4165 // formal argument. That has not yet been implemented. However, it is
4166 // reasonable to use the stack area as a staging area for the register
4167 // load.
4168
4169 // Skip this for small aggregates, as we will use the same slot for a
4170 // right-justified copy, below.
4171 if (Size >= 8)
4172 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4173 CallSeqStart,
4174 Flags, DAG, dl);
4175
4176 // When a register is available, pass a small aggregate right-justified.
4177 if (Size < 8 && GPR_idx != NumGPRs) {
4178 // The easiest way to get this right-justified in a register
4179 // is to copy the structure into the rightmost portion of a
4180 // local variable slot, then load the whole slot into the
4181 // register.
4182 // FIXME: The memcpy seems to produce pretty awful code for
4183 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00004184 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00004185 // parameter save area instead of a new local variable.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004186 SDValue AddPtr = PtrOff;
4187 if (!isLittleEndian) {
4188 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
4189 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4190 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004191 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4192 CallSeqStart,
4193 Flags, DAG, dl);
4194
4195 // Load the slot into the register.
4196 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
4197 MachinePointerInfo(),
4198 false, false, false, 0);
4199 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004200 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004201
4202 // Done with this argument.
4203 ArgOffset += PtrByteSize;
4204 continue;
4205 }
4206
4207 // For aggregates larger than PtrByteSize, copy the pieces of the
4208 // object that fit into registers from the parameter save area.
4209 for (unsigned j=0; j<Size; j+=PtrByteSize) {
4210 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
4211 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
4212 if (GPR_idx != NumGPRs) {
4213 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4214 MachinePointerInfo(),
4215 false, false, false, 0);
4216 MemOpChains.push_back(Load.getValue(1));
4217 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4218 ArgOffset += PtrByteSize;
4219 } else {
4220 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
4221 break;
4222 }
4223 }
4224 continue;
4225 }
4226
Craig Topper56710102013-08-15 02:33:50 +00004227 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004228 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00004229 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004230 case MVT::i32:
4231 case MVT::i64:
4232 if (GPR_idx != NumGPRs) {
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004233 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004234 } else {
4235 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4236 true, isTailCall, false, MemOpChains,
4237 TailCallArguments, dl);
4238 }
4239 ArgOffset += PtrByteSize;
4240 break;
4241 case MVT::f32:
4242 case MVT::f64:
4243 if (FPR_idx != NumFPRs) {
4244 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4245
4246 if (isVarArg) {
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004247 // A single float or an aggregate containing only a single float
4248 // must be passed right-justified in the stack doubleword, and
4249 // in the GPR, if one is available.
4250 SDValue StoreOff;
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004251 if (Arg.getSimpleValueType().SimpleTy == MVT::f32 &&
4252 !isLittleEndian) {
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004253 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4254 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4255 } else
4256 StoreOff = PtrOff;
4257
4258 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004259 MachinePointerInfo(), false, false, 0);
4260 MemOpChains.push_back(Store);
4261
4262 // Float varargs are always shadowed in available integer registers
4263 if (GPR_idx != NumGPRs) {
4264 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4265 MachinePointerInfo(), false, false,
4266 false, 0);
4267 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004268 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004269 }
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004270 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004271 } else {
4272 // Single-precision floating-point values are mapped to the
4273 // second (rightmost) word of the stack doubleword.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004274 if (Arg.getValueType() == MVT::f32 && !isLittleEndian) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004275 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4276 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4277 }
4278
4279 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4280 true, isTailCall, false, MemOpChains,
4281 TailCallArguments, dl);
4282 }
4283 ArgOffset += 8;
4284 break;
4285 case MVT::v4f32:
4286 case MVT::v4i32:
4287 case MVT::v8i16:
4288 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00004289 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00004290 case MVT::v2i64:
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004291 // For a varargs call, named arguments go into VRs or on the stack as
4292 // usual; unnamed arguments always go to the stack or the corresponding
4293 // GPRs when within range. For now, we always put the value in both
4294 // locations (or even all three).
Bill Schmidt57d6de52012-10-23 15:51:16 +00004295 if (isVarArg) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004296 // We could elide this store in the case where the object fits
4297 // entirely in R registers. Maybe later.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004298 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4299 MachinePointerInfo(), false, false, 0);
4300 MemOpChains.push_back(Store);
4301 if (VR_idx != NumVRs) {
4302 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4303 MachinePointerInfo(),
4304 false, false, false, 0);
4305 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00004306
4307 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4308 Arg.getSimpleValueType() == MVT::v2i64) ?
4309 VSRH[VR_idx] : VR[VR_idx];
4310 ++VR_idx;
4311
4312 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004313 }
4314 ArgOffset += 16;
4315 for (unsigned i=0; i<16; i+=PtrByteSize) {
4316 if (GPR_idx == NumGPRs)
4317 break;
4318 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4319 DAG.getConstant(i, PtrVT));
4320 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4321 false, false, false, 0);
4322 MemOpChains.push_back(Load.getValue(1));
4323 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4324 }
4325 break;
4326 }
4327
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004328 // Non-varargs Altivec params go into VRs or on the stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004329 if (VR_idx != NumVRs) {
Hal Finkel7811c612014-03-28 19:58:11 +00004330 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4331 Arg.getSimpleValueType() == MVT::v2i64) ?
4332 VSRH[VR_idx] : VR[VR_idx];
4333 ++VR_idx;
4334
4335 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004336 } else {
4337 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4338 true, isTailCall, true, MemOpChains,
4339 TailCallArguments, dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004340 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004341 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004342 break;
4343 }
4344 }
4345
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004346 assert(NumBytesActuallyUsed == ArgOffset);
Ulrich Weigandde8641b2014-07-07 19:39:44 +00004347 (void)NumBytesActuallyUsed;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004348
Bill Schmidt57d6de52012-10-23 15:51:16 +00004349 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004350 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004351
4352 // Check if this is an indirect call (MTCTR/BCTRL).
4353 // See PrepareCall() for more information about calls through function
4354 // pointers in the 64-bit SVR4 ABI.
4355 if (!isTailCall &&
4356 !dyn_cast<GlobalAddressSDNode>(Callee) &&
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00004357 !dyn_cast<ExternalSymbolSDNode>(Callee)) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004358 // Load r2 into a virtual register and store it to the TOC save area.
4359 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4360 // TOC save area offset.
Ulrich Weigandad0cb912014-06-18 17:52:49 +00004361 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset();
4362 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004363 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4364 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4365 false, false, 0);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004366 }
4367
4368 // Build a sequence of copy-to-reg nodes chained together with token chain
4369 // and flag operands which copy the outgoing args into the appropriate regs.
4370 SDValue InFlag;
4371 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4372 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4373 RegsToPass[i].second, InFlag);
4374 InFlag = Chain.getValue(1);
4375 }
4376
4377 if (isTailCall)
4378 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4379 FPOp, true, TailCallArguments);
4380
4381 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4382 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4383 Ins, InVals);
4384}
4385
4386SDValue
4387PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4388 CallingConv::ID CallConv, bool isVarArg,
4389 bool isTailCall,
4390 const SmallVectorImpl<ISD::OutputArg> &Outs,
4391 const SmallVectorImpl<SDValue> &OutVals,
4392 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004393 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004394 SmallVectorImpl<SDValue> &InVals) const {
4395
4396 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004397
Owen Anderson53aa7a92009-08-10 22:56:29 +00004398 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00004399 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004400 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004401
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004402 MachineFunction &MF = DAG.getMachineFunction();
4403
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004404 // Mark this function as potentially containing a function that contains a
4405 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4406 // and restoring the callers stack pointer in this functions epilog. This is
4407 // done because by tail calling the called function might overwrite the value
4408 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004409 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4410 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004411 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4412
Chris Lattneraa40ec12006-05-16 22:56:08 +00004413 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00004414 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00004415 // prereserved space for [SP][CR][LR][3 x unused].
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004416 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true);
4417 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004418
4419 // Add up all the space actually used.
4420 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
4421 // they all go in registers, but we must reserve stack space for them for
4422 // possible use by the caller. In varargs or 64-bit calls, parameters are
4423 // assigned stack space in order, with padding so Altivec parameters are
4424 // 16-byte aligned.
4425 unsigned nAltivecParamsAtEnd = 0;
4426 for (unsigned i = 0; i != NumOps; ++i) {
4427 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4428 EVT ArgVT = Outs[i].VT;
4429 // Varargs Altivec parameters are padded to a 16 byte boundary.
4430 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
4431 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
4432 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) {
4433 if (!isVarArg && !isPPC64) {
4434 // Non-varargs Altivec parameters go after all the non-Altivec
4435 // parameters; handle those later so we know how much padding we need.
4436 nAltivecParamsAtEnd++;
4437 continue;
4438 }
4439 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
4440 NumBytes = ((NumBytes+15)/16)*16;
4441 }
4442 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
4443 }
4444
4445 // Allow for Altivec parameters at the end, if needed.
4446 if (nAltivecParamsAtEnd) {
4447 NumBytes = ((NumBytes+15)/16)*16;
4448 NumBytes += 16*nAltivecParamsAtEnd;
4449 }
4450
4451 // The prolog code of the callee may store up to 8 GPR argument registers to
4452 // the stack, allowing va_start to index over them in memory if its varargs.
4453 // Because we cannot tell if this is needed on the caller side, we have to
4454 // conservatively assume that it is needed. As such, make sure we have at
4455 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004456 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004457
4458 // Tail call needs the stack to be aligned.
4459 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4460 CallConv == CallingConv::Fast)
4461 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004462
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004463 // Calculate by how many bytes the stack has to be adjusted in case of tail
4464 // call optimization.
4465 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004466
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004467 // To protect arguments on the stack from being clobbered in a tail call,
4468 // force all the loads to happen before doing any other lowering.
4469 if (isTailCall)
4470 Chain = DAG.getStackArgumentTokenFactor(Chain);
4471
Chris Lattnerb7552a82006-05-17 00:15:40 +00004472 // Adjust the stack pointer for the new arguments...
4473 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004474 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4475 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004476 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004477
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004478 // Load the return address and frame pointer so it can be move somewhere else
4479 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004480 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004481 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4482 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004483
Chris Lattnerb7552a82006-05-17 00:15:40 +00004484 // Set up a copy of the stack pointer for use loading and storing any
4485 // arguments that may not fit in the registers available for argument
4486 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004487 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004488 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004489 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004490 else
Owen Anderson9f944592009-08-11 20:47:22 +00004491 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004492
Chris Lattnerb7552a82006-05-17 00:15:40 +00004493 // Figure out which arguments are going to go in registers, and which in
4494 // memory. Also, if this is a vararg function, floating point operations
4495 // must be stored to our stack, and loaded into integer regs as well, if
4496 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004497 unsigned ArgOffset = LinkageSize;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004498 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004499
Craig Topper840beec2014-04-04 05:16:06 +00004500 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004501 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4502 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4503 };
Craig Topper840beec2014-04-04 05:16:06 +00004504 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00004505 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4506 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4507 };
Craig Topper840beec2014-04-04 05:16:06 +00004508 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004509
Craig Topper840beec2014-04-04 05:16:06 +00004510 static const MCPhysReg VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004511 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4512 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4513 };
Owen Andersone2f23a32007-09-07 04:06:50 +00004514 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004515 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00004516 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004517
Craig Topper840beec2014-04-04 05:16:06 +00004518 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004519
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004520 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004521 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4522
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004523 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00004524 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004525 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004526 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004527
Chris Lattnerb7552a82006-05-17 00:15:40 +00004528 // PtrOff will be used to store the current argument to the stack if a
4529 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004530 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004531
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004532 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004533
Dale Johannesen679073b2009-02-04 02:34:38 +00004534 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004535
4536 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00004537 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00004538 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4539 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00004540 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004541 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00004542
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004543 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004544 // Note: "by value" is code for passing a structure by value, not
4545 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00004546 if (Flags.isByVal()) {
4547 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004548 // Very small objects are passed right-justified. Everything else is
4549 // passed left-justified.
4550 if (Size==1 || Size==2) {
4551 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004552 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00004553 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00004554 MachinePointerInfo(), VT,
4555 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004556 MemOpChains.push_back(Load.getValue(1));
4557 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004558
4559 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004560 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00004561 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4562 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004563 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004564 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4565 CallSeqStart,
4566 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004567 ArgOffset += PtrByteSize;
4568 }
4569 continue;
4570 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004571 // Copy entire object into memory. There are cases where gcc-generated
4572 // code assumes it is there, even if it could be put entirely into
4573 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004574 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4575 CallSeqStart,
4576 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004577
4578 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4579 // copy the pieces of the object that fit into registers from the
4580 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00004581 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004582 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004583 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00004584 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004585 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4586 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004587 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00004588 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00004589 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004590 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004591 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004592 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004593 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004594 }
4595 }
4596 continue;
4597 }
4598
Craig Topper56710102013-08-15 02:33:50 +00004599 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00004600 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00004601 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00004602 case MVT::i32:
4603 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004604 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00004605 if (Arg.getValueType() == MVT::i1)
4606 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
4607
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004608 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004609 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004610 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4611 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004612 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00004613 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004614 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004615 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004616 case MVT::f32:
4617 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004618 if (FPR_idx != NumFPRs) {
4619 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4620
Chris Lattnerb7552a82006-05-17 00:15:40 +00004621 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00004622 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4623 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004624 MemOpChains.push_back(Store);
4625
Chris Lattnerb7552a82006-05-17 00:15:40 +00004626 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004627 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004628 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00004629 MachinePointerInfo(), false, false,
4630 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004631 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004632 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004633 }
Owen Anderson9f944592009-08-11 20:47:22 +00004634 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004635 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004636 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00004637 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4638 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004639 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004640 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004641 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00004642 }
4643 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00004644 // If we have any FPRs remaining, we may also have GPRs remaining.
4645 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4646 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004647 if (GPR_idx != NumGPRs)
4648 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00004649 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004650 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4651 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004652 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004653 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004654 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4655 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004656 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004657 if (isPPC64)
4658 ArgOffset += 8;
4659 else
Owen Anderson9f944592009-08-11 20:47:22 +00004660 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004661 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004662 case MVT::v4f32:
4663 case MVT::v4i32:
4664 case MVT::v8i16:
4665 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00004666 if (isVarArg) {
4667 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00004668 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00004669 // V registers; in fact gcc does this only for arguments that are
4670 // prototyped, not for those that match the ... We do it for all
4671 // arguments, seems to work.
4672 while (ArgOffset % 16 !=0) {
4673 ArgOffset += PtrByteSize;
4674 if (GPR_idx != NumGPRs)
4675 GPR_idx++;
4676 }
4677 // We could elide this store in the case where the object fits
4678 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004679 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004680 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00004681 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4682 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004683 MemOpChains.push_back(Store);
4684 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004685 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00004686 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004687 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004688 MemOpChains.push_back(Load.getValue(1));
4689 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4690 }
4691 ArgOffset += 16;
4692 for (unsigned i=0; i<16; i+=PtrByteSize) {
4693 if (GPR_idx == NumGPRs)
4694 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00004695 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004696 DAG.getConstant(i, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00004697 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004698 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004699 MemOpChains.push_back(Load.getValue(1));
4700 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4701 }
4702 break;
4703 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004704
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004705 // Non-varargs Altivec params generally go in registers, but have
4706 // stack space allocated at the end.
4707 if (VR_idx != NumVRs) {
4708 // Doesn't have GPR space allocated.
4709 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4710 } else if (nAltivecParamsAtEnd==0) {
4711 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004712 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4713 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004714 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004715 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00004716 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00004717 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004718 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00004719 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004720 // If all Altivec parameters fit in registers, as they usually do,
4721 // they get stack space following the non-Altivec parameters. We
4722 // don't track this here because nobody below needs it.
4723 // If there are more Altivec parameters than fit in registers emit
4724 // the stores here.
4725 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4726 unsigned j = 0;
4727 // Offset is aligned; skip 1st 12 params which go in V registers.
4728 ArgOffset = ((ArgOffset+15)/16)*16;
4729 ArgOffset += 12*16;
4730 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004731 SDValue Arg = OutVals[i];
4732 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00004733 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4734 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004735 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004736 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004737 // We are emitting Altivec params in order.
4738 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4739 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004740 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004741 ArgOffset += 16;
4742 }
4743 }
4744 }
4745 }
4746
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004747 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004748 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004749
Dale Johannesen90eab672010-03-09 20:15:42 +00004750 // On Darwin, R12 must contain the address of an indirect callee. This does
4751 // not mean the MTCTR instruction must use R12; it's easier to model this as
4752 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00004753 if (!isTailCall &&
Dale Johannesen90eab672010-03-09 20:15:42 +00004754 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4755 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4756 !isBLACompatibleAddress(Callee, DAG))
4757 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4758 PPC::R12), Callee));
4759
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004760 // Build a sequence of copy-to-reg nodes chained together with token chain
4761 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004762 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004763 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00004764 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00004765 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004766 InFlag = Chain.getValue(1);
4767 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00004768
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004769 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004770 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4771 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004772
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004773 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4774 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4775 Ins, InVals);
Chris Lattneraa40ec12006-05-16 22:56:08 +00004776}
4777
Hal Finkel450128a2011-10-14 19:51:36 +00004778bool
4779PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4780 MachineFunction &MF, bool isVarArg,
4781 const SmallVectorImpl<ISD::OutputArg> &Outs,
4782 LLVMContext &Context) const {
4783 SmallVector<CCValAssign, 16> RVLocs;
4784 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4785 RVLocs, Context);
4786 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4787}
4788
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004789SDValue
4790PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004791 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004792 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004793 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004794 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004795
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004796 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00004797 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greif180c4442012-04-19 15:16:31 +00004798 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004799 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004800
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004801 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004802 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004803
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004804 // Copy the result values into the output registers.
4805 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4806 CCValAssign &VA = RVLocs[i];
4807 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00004808
4809 SDValue Arg = OutVals[i];
4810
4811 switch (VA.getLocInfo()) {
4812 default: llvm_unreachable("Unknown loc info!");
4813 case CCValAssign::Full: break;
4814 case CCValAssign::AExt:
4815 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4816 break;
4817 case CCValAssign::ZExt:
4818 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4819 break;
4820 case CCValAssign::SExt:
4821 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4822 break;
4823 }
4824
4825 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004826 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004827 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00004828 }
4829
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004830 RetOps[0] = Chain; // Update chain.
4831
4832 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00004833 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00004834 RetOps.push_back(Flag);
4835
Craig Topper48d114b2014-04-26 18:35:24 +00004836 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps);
Chris Lattner4211ca92006-04-14 06:01:58 +00004837}
4838
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004839SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004840 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00004841 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004842 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004843
Jim Laskeye4f4d042006-12-04 22:04:42 +00004844 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00004845 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeye4f4d042006-12-04 22:04:42 +00004846
4847 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00004848 bool isPPC64 = Subtarget.isPPC64();
4849 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004850 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00004851
4852 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004853 SDValue Chain = Op.getOperand(0);
4854 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004855
Jim Laskeye4f4d042006-12-04 22:04:42 +00004856 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00004857 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4858 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004859 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004860
Jim Laskeye4f4d042006-12-04 22:04:42 +00004861 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00004862 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004863
Jim Laskeye4f4d042006-12-04 22:04:42 +00004864 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00004865 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004866 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00004867}
4868
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004869
4870
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004871SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004872PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00004873 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00004874 bool isPPC64 = Subtarget.isPPC64();
4875 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00004876 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004877
4878 // Get current frame pointer save index. The users of this index will be
4879 // primarily DYNALLOC instructions.
4880 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4881 int RASI = FI->getReturnAddrSaveIndex();
4882
4883 // If the frame pointer save index hasn't been defined yet.
4884 if (!RASI) {
4885 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00004886 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004887 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00004888 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004889 // Save the result.
4890 FI->setReturnAddrSaveIndex(RASI);
4891 }
4892 return DAG.getFrameIndex(RASI, PtrVT);
4893}
4894
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004895SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004896PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4897 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00004898 bool isPPC64 = Subtarget.isPPC64();
4899 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00004900 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00004901
4902 // Get current frame pointer save index. The users of this index will be
4903 // primarily DYNALLOC instructions.
4904 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4905 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004906
Jim Laskey48850c12006-11-16 22:43:37 +00004907 // If the frame pointer save index hasn't been defined yet.
4908 if (!FPSI) {
4909 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00004910 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004911 isDarwinABI);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004912
Jim Laskey48850c12006-11-16 22:43:37 +00004913 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00004914 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00004915 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004916 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00004917 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004918 return DAG.getFrameIndex(FPSI, PtrVT);
4919}
Jim Laskey48850c12006-11-16 22:43:37 +00004920
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004921SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004922 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004923 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00004924 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004925 SDValue Chain = Op.getOperand(0);
4926 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004927 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004928
Jim Laskey48850c12006-11-16 22:43:37 +00004929 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00004930 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00004931 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00004932 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey48850c12006-11-16 22:43:37 +00004933 DAG.getConstant(0, PtrVT), Size);
4934 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004935 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00004936 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004937 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00004938 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00004939 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops);
Jim Laskey48850c12006-11-16 22:43:37 +00004940}
4941
Hal Finkel756810f2013-03-21 21:37:52 +00004942SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4943 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004944 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00004945 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4946 DAG.getVTList(MVT::i32, MVT::Other),
4947 Op.getOperand(0), Op.getOperand(1));
4948}
4949
4950SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4951 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004952 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00004953 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4954 Op.getOperand(0), Op.getOperand(1));
4955}
4956
Hal Finkel940ab932014-02-28 00:27:01 +00004957SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
4958 assert(Op.getValueType() == MVT::i1 &&
4959 "Custom lowering only for i1 loads");
4960
4961 // First, load 8 bits into 32 bits, then truncate to 1 bit.
4962
4963 SDLoc dl(Op);
4964 LoadSDNode *LD = cast<LoadSDNode>(Op);
4965
4966 SDValue Chain = LD->getChain();
4967 SDValue BasePtr = LD->getBasePtr();
4968 MachineMemOperand *MMO = LD->getMemOperand();
4969
4970 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain,
4971 BasePtr, MVT::i8, MMO);
4972 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
4973
4974 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
Craig Topper64941d92014-04-27 19:20:57 +00004975 return DAG.getMergeValues(Ops, dl);
Hal Finkel940ab932014-02-28 00:27:01 +00004976}
4977
4978SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
4979 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
4980 "Custom lowering only for i1 stores");
4981
4982 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
4983
4984 SDLoc dl(Op);
4985 StoreSDNode *ST = cast<StoreSDNode>(Op);
4986
4987 SDValue Chain = ST->getChain();
4988 SDValue BasePtr = ST->getBasePtr();
4989 SDValue Value = ST->getValue();
4990 MachineMemOperand *MMO = ST->getMemOperand();
4991
4992 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value);
4993 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
4994}
4995
4996// FIXME: Remove this once the ANDI glue bug is fixed:
4997SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
4998 assert(Op.getValueType() == MVT::i1 &&
4999 "Custom lowering only for i1 results");
5000
5001 SDLoc DL(Op);
5002 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
5003 Op.getOperand(0));
5004}
5005
Chris Lattner4211ca92006-04-14 06:01:58 +00005006/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
5007/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005008SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00005009 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00005010 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
5011 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00005012 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005013
Hal Finkel81f87992013-04-07 22:11:09 +00005014 // We might be able to do better than this under some circumstances, but in
5015 // general, fsel-based lowering of select is a finite-math-only optimization.
5016 // For more information, see section F.3 of the 2.06 ISA specification.
5017 if (!DAG.getTarget().Options.NoInfsFPMath ||
5018 !DAG.getTarget().Options.NoNaNsFPMath)
5019 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005020
Hal Finkel81f87992013-04-07 22:11:09 +00005021 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005022
Owen Anderson53aa7a92009-08-10 22:56:29 +00005023 EVT ResVT = Op.getValueType();
5024 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005025 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
5026 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005027 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005028
Chris Lattner4211ca92006-04-14 06:01:58 +00005029 // If the RHS of the comparison is a 0.0, we don't need to do the
5030 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00005031 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00005032 if (isFloatingPointZero(RHS))
5033 switch (CC) {
5034 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005035 case ISD::SETNE:
5036 std::swap(TV, FV);
5037 case ISD::SETEQ:
5038 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5039 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
5040 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
5041 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5042 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5043 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5044 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005045 case ISD::SETULT:
5046 case ISD::SETLT:
5047 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005048 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005049 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00005050 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5051 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005052 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005053 case ISD::SETUGT:
5054 case ISD::SETGT:
5055 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005056 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005057 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00005058 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5059 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005060 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005061 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005062 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005063
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005064 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00005065 switch (CC) {
5066 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005067 case ISD::SETNE:
5068 std::swap(TV, FV);
5069 case ISD::SETEQ:
5070 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
5071 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5072 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
5073 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
5074 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5075 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5076 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5077 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005078 case ISD::SETULT:
5079 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005080 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005081 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5082 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005083 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005084 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005085 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005086 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005087 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5088 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005089 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005090 case ISD::SETUGT:
5091 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005092 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005093 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5094 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005095 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005096 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005097 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005098 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005099 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5100 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005101 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005102 }
Eli Friedman5806e182009-05-28 04:31:08 +00005103 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00005104}
5105
Chris Lattner57ee7c62007-11-28 18:44:47 +00005106// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005107SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005108 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00005109 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005110 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00005111 if (Src.getValueType() == MVT::f32)
5112 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00005113
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005114 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00005115 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005116 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00005117 case MVT::i32:
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005118 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005119 (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ :
Hal Finkelf6d45f22013-04-01 17:52:07 +00005120 PPCISD::FCTIDZ),
Owen Anderson9f944592009-08-11 20:47:22 +00005121 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005122 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005123 case MVT::i64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005124 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
Hal Finkel3f88d082013-04-01 18:42:58 +00005125 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00005126 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
5127 PPCISD::FCTIDUZ,
5128 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005129 break;
5130 }
Duncan Sands2a287912008-07-19 16:26:02 +00005131
Chris Lattner4211ca92006-04-14 06:01:58 +00005132 // Convert the FP value to an int value through memory.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005133 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() &&
5134 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT());
Hal Finkelf6d45f22013-04-01 17:52:07 +00005135 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
5136 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
5137 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00005138
Chris Lattner06a49542007-10-15 20:14:52 +00005139 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005140 SDValue Chain;
5141 if (i32Stack) {
5142 MachineFunction &MF = DAG.getMachineFunction();
5143 MachineMemOperand *MMO =
5144 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
5145 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
5146 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00005147 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005148 } else
5149 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
5150 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00005151
5152 // Result is a load from the stack slot. If loading 4 bytes, make sure to
5153 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005154 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00005155 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner06a49542007-10-15 20:14:52 +00005156 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkelf6d45f22013-04-01 17:52:07 +00005157 MPI = MachinePointerInfo();
5158 }
5159
5160 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005161 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00005162}
5163
Hal Finkelf6d45f22013-04-01 17:52:07 +00005164SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005165 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005166 SDLoc dl(Op);
Dan Gohmand6819da2008-03-11 01:59:03 +00005167 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00005168 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005169 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00005170
Hal Finkel6a56b212014-03-05 22:14:00 +00005171 if (Op.getOperand(0).getValueType() == MVT::i1)
5172 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
5173 DAG.getConstantFP(1.0, Op.getValueType()),
5174 DAG.getConstantFP(0.0, Op.getValueType()));
5175
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005176 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005177 "UINT_TO_FP is supported only with FPCVT");
5178
5179 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00005180 // Otherwise, convert to double-precision and then round.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005181 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005182 (Op.getOpcode() == ISD::UINT_TO_FP ?
5183 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
5184 (Op.getOpcode() == ISD::UINT_TO_FP ?
5185 PPCISD::FCFIDU : PPCISD::FCFID);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005186 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005187 MVT::f32 : MVT::f64;
5188
Owen Anderson9f944592009-08-11 20:47:22 +00005189 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005190 SDValue SINT = Op.getOperand(0);
5191 // When converting to single-precision, we actually need to convert
5192 // to double-precision first and then round to single-precision.
5193 // To avoid double-rounding effects during that operation, we have
5194 // to prepare the input operand. Bits that might be truncated when
5195 // converting to double-precision are replaced by a bit that won't
5196 // be lost at this stage, but is below the single-precision rounding
5197 // position.
5198 //
5199 // However, if -enable-unsafe-fp-math is in effect, accept double
5200 // rounding to avoid the extra overhead.
5201 if (Op.getValueType() == MVT::f32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005202 !Subtarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005203 !DAG.getTarget().Options.UnsafeFPMath) {
5204
5205 // Twiddle input to make sure the low 11 bits are zero. (If this
5206 // is the case, we are guaranteed the value will fit into the 53 bit
5207 // mantissa of an IEEE double-precision value without rounding.)
5208 // If any of those low 11 bits were not zero originally, make sure
5209 // bit 12 (value 2048) is set instead, so that the final rounding
5210 // to single-precision gets the correct result.
5211 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5212 SINT, DAG.getConstant(2047, MVT::i64));
5213 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
5214 Round, DAG.getConstant(2047, MVT::i64));
5215 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
5216 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5217 Round, DAG.getConstant(-2048, MVT::i64));
5218
5219 // However, we cannot use that value unconditionally: if the magnitude
5220 // of the input value is small, the bit-twiddling we did above might
5221 // end up visibly changing the output. Fortunately, in that case, we
5222 // don't need to twiddle bits since the original input will convert
5223 // exactly to double-precision floating-point already. Therefore,
5224 // construct a conditional to use the original value if the top 11
5225 // bits are all sign-bit copies, and use the rounded value computed
5226 // above otherwise.
5227 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
5228 SINT, DAG.getConstant(53, MVT::i32));
5229 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
5230 Cond, DAG.getConstant(1, MVT::i64));
5231 Cond = DAG.getSetCC(dl, MVT::i32,
5232 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
5233
5234 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
5235 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00005236
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005237 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005238 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
5239
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005240 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00005241 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005242 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005243 return FP;
5244 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005245
Owen Anderson9f944592009-08-11 20:47:22 +00005246 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005247 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00005248 // Since we only generate this in 64-bit mode, we can take advantage of
5249 // 64-bit registers. In particular, sign extend the input value into the
5250 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
5251 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00005252 MachineFunction &MF = DAG.getMachineFunction();
5253 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005254 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005255
Hal Finkelbeb296b2013-03-31 10:12:51 +00005256 SDValue Ld;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005257 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) {
Hal Finkelbeb296b2013-03-31 10:12:51 +00005258 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5259 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005260
Hal Finkelbeb296b2013-03-31 10:12:51 +00005261 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
5262 MachinePointerInfo::getFixedStack(FrameIdx),
5263 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00005264
Hal Finkelbeb296b2013-03-31 10:12:51 +00005265 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5266 "Expected an i32 store");
5267 MachineMemOperand *MMO =
5268 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
5269 MachineMemOperand::MOLoad, 4, 4);
5270 SDValue Ops[] = { Store, FIdx };
Hal Finkelf6d45f22013-04-01 17:52:07 +00005271 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
5272 PPCISD::LFIWZX : PPCISD::LFIWAX,
5273 dl, DAG.getVTList(MVT::f64, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00005274 Ops, MVT::i32, MMO);
Hal Finkelbeb296b2013-03-31 10:12:51 +00005275 } else {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005276 assert(Subtarget.isPPC64() &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005277 "i32->FP without LFIWAX supported only on PPC64");
5278
Hal Finkelbeb296b2013-03-31 10:12:51 +00005279 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
5280 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5281
5282 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
5283 Op.getOperand(0));
5284
5285 // STD the extended value into the stack slot.
5286 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
5287 MachinePointerInfo::getFixedStack(FrameIdx),
5288 false, false, 0);
5289
5290 // Load the value as a double.
5291 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
5292 MachinePointerInfo::getFixedStack(FrameIdx),
5293 false, false, false, 0);
5294 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005295
Chris Lattner4211ca92006-04-14 06:01:58 +00005296 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005297 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005298 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Owen Anderson9f944592009-08-11 20:47:22 +00005299 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005300 return FP;
5301}
5302
Dan Gohman21cea8a2010-04-17 15:26:15 +00005303SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
5304 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005305 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005306 /*
5307 The rounding mode is in bits 30:31 of FPSR, and has the following
5308 settings:
5309 00 Round to nearest
5310 01 Round to 0
5311 10 Round to +inf
5312 11 Round to -inf
5313
5314 FLT_ROUNDS, on the other hand, expects the following:
5315 -1 Undefined
5316 0 Round to 0
5317 1 Round to nearest
5318 2 Round to +inf
5319 3 Round to -inf
5320
5321 To perform the conversion, we do:
5322 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
5323 */
5324
5325 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005326 EVT VT = Op.getValueType();
5327 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005328
5329 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005330 EVT NodeTys[] = {
5331 MVT::f64, // return register
5332 MVT::Glue // unused in this context
5333 };
Craig Topper2d2aa0c2014-04-30 07:17:30 +00005334 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005335
5336 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00005337 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005338 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005339 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00005340 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005341
5342 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005343 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005344 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00005345 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005346 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005347
5348 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005349 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00005350 DAG.getNode(ISD::AND, dl, MVT::i32,
5351 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005352 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00005353 DAG.getNode(ISD::SRL, dl, MVT::i32,
5354 DAG.getNode(ISD::AND, dl, MVT::i32,
5355 DAG.getNode(ISD::XOR, dl, MVT::i32,
5356 CWD, DAG.getConstant(3, MVT::i32)),
5357 DAG.getConstant(3, MVT::i32)),
5358 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005359
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005360 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00005361 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005362
Duncan Sands13237ac2008-06-06 12:08:01 +00005363 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00005364 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005365}
5366
Dan Gohman21cea8a2010-04-17 15:26:15 +00005367SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005368 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005369 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005370 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00005371 assert(Op.getNumOperands() == 3 &&
5372 VT == Op.getOperand(1).getValueType() &&
5373 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005374
Chris Lattner601b8652006-09-20 03:47:40 +00005375 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005376 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005377 SDValue Lo = Op.getOperand(0);
5378 SDValue Hi = Op.getOperand(1);
5379 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005380 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005381
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005382 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005383 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005384 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5385 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5386 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5387 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005388 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005389 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5390 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5391 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005392 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005393 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005394}
5395
Dan Gohman21cea8a2010-04-17 15:26:15 +00005396SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005397 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005398 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00005399 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005400 assert(Op.getNumOperands() == 3 &&
5401 VT == Op.getOperand(1).getValueType() &&
5402 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005403
Dan Gohman8d2ead22008-03-07 20:36:53 +00005404 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005405 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005406 SDValue Lo = Op.getOperand(0);
5407 SDValue Hi = Op.getOperand(1);
5408 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005409 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005410
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005411 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005412 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005413 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5414 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5415 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5416 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005417 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005418 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5419 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5420 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005421 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005422 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005423}
5424
Dan Gohman21cea8a2010-04-17 15:26:15 +00005425SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005426 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005427 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005428 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005429 assert(Op.getNumOperands() == 3 &&
5430 VT == Op.getOperand(1).getValueType() &&
5431 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005432
Dan Gohman8d2ead22008-03-07 20:36:53 +00005433 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005434 SDValue Lo = Op.getOperand(0);
5435 SDValue Hi = Op.getOperand(1);
5436 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005437 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005438
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005439 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005440 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005441 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5442 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5443 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5444 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005445 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005446 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5447 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5448 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00005449 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005450 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005451 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005452}
5453
5454//===----------------------------------------------------------------------===//
5455// Vector related lowering.
5456//
5457
Chris Lattner2a099c02006-04-17 06:00:21 +00005458/// BuildSplatI - Build a canonical splati of Val with an element size of
5459/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005460static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005461 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00005462 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005463
Owen Anderson53aa7a92009-08-10 22:56:29 +00005464 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00005465 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00005466 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005467
Owen Anderson9f944592009-08-11 20:47:22 +00005468 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005469
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005470 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5471 if (Val == -1)
5472 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005473
Owen Anderson53aa7a92009-08-10 22:56:29 +00005474 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005475
Chris Lattner2a099c02006-04-17 06:00:21 +00005476 // Build a canonical splat for this value.
Owen Anderson9f944592009-08-11 20:47:22 +00005477 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005478 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00005479 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Craig Topper48d114b2014-04-26 18:35:24 +00005480 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005481 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005482}
5483
Hal Finkelcf2e9082013-05-24 23:00:14 +00005484/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5485/// specified intrinsic ID.
5486static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005487 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00005488 EVT DestVT = MVT::Other) {
5489 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5490 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5491 DAG.getConstant(IID, MVT::i32), Op);
5492}
5493
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005494/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00005495/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005496static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005497 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005498 EVT DestVT = MVT::Other) {
5499 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005500 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005501 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005502}
5503
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005504/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5505/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005506static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005507 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005508 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00005509 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005510 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005511 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005512}
5513
5514
Chris Lattner264c9082006-04-17 17:55:10 +00005515/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5516/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005517static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005518 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00005519 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00005520 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5521 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00005522
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005523 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00005524 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005525 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00005526 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005527 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00005528}
5529
Chris Lattner19e90552006-04-14 05:19:18 +00005530// If this is a case we can't handle, return null and let the default
5531// expansion code take care of it. If we CAN select this case, and if it
5532// selects to a single instruction, return Op. Otherwise, if we can codegen
5533// this case more efficiently than a constant pool load, lower it to the
5534// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005535SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5536 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005537 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005538 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
Craig Toppere73658d2014-04-28 04:05:08 +00005539 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00005540
Bob Wilson85cefe82009-03-02 23:24:16 +00005541 // Check if this is a splat of a constant value.
5542 APInt APSplatBits, APSplatUndef;
5543 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005544 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00005545 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00005546 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00005547 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00005548
Bob Wilson530e0382009-03-03 19:26:27 +00005549 unsigned SplatBits = APSplatBits.getZExtValue();
5550 unsigned SplatUndef = APSplatUndef.getZExtValue();
5551 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005552
Bob Wilson530e0382009-03-03 19:26:27 +00005553 // First, handle single instruction cases.
5554
5555 // All zeros?
5556 if (SplatBits == 0) {
5557 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00005558 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5559 SDValue Z = DAG.getConstant(0, MVT::i32);
5560 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00005561 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00005562 }
Bob Wilson530e0382009-03-03 19:26:27 +00005563 return Op;
5564 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00005565
Bob Wilson530e0382009-03-03 19:26:27 +00005566 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5567 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5568 (32-SplatBitSize));
5569 if (SextVal >= -16 && SextVal <= 15)
5570 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005571
5572
Bob Wilson530e0382009-03-03 19:26:27 +00005573 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005574
Bob Wilson530e0382009-03-03 19:26:27 +00005575 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00005576 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5577 // If this value is in the range [17,31] and is odd, use:
5578 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5579 // If this value is in the range [-31,-17] and is odd, use:
5580 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5581 // Note the last two are three-instruction sequences.
5582 if (SextVal >= -32 && SextVal <= 31) {
5583 // To avoid having these optimizations undone by constant folding,
5584 // we convert to a pseudo that will be expanded later into one of
5585 // the above forms.
5586 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00005587 EVT VT = (SplatSize == 1 ? MVT::v16i8 :
5588 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32));
5589 SDValue EltSize = DAG.getConstant(SplatSize, MVT::i32);
5590 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
5591 if (VT == Op.getValueType())
5592 return RetVal;
5593 else
5594 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal);
Bob Wilson530e0382009-03-03 19:26:27 +00005595 }
5596
5597 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5598 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5599 // for fneg/fabs.
5600 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5601 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00005602 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005603
5604 // Make the VSLW intrinsic, computing 0x8000_0000.
5605 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5606 OnesV, DAG, dl);
5607
5608 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00005609 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00005610 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005611 }
5612
Bill Schmidt4aedff82014-06-06 14:06:26 +00005613 // The remaining cases assume either big endian element order or
5614 // a splat-size that equates to the element size of the vector
5615 // to be built. An example that doesn't work for little endian is
5616 // {0, -1, 0, -1, 0, -1, 0, -1} which has a splat size of 32 bits
5617 // and a vector element size of 16 bits. The code below will
5618 // produce the vector in big endian element order, which for little
5619 // endian is {-1, 0, -1, 0, -1, 0, -1, 0}.
5620
5621 // For now, just avoid these optimizations in that case.
5622 // FIXME: Develop correct optimizations for LE with mismatched
5623 // splat and element sizes.
5624
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005625 if (Subtarget.isLittleEndian() &&
Bill Schmidt4aedff82014-06-06 14:06:26 +00005626 SplatSize != Op.getValueType().getVectorElementType().getSizeInBits())
5627 return SDValue();
5628
Bob Wilson530e0382009-03-03 19:26:27 +00005629 // Check to see if this is a wide variety of vsplti*, binop self cases.
5630 static const signed char SplatCsts[] = {
5631 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5632 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5633 };
5634
5635 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5636 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5637 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5638 int i = SplatCsts[idx];
5639
5640 // Figure out what shift amount will be used by altivec if shifted by i in
5641 // this splat size.
5642 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5643
5644 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00005645 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005646 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005647 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5648 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5649 Intrinsic::ppc_altivec_vslw
5650 };
5651 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005652 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005653 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005654
Bob Wilson530e0382009-03-03 19:26:27 +00005655 // vsplti + srl self.
5656 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005657 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005658 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5659 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5660 Intrinsic::ppc_altivec_vsrw
5661 };
5662 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005663 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005664 }
5665
Bob Wilson530e0382009-03-03 19:26:27 +00005666 // vsplti + sra self.
5667 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005668 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005669 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5670 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5671 Intrinsic::ppc_altivec_vsraw
5672 };
5673 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005674 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005675 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005676
Bob Wilson530e0382009-03-03 19:26:27 +00005677 // vsplti + rol self.
5678 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5679 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005680 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005681 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5682 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5683 Intrinsic::ppc_altivec_vrlw
5684 };
5685 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005686 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005687 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005688
Bob Wilson530e0382009-03-03 19:26:27 +00005689 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00005690 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005691 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005692 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00005693 }
Bob Wilson530e0382009-03-03 19:26:27 +00005694 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00005695 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005696 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005697 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00005698 }
Bob Wilson530e0382009-03-03 19:26:27 +00005699 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00005700 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005701 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005702 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5703 }
5704 }
5705
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005706 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00005707}
5708
Chris Lattner071ad012006-04-17 05:28:54 +00005709/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5710/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005711static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00005712 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005713 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00005714 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00005715 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00005716 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005717
Chris Lattner071ad012006-04-17 05:28:54 +00005718 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00005719 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00005720 OP_VMRGHW,
5721 OP_VMRGLW,
5722 OP_VSPLTISW0,
5723 OP_VSPLTISW1,
5724 OP_VSPLTISW2,
5725 OP_VSPLTISW3,
5726 OP_VSLDOI4,
5727 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00005728 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00005729 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00005730
Chris Lattner071ad012006-04-17 05:28:54 +00005731 if (OpNum == OP_COPY) {
5732 if (LHSID == (1*9+2)*9+3) return LHS;
5733 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5734 return RHS;
5735 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005736
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005737 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005738 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5739 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005740
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005741 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00005742 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005743 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00005744 case OP_VMRGHW:
5745 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5746 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5747 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5748 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5749 break;
5750 case OP_VMRGLW:
5751 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5752 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5753 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5754 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5755 break;
5756 case OP_VSPLTISW0:
5757 for (unsigned i = 0; i != 16; ++i)
5758 ShufIdxs[i] = (i&3)+0;
5759 break;
5760 case OP_VSPLTISW1:
5761 for (unsigned i = 0; i != 16; ++i)
5762 ShufIdxs[i] = (i&3)+4;
5763 break;
5764 case OP_VSPLTISW2:
5765 for (unsigned i = 0; i != 16; ++i)
5766 ShufIdxs[i] = (i&3)+8;
5767 break;
5768 case OP_VSPLTISW3:
5769 for (unsigned i = 0; i != 16; ++i)
5770 ShufIdxs[i] = (i&3)+12;
5771 break;
5772 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005773 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005774 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005775 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005776 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005777 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005778 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00005779 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00005780 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5781 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005782 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00005783 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00005784}
5785
Chris Lattner19e90552006-04-14 05:19:18 +00005786/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5787/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5788/// return the code it can be lowered into. Worst case, it can always be
5789/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005790SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005791 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005792 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005793 SDValue V1 = Op.getOperand(0);
5794 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005795 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005796 EVT VT = Op.getValueType();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005797 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005798
Chris Lattner19e90552006-04-14 05:19:18 +00005799 // Cases that are handled by instructions that take permute immediates
5800 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5801 // selected by the instruction selector.
5802 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005803 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5804 PPC::isSplatShuffleMask(SVOp, 2) ||
5805 PPC::isSplatShuffleMask(SVOp, 4) ||
Bill Schmidtf910a062014-06-10 14:35:01 +00005806 PPC::isVPKUWUMShuffleMask(SVOp, true, DAG) ||
5807 PPC::isVPKUHUMShuffleMask(SVOp, true, DAG) ||
5808 PPC::isVSLDOIShuffleMask(SVOp, true, DAG) != -1 ||
5809 PPC::isVMRGLShuffleMask(SVOp, 1, true, DAG) ||
5810 PPC::isVMRGLShuffleMask(SVOp, 2, true, DAG) ||
5811 PPC::isVMRGLShuffleMask(SVOp, 4, true, DAG) ||
5812 PPC::isVMRGHShuffleMask(SVOp, 1, true, DAG) ||
5813 PPC::isVMRGHShuffleMask(SVOp, 2, true, DAG) ||
5814 PPC::isVMRGHShuffleMask(SVOp, 4, true, DAG)) {
Chris Lattner19e90552006-04-14 05:19:18 +00005815 return Op;
5816 }
5817 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005818
Chris Lattner19e90552006-04-14 05:19:18 +00005819 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5820 // and produce a fixed permutation. If any of these match, do not lower to
5821 // VPERM.
Bill Schmidtf910a062014-06-10 14:35:01 +00005822 if (PPC::isVPKUWUMShuffleMask(SVOp, false, DAG) ||
5823 PPC::isVPKUHUMShuffleMask(SVOp, false, DAG) ||
5824 PPC::isVSLDOIShuffleMask(SVOp, false, DAG) != -1 ||
5825 PPC::isVMRGLShuffleMask(SVOp, 1, false, DAG) ||
5826 PPC::isVMRGLShuffleMask(SVOp, 2, false, DAG) ||
5827 PPC::isVMRGLShuffleMask(SVOp, 4, false, DAG) ||
5828 PPC::isVMRGHShuffleMask(SVOp, 1, false, DAG) ||
5829 PPC::isVMRGHShuffleMask(SVOp, 2, false, DAG) ||
5830 PPC::isVMRGHShuffleMask(SVOp, 4, false, DAG))
Chris Lattner19e90552006-04-14 05:19:18 +00005831 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005832
Chris Lattner071ad012006-04-17 05:28:54 +00005833 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5834 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00005835 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00005836
Chris Lattner071ad012006-04-17 05:28:54 +00005837 unsigned PFIndexes[4];
5838 bool isFourElementShuffle = true;
5839 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5840 unsigned EltNo = 8; // Start out undef.
5841 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005842 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00005843 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005844
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005845 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00005846 if ((ByteSource & 3) != j) {
5847 isFourElementShuffle = false;
5848 break;
5849 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005850
Chris Lattner071ad012006-04-17 05:28:54 +00005851 if (EltNo == 8) {
5852 EltNo = ByteSource/4;
5853 } else if (EltNo != ByteSource/4) {
5854 isFourElementShuffle = false;
5855 break;
5856 }
5857 }
5858 PFIndexes[i] = EltNo;
5859 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005860
5861 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00005862 // perfect shuffle vector to determine if it is cost effective to do this as
5863 // discrete instructions, or whether we should use a vperm.
Bill Schmidtf910a062014-06-10 14:35:01 +00005864 // For now, we skip this for little endian until such time as we have a
5865 // little-endian perfect shuffle table.
5866 if (isFourElementShuffle && !isLittleEndian) {
Chris Lattner071ad012006-04-17 05:28:54 +00005867 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005868 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00005869 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005870
Chris Lattner071ad012006-04-17 05:28:54 +00005871 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5872 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005873
Chris Lattner071ad012006-04-17 05:28:54 +00005874 // Determining when to avoid vperm is tricky. Many things affect the cost
5875 // of vperm, particularly how many times the perm mask needs to be computed.
5876 // For example, if the perm mask can be hoisted out of a loop or is already
5877 // used (perhaps because there are multiple permutes with the same shuffle
5878 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5879 // the loop requires an extra register.
5880 //
5881 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00005882 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00005883 // available, if this block is within a loop, we should avoid using vperm
5884 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005885 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005886 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00005887 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005888
Chris Lattner19e90552006-04-14 05:19:18 +00005889 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5890 // vector that will get spilled to the constant pool.
5891 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005892
Chris Lattner19e90552006-04-14 05:19:18 +00005893 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5894 // that it is in input element units, not in bytes. Convert now.
Bill Schmidt4aedff82014-06-06 14:06:26 +00005895
5896 // For little endian, the order of the input vectors is reversed, and
5897 // the permutation mask is complemented with respect to 31. This is
5898 // necessary to produce proper semantics with the big-endian-biased vperm
5899 // instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005900 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005901 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005902
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005903 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005904 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5905 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005906
Chris Lattner19e90552006-04-14 05:19:18 +00005907 for (unsigned j = 0; j != BytesPerElement; ++j)
Bill Schmidt4aedff82014-06-06 14:06:26 +00005908 if (isLittleEndian)
5909 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement+j),
5910 MVT::i32));
5911 else
5912 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
5913 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00005914 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005915
Owen Anderson9f944592009-08-11 20:47:22 +00005916 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Craig Topper48d114b2014-04-26 18:35:24 +00005917 ResultMask);
Bill Schmidt4aedff82014-06-06 14:06:26 +00005918 if (isLittleEndian)
5919 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
5920 V2, V1, VPermMask);
5921 else
5922 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
5923 V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00005924}
5925
Chris Lattner9754d142006-04-18 17:59:36 +00005926/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5927/// altivec comparison. If it is, return true and fill in Opc/isDot with
5928/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005929static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner9754d142006-04-18 17:59:36 +00005930 bool &isDot) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00005931 unsigned IntrinsicID =
5932 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00005933 CompareOpc = -1;
5934 isDot = false;
5935 switch (IntrinsicID) {
5936 default: return false;
5937 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00005938 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5939 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5940 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5941 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5942 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5943 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5944 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5945 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5946 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5947 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5948 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5949 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5950 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005951
Chris Lattner4211ca92006-04-14 06:01:58 +00005952 // Normal Comparisons.
5953 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5954 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5955 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5956 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5957 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5958 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5959 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5960 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5961 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5962 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5963 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5964 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5965 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5966 }
Chris Lattner9754d142006-04-18 17:59:36 +00005967 return true;
5968}
5969
5970/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5971/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005972SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005973 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00005974 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5975 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005976 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00005977 int CompareOpc;
5978 bool isDot;
5979 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005980 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005981
Chris Lattner9754d142006-04-18 17:59:36 +00005982 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00005983 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00005984 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00005985 Op.getOperand(1), Op.getOperand(2),
5986 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00005987 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00005988 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005989
Chris Lattner4211ca92006-04-14 06:01:58 +00005990 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005991 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00005992 Op.getOperand(2), // LHS
5993 Op.getOperand(3), // RHS
Owen Anderson9f944592009-08-11 20:47:22 +00005994 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00005995 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005996 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00005997 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005998
Chris Lattner4211ca92006-04-14 06:01:58 +00005999 // Now that we have the comparison, emit a copy from the CR to a GPR.
6000 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00006001 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00006002 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00006003 CompNode.getValue(1));
6004
Chris Lattner4211ca92006-04-14 06:01:58 +00006005 // Unpack the result based on how the target uses it.
6006 unsigned BitNo; // Bit # of CR6.
6007 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00006008 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00006009 default: // Can't happen, don't crash on invalid number though.
6010 case 0: // Return the value of the EQ bit of CR6.
6011 BitNo = 0; InvertBit = false;
6012 break;
6013 case 1: // Return the inverted value of the EQ bit of CR6.
6014 BitNo = 0; InvertBit = true;
6015 break;
6016 case 2: // Return the value of the LT bit of CR6.
6017 BitNo = 2; InvertBit = false;
6018 break;
6019 case 3: // Return the inverted value of the LT bit of CR6.
6020 BitNo = 2; InvertBit = true;
6021 break;
6022 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006023
Chris Lattner4211ca92006-04-14 06:01:58 +00006024 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00006025 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
6026 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006027 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00006028 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
6029 DAG.getConstant(1, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00006030
Chris Lattner4211ca92006-04-14 06:01:58 +00006031 // If we are supposed to, toggle the bit.
6032 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00006033 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
6034 DAG.getConstant(1, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006035 return Flags;
6036}
6037
Hal Finkel5c0d1452014-03-30 13:22:59 +00006038SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
6039 SelectionDAG &DAG) const {
6040 SDLoc dl(Op);
6041 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int
6042 // instructions), but for smaller types, we need to first extend up to v2i32
6043 // before doing going farther.
6044 if (Op.getValueType() == MVT::v2i64) {
6045 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
6046 if (ExtVT != MVT::v2i32) {
6047 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0));
6048 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op,
6049 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(),
6050 ExtVT.getVectorElementType(), 4)));
6051 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op);
6052 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op,
6053 DAG.getValueType(MVT::v2i32));
6054 }
6055
6056 return Op;
6057 }
6058
6059 return SDValue();
6060}
6061
Scott Michelcf0da6c2009-02-17 22:15:04 +00006062SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006063 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006064 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00006065 // Create a stack slot that is 16-byte aligned.
6066 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00006067 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen81bfca72010-05-03 22:59:34 +00006068 EVT PtrVT = getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006069 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006070
Chris Lattner4211ca92006-04-14 06:01:58 +00006071 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00006072 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00006073 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00006074 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006075 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00006076 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00006077 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006078}
6079
Dan Gohman21cea8a2010-04-17 15:26:15 +00006080SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006081 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00006082 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006083 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006084
Owen Anderson9f944592009-08-11 20:47:22 +00006085 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
6086 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006087
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006088 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006089 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006090
Chris Lattner7e4398742006-04-18 03:43:48 +00006091 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00006092 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
6093 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
6094 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006095
Chris Lattner7e4398742006-04-18 03:43:48 +00006096 // Low parts multiplied together, generating 32-bit results (we ignore the
6097 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006098 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00006099 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006100
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006101 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00006102 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00006103 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006104 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006105 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006106 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
6107 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006108 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006109
Owen Anderson9f944592009-08-11 20:47:22 +00006110 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00006111
Chris Lattner96d50482006-04-18 04:28:57 +00006112 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006113 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006114 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006115 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006116 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006117
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006118 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006119 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00006120 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006121 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006122
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006123 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006124 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00006125 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006126 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006127
Bill Schmidt42995e82014-06-09 16:06:29 +00006128 // Merge the results together. Because vmuleub and vmuloub are
6129 // instructions with a big-endian bias, we must reverse the
6130 // element numbering and reverse the meaning of "odd" and "even"
6131 // when generating little endian code.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006132 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006133 for (unsigned i = 0; i != 8; ++i) {
Bill Schmidt42995e82014-06-09 16:06:29 +00006134 if (isLittleEndian) {
6135 Ops[i*2 ] = 2*i;
6136 Ops[i*2+1] = 2*i+16;
6137 } else {
6138 Ops[i*2 ] = 2*i+1;
6139 Ops[i*2+1] = 2*i+1+16;
6140 }
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006141 }
Bill Schmidt42995e82014-06-09 16:06:29 +00006142 if (isLittleEndian)
6143 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops);
6144 else
6145 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00006146 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006147 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00006148 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006149}
6150
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006151/// LowerOperation - Provide custom lowering hooks for some operations.
6152///
Dan Gohman21cea8a2010-04-17 15:26:15 +00006153SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006154 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006155 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006156 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00006157 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006158 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00006159 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00006160 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006161 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00006162 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
6163 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006164 case ISD::VASTART:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006165 return LowerVASTART(Op, DAG, Subtarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006166
6167 case ISD::VAARG:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006168 return LowerVAARG(Op, DAG, Subtarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00006169
Roman Divackyc3825df2013-07-25 21:36:47 +00006170 case ISD::VACOPY:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006171 return LowerVACOPY(Op, DAG, Subtarget);
Roman Divackyc3825df2013-07-25 21:36:47 +00006172
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006173 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00006174 case ISD::DYNAMIC_STACKALLOC:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006175 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget);
Evan Cheng51096af2008-04-19 01:30:48 +00006176
Hal Finkel756810f2013-03-21 21:37:52 +00006177 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
6178 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
6179
Hal Finkel940ab932014-02-28 00:27:01 +00006180 case ISD::LOAD: return LowerLOAD(Op, DAG);
6181 case ISD::STORE: return LowerSTORE(Op, DAG);
6182 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006183 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006184 case ISD::FP_TO_UINT:
6185 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006186 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00006187 case ISD::UINT_TO_FP:
6188 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00006189 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006190
Chris Lattner4211ca92006-04-14 06:01:58 +00006191 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00006192 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
6193 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
6194 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006195
Chris Lattner4211ca92006-04-14 06:01:58 +00006196 // Vector-related lowering.
6197 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6198 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6199 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6200 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Hal Finkel5c0d1452014-03-30 13:22:59 +00006201 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006202 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006203
Hal Finkel25c19922013-05-15 21:37:41 +00006204 // For counter-based loop handling.
6205 case ISD::INTRINSIC_W_CHAIN: return SDValue();
6206
Chris Lattnerf6a81562007-12-08 06:59:59 +00006207 // Frame & Return address.
6208 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00006209 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00006210 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006211}
6212
Duncan Sands6ed40142008-12-01 11:39:25 +00006213void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
6214 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006215 SelectionDAG &DAG) const {
Roman Divacky4394e682011-06-28 15:30:42 +00006216 const TargetMachine &TM = getTargetMachine();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006217 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00006218 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00006219 default:
Craig Toppere55c5562012-02-07 02:50:20 +00006220 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkel25c19922013-05-15 21:37:41 +00006221 case ISD::INTRINSIC_W_CHAIN: {
6222 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
6223 Intrinsic::ppc_is_decremented_ctr_nonzero)
6224 break;
6225
6226 assert(N->getValueType(0) == MVT::i1 &&
6227 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault758659232013-05-18 00:21:46 +00006228 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00006229 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
6230 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
6231 N->getOperand(1));
6232
6233 Results.push_back(NewInt);
6234 Results.push_back(NewInt.getValue(1));
6235 break;
6236 }
Roman Divacky4394e682011-06-28 15:30:42 +00006237 case ISD::VAARG: {
6238 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
6239 || TM.getSubtarget<PPCSubtarget>().isPPC64())
6240 return;
6241
6242 EVT VT = N->getValueType(0);
6243
6244 if (VT == MVT::i64) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006245 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget);
Roman Divacky4394e682011-06-28 15:30:42 +00006246
6247 Results.push_back(NewNode);
6248 Results.push_back(NewNode.getValue(1));
6249 }
6250 return;
6251 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006252 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00006253 assert(N->getValueType(0) == MVT::ppcf128);
6254 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006255 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006256 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006257 DAG.getIntPtrConstant(0));
Dale Johannesenf80493b2009-02-05 22:07:54 +00006258 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006259 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006260 DAG.getIntPtrConstant(1));
6261
Ulrich Weigand874fc622013-03-26 10:56:22 +00006262 // Add the two halves of the long double in round-to-zero mode.
6263 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00006264
6265 // We know the low half is about to be thrown away, so just use something
6266 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00006267 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00006268 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00006269 return;
Duncan Sands2a287912008-07-19 16:26:02 +00006270 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006271 case ISD::FP_TO_SINT:
Bill Schmidt41221692013-07-09 18:50:20 +00006272 // LowerFP_TO_INT() can only handle f32 and f64.
6273 if (N->getOperand(0).getValueType() == MVT::ppcf128)
6274 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006275 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00006276 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00006277 }
6278}
6279
6280
Chris Lattner4211ca92006-04-14 06:01:58 +00006281//===----------------------------------------------------------------------===//
6282// Other Lowering Code
6283//===----------------------------------------------------------------------===//
6284
Chris Lattner9b577f12005-08-26 21:23:58 +00006285MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00006286PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +00006287 bool is64bit, unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006288 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesend4eb0522008-08-25 22:34:37 +00006289 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6290
6291 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6292 MachineFunction *F = BB->getParent();
6293 MachineFunction::iterator It = BB;
6294 ++It;
6295
6296 unsigned dest = MI->getOperand(0).getReg();
6297 unsigned ptrA = MI->getOperand(1).getReg();
6298 unsigned ptrB = MI->getOperand(2).getReg();
6299 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006300 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006301
6302 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6303 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6304 F->insert(It, loopMBB);
6305 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006306 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006307 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006308 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006309
6310 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006311 unsigned TmpReg = (!BinOpcode) ? incr :
6312 RegInfo.createVirtualRegister(
Dale Johannesenbc698292008-09-02 20:30:23 +00006313 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6314 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006315
6316 // thisMBB:
6317 // ...
6318 // fallthrough --> loopMBB
6319 BB->addSuccessor(loopMBB);
6320
6321 // loopMBB:
6322 // l[wd]arx dest, ptr
6323 // add r0, dest, incr
6324 // st[wd]cx. r0, ptr
6325 // bne- loopMBB
6326 // fallthrough --> exitMBB
6327 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006328 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00006329 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006330 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006331 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
6332 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesend4eb0522008-08-25 22:34:37 +00006333 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006334 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006335 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006336 BB->addSuccessor(loopMBB);
6337 BB->addSuccessor(exitMBB);
6338
6339 // exitMBB:
6340 // ...
6341 BB = exitMBB;
6342 return BB;
6343}
6344
6345MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00006346PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00006347 MachineBasicBlock *BB,
6348 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00006349 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006350 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesena32affb2008-08-28 17:53:09 +00006351 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6352 // In 64 bit mode we have to use 64 bits for addresses, even though the
6353 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
6354 // registers without caring whether they're 32 or 64, but here we're
6355 // doing actual arithmetic on the addresses.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006356 bool is64bit = Subtarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00006357 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00006358
6359 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6360 MachineFunction *F = BB->getParent();
6361 MachineFunction::iterator It = BB;
6362 ++It;
6363
6364 unsigned dest = MI->getOperand(0).getReg();
6365 unsigned ptrA = MI->getOperand(1).getReg();
6366 unsigned ptrB = MI->getOperand(2).getReg();
6367 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006368 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00006369
6370 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6371 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6372 F->insert(It, loopMBB);
6373 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006374 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006375 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006376 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006377
6378 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006379 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00006380 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6381 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00006382 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6383 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6384 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6385 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
6386 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6387 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6388 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6389 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6390 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
6391 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006392 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006393 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006394 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006395
6396 // thisMBB:
6397 // ...
6398 // fallthrough --> loopMBB
6399 BB->addSuccessor(loopMBB);
6400
6401 // The 4-byte load must be aligned, while a char or short may be
6402 // anywhere in the word. Hence all this nasty bookkeeping code.
6403 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6404 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00006405 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00006406 // rlwinm ptr, ptr1, 0, 0, 29
6407 // slw incr2, incr, shift
6408 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6409 // slw mask, mask2, shift
6410 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00006411 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006412 // add tmp, tmpDest, incr2
6413 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00006414 // and tmp3, tmp, mask
6415 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00006416 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00006417 // bne- loopMBB
6418 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006419 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006420 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00006421 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006422 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006423 .addReg(ptrA).addReg(ptrB);
6424 } else {
6425 Ptr1Reg = ptrB;
6426 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006427 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006428 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006429 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006430 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6431 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006432 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006433 .addReg(Ptr1Reg).addImm(0).addImm(61);
6434 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00006435 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006436 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006437 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006438 .addReg(incr).addReg(ShiftReg);
6439 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006440 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00006441 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00006442 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6443 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00006444 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006445 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006446 .addReg(Mask2Reg).addReg(ShiftReg);
6447
6448 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006449 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006450 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006451 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006452 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006453 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006454 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006455 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006456 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006457 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006458 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006459 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00006460 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006461 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006462 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006463 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006464 BB->addSuccessor(loopMBB);
6465 BB->addSuccessor(exitMBB);
6466
6467 // exitMBB:
6468 // ...
6469 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00006470 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6471 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00006472 return BB;
6473}
6474
Hal Finkel756810f2013-03-21 21:37:52 +00006475llvm::MachineBasicBlock*
6476PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6477 MachineBasicBlock *MBB) const {
6478 DebugLoc DL = MI->getDebugLoc();
6479 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6480
6481 MachineFunction *MF = MBB->getParent();
6482 MachineRegisterInfo &MRI = MF->getRegInfo();
6483
6484 const BasicBlock *BB = MBB->getBasicBlock();
6485 MachineFunction::iterator I = MBB;
6486 ++I;
6487
6488 // Memory Reference
6489 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6490 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6491
6492 unsigned DstReg = MI->getOperand(0).getReg();
6493 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6494 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6495 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6496 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6497
6498 MVT PVT = getPointerTy();
6499 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6500 "Invalid Pointer Size!");
6501 // For v = setjmp(buf), we generate
6502 //
6503 // thisMBB:
6504 // SjLjSetup mainMBB
6505 // bl mainMBB
6506 // v_restore = 1
6507 // b sinkMBB
6508 //
6509 // mainMBB:
6510 // buf[LabelOffset] = LR
6511 // v_main = 0
6512 //
6513 // sinkMBB:
6514 // v = phi(main, restore)
6515 //
6516
6517 MachineBasicBlock *thisMBB = MBB;
6518 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6519 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6520 MF->insert(I, mainMBB);
6521 MF->insert(I, sinkMBB);
6522
6523 MachineInstrBuilder MIB;
6524
6525 // Transfer the remainder of BB and its successor edges to sinkMBB.
6526 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006527 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00006528 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6529
6530 // Note that the structure of the jmp_buf used here is not compatible
6531 // with that used by libc, and is not designed to be. Specifically, it
6532 // stores only those 'reserved' registers that LLVM does not otherwise
6533 // understand how to spill. Also, by convention, by the time this
6534 // intrinsic is called, Clang has already stored the frame address in the
6535 // first slot of the buffer and stack address in the third. Following the
6536 // X86 target code, we'll store the jump address in the second slot. We also
6537 // need to save the TOC pointer (R2) to handle jumps between shared
6538 // libraries, and that will be stored in the fourth slot. The thread
6539 // identifier (R13) is not affected.
6540
6541 // thisMBB:
6542 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6543 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006544 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006545
6546 // Prepare IP either in reg.
6547 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6548 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6549 unsigned BufReg = MI->getOperand(1).getReg();
6550
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006551 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006552 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6553 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006554 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006555 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006556 MIB.setMemRefs(MMOBegin, MMOEnd);
6557 }
6558
Hal Finkelf05d6c72013-07-17 23:50:51 +00006559 // Naked functions never have a base pointer, and so we use r1. For all
6560 // other functions, this decision must be delayed until during PEI.
6561 unsigned BaseReg;
6562 if (MF->getFunction()->getAttributes().hasAttribute(
6563 AttributeSet::FunctionIndex, Attribute::Naked))
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006564 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006565 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006566 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006567
6568 MIB = BuildMI(*thisMBB, MI, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006569 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW))
Hal Finkelf05d6c72013-07-17 23:50:51 +00006570 .addReg(BaseReg)
6571 .addImm(BPOffset)
6572 .addReg(BufReg);
6573 MIB.setMemRefs(MMOBegin, MMOEnd);
6574
Hal Finkel756810f2013-03-21 21:37:52 +00006575 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00006576 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling5e7656b2013-06-07 07:55:53 +00006577 const PPCRegisterInfo *TRI =
6578 static_cast<const PPCRegisterInfo*>(getTargetMachine().getRegisterInfo());
6579 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00006580
6581 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6582
6583 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6584 .addMBB(mainMBB);
6585 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6586
6587 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6588 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6589
6590 // mainMBB:
6591 // mainDstReg = 0
6592 MIB = BuildMI(mainMBB, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006593 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006594
6595 // Store IP
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006596 if (Subtarget.isPPC64()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006597 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6598 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006599 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006600 .addReg(BufReg);
6601 } else {
6602 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6603 .addReg(LabelReg)
6604 .addImm(LabelOffset)
6605 .addReg(BufReg);
6606 }
6607
6608 MIB.setMemRefs(MMOBegin, MMOEnd);
6609
6610 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6611 mainMBB->addSuccessor(sinkMBB);
6612
6613 // sinkMBB:
6614 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6615 TII->get(PPC::PHI), DstReg)
6616 .addReg(mainDstReg).addMBB(mainMBB)
6617 .addReg(restoreDstReg).addMBB(thisMBB);
6618
6619 MI->eraseFromParent();
6620 return sinkMBB;
6621}
6622
6623MachineBasicBlock *
6624PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6625 MachineBasicBlock *MBB) const {
6626 DebugLoc DL = MI->getDebugLoc();
6627 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6628
6629 MachineFunction *MF = MBB->getParent();
6630 MachineRegisterInfo &MRI = MF->getRegInfo();
6631
6632 // Memory Reference
6633 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6634 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6635
6636 MVT PVT = getPointerTy();
6637 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6638 "Invalid Pointer Size!");
6639
6640 const TargetRegisterClass *RC =
6641 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6642 unsigned Tmp = MRI.createVirtualRegister(RC);
6643 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6644 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6645 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkel3ee2af72014-07-18 23:29:49 +00006646 unsigned BP = (PVT == MVT::i64) ? PPC::X30 :
6647 (Subtarget.isSVR4ABI() &&
6648 MF->getTarget().getRelocationModel() == Reloc::PIC_ ?
6649 PPC::R29 : PPC::R30);
Hal Finkel756810f2013-03-21 21:37:52 +00006650
6651 MachineInstrBuilder MIB;
6652
6653 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6654 const int64_t SPOffset = 2 * PVT.getStoreSize();
6655 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006656 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006657
6658 unsigned BufReg = MI->getOperand(0).getReg();
6659
6660 // Reload FP (the jumped-to function may not have had a
6661 // frame pointer, and if so, then its r31 will be restored
6662 // as necessary).
6663 if (PVT == MVT::i64) {
6664 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6665 .addImm(0)
6666 .addReg(BufReg);
6667 } else {
6668 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6669 .addImm(0)
6670 .addReg(BufReg);
6671 }
6672 MIB.setMemRefs(MMOBegin, MMOEnd);
6673
6674 // Reload IP
6675 if (PVT == MVT::i64) {
6676 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006677 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006678 .addReg(BufReg);
6679 } else {
6680 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6681 .addImm(LabelOffset)
6682 .addReg(BufReg);
6683 }
6684 MIB.setMemRefs(MMOBegin, MMOEnd);
6685
6686 // Reload SP
6687 if (PVT == MVT::i64) {
6688 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006689 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006690 .addReg(BufReg);
6691 } else {
6692 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6693 .addImm(SPOffset)
6694 .addReg(BufReg);
6695 }
6696 MIB.setMemRefs(MMOBegin, MMOEnd);
6697
Hal Finkelf05d6c72013-07-17 23:50:51 +00006698 // Reload BP
6699 if (PVT == MVT::i64) {
6700 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
6701 .addImm(BPOffset)
6702 .addReg(BufReg);
6703 } else {
6704 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
6705 .addImm(BPOffset)
6706 .addReg(BufReg);
6707 }
6708 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00006709
6710 // Reload TOC
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006711 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006712 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006713 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006714 .addReg(BufReg);
6715
6716 MIB.setMemRefs(MMOBegin, MMOEnd);
6717 }
6718
6719 // Jump
6720 BuildMI(*MBB, MI, DL,
6721 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6722 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6723
6724 MI->eraseFromParent();
6725 return MBB;
6726}
6727
Dale Johannesena32affb2008-08-28 17:53:09 +00006728MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00006729PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00006730 MachineBasicBlock *BB) const {
Hal Finkel756810f2013-03-21 21:37:52 +00006731 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6732 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6733 return emitEHSjLjSetJmp(MI, BB);
6734 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6735 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6736 return emitEHSjLjLongJmp(MI, BB);
6737 }
6738
Evan Cheng20350c42006-11-27 23:37:22 +00006739 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00006740
6741 // To "insert" these instructions we actually have to insert their
6742 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00006743 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00006744 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00006745 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00006746
Dan Gohman3b460302008-07-07 23:14:23 +00006747 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00006748
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006749 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Hal Finkel940ab932014-02-28 00:27:01 +00006750 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6751 MI->getOpcode() == PPC::SELECT_I4 ||
6752 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00006753 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00006754 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6755 MI->getOpcode() == PPC::SELECT_CC_I8)
6756 Cond.push_back(MI->getOperand(4));
6757 else
6758 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00006759 Cond.push_back(MI->getOperand(1));
6760
Hal Finkel460e94d2012-06-22 23:10:08 +00006761 DebugLoc dl = MI->getDebugLoc();
Bill Wendling5e7656b2013-06-07 07:55:53 +00006762 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6763 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
6764 Cond, MI->getOperand(2).getReg(),
6765 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00006766 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6767 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6768 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6769 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkel940ab932014-02-28 00:27:01 +00006770 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
6771 MI->getOpcode() == PPC::SELECT_I4 ||
6772 MI->getOpcode() == PPC::SELECT_I8 ||
6773 MI->getOpcode() == PPC::SELECT_F4 ||
6774 MI->getOpcode() == PPC::SELECT_F8 ||
6775 MI->getOpcode() == PPC::SELECT_VRRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00006776 // The incoming instruction knows the destination vreg to set, the
6777 // condition code register to branch on, the true/false values to
6778 // select between, and a branch opcode to use.
6779
6780 // thisMBB:
6781 // ...
6782 // TrueVal = ...
6783 // cmpTY ccX, r1, r2
6784 // bCC copy1MBB
6785 // fallthrough --> copy0MBB
6786 MachineBasicBlock *thisMBB = BB;
6787 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6788 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006789 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00006790 F->insert(It, copy0MBB);
6791 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006792
6793 // Transfer the remainder of BB and its successor edges to sinkMBB.
6794 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006795 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006796 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6797
Evan Cheng32e376f2008-07-12 02:23:19 +00006798 // Next, add the true and fallthrough blocks as its successors.
6799 BB->addSuccessor(copy0MBB);
6800 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006801
Hal Finkel940ab932014-02-28 00:27:01 +00006802 if (MI->getOpcode() == PPC::SELECT_I4 ||
6803 MI->getOpcode() == PPC::SELECT_I8 ||
6804 MI->getOpcode() == PPC::SELECT_F4 ||
6805 MI->getOpcode() == PPC::SELECT_F8 ||
6806 MI->getOpcode() == PPC::SELECT_VRRC) {
6807 BuildMI(BB, dl, TII->get(PPC::BC))
6808 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6809 } else {
6810 unsigned SelectPred = MI->getOperand(4).getImm();
6811 BuildMI(BB, dl, TII->get(PPC::BCC))
6812 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6813 }
Dan Gohman34396292010-07-06 20:24:04 +00006814
Evan Cheng32e376f2008-07-12 02:23:19 +00006815 // copy0MBB:
6816 // %FalseValue = ...
6817 // # fallthrough to sinkMBB
6818 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006819
Evan Cheng32e376f2008-07-12 02:23:19 +00006820 // Update machine-CFG edges
6821 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006822
Evan Cheng32e376f2008-07-12 02:23:19 +00006823 // sinkMBB:
6824 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6825 // ...
6826 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00006827 BuildMI(*BB, BB->begin(), dl,
6828 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00006829 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6830 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6831 }
Dale Johannesena32affb2008-08-28 17:53:09 +00006832 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6833 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6834 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6835 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006836 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6837 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6838 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6839 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006840
6841 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6842 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6843 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6844 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006845 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6846 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6847 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6848 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006849
6850 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6851 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6852 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6853 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006854 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6855 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6856 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6857 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006858
6859 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6860 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6861 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6862 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006863 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6864 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6865 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6866 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006867
6868 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00006869 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND);
Dale Johannesena32affb2008-08-28 17:53:09 +00006870 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00006871 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006872 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00006873 BB = EmitAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006874 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00006875 BB = EmitAtomicBinary(MI, BB, true, PPC::NAND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006876
6877 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6878 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6879 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6880 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006881 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6882 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6883 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6884 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00006885
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006886 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6887 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6888 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6889 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6890 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6891 BB = EmitAtomicBinary(MI, BB, false, 0);
6892 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6893 BB = EmitAtomicBinary(MI, BB, true, 0);
6894
Evan Cheng32e376f2008-07-12 02:23:19 +00006895 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6896 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6897 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6898
6899 unsigned dest = MI->getOperand(0).getReg();
6900 unsigned ptrA = MI->getOperand(1).getReg();
6901 unsigned ptrB = MI->getOperand(2).getReg();
6902 unsigned oldval = MI->getOperand(3).getReg();
6903 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006904 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00006905
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006906 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6907 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6908 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006909 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006910 F->insert(It, loop1MBB);
6911 F->insert(It, loop2MBB);
6912 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006913 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006914 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006915 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006916 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006917
6918 // thisMBB:
6919 // ...
6920 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006921 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006922
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006923 // loop1MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00006924 // l[wd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006925 // cmp[wd] dest, oldval
6926 // bne- midMBB
6927 // loop2MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00006928 // st[wd]cx. newval, ptr
6929 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006930 // b exitBB
6931 // midMBB:
6932 // st[wd]cx. dest, ptr
6933 // exitBB:
6934 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006935 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00006936 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006937 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00006938 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006939 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006940 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6941 BB->addSuccessor(loop2MBB);
6942 BB->addSuccessor(midMBB);
6943
6944 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006945 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng32e376f2008-07-12 02:23:19 +00006946 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006947 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006948 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006949 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006950 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00006951 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006952
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006953 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006954 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00006955 .addReg(dest).addReg(ptrA).addReg(ptrB);
6956 BB->addSuccessor(exitMBB);
6957
Evan Cheng32e376f2008-07-12 02:23:19 +00006958 // exitMBB:
6959 // ...
6960 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00006961 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6962 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6963 // We must use 64-bit registers for addresses when targeting 64-bit,
6964 // since we're actually doing arithmetic on them. Other registers
6965 // can be 32-bit.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006966 bool is64bit = Subtarget.isPPC64();
Dale Johannesen340d2642008-08-30 00:08:53 +00006967 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6968
6969 unsigned dest = MI->getOperand(0).getReg();
6970 unsigned ptrA = MI->getOperand(1).getReg();
6971 unsigned ptrB = MI->getOperand(2).getReg();
6972 unsigned oldval = MI->getOperand(3).getReg();
6973 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006974 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00006975
6976 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6977 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6978 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6979 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6980 F->insert(It, loop1MBB);
6981 F->insert(It, loop2MBB);
6982 F->insert(It, midMBB);
6983 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006984 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006985 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006986 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00006987
6988 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006989 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00006990 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6991 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00006992 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6993 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6994 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6995 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6996 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6997 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6998 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6999 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
7000 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
7001 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
7002 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
7003 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
7004 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
7005 unsigned Ptr1Reg;
7006 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00007007 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00007008 // thisMBB:
7009 // ...
7010 // fallthrough --> loopMBB
7011 BB->addSuccessor(loop1MBB);
7012
7013 // The 4-byte load must be aligned, while a char or short may be
7014 // anywhere in the word. Hence all this nasty bookkeeping code.
7015 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7016 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007017 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00007018 // rlwinm ptr, ptr1, 0, 0, 29
7019 // slw newval2, newval, shift
7020 // slw oldval2, oldval,shift
7021 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7022 // slw mask, mask2, shift
7023 // and newval3, newval2, mask
7024 // and oldval3, oldval2, mask
7025 // loop1MBB:
7026 // lwarx tmpDest, ptr
7027 // and tmp, tmpDest, mask
7028 // cmpw tmp, oldval3
7029 // bne- midMBB
7030 // loop2MBB:
7031 // andc tmp2, tmpDest, mask
7032 // or tmp4, tmp2, newval3
7033 // stwcx. tmp4, ptr
7034 // bne- loop1MBB
7035 // b exitBB
7036 // midMBB:
7037 // stwcx. tmpDest, ptr
7038 // exitBB:
7039 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007040 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00007041 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007042 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007043 .addReg(ptrA).addReg(ptrB);
7044 } else {
7045 Ptr1Reg = ptrB;
7046 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007047 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007048 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007049 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007050 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7051 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007052 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007053 .addReg(Ptr1Reg).addImm(0).addImm(61);
7054 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007055 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007056 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007057 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007058 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007059 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007060 .addReg(oldval).addReg(ShiftReg);
7061 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007062 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00007063 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007064 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7065 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
7066 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00007067 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007068 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007069 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007070 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007071 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007072 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007073 .addReg(OldVal2Reg).addReg(MaskReg);
7074
7075 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007076 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007077 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007078 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
7079 .addReg(TmpDestReg).addReg(MaskReg);
7080 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00007081 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007082 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007083 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7084 BB->addSuccessor(loop2MBB);
7085 BB->addSuccessor(midMBB);
7086
7087 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007088 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
7089 .addReg(TmpDestReg).addReg(MaskReg);
7090 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
7091 .addReg(Tmp2Reg).addReg(NewVal3Reg);
7092 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007093 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007094 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007095 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007096 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007097 BB->addSuccessor(loop1MBB);
7098 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007099
Dale Johannesen340d2642008-08-30 00:08:53 +00007100 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007101 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007102 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00007103 BB->addSuccessor(exitMBB);
7104
7105 // exitMBB:
7106 // ...
7107 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007108 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
7109 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00007110 } else if (MI->getOpcode() == PPC::FADDrtz) {
7111 // This pseudo performs an FADD with rounding mode temporarily forced
7112 // to round-to-zero. We emit this via custom inserter since the FPSCR
7113 // is not modeled at the SelectionDAG level.
7114 unsigned Dest = MI->getOperand(0).getReg();
7115 unsigned Src1 = MI->getOperand(1).getReg();
7116 unsigned Src2 = MI->getOperand(2).getReg();
7117 DebugLoc dl = MI->getDebugLoc();
7118
7119 MachineRegisterInfo &RegInfo = F->getRegInfo();
7120 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
7121
7122 // Save FPSCR value.
7123 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
7124
7125 // Set rounding mode to round-to-zero.
7126 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
7127 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
7128
7129 // Perform addition.
7130 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
7131
7132 // Restore FPSCR value.
7133 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00007134 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7135 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
7136 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7137 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
7138 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7139 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
7140 PPC::ANDIo8 : PPC::ANDIo;
7141 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7142 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
7143
7144 MachineRegisterInfo &RegInfo = F->getRegInfo();
7145 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
7146 &PPC::GPRCRegClass :
7147 &PPC::G8RCRegClass);
7148
7149 DebugLoc dl = MI->getDebugLoc();
7150 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
7151 .addReg(MI->getOperand(1).getReg()).addImm(1);
7152 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
7153 MI->getOperand(0).getReg())
7154 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Dale Johannesen340d2642008-08-30 00:08:53 +00007155 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007156 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00007157 }
Chris Lattner9b577f12005-08-26 21:23:58 +00007158
Dan Gohman34396292010-07-06 20:24:04 +00007159 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00007160 return BB;
7161}
7162
Chris Lattner4211ca92006-04-14 06:01:58 +00007163//===----------------------------------------------------------------------===//
7164// Target Optimization Hooks
7165//===----------------------------------------------------------------------===//
7166
Hal Finkelb0c810f2013-04-03 17:44:56 +00007167SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
7168 DAGCombinerInfo &DCI) const {
Hal Finkel2e103312013-04-03 04:01:11 +00007169 if (DCI.isAfterLegalizeVectorOps())
7170 return SDValue();
7171
Hal Finkelb0c810f2013-04-03 17:44:56 +00007172 EVT VT = Op.getValueType();
7173
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007174 if ((VT == MVT::f32 && Subtarget.hasFRES()) ||
7175 (VT == MVT::f64 && Subtarget.hasFRE()) ||
7176 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7177 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007178
7179 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7180 // For the reciprocal, we need to find the zero of the function:
7181 // F(X) = A X - 1 [which has a zero at X = 1/A]
7182 // =>
7183 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
7184 // does not require additional intermediate precision]
7185
7186 // Convergence is quadratic, so we essentially double the number of digits
7187 // correct after every iteration. The minimum architected relative
7188 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7189 // 23 digits and double has 52 digits.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007190 int Iterations = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007191 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007192 ++Iterations;
7193
7194 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007195 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007196
7197 SDValue FPOne =
Hal Finkelb0c810f2013-04-03 17:44:56 +00007198 DAG.getConstantFP(1.0, VT.getScalarType());
7199 if (VT.isVector()) {
7200 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007201 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007202 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel2e103312013-04-03 04:01:11 +00007203 FPOne, FPOne, FPOne, FPOne);
7204 }
7205
Hal Finkelb0c810f2013-04-03 17:44:56 +00007206 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007207 DCI.AddToWorklist(Est.getNode());
7208
7209 // Newton iterations: Est = Est + Est (1 - Arg * Est)
7210 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007211 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007212 DCI.AddToWorklist(NewEst.getNode());
7213
Hal Finkelb0c810f2013-04-03 17:44:56 +00007214 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007215 DCI.AddToWorklist(NewEst.getNode());
7216
Hal Finkelb0c810f2013-04-03 17:44:56 +00007217 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007218 DCI.AddToWorklist(NewEst.getNode());
7219
Hal Finkelb0c810f2013-04-03 17:44:56 +00007220 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007221 DCI.AddToWorklist(Est.getNode());
7222 }
7223
7224 return Est;
7225 }
7226
7227 return SDValue();
7228}
7229
Hal Finkelb0c810f2013-04-03 17:44:56 +00007230SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel2e103312013-04-03 04:01:11 +00007231 DAGCombinerInfo &DCI) const {
7232 if (DCI.isAfterLegalizeVectorOps())
7233 return SDValue();
7234
Hal Finkelb0c810f2013-04-03 17:44:56 +00007235 EVT VT = Op.getValueType();
7236
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007237 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) ||
7238 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) ||
7239 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7240 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007241
7242 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7243 // For the reciprocal sqrt, we need to find the zero of the function:
7244 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
7245 // =>
7246 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
7247 // As a result, we precompute A/2 prior to the iteration loop.
7248
7249 // Convergence is quadratic, so we essentially double the number of digits
7250 // correct after every iteration. The minimum architected relative
7251 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7252 // 23 digits and double has 52 digits.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007253 int Iterations = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007254 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007255 ++Iterations;
7256
7257 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007258 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007259
Hal Finkelb0c810f2013-04-03 17:44:56 +00007260 SDValue FPThreeHalves =
7261 DAG.getConstantFP(1.5, VT.getScalarType());
7262 if (VT.isVector()) {
7263 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007264 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007265 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
7266 FPThreeHalves, FPThreeHalves,
7267 FPThreeHalves, FPThreeHalves);
Hal Finkel2e103312013-04-03 04:01:11 +00007268 }
7269
Hal Finkelb0c810f2013-04-03 17:44:56 +00007270 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007271 DCI.AddToWorklist(Est.getNode());
7272
7273 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
7274 // this entire sequence requires only one FP constant.
Hal Finkelb0c810f2013-04-03 17:44:56 +00007275 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007276 DCI.AddToWorklist(HalfArg.getNode());
7277
Hal Finkelb0c810f2013-04-03 17:44:56 +00007278 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007279 DCI.AddToWorklist(HalfArg.getNode());
7280
7281 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
7282 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007283 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007284 DCI.AddToWorklist(NewEst.getNode());
7285
Hal Finkelb0c810f2013-04-03 17:44:56 +00007286 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007287 DCI.AddToWorklist(NewEst.getNode());
7288
Hal Finkelb0c810f2013-04-03 17:44:56 +00007289 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007290 DCI.AddToWorklist(NewEst.getNode());
7291
Hal Finkelb0c810f2013-04-03 17:44:56 +00007292 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007293 DCI.AddToWorklist(Est.getNode());
7294 }
7295
7296 return Est;
7297 }
7298
7299 return SDValue();
7300}
7301
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007302// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
7303// not enforce equality of the chain operands.
7304static bool isConsecutiveLS(LSBaseSDNode *LS, LSBaseSDNode *Base,
7305 unsigned Bytes, int Dist,
7306 SelectionDAG &DAG) {
7307 EVT VT = LS->getMemoryVT();
7308 if (VT.getSizeInBits() / 8 != Bytes)
7309 return false;
7310
7311 SDValue Loc = LS->getBasePtr();
7312 SDValue BaseLoc = Base->getBasePtr();
7313 if (Loc.getOpcode() == ISD::FrameIndex) {
7314 if (BaseLoc.getOpcode() != ISD::FrameIndex)
7315 return false;
7316 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7317 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
7318 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
7319 int FS = MFI->getObjectSize(FI);
7320 int BFS = MFI->getObjectSize(BFI);
7321 if (FS != BFS || FS != (int)Bytes) return false;
7322 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
7323 }
7324
7325 // Handle X+C
7326 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
7327 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
7328 return true;
7329
7330 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00007331 const GlobalValue *GV1 = nullptr;
7332 const GlobalValue *GV2 = nullptr;
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007333 int64_t Offset1 = 0;
7334 int64_t Offset2 = 0;
7335 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
7336 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
7337 if (isGA1 && isGA2 && GV1 == GV2)
7338 return Offset1 == (Offset2 + Dist*Bytes);
7339 return false;
7340}
7341
Hal Finkel7d8a6912013-05-26 18:08:30 +00007342// Return true is there is a nearyby consecutive load to the one provided
7343// (regardless of alignment). We search up and down the chain, looking though
7344// token factors and other loads (but nothing else). As a result, a true
7345// results indicates that it is safe to create a new consecutive load adjacent
7346// to the load provided.
7347static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
7348 SDValue Chain = LD->getChain();
7349 EVT VT = LD->getMemoryVT();
7350
7351 SmallSet<SDNode *, 16> LoadRoots;
7352 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
7353 SmallSet<SDNode *, 16> Visited;
7354
7355 // First, search up the chain, branching to follow all token-factor operands.
7356 // If we find a consecutive load, then we're done, otherwise, record all
7357 // nodes just above the top-level loads and token factors.
7358 while (!Queue.empty()) {
7359 SDNode *ChainNext = Queue.pop_back_val();
7360 if (!Visited.insert(ChainNext))
7361 continue;
7362
7363 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007364 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007365 return true;
7366
7367 if (!Visited.count(ChainLD->getChain().getNode()))
7368 Queue.push_back(ChainLD->getChain().getNode());
7369 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
Craig Topper66e588b2014-06-29 00:40:57 +00007370 for (const SDUse &O : ChainNext->ops())
7371 if (!Visited.count(O.getNode()))
7372 Queue.push_back(O.getNode());
Hal Finkel7d8a6912013-05-26 18:08:30 +00007373 } else
7374 LoadRoots.insert(ChainNext);
7375 }
7376
7377 // Second, search down the chain, starting from the top-level nodes recorded
7378 // in the first phase. These top-level nodes are the nodes just above all
7379 // loads and token factors. Starting with their uses, recursively look though
7380 // all loads (just the chain uses) and token factors to find a consecutive
7381 // load.
7382 Visited.clear();
7383 Queue.clear();
7384
7385 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
7386 IE = LoadRoots.end(); I != IE; ++I) {
7387 Queue.push_back(*I);
7388
7389 while (!Queue.empty()) {
7390 SDNode *LoadRoot = Queue.pop_back_val();
7391 if (!Visited.insert(LoadRoot))
7392 continue;
7393
7394 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007395 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007396 return true;
7397
7398 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
7399 UE = LoadRoot->use_end(); UI != UE; ++UI)
7400 if (((isa<LoadSDNode>(*UI) &&
7401 cast<LoadSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
7402 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
7403 Queue.push_back(*UI);
7404 }
7405 }
7406
7407 return false;
7408}
7409
Hal Finkel940ab932014-02-28 00:27:01 +00007410SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
7411 DAGCombinerInfo &DCI) const {
7412 SelectionDAG &DAG = DCI.DAG;
7413 SDLoc dl(N);
7414
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007415 assert(Subtarget.useCRBits() &&
Hal Finkel940ab932014-02-28 00:27:01 +00007416 "Expecting to be tracking CR bits");
7417 // If we're tracking CR bits, we need to be careful that we don't have:
7418 // trunc(binary-ops(zext(x), zext(y)))
7419 // or
7420 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
7421 // such that we're unnecessarily moving things into GPRs when it would be
7422 // better to keep them in CR bits.
7423
7424 // Note that trunc here can be an actual i1 trunc, or can be the effective
7425 // truncation that comes from a setcc or select_cc.
7426 if (N->getOpcode() == ISD::TRUNCATE &&
7427 N->getValueType(0) != MVT::i1)
7428 return SDValue();
7429
7430 if (N->getOperand(0).getValueType() != MVT::i32 &&
7431 N->getOperand(0).getValueType() != MVT::i64)
7432 return SDValue();
7433
7434 if (N->getOpcode() == ISD::SETCC ||
7435 N->getOpcode() == ISD::SELECT_CC) {
7436 // If we're looking at a comparison, then we need to make sure that the
7437 // high bits (all except for the first) don't matter the result.
7438 ISD::CondCode CC =
7439 cast<CondCodeSDNode>(N->getOperand(
7440 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
7441 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
7442
7443 if (ISD::isSignedIntSetCC(CC)) {
7444 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
7445 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
7446 return SDValue();
7447 } else if (ISD::isUnsignedIntSetCC(CC)) {
7448 if (!DAG.MaskedValueIsZero(N->getOperand(0),
7449 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
7450 !DAG.MaskedValueIsZero(N->getOperand(1),
7451 APInt::getHighBitsSet(OpBits, OpBits-1)))
7452 return SDValue();
7453 } else {
7454 // This is neither a signed nor an unsigned comparison, just make sure
7455 // that the high bits are equal.
7456 APInt Op1Zero, Op1One;
7457 APInt Op2Zero, Op2One;
Jay Foada0653a32014-05-14 21:14:37 +00007458 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One);
7459 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One);
Hal Finkel940ab932014-02-28 00:27:01 +00007460
7461 // We don't really care about what is known about the first bit (if
7462 // anything), so clear it in all masks prior to comparing them.
7463 Op1Zero.clearBit(0); Op1One.clearBit(0);
7464 Op2Zero.clearBit(0); Op2One.clearBit(0);
7465
7466 if (Op1Zero != Op2Zero || Op1One != Op2One)
7467 return SDValue();
7468 }
7469 }
7470
7471 // We now know that the higher-order bits are irrelevant, we just need to
7472 // make sure that all of the intermediate operations are bit operations, and
7473 // all inputs are extensions.
7474 if (N->getOperand(0).getOpcode() != ISD::AND &&
7475 N->getOperand(0).getOpcode() != ISD::OR &&
7476 N->getOperand(0).getOpcode() != ISD::XOR &&
7477 N->getOperand(0).getOpcode() != ISD::SELECT &&
7478 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
7479 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
7480 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
7481 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
7482 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
7483 return SDValue();
7484
7485 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
7486 N->getOperand(1).getOpcode() != ISD::AND &&
7487 N->getOperand(1).getOpcode() != ISD::OR &&
7488 N->getOperand(1).getOpcode() != ISD::XOR &&
7489 N->getOperand(1).getOpcode() != ISD::SELECT &&
7490 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
7491 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
7492 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
7493 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
7494 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
7495 return SDValue();
7496
7497 SmallVector<SDValue, 4> Inputs;
7498 SmallVector<SDValue, 8> BinOps, PromOps;
7499 SmallPtrSet<SDNode *, 16> Visited;
7500
7501 for (unsigned i = 0; i < 2; ++i) {
7502 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7503 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7504 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7505 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7506 isa<ConstantSDNode>(N->getOperand(i)))
7507 Inputs.push_back(N->getOperand(i));
7508 else
7509 BinOps.push_back(N->getOperand(i));
7510
7511 if (N->getOpcode() == ISD::TRUNCATE)
7512 break;
7513 }
7514
7515 // Visit all inputs, collect all binary operations (and, or, xor and
7516 // select) that are all fed by extensions.
7517 while (!BinOps.empty()) {
7518 SDValue BinOp = BinOps.back();
7519 BinOps.pop_back();
7520
7521 if (!Visited.insert(BinOp.getNode()))
7522 continue;
7523
7524 PromOps.push_back(BinOp);
7525
7526 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7527 // The condition of the select is not promoted.
7528 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7529 continue;
7530 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7531 continue;
7532
7533 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7534 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7535 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7536 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7537 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7538 Inputs.push_back(BinOp.getOperand(i));
7539 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7540 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7541 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7542 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7543 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
7544 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7545 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7546 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7547 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
7548 BinOps.push_back(BinOp.getOperand(i));
7549 } else {
7550 // We have an input that is not an extension or another binary
7551 // operation; we'll abort this transformation.
7552 return SDValue();
7553 }
7554 }
7555 }
7556
7557 // Make sure that this is a self-contained cluster of operations (which
7558 // is not quite the same thing as saying that everything has only one
7559 // use).
7560 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7561 if (isa<ConstantSDNode>(Inputs[i]))
7562 continue;
7563
7564 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7565 UE = Inputs[i].getNode()->use_end();
7566 UI != UE; ++UI) {
7567 SDNode *User = *UI;
7568 if (User != N && !Visited.count(User))
7569 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007570
7571 // Make sure that we're not going to promote the non-output-value
7572 // operand(s) or SELECT or SELECT_CC.
7573 // FIXME: Although we could sometimes handle this, and it does occur in
7574 // practice that one of the condition inputs to the select is also one of
7575 // the outputs, we currently can't deal with this.
7576 if (User->getOpcode() == ISD::SELECT) {
7577 if (User->getOperand(0) == Inputs[i])
7578 return SDValue();
7579 } else if (User->getOpcode() == ISD::SELECT_CC) {
7580 if (User->getOperand(0) == Inputs[i] ||
7581 User->getOperand(1) == Inputs[i])
7582 return SDValue();
7583 }
Hal Finkel940ab932014-02-28 00:27:01 +00007584 }
7585 }
7586
7587 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
7588 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
7589 UE = PromOps[i].getNode()->use_end();
7590 UI != UE; ++UI) {
7591 SDNode *User = *UI;
7592 if (User != N && !Visited.count(User))
7593 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007594
7595 // Make sure that we're not going to promote the non-output-value
7596 // operand(s) or SELECT or SELECT_CC.
7597 // FIXME: Although we could sometimes handle this, and it does occur in
7598 // practice that one of the condition inputs to the select is also one of
7599 // the outputs, we currently can't deal with this.
7600 if (User->getOpcode() == ISD::SELECT) {
7601 if (User->getOperand(0) == PromOps[i])
7602 return SDValue();
7603 } else if (User->getOpcode() == ISD::SELECT_CC) {
7604 if (User->getOperand(0) == PromOps[i] ||
7605 User->getOperand(1) == PromOps[i])
7606 return SDValue();
7607 }
Hal Finkel940ab932014-02-28 00:27:01 +00007608 }
7609 }
7610
7611 // Replace all inputs with the extension operand.
7612 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7613 // Constants may have users outside the cluster of to-be-promoted nodes,
7614 // and so we need to replace those as we do the promotions.
7615 if (isa<ConstantSDNode>(Inputs[i]))
7616 continue;
7617 else
7618 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
7619 }
7620
7621 // Replace all operations (these are all the same, but have a different
7622 // (i1) return type). DAG.getNode will validate that the types of
7623 // a binary operator match, so go through the list in reverse so that
7624 // we've likely promoted both operands first. Any intermediate truncations or
7625 // extensions disappear.
7626 while (!PromOps.empty()) {
7627 SDValue PromOp = PromOps.back();
7628 PromOps.pop_back();
7629
7630 if (PromOp.getOpcode() == ISD::TRUNCATE ||
7631 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
7632 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
7633 PromOp.getOpcode() == ISD::ANY_EXTEND) {
7634 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
7635 PromOp.getOperand(0).getValueType() != MVT::i1) {
7636 // The operand is not yet ready (see comment below).
7637 PromOps.insert(PromOps.begin(), PromOp);
7638 continue;
7639 }
7640
7641 SDValue RepValue = PromOp.getOperand(0);
7642 if (isa<ConstantSDNode>(RepValue))
7643 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
7644
7645 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
7646 continue;
7647 }
7648
7649 unsigned C;
7650 switch (PromOp.getOpcode()) {
7651 default: C = 0; break;
7652 case ISD::SELECT: C = 1; break;
7653 case ISD::SELECT_CC: C = 2; break;
7654 }
7655
7656 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
7657 PromOp.getOperand(C).getValueType() != MVT::i1) ||
7658 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
7659 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
7660 // The to-be-promoted operands of this node have not yet been
7661 // promoted (this should be rare because we're going through the
7662 // list backward, but if one of the operands has several users in
7663 // this cluster of to-be-promoted nodes, it is possible).
7664 PromOps.insert(PromOps.begin(), PromOp);
7665 continue;
7666 }
7667
7668 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
7669 PromOp.getNode()->op_end());
7670
7671 // If there are any constant inputs, make sure they're replaced now.
7672 for (unsigned i = 0; i < 2; ++i)
7673 if (isa<ConstantSDNode>(Ops[C+i]))
7674 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
7675
7676 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00007677 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00007678 }
7679
7680 // Now we're left with the initial truncation itself.
7681 if (N->getOpcode() == ISD::TRUNCATE)
7682 return N->getOperand(0);
7683
7684 // Otherwise, this is a comparison. The operands to be compared have just
7685 // changed type (to i1), but everything else is the same.
7686 return SDValue(N, 0);
7687}
7688
7689SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
7690 DAGCombinerInfo &DCI) const {
7691 SelectionDAG &DAG = DCI.DAG;
7692 SDLoc dl(N);
7693
Hal Finkel940ab932014-02-28 00:27:01 +00007694 // If we're tracking CR bits, we need to be careful that we don't have:
7695 // zext(binary-ops(trunc(x), trunc(y)))
7696 // or
7697 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
7698 // such that we're unnecessarily moving things into CR bits that can more
7699 // efficiently stay in GPRs. Note that if we're not certain that the high
7700 // bits are set as required by the final extension, we still may need to do
7701 // some masking to get the proper behavior.
7702
Hal Finkel46043ed2014-03-01 21:36:57 +00007703 // This same functionality is important on PPC64 when dealing with
7704 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
7705 // the return values of functions. Because it is so similar, it is handled
7706 // here as well.
7707
Hal Finkel940ab932014-02-28 00:27:01 +00007708 if (N->getValueType(0) != MVT::i32 &&
7709 N->getValueType(0) != MVT::i64)
7710 return SDValue();
7711
Hal Finkel46043ed2014-03-01 21:36:57 +00007712 if (!((N->getOperand(0).getValueType() == MVT::i1 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007713 Subtarget.useCRBits()) ||
Hal Finkel46043ed2014-03-01 21:36:57 +00007714 (N->getOperand(0).getValueType() == MVT::i32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007715 Subtarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00007716 return SDValue();
7717
7718 if (N->getOperand(0).getOpcode() != ISD::AND &&
7719 N->getOperand(0).getOpcode() != ISD::OR &&
7720 N->getOperand(0).getOpcode() != ISD::XOR &&
7721 N->getOperand(0).getOpcode() != ISD::SELECT &&
7722 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
7723 return SDValue();
7724
7725 SmallVector<SDValue, 4> Inputs;
7726 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
7727 SmallPtrSet<SDNode *, 16> Visited;
7728
7729 // Visit all inputs, collect all binary operations (and, or, xor and
7730 // select) that are all fed by truncations.
7731 while (!BinOps.empty()) {
7732 SDValue BinOp = BinOps.back();
7733 BinOps.pop_back();
7734
7735 if (!Visited.insert(BinOp.getNode()))
7736 continue;
7737
7738 PromOps.push_back(BinOp);
7739
7740 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7741 // The condition of the select is not promoted.
7742 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7743 continue;
7744 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7745 continue;
7746
7747 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7748 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7749 Inputs.push_back(BinOp.getOperand(i));
7750 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7751 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7752 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7753 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7754 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
7755 BinOps.push_back(BinOp.getOperand(i));
7756 } else {
7757 // We have an input that is not a truncation or another binary
7758 // operation; we'll abort this transformation.
7759 return SDValue();
7760 }
7761 }
7762 }
7763
7764 // Make sure that this is a self-contained cluster of operations (which
7765 // is not quite the same thing as saying that everything has only one
7766 // use).
7767 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7768 if (isa<ConstantSDNode>(Inputs[i]))
7769 continue;
7770
7771 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7772 UE = Inputs[i].getNode()->use_end();
7773 UI != UE; ++UI) {
7774 SDNode *User = *UI;
7775 if (User != N && !Visited.count(User))
7776 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007777
7778 // Make sure that we're not going to promote the non-output-value
7779 // operand(s) or SELECT or SELECT_CC.
7780 // FIXME: Although we could sometimes handle this, and it does occur in
7781 // practice that one of the condition inputs to the select is also one of
7782 // the outputs, we currently can't deal with this.
7783 if (User->getOpcode() == ISD::SELECT) {
7784 if (User->getOperand(0) == Inputs[i])
7785 return SDValue();
7786 } else if (User->getOpcode() == ISD::SELECT_CC) {
7787 if (User->getOperand(0) == Inputs[i] ||
7788 User->getOperand(1) == Inputs[i])
7789 return SDValue();
7790 }
Hal Finkel940ab932014-02-28 00:27:01 +00007791 }
7792 }
7793
7794 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
7795 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
7796 UE = PromOps[i].getNode()->use_end();
7797 UI != UE; ++UI) {
7798 SDNode *User = *UI;
7799 if (User != N && !Visited.count(User))
7800 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007801
7802 // Make sure that we're not going to promote the non-output-value
7803 // operand(s) or SELECT or SELECT_CC.
7804 // FIXME: Although we could sometimes handle this, and it does occur in
7805 // practice that one of the condition inputs to the select is also one of
7806 // the outputs, we currently can't deal with this.
7807 if (User->getOpcode() == ISD::SELECT) {
7808 if (User->getOperand(0) == PromOps[i])
7809 return SDValue();
7810 } else if (User->getOpcode() == ISD::SELECT_CC) {
7811 if (User->getOperand(0) == PromOps[i] ||
7812 User->getOperand(1) == PromOps[i])
7813 return SDValue();
7814 }
Hal Finkel940ab932014-02-28 00:27:01 +00007815 }
7816 }
7817
Hal Finkel46043ed2014-03-01 21:36:57 +00007818 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00007819 bool ReallyNeedsExt = false;
7820 if (N->getOpcode() != ISD::ANY_EXTEND) {
7821 // If all of the inputs are not already sign/zero extended, then
7822 // we'll still need to do that at the end.
7823 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7824 if (isa<ConstantSDNode>(Inputs[i]))
7825 continue;
7826
7827 unsigned OpBits =
7828 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00007829 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
7830
Hal Finkel940ab932014-02-28 00:27:01 +00007831 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
7832 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00007833 APInt::getHighBitsSet(OpBits,
7834 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00007835 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00007836 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
7837 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00007838 ReallyNeedsExt = true;
7839 break;
7840 }
7841 }
7842 }
7843
7844 // Replace all inputs, either with the truncation operand, or a
7845 // truncation or extension to the final output type.
7846 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7847 // Constant inputs need to be replaced with the to-be-promoted nodes that
7848 // use them because they might have users outside of the cluster of
7849 // promoted nodes.
7850 if (isa<ConstantSDNode>(Inputs[i]))
7851 continue;
7852
7853 SDValue InSrc = Inputs[i].getOperand(0);
7854 if (Inputs[i].getValueType() == N->getValueType(0))
7855 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
7856 else if (N->getOpcode() == ISD::SIGN_EXTEND)
7857 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
7858 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
7859 else if (N->getOpcode() == ISD::ZERO_EXTEND)
7860 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
7861 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
7862 else
7863 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
7864 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
7865 }
7866
7867 // Replace all operations (these are all the same, but have a different
7868 // (promoted) return type). DAG.getNode will validate that the types of
7869 // a binary operator match, so go through the list in reverse so that
7870 // we've likely promoted both operands first.
7871 while (!PromOps.empty()) {
7872 SDValue PromOp = PromOps.back();
7873 PromOps.pop_back();
7874
7875 unsigned C;
7876 switch (PromOp.getOpcode()) {
7877 default: C = 0; break;
7878 case ISD::SELECT: C = 1; break;
7879 case ISD::SELECT_CC: C = 2; break;
7880 }
7881
7882 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
7883 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
7884 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
7885 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
7886 // The to-be-promoted operands of this node have not yet been
7887 // promoted (this should be rare because we're going through the
7888 // list backward, but if one of the operands has several users in
7889 // this cluster of to-be-promoted nodes, it is possible).
7890 PromOps.insert(PromOps.begin(), PromOp);
7891 continue;
7892 }
7893
7894 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
7895 PromOp.getNode()->op_end());
7896
7897 // If this node has constant inputs, then they'll need to be promoted here.
7898 for (unsigned i = 0; i < 2; ++i) {
7899 if (!isa<ConstantSDNode>(Ops[C+i]))
7900 continue;
7901 if (Ops[C+i].getValueType() == N->getValueType(0))
7902 continue;
7903
7904 if (N->getOpcode() == ISD::SIGN_EXTEND)
7905 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
7906 else if (N->getOpcode() == ISD::ZERO_EXTEND)
7907 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
7908 else
7909 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
7910 }
7911
7912 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00007913 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00007914 }
7915
7916 // Now we're left with the initial extension itself.
7917 if (!ReallyNeedsExt)
7918 return N->getOperand(0);
7919
Hal Finkel46043ed2014-03-01 21:36:57 +00007920 // To zero extend, just mask off everything except for the first bit (in the
7921 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00007922 if (N->getOpcode() == ISD::ZERO_EXTEND)
7923 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00007924 DAG.getConstant(APInt::getLowBitsSet(
7925 N->getValueSizeInBits(0), PromBits),
7926 N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00007927
7928 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
7929 "Invalid extension type");
7930 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0));
7931 SDValue ShiftCst =
Hal Finkel46043ed2014-03-01 21:36:57 +00007932 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00007933 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
7934 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
7935 N->getOperand(0), ShiftCst), ShiftCst);
7936}
7937
Duncan Sandsdc2dac12008-11-24 14:53:14 +00007938SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
7939 DAGCombinerInfo &DCI) const {
Dan Gohman57c732b2010-04-21 01:34:56 +00007940 const TargetMachine &TM = getTargetMachine();
Chris Lattnerf4184352006-03-01 04:57:39 +00007941 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007942 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +00007943 switch (N->getOpcode()) {
7944 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +00007945 case PPCISD::SHL:
7946 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00007947 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00007948 return N->getOperand(0);
7949 }
7950 break;
7951 case PPCISD::SRL:
7952 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00007953 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00007954 return N->getOperand(0);
7955 }
7956 break;
7957 case PPCISD::SRA:
7958 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00007959 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00007960 C->isAllOnesValue()) // -1 >>s V -> -1.
7961 return N->getOperand(0);
7962 }
7963 break;
Hal Finkel940ab932014-02-28 00:27:01 +00007964 case ISD::SIGN_EXTEND:
7965 case ISD::ZERO_EXTEND:
7966 case ISD::ANY_EXTEND:
7967 return DAGCombineExtBoolTrunc(N, DCI);
7968 case ISD::TRUNCATE:
7969 case ISD::SETCC:
7970 case ISD::SELECT_CC:
7971 return DAGCombineTruncBoolExt(N, DCI);
Hal Finkel2e103312013-04-03 04:01:11 +00007972 case ISD::FDIV: {
7973 assert(TM.Options.UnsafeFPMath &&
7974 "Reciprocal estimates require UnsafeFPMath");
Scott Michelcf0da6c2009-02-17 22:15:04 +00007975
Hal Finkel2e103312013-04-03 04:01:11 +00007976 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007977 SDValue RV =
7978 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00007979 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00007980 DCI.AddToWorklist(RV.getNode());
7981 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7982 N->getOperand(0), RV);
7983 }
Hal Finkelf96c18e2013-04-04 22:44:12 +00007984 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
7985 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
7986 SDValue RV =
7987 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
7988 DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00007989 if (RV.getNode()) {
Hal Finkelf96c18e2013-04-04 22:44:12 +00007990 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00007991 RV = DAG.getNode(ISD::FP_EXTEND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00007992 N->getValueType(0), RV);
7993 DCI.AddToWorklist(RV.getNode());
7994 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
7995 N->getOperand(0), RV);
7996 }
7997 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
7998 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
7999 SDValue RV =
8000 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
8001 DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008002 if (RV.getNode()) {
Hal Finkelf96c18e2013-04-04 22:44:12 +00008003 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00008004 RV = DAG.getNode(ISD::FP_ROUND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00008005 N->getValueType(0), RV,
8006 N->getOperand(1).getOperand(1));
8007 DCI.AddToWorklist(RV.getNode());
8008 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8009 N->getOperand(0), RV);
8010 }
Hal Finkel2e103312013-04-03 04:01:11 +00008011 }
8012
Hal Finkelb0c810f2013-04-03 17:44:56 +00008013 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008014 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008015 DCI.AddToWorklist(RV.getNode());
8016 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8017 N->getOperand(0), RV);
8018 }
8019
8020 }
8021 break;
8022 case ISD::FSQRT: {
8023 assert(TM.Options.UnsafeFPMath &&
8024 "Reciprocal estimates require UnsafeFPMath");
8025
8026 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
8027 // reciprocal sqrt.
Hal Finkelb0c810f2013-04-03 17:44:56 +00008028 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008029 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008030 DCI.AddToWorklist(RV.getNode());
Hal Finkelb0c810f2013-04-03 17:44:56 +00008031 RV = DAGCombineFastRecip(RV, DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008032 if (RV.getNode()) {
Eric Christopher174c6622014-05-30 22:47:48 +00008033 // Unfortunately, RV is now NaN if the input was exactly 0. Select out
8034 // this case and force the answer to 0.
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00008035
8036 EVT VT = RV.getValueType();
8037
8038 SDValue Zero = DAG.getConstantFP(0.0, VT.getScalarType());
8039 if (VT.isVector()) {
8040 assert(VT.getVectorNumElements() == 4 && "Unknown vector type");
8041 Zero = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Zero, Zero, Zero, Zero);
8042 }
8043
8044 SDValue ZeroCmp =
8045 DAG.getSetCC(dl, getSetCCResultType(*DAG.getContext(), VT),
8046 N->getOperand(0), Zero, ISD::SETEQ);
8047 DCI.AddToWorklist(ZeroCmp.getNode());
8048 DCI.AddToWorklist(RV.getNode());
8049
8050 RV = DAG.getNode(VT.isVector() ? ISD::VSELECT : ISD::SELECT, dl, VT,
8051 ZeroCmp, Zero, RV);
Hal Finkel2e103312013-04-03 04:01:11 +00008052 return RV;
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00008053 }
Hal Finkel2e103312013-04-03 04:01:11 +00008054 }
8055
8056 }
8057 break;
Chris Lattnerf4184352006-03-01 04:57:39 +00008058 case ISD::SINT_TO_FP:
Chris Lattnera35f3062006-06-16 17:34:12 +00008059 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008060 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
8061 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
8062 // We allow the src/dst to be either f32/f64, but the intermediate
8063 // type must be i64.
Owen Anderson9f944592009-08-11 20:47:22 +00008064 if (N->getOperand(0).getValueType() == MVT::i64 &&
8065 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008066 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008067 if (Val.getValueType() == MVT::f32) {
8068 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008069 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008070 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008071
Owen Anderson9f944592009-08-11 20:47:22 +00008072 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008073 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008074 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008075 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008076 if (N->getValueType(0) == MVT::f32) {
8077 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner72733e52008-01-17 07:00:52 +00008078 DAG.getIntPtrConstant(0));
Gabor Greiff304a7a2008-08-28 21:40:38 +00008079 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008080 }
8081 return Val;
Owen Anderson9f944592009-08-11 20:47:22 +00008082 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008083 // If the intermediate type is i32, we can avoid the load/store here
8084 // too.
Chris Lattnerf4184352006-03-01 04:57:39 +00008085 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008086 }
8087 }
8088 break;
Chris Lattner27f53452006-03-01 05:50:56 +00008089 case ISD::STORE:
8090 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
8091 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerf5b46f72008-01-18 16:54:56 +00008092 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +00008093 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +00008094 N->getOperand(1).getValueType() == MVT::i32 &&
8095 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008096 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008097 if (Val.getValueType() == MVT::f32) {
8098 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008099 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008100 }
Owen Anderson9f944592009-08-11 20:47:22 +00008101 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008102 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008103
Hal Finkel60c75102013-04-01 15:37:53 +00008104 SDValue Ops[] = {
8105 N->getOperand(0), Val, N->getOperand(2),
8106 DAG.getValueType(N->getOperand(1).getValueType())
8107 };
8108
8109 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00008110 DAG.getVTList(MVT::Other), Ops,
Hal Finkel60c75102013-04-01 15:37:53 +00008111 cast<StoreSDNode>(N)->getMemoryVT(),
8112 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +00008113 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008114 return Val;
8115 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008116
Chris Lattnera7976d32006-07-10 20:56:58 +00008117 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +00008118 if (cast<StoreSDNode>(N)->isUnindexed() &&
8119 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00008120 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +00008121 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +00008122 N->getOperand(1).getValueType() == MVT::i16 ||
8123 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008124 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008125 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008126 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008127 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +00008128 if (BSwapOp.getValueType() == MVT::i16)
8129 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +00008130
Dan Gohman48b185d2009-09-25 20:36:54 +00008131 SDValue Ops[] = {
8132 N->getOperand(0), BSwapOp, N->getOperand(2),
8133 DAG.getValueType(N->getOperand(1).getValueType())
8134 };
8135 return
8136 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008137 Ops, cast<StoreSDNode>(N)->getMemoryVT(),
Dan Gohman48b185d2009-09-25 20:36:54 +00008138 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008139 }
8140 break;
Hal Finkelcf2e9082013-05-24 23:00:14 +00008141 case ISD::LOAD: {
8142 LoadSDNode *LD = cast<LoadSDNode>(N);
8143 EVT VT = LD->getValueType(0);
8144 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
8145 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
8146 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
8147 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
Hal Finkel40c34782013-09-15 22:09:58 +00008148 (VT == MVT::v16i8 || VT == MVT::v8i16 ||
8149 VT == MVT::v4i32 || VT == MVT::v4f32) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +00008150 LD->getAlignment() < ABIAlignment) {
8151 // This is a type-legal unaligned Altivec load.
8152 SDValue Chain = LD->getChain();
8153 SDValue Ptr = LD->getBasePtr();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008154 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelcf2e9082013-05-24 23:00:14 +00008155
8156 // This implements the loading of unaligned vectors as described in
8157 // the venerable Apple Velocity Engine overview. Specifically:
8158 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
8159 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
8160 //
8161 // The general idea is to expand a sequence of one or more unaligned
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008162 // loads into an alignment-based permutation-control instruction (lvsl
8163 // or lvsr), a series of regular vector loads (which always truncate
8164 // their input address to an aligned address), and a series of
8165 // permutations. The results of these permutations are the requested
8166 // loaded values. The trick is that the last "extra" load is not taken
8167 // from the address you might suspect (sizeof(vector) bytes after the
8168 // last requested load), but rather sizeof(vector) - 1 bytes after the
8169 // last requested vector. The point of this is to avoid a page fault if
8170 // the base address happened to be aligned. This works because if the
8171 // base address is aligned, then adding less than a full vector length
8172 // will cause the last vector in the sequence to be (re)loaded.
8173 // Otherwise, the next vector will be fetched as you might suspect was
8174 // necessary.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008175
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008176 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +00008177 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008178 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
8179 // optimization later.
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008180 Intrinsic::ID Intr = (isLittleEndian ?
8181 Intrinsic::ppc_altivec_lvsr :
8182 Intrinsic::ppc_altivec_lvsl);
8183 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, MVT::v16i8);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008184
8185 // Refine the alignment of the original load (a "new" load created here
8186 // which was identical to the first except for the alignment would be
8187 // merged with the existing node regardless).
8188 MachineFunction &MF = DAG.getMachineFunction();
8189 MachineMemOperand *MMO =
8190 MF.getMachineMemOperand(LD->getPointerInfo(),
8191 LD->getMemOperand()->getFlags(),
8192 LD->getMemoryVT().getStoreSize(),
8193 ABIAlignment);
8194 LD->refineAlignment(MMO);
8195 SDValue BaseLoad = SDValue(LD, 0);
8196
8197 // Note that the value of IncOffset (which is provided to the next
8198 // load's pointer info offset value, and thus used to calculate the
8199 // alignment), and the value of IncValue (which is actually used to
8200 // increment the pointer value) are different! This is because we
8201 // require the next load to appear to be aligned, even though it
8202 // is actually offset from the base pointer by a lesser amount.
8203 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +00008204 int IncValue = IncOffset;
8205
8206 // Walk (both up and down) the chain looking for another load at the real
8207 // (aligned) offset (the alignment of the other load does not matter in
8208 // this case). If found, then do not use the offset reduction trick, as
8209 // that will prevent the loads from being later combined (as they would
8210 // otherwise be duplicates).
8211 if (!findConsecutiveLoad(LD, DAG))
8212 --IncValue;
8213
Hal Finkelcf2e9082013-05-24 23:00:14 +00008214 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
8215 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
8216
Hal Finkelcf2e9082013-05-24 23:00:14 +00008217 SDValue ExtraLoad =
8218 DAG.getLoad(VT, dl, Chain, Ptr,
8219 LD->getPointerInfo().getWithOffset(IncOffset),
8220 LD->isVolatile(), LD->isNonTemporal(),
8221 LD->isInvariant(), ABIAlignment);
8222
8223 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
8224 BaseLoad.getValue(1), ExtraLoad.getValue(1));
8225
8226 if (BaseLoad.getValueType() != MVT::v4i32)
8227 BaseLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, BaseLoad);
8228
8229 if (ExtraLoad.getValueType() != MVT::v4i32)
8230 ExtraLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ExtraLoad);
8231
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008232 // Because vperm has a big-endian bias, we must reverse the order
8233 // of the input vectors and complement the permute control vector
8234 // when generating little endian code. We have already handled the
8235 // latter by using lvsr instead of lvsl, so just reverse BaseLoad
8236 // and ExtraLoad here.
8237 SDValue Perm;
8238 if (isLittleEndian)
8239 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8240 ExtraLoad, BaseLoad, PermCntl, DAG, dl);
8241 else
8242 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8243 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008244
8245 if (VT != MVT::v4i32)
8246 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
8247
8248 // Now we need to be really careful about how we update the users of the
8249 // original load. We cannot just call DCI.CombineTo (or
8250 // DAG.ReplaceAllUsesWith for that matter), because the load still has
8251 // uses created here (the permutation for example) that need to stay.
8252 SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
8253 while (UI != UE) {
8254 SDUse &Use = UI.getUse();
8255 SDNode *User = *UI;
8256 // Note: BaseLoad is checked here because it might not be N, but a
8257 // bitcast of N.
8258 if (User == Perm.getNode() || User == BaseLoad.getNode() ||
8259 User == TF.getNode() || Use.getResNo() > 1) {
8260 ++UI;
8261 continue;
8262 }
8263
8264 SDValue To = Use.getResNo() ? TF : Perm;
8265 ++UI;
8266
8267 SmallVector<SDValue, 8> Ops;
Craig Topper66e588b2014-06-29 00:40:57 +00008268 for (const SDUse &O : User->ops()) {
8269 if (O == Use)
Hal Finkelcf2e9082013-05-24 23:00:14 +00008270 Ops.push_back(To);
8271 else
Craig Topper66e588b2014-06-29 00:40:57 +00008272 Ops.push_back(O);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008273 }
8274
Craig Topper8c0b4d02014-04-28 05:57:50 +00008275 DAG.UpdateNodeOperands(User, Ops);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008276 }
8277
8278 return SDValue(N, 0);
8279 }
8280 }
8281 break;
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008282 case ISD::INTRINSIC_WO_CHAIN: {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008283 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008284 Intrinsic::ID Intr = (isLittleEndian ?
8285 Intrinsic::ppc_altivec_lvsr :
8286 Intrinsic::ppc_altivec_lvsl);
8287 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() == Intr &&
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008288 N->getOperand(1)->getOpcode() == ISD::ADD) {
8289 SDValue Add = N->getOperand(1);
8290
8291 if (DAG.MaskedValueIsZero(Add->getOperand(1),
8292 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
8293 Add.getValueType().getScalarType().getSizeInBits()))) {
8294 SDNode *BasePtr = Add->getOperand(0).getNode();
8295 for (SDNode::use_iterator UI = BasePtr->use_begin(),
8296 UE = BasePtr->use_end(); UI != UE; ++UI) {
8297 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8298 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008299 Intr) {
8300 // We've found another LVSL/LVSR, and this address is an aligned
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008301 // multiple of that one. The results will be the same, so use the
8302 // one we've just found instead.
8303
8304 return SDValue(*UI, 0);
8305 }
8306 }
8307 }
8308 }
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008309 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +00008310
8311 break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008312 case ISD::BSWAP:
8313 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008314 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +00008315 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008316 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
8317 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008318 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008319 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008320 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +00008321 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +00008322 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008323 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +00008324 LD->getChain(), // Chain
8325 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008326 DAG.getValueType(N->getValueType(0)) // VT
8327 };
Dan Gohman48b185d2009-09-25 20:36:54 +00008328 SDValue BSLoad =
8329 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +00008330 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
8331 MVT::i64 : MVT::i32, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008332 Ops, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008333
Scott Michelcf0da6c2009-02-17 22:15:04 +00008334 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008335 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +00008336 if (N->getValueType(0) == MVT::i16)
8337 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008338
Chris Lattnera7976d32006-07-10 20:56:58 +00008339 // First, combine the bswap away. This makes the value produced by the
8340 // load dead.
8341 DCI.CombineTo(N, ResVal);
8342
8343 // Next, combine the load away, we give it a bogus result value but a real
8344 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008345 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +00008346
Chris Lattnera7976d32006-07-10 20:56:58 +00008347 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008348 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008349 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008350
Chris Lattner27f53452006-03-01 05:50:56 +00008351 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008352 case PPCISD::VCMP: {
8353 // If a VCMPo node already exists with exactly the same operands as this
8354 // node, use its result instead of this node (VCMPo computes both a CR6 and
8355 // a normal output).
8356 //
8357 if (!N->getOperand(0).hasOneUse() &&
8358 !N->getOperand(1).hasOneUse() &&
8359 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00008360
Chris Lattnerd4058a52006-03-31 06:02:07 +00008361 // Scan all of the users of the LHS, looking for VCMPo's that match.
Craig Topper062a2ba2014-04-25 05:30:21 +00008362 SDNode *VCMPoNode = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008363
Gabor Greiff304a7a2008-08-28 21:40:38 +00008364 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +00008365 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
8366 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008367 if (UI->getOpcode() == PPCISD::VCMPo &&
8368 UI->getOperand(1) == N->getOperand(1) &&
8369 UI->getOperand(2) == N->getOperand(2) &&
8370 UI->getOperand(0) == N->getOperand(0)) {
8371 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008372 break;
8373 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008374
Chris Lattner518834c2006-04-18 18:28:22 +00008375 // If there is no VCMPo node, or if the flag value has a single use, don't
8376 // transform this.
8377 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
8378 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008379
8380 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +00008381 // chain, this transformation is more complex. Note that multiple things
8382 // could use the value result, which we should ignore.
Craig Topper062a2ba2014-04-25 05:30:21 +00008383 SDNode *FlagUser = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008384 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Craig Topper062a2ba2014-04-25 05:30:21 +00008385 FlagUser == nullptr; ++UI) {
Chris Lattner518834c2006-04-18 18:28:22 +00008386 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008387 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +00008388 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008389 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +00008390 FlagUser = User;
8391 break;
8392 }
8393 }
8394 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008395
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008396 // If the user is a MFOCRF instruction, we know this is safe.
8397 // Otherwise we give up for right now.
8398 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008399 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +00008400 }
8401 break;
8402 }
Hal Finkel940ab932014-02-28 00:27:01 +00008403 case ISD::BRCOND: {
8404 SDValue Cond = N->getOperand(1);
8405 SDValue Target = N->getOperand(2);
8406
8407 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8408 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
8409 Intrinsic::ppc_is_decremented_ctr_nonzero) {
8410
8411 // We now need to make the intrinsic dead (it cannot be instruction
8412 // selected).
8413 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
8414 assert(Cond.getNode()->hasOneUse() &&
8415 "Counter decrement has more than one use");
8416
8417 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
8418 N->getOperand(0), Target);
8419 }
8420 }
8421 break;
Chris Lattner9754d142006-04-18 17:59:36 +00008422 case ISD::BR_CC: {
8423 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008424 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +00008425 // lowering is done pre-legalize, because the legalizer lowers the predicate
8426 // compare down to code that is difficult to reassemble.
8427 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008428 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +00008429
8430 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
8431 // value. If so, pass-through the AND to get to the intrinsic.
8432 if (LHS.getOpcode() == ISD::AND &&
8433 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8434 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
8435 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8436 isa<ConstantSDNode>(LHS.getOperand(1)) &&
8437 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
8438 isZero())
8439 LHS = LHS.getOperand(0);
8440
8441 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8442 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
8443 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8444 isa<ConstantSDNode>(RHS)) {
8445 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
8446 "Counter decrement comparison is not EQ or NE");
8447
8448 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
8449 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
8450 (CC == ISD::SETNE && !Val);
8451
8452 // We now need to make the intrinsic dead (it cannot be instruction
8453 // selected).
8454 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
8455 assert(LHS.getNode()->hasOneUse() &&
8456 "Counter decrement has more than one use");
8457
8458 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
8459 N->getOperand(0), N->getOperand(4));
8460 }
8461
Chris Lattner9754d142006-04-18 17:59:36 +00008462 int CompareOpc;
8463 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008464
Chris Lattner9754d142006-04-18 17:59:36 +00008465 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8466 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
8467 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
8468 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00008469
Chris Lattner9754d142006-04-18 17:59:36 +00008470 // If this is a comparison against something other than 0/1, then we know
8471 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008472 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00008473 if (Val != 0 && Val != 1) {
8474 if (CC == ISD::SETEQ) // Cond never true, remove branch.
8475 return N->getOperand(0);
8476 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +00008477 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +00008478 N->getOperand(0), N->getOperand(4));
8479 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008480
Chris Lattner9754d142006-04-18 17:59:36 +00008481 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008482
Chris Lattner9754d142006-04-18 17:59:36 +00008483 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008484 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008485 LHS.getOperand(2), // LHS of compare
8486 LHS.getOperand(3), // RHS of compare
Owen Anderson9f944592009-08-11 20:47:22 +00008487 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008488 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00008489 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00008490 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008491
Chris Lattner9754d142006-04-18 17:59:36 +00008492 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008493 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +00008494 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +00008495 default: // Can't happen, don't crash on invalid number though.
8496 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008497 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +00008498 break;
8499 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008500 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +00008501 break;
8502 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008503 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +00008504 break;
8505 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008506 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +00008507 break;
8508 }
8509
Owen Anderson9f944592009-08-11 20:47:22 +00008510 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
8511 DAG.getConstant(CompOpc, MVT::i32),
8512 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +00008513 N->getOperand(4), CompNode.getValue(1));
8514 }
8515 break;
8516 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008517 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008518
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008519 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +00008520}
8521
Chris Lattner4211ca92006-04-14 06:01:58 +00008522//===----------------------------------------------------------------------===//
8523// Inline Assembly Support
8524//===----------------------------------------------------------------------===//
8525
Jay Foada0653a32014-05-14 21:14:37 +00008526void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
8527 APInt &KnownZero,
8528 APInt &KnownOne,
8529 const SelectionDAG &DAG,
8530 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00008531 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +00008532 switch (Op.getOpcode()) {
8533 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008534 case PPCISD::LBRX: {
8535 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +00008536 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +00008537 KnownZero = 0xFFFF0000;
8538 break;
8539 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008540 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00008541 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +00008542 default: break;
8543 case Intrinsic::ppc_altivec_vcmpbfp_p:
8544 case Intrinsic::ppc_altivec_vcmpeqfp_p:
8545 case Intrinsic::ppc_altivec_vcmpequb_p:
8546 case Intrinsic::ppc_altivec_vcmpequh_p:
8547 case Intrinsic::ppc_altivec_vcmpequw_p:
8548 case Intrinsic::ppc_altivec_vcmpgefp_p:
8549 case Intrinsic::ppc_altivec_vcmpgtfp_p:
8550 case Intrinsic::ppc_altivec_vcmpgtsb_p:
8551 case Intrinsic::ppc_altivec_vcmpgtsh_p:
8552 case Intrinsic::ppc_altivec_vcmpgtsw_p:
8553 case Intrinsic::ppc_altivec_vcmpgtub_p:
8554 case Intrinsic::ppc_altivec_vcmpgtuh_p:
8555 case Intrinsic::ppc_altivec_vcmpgtuw_p:
8556 KnownZero = ~1U; // All bits but the low one are known to be zero.
8557 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008558 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008559 }
8560 }
8561}
8562
8563
Chris Lattnerd6855142007-03-25 02:14:49 +00008564/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +00008565/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +00008566PPCTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00008567PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
8568 if (Constraint.size() == 1) {
8569 switch (Constraint[0]) {
8570 default: break;
8571 case 'b':
8572 case 'r':
8573 case 'f':
8574 case 'v':
8575 case 'y':
8576 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +00008577 case 'Z':
8578 // FIXME: While Z does indicate a memory constraint, it specifically
8579 // indicates an r+r address (used in conjunction with the 'y' modifier
8580 // in the replacement string). Currently, we're forcing the base
8581 // register to be r0 in the asm printer (which is interpreted as zero)
8582 // and forming the complete address in the second register. This is
8583 // suboptimal.
8584 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +00008585 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008586 } else if (Constraint == "wc") { // individual CR bits.
8587 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +00008588 } else if (Constraint == "wa" || Constraint == "wd" ||
8589 Constraint == "wf" || Constraint == "ws") {
8590 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +00008591 }
8592 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +00008593}
8594
John Thompsone8360b72010-10-29 17:29:13 +00008595/// Examine constraint type and operand type and determine a weight value.
8596/// This object must already have been set up with the operand type
8597/// and the current alternative constraint selected.
8598TargetLowering::ConstraintWeight
8599PPCTargetLowering::getSingleConstraintMatchWeight(
8600 AsmOperandInfo &info, const char *constraint) const {
8601 ConstraintWeight weight = CW_Invalid;
8602 Value *CallOperandVal = info.CallOperandVal;
8603 // If we don't have a value, we can't do a match,
8604 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00008605 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00008606 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00008607 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +00008608
John Thompsone8360b72010-10-29 17:29:13 +00008609 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +00008610 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
8611 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +00008612 else if ((StringRef(constraint) == "wa" ||
8613 StringRef(constraint) == "wd" ||
8614 StringRef(constraint) == "wf") &&
8615 type->isVectorTy())
8616 return CW_Register;
8617 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
8618 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +00008619
John Thompsone8360b72010-10-29 17:29:13 +00008620 switch (*constraint) {
8621 default:
8622 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
8623 break;
8624 case 'b':
8625 if (type->isIntegerTy())
8626 weight = CW_Register;
8627 break;
8628 case 'f':
8629 if (type->isFloatTy())
8630 weight = CW_Register;
8631 break;
8632 case 'd':
8633 if (type->isDoubleTy())
8634 weight = CW_Register;
8635 break;
8636 case 'v':
8637 if (type->isVectorTy())
8638 weight = CW_Register;
8639 break;
8640 case 'y':
8641 weight = CW_Register;
8642 break;
Hal Finkel4f24c622012-11-05 18:18:42 +00008643 case 'Z':
8644 weight = CW_Memory;
8645 break;
John Thompsone8360b72010-10-29 17:29:13 +00008646 }
8647 return weight;
8648}
8649
Scott Michelcf0da6c2009-02-17 22:15:04 +00008650std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +00008651PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00008652 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +00008653 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +00008654 // GCC RS6000 Constraint Letters
8655 switch (Constraint[0]) {
8656 case 'b': // R1-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008657 if (VT == MVT::i64 && Subtarget.isPPC64())
Hal Finkel638a9fa2013-03-19 18:51:05 +00008658 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
8659 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008660 case 'r': // R0-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008661 if (VT == MVT::i64 && Subtarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +00008662 return std::make_pair(0U, &PPC::G8RCRegClass);
8663 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008664 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008665 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +00008666 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008667 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +00008668 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008669 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008670 case 'v':
Craig Topperabadc662012-04-20 06:31:50 +00008671 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008672 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +00008673 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008674 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008675 } else if (Constraint == "wc") { // an individual CR bit.
8676 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +00008677 } else if (Constraint == "wa" || Constraint == "wd" ||
Hal Finkel19be5062014-03-29 05:29:01 +00008678 Constraint == "wf") {
Hal Finkel27774d92014-03-13 07:58:58 +00008679 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkel19be5062014-03-29 05:29:01 +00008680 } else if (Constraint == "ws") {
8681 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008682 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008683
Hal Finkelb176acb2013-08-03 12:25:10 +00008684 std::pair<unsigned, const TargetRegisterClass*> R =
8685 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
8686
8687 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
8688 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
8689 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
8690 // register.
8691 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
8692 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008693 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() &&
Hal Finkelb176acb2013-08-03 12:25:10 +00008694 PPC::GPRCRegClass.contains(R.first)) {
8695 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
8696 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +00008697 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +00008698 &PPC::G8RCRegClass);
8699 }
8700
8701 return R;
Chris Lattner01513612006-01-31 19:20:21 +00008702}
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008703
Chris Lattner584a11a2006-11-02 01:44:04 +00008704
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008705/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +00008706/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +00008707void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00008708 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008709 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00008710 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00008711 SDValue Result;
Eric Christopher0713a9d2011-06-08 23:55:35 +00008712
Eric Christopherde9399b2011-06-02 23:16:42 +00008713 // Only support length 1 constraints.
8714 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +00008715
Eric Christopherde9399b2011-06-02 23:16:42 +00008716 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008717 switch (Letter) {
8718 default: break;
8719 case 'I':
8720 case 'J':
8721 case 'K':
8722 case 'L':
8723 case 'M':
8724 case 'N':
8725 case 'O':
8726 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +00008727 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008728 if (!CST) return; // Must be an immediate to match.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008729 unsigned Value = CST->getZExtValue();
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008730 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00008731 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008732 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008733 if ((short)Value == (int)Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008734 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008735 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008736 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
8737 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008738 if ((short)Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008739 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008740 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008741 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008742 if ((Value >> 16) == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008743 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008744 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008745 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008746 if (Value > 31)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008747 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008748 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008749 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008750 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008751 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008752 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008753 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008754 if (Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008755 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008756 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008757 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00008758 if ((short)-Value == (int)-Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008759 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00008760 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008761 }
8762 break;
8763 }
8764 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008765
Gabor Greiff304a7a2008-08-28 21:40:38 +00008766 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00008767 Ops.push_back(Result);
8768 return;
8769 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008770
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008771 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +00008772 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +00008773}
Evan Cheng2dd2c652006-03-13 23:20:37 +00008774
Chris Lattner1eb94d92007-03-30 23:15:24 +00008775// isLegalAddressingMode - Return true if the addressing mode represented
8776// by AM is legal for this target, for a load/store of the specified type.
Scott Michelcf0da6c2009-02-17 22:15:04 +00008777bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00008778 Type *Ty) const {
Chris Lattner1eb94d92007-03-30 23:15:24 +00008779 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelcf0da6c2009-02-17 22:15:04 +00008780
Chris Lattner1eb94d92007-03-30 23:15:24 +00008781 // PPC allows a sign-extended 16-bit immediate field.
8782 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
8783 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008784
Chris Lattner1eb94d92007-03-30 23:15:24 +00008785 // No global is ever allowed as a base.
8786 if (AM.BaseGV)
8787 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008788
8789 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +00008790 switch (AM.Scale) {
8791 case 0: // "r+i" or just "i", depending on HasBaseReg.
8792 break;
8793 case 1:
8794 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
8795 return false;
8796 // Otherwise we have r+r or r+i.
8797 break;
8798 case 2:
8799 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
8800 return false;
8801 // Allow 2*r as r+r.
8802 break;
Chris Lattner19ccd622007-04-09 22:10:05 +00008803 default:
8804 // No other scales are supported.
8805 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +00008806 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008807
Chris Lattner1eb94d92007-03-30 23:15:24 +00008808 return true;
8809}
8810
Dan Gohman21cea8a2010-04-17 15:26:15 +00008811SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
8812 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +00008813 MachineFunction &MF = DAG.getMachineFunction();
8814 MachineFrameInfo *MFI = MF.getFrameInfo();
8815 MFI->setReturnAddressIsTaken(true);
8816
Bill Wendling908bf812014-01-06 00:43:20 +00008817 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00008818 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00008819
Andrew Trickef9de2a2013-05-25 02:42:55 +00008820 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008821 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +00008822
Dale Johannesen81bfca72010-05-03 22:59:34 +00008823 // Make sure the function does not optimize away the store of the RA to
8824 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +00008825 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +00008826 FuncInfo->setLRStoreRequired();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008827 bool isPPC64 = Subtarget.isPPC64();
8828 bool isDarwinABI = Subtarget.isDarwinABI();
Dale Johannesen81bfca72010-05-03 22:59:34 +00008829
8830 if (Depth > 0) {
8831 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
8832 SDValue Offset =
Wesley Peck527da1b2010-11-23 03:31:01 +00008833
Anton Korobeynikov2f931282011-01-10 12:39:04 +00008834 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen81bfca72010-05-03 22:59:34 +00008835 isPPC64? MVT::i64 : MVT::i32);
8836 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
8837 DAG.getNode(ISD::ADD, dl, getPointerTy(),
8838 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008839 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008840 }
Chris Lattnerf6a81562007-12-08 06:59:59 +00008841
Chris Lattnerf6a81562007-12-08 06:59:59 +00008842 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008843 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008844 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008845 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +00008846}
8847
Dan Gohman21cea8a2010-04-17 15:26:15 +00008848SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
8849 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00008850 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008851 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00008852
Owen Anderson53aa7a92009-08-10 22:56:29 +00008853 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00008854 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008855
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00008856 MachineFunction &MF = DAG.getMachineFunction();
8857 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +00008858 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +00008859
8860 // Naked functions never have a frame pointer, and so we use r1. For all
8861 // other functions, this decision must be delayed until during PEI.
8862 unsigned FrameReg;
8863 if (MF.getFunction()->getAttributes().hasAttribute(
8864 AttributeSet::FunctionIndex, Attribute::Naked))
8865 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
8866 else
8867 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
8868
Dale Johannesen81bfca72010-05-03 22:59:34 +00008869 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
8870 PtrVT);
8871 while (Depth--)
8872 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00008873 FrameAddr, MachinePointerInfo(), false, false,
8874 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00008875 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00008876}
Dan Gohmanc14e5222008-10-21 03:41:46 +00008877
Hal Finkel0d8db462014-05-11 19:29:11 +00008878// FIXME? Maybe this could be a TableGen attribute on some registers and
8879// this table could be generated automatically from RegInfo.
8880unsigned PPCTargetLowering::getRegisterByName(const char* RegName,
8881 EVT VT) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008882 bool isPPC64 = Subtarget.isPPC64();
8883 bool isDarwinABI = Subtarget.isDarwinABI();
Hal Finkel0d8db462014-05-11 19:29:11 +00008884
8885 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) ||
8886 (!isPPC64 && VT != MVT::i32))
8887 report_fatal_error("Invalid register global variable type");
8888
8889 bool is64Bit = isPPC64 && VT == MVT::i64;
8890 unsigned Reg = StringSwitch<unsigned>(RegName)
8891 .Case("r1", is64Bit ? PPC::X1 : PPC::R1)
8892 .Case("r2", isDarwinABI ? 0 : (is64Bit ? PPC::X2 : PPC::R2))
8893 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 :
8894 (is64Bit ? PPC::X13 : PPC::R13))
8895 .Default(0);
8896
8897 if (Reg)
8898 return Reg;
8899 report_fatal_error("Invalid register name global variable");
8900}
8901
Dan Gohmanc14e5222008-10-21 03:41:46 +00008902bool
8903PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
8904 // The PowerPC target isn't yet aware of offsets.
8905 return false;
8906}
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008907
Evan Chengd9929f02010-04-01 20:10:42 +00008908/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +00008909/// and store operations as a result of memset, memcpy, and memmove
8910/// lowering. If DstAlign is zero that means it's safe to destination
8911/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
8912/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +00008913/// probably because the source does not need to be loaded. If 'IsMemset' is
8914/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
8915/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
8916/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +00008917/// It returns EVT::Other if the type should be determined using generic
8918/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +00008919EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
8920 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00008921 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +00008922 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +00008923 MachineFunction &MF) const {
Eric Christopherd90a8742014-06-12 22:38:20 +00008924 if (Subtarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +00008925 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008926 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00008927 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00008928 }
8929}
Hal Finkel88ed4e32012-04-01 19:23:08 +00008930
Hal Finkel34974ed2014-04-12 21:52:38 +00008931/// \brief Returns true if it is beneficial to convert a load of a constant
8932/// to just the constant itself.
8933bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
8934 Type *Ty) const {
8935 assert(Ty->isIntegerTy());
8936
8937 unsigned BitSize = Ty->getPrimitiveSizeInBits();
8938 if (BitSize == 0 || BitSize > 64)
8939 return false;
8940 return true;
8941}
8942
8943bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
8944 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
8945 return false;
8946 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
8947 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
8948 return NumBits1 == 64 && NumBits2 == 32;
8949}
8950
8951bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
8952 if (!VT1.isInteger() || !VT2.isInteger())
8953 return false;
8954 unsigned NumBits1 = VT1.getSizeInBits();
8955 unsigned NumBits2 = VT2.getSizeInBits();
8956 return NumBits1 == 64 && NumBits2 == 32;
8957}
8958
8959bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
8960 return isInt<16>(Imm) || isUInt<16>(Imm);
8961}
8962
8963bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
8964 return isInt<16>(Imm) || isUInt<16>(Imm);
8965}
8966
Hal Finkel8d7fbc92013-03-15 15:27:13 +00008967bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
Matt Arsenault25793a32014-02-05 23:15:53 +00008968 unsigned,
Hal Finkel8d7fbc92013-03-15 15:27:13 +00008969 bool *Fast) const {
8970 if (DisablePPCUnaligned)
8971 return false;
8972
8973 // PowerPC supports unaligned memory access for simple non-vector types.
8974 // Although accessing unaligned addresses is not as efficient as accessing
8975 // aligned addresses, it is generally more efficient than manual expansion,
8976 // and generally only traps for software emulation when crossing page
8977 // boundaries.
8978
8979 if (!VT.isSimple())
8980 return false;
8981
Hal Finkel6e28e6a2014-03-26 19:39:09 +00008982 if (VT.getSimpleVT().isVector()) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008983 if (Subtarget.hasVSX()) {
Hal Finkel6e28e6a2014-03-26 19:39:09 +00008984 if (VT != MVT::v2f64 && VT != MVT::v2i64)
8985 return false;
8986 } else {
8987 return false;
8988 }
8989 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +00008990
8991 if (VT == MVT::ppcf128)
8992 return false;
8993
8994 if (Fast)
8995 *Fast = true;
8996
8997 return true;
8998}
8999
Stephen Lin73de7bf2013-07-09 18:16:56 +00009000bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
9001 VT = VT.getScalarType();
9002
Hal Finkel0a479ae2012-06-22 00:49:52 +00009003 if (!VT.isSimple())
9004 return false;
9005
9006 switch (VT.getSimpleVT().SimpleTy) {
9007 case MVT::f32:
9008 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +00009009 return true;
9010 default:
9011 break;
9012 }
9013
9014 return false;
9015}
9016
Hal Finkelb4240ca2014-03-31 17:48:16 +00009017bool
9018PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
9019 EVT VT , unsigned DefinedValues) const {
9020 if (VT == MVT::v2i64)
9021 return false;
9022
9023 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
9024}
9025
Hal Finkel88ed4e32012-04-01 19:23:08 +00009026Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009027 if (DisableILPPref || Subtarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009028 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +00009029
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009030 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +00009031}
9032
Bill Schmidt0cf702f2013-07-30 00:50:39 +00009033// Create a fast isel object.
9034FastISel *
9035PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
9036 const TargetLibraryInfo *LibInfo) const {
9037 return PPC::createFastISel(FuncInfo, LibInfo);
9038}