blob: 96eb6ec4e783677d99768fc482ea134488e38252 [file] [log] [blame]
Matt Arsenault3f71c0e2017-11-29 00:55:57 +00001; RUN: llc -march=amdgcn -mcpu=bonaire -verify-machineinstrs -mattr=+load-store-opt < %s | FileCheck -strict-whitespace -check-prefixes=GCN,CI %s
2; RUN: llc -march=amdgcn -mcpu=gfx900 -verify-machineinstrs -mattr=+load-store-opt < %s | FileCheck -strict-whitespace -check-prefixes=GCN,GFX9 %s
Matt Arsenault41033282014-10-10 22:01:59 +00003
4; FIXME: We don't get cases where the address was an SGPR because we
5; get a copy to the address register for each one.
6
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +00007@lds = addrspace(3) global [512 x float] undef, align 4
Matt Arsenault84db5d92015-07-14 17:57:36 +00008@lds.f64 = addrspace(3) global [512 x double] undef, align 8
Matt Arsenault41033282014-10-10 22:01:59 +00009
Matt Arsenault3f71c0e2017-11-29 00:55:57 +000010; GCN-LABEL: {{^}}simple_read2_f32:
11; CI-DAG: s_mov_b32 m0
12; GFX9-NOT: m0
13
14; GCN: ds_read2_b32 v{{\[}}[[LO_VREG:[0-9]+]]:[[HI_VREG:[0-9]+]]{{\]}}, v{{[0-9]+}} offset1:8
15; GCN: s_waitcnt lgkmcnt(0)
16; GCN: v_add_f32_e32 [[RESULT:v[0-9]+]], v[[LO_VREG]], v[[HI_VREG]]
17; CI: buffer_store_dword [[RESULT]]
18; GFX9: global_store_dword v{{\[[0-9]+:[0-9]+\]}}, [[RESULT]]
19; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000020define amdgpu_kernel void @simple_read2_f32(float addrspace(1)* %out) #0 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +000021 %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1
David Blaikie79e6c742015-02-27 19:29:02 +000022 %arrayidx0 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %x.i
David Blaikiea79ac142015-02-27 21:17:42 +000023 %val0 = load float, float addrspace(3)* %arrayidx0, align 4
Matt Arsenault41033282014-10-10 22:01:59 +000024 %add.x = add nsw i32 %x.i, 8
David Blaikie79e6c742015-02-27 19:29:02 +000025 %arrayidx1 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %add.x
David Blaikiea79ac142015-02-27 21:17:42 +000026 %val1 = load float, float addrspace(3)* %arrayidx1, align 4
Matt Arsenault41033282014-10-10 22:01:59 +000027 %sum = fadd float %val0, %val1
David Blaikie79e6c742015-02-27 19:29:02 +000028 %out.gep = getelementptr inbounds float, float addrspace(1)* %out, i32 %x.i
Matt Arsenault41033282014-10-10 22:01:59 +000029 store float %sum, float addrspace(1)* %out.gep, align 4
30 ret void
31}
32
Matt Arsenault3f71c0e2017-11-29 00:55:57 +000033; GCN-LABEL: {{^}}simple_read2_f32_max_offset:
34; CI-DAG: s_mov_b32 m0
35; GFX9-NOT: m0
36
37; GCN: ds_read2_b32 v{{\[}}[[LO_VREG:[0-9]+]]:[[HI_VREG:[0-9]+]]{{\]}}, v{{[0-9]+}} offset1:255
38; GCN: s_waitcnt lgkmcnt(0)
39; GCN: v_add_f32_e32 [[RESULT:v[0-9]+]], v[[LO_VREG]], v[[HI_VREG]]
40
41; CI: buffer_store_dword [[RESULT]]
42; GFX9: global_store_dword v{{\[[0-9]+:[0-9]+\]}}, [[RESULT]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000043define amdgpu_kernel void @simple_read2_f32_max_offset(float addrspace(1)* %out) #0 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +000044 %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1
David Blaikie79e6c742015-02-27 19:29:02 +000045 %arrayidx0 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %x.i
David Blaikiea79ac142015-02-27 21:17:42 +000046 %val0 = load float, float addrspace(3)* %arrayidx0, align 4
Matt Arsenault41033282014-10-10 22:01:59 +000047 %add.x = add nsw i32 %x.i, 255
David Blaikie79e6c742015-02-27 19:29:02 +000048 %arrayidx1 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %add.x
David Blaikiea79ac142015-02-27 21:17:42 +000049 %val1 = load float, float addrspace(3)* %arrayidx1, align 4
Matt Arsenault41033282014-10-10 22:01:59 +000050 %sum = fadd float %val0, %val1
David Blaikie79e6c742015-02-27 19:29:02 +000051 %out.gep = getelementptr inbounds float, float addrspace(1)* %out, i32 %x.i
Matt Arsenault41033282014-10-10 22:01:59 +000052 store float %sum, float addrspace(1)* %out.gep, align 4
53 ret void
54}
55
Matt Arsenault3f71c0e2017-11-29 00:55:57 +000056; GCN-LABEL: @simple_read2_f32_too_far
57; CI-DAG: s_mov_b32 m0
58; GFX9-NOT: m0
59
60; GCN-NOT ds_read2_b32
61; GCN: ds_read_b32 v{{[0-9]+}}, v{{[0-9]+}}
62; GCN: ds_read_b32 v{{[0-9]+}}, v{{[0-9]+}} offset:1028
63; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000064define amdgpu_kernel void @simple_read2_f32_too_far(float addrspace(1)* %out) #0 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +000065 %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1
David Blaikie79e6c742015-02-27 19:29:02 +000066 %arrayidx0 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %x.i
David Blaikiea79ac142015-02-27 21:17:42 +000067 %val0 = load float, float addrspace(3)* %arrayidx0, align 4
Matt Arsenaultfe0a2e62014-10-10 22:12:32 +000068 %add.x = add nsw i32 %x.i, 257
David Blaikie79e6c742015-02-27 19:29:02 +000069 %arrayidx1 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %add.x
David Blaikiea79ac142015-02-27 21:17:42 +000070 %val1 = load float, float addrspace(3)* %arrayidx1, align 4
Matt Arsenault41033282014-10-10 22:01:59 +000071 %sum = fadd float %val0, %val1
David Blaikie79e6c742015-02-27 19:29:02 +000072 %out.gep = getelementptr inbounds float, float addrspace(1)* %out, i32 %x.i
Matt Arsenault41033282014-10-10 22:01:59 +000073 store float %sum, float addrspace(1)* %out.gep, align 4
74 ret void
75}
76
Matt Arsenault3f71c0e2017-11-29 00:55:57 +000077; GCN-LABEL: @simple_read2_f32_x2
78; CI-DAG: s_mov_b32 m0
79; GFX9-NOT: m0
80
81; GCN: ds_read2_b32 v{{\[[0-9]+:[0-9]+\]}}, [[BASEADDR:v[0-9]+]] offset1:8
82; GCN: ds_read2_b32 v{{\[[0-9]+:[0-9]+\]}}, [[BASEADDR]] offset0:11 offset1:27
83; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +000084define amdgpu_kernel void @simple_read2_f32_x2(float addrspace(1)* %out) #0 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +000085 %tid.x = tail call i32 @llvm.amdgcn.workitem.id.x() #1
Matt Arsenault41033282014-10-10 22:01:59 +000086 %idx.0 = add nsw i32 %tid.x, 0
David Blaikie79e6c742015-02-27 19:29:02 +000087 %arrayidx0 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %idx.0
David Blaikiea79ac142015-02-27 21:17:42 +000088 %val0 = load float, float addrspace(3)* %arrayidx0, align 4
Matt Arsenault41033282014-10-10 22:01:59 +000089
90 %idx.1 = add nsw i32 %tid.x, 8
David Blaikie79e6c742015-02-27 19:29:02 +000091 %arrayidx1 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %idx.1
David Blaikiea79ac142015-02-27 21:17:42 +000092 %val1 = load float, float addrspace(3)* %arrayidx1, align 4
Matt Arsenault41033282014-10-10 22:01:59 +000093 %sum.0 = fadd float %val0, %val1
94
95 %idx.2 = add nsw i32 %tid.x, 11
David Blaikie79e6c742015-02-27 19:29:02 +000096 %arrayidx2 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %idx.2
David Blaikiea79ac142015-02-27 21:17:42 +000097 %val2 = load float, float addrspace(3)* %arrayidx2, align 4
Matt Arsenault41033282014-10-10 22:01:59 +000098
99 %idx.3 = add nsw i32 %tid.x, 27
David Blaikie79e6c742015-02-27 19:29:02 +0000100 %arrayidx3 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %idx.3
David Blaikiea79ac142015-02-27 21:17:42 +0000101 %val3 = load float, float addrspace(3)* %arrayidx3, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000102 %sum.1 = fadd float %val2, %val3
103
104 %sum = fadd float %sum.0, %sum.1
David Blaikie79e6c742015-02-27 19:29:02 +0000105 %out.gep = getelementptr inbounds float, float addrspace(1)* %out, i32 %idx.0
Matt Arsenault41033282014-10-10 22:01:59 +0000106 store float %sum, float addrspace(1)* %out.gep, align 4
107 ret void
108}
109
110; Make sure there is an instruction between the two sets of reads.
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000111; GCN-LABEL: @simple_read2_f32_x2_barrier
112; CI-DAG: s_mov_b32 m0
113; GFX9-NOT: m0
114
115; GCN: ds_read2_b32 v{{\[[0-9]+:[0-9]+\]}}, [[BASEADDR:v[0-9]+]] offset1:8
116; GCN: s_barrier
117; GCN: ds_read2_b32 v{{\[[0-9]+:[0-9]+\]}}, [[BASEADDR]] offset0:11 offset1:27
118; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000119define amdgpu_kernel void @simple_read2_f32_x2_barrier(float addrspace(1)* %out) #0 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000120 %tid.x = tail call i32 @llvm.amdgcn.workitem.id.x() #1
Matt Arsenault41033282014-10-10 22:01:59 +0000121 %idx.0 = add nsw i32 %tid.x, 0
David Blaikie79e6c742015-02-27 19:29:02 +0000122 %arrayidx0 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %idx.0
David Blaikiea79ac142015-02-27 21:17:42 +0000123 %val0 = load float, float addrspace(3)* %arrayidx0, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000124
125 %idx.1 = add nsw i32 %tid.x, 8
David Blaikie79e6c742015-02-27 19:29:02 +0000126 %arrayidx1 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %idx.1
David Blaikiea79ac142015-02-27 21:17:42 +0000127 %val1 = load float, float addrspace(3)* %arrayidx1, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000128 %sum.0 = fadd float %val0, %val1
129
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000130 call void @llvm.amdgcn.s.barrier() #2
Matt Arsenault41033282014-10-10 22:01:59 +0000131
132 %idx.2 = add nsw i32 %tid.x, 11
David Blaikie79e6c742015-02-27 19:29:02 +0000133 %arrayidx2 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %idx.2
David Blaikiea79ac142015-02-27 21:17:42 +0000134 %val2 = load float, float addrspace(3)* %arrayidx2, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000135
136 %idx.3 = add nsw i32 %tid.x, 27
David Blaikie79e6c742015-02-27 19:29:02 +0000137 %arrayidx3 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %idx.3
David Blaikiea79ac142015-02-27 21:17:42 +0000138 %val3 = load float, float addrspace(3)* %arrayidx3, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000139 %sum.1 = fadd float %val2, %val3
140
141 %sum = fadd float %sum.0, %sum.1
David Blaikie79e6c742015-02-27 19:29:02 +0000142 %out.gep = getelementptr inbounds float, float addrspace(1)* %out, i32 %idx.0
Matt Arsenault41033282014-10-10 22:01:59 +0000143 store float %sum, float addrspace(1)* %out.gep, align 4
144 ret void
145}
146
147; For some reason adding something to the base address for the first
148; element results in only folding the inner pair.
149
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000150; GCN-LABEL: @simple_read2_f32_x2_nonzero_base
151; CI-DAG: s_mov_b32 m0
152; GFX9-NOT: m0
153
154; GCN: ds_read2_b32 v{{\[[0-9]+:[0-9]+\]}}, [[BASEADDR:v[0-9]+]] offset0:2 offset1:8
155; GCN: ds_read2_b32 v{{\[[0-9]+:[0-9]+\]}}, [[BASEADDR]] offset0:11 offset1:27
156; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000157define amdgpu_kernel void @simple_read2_f32_x2_nonzero_base(float addrspace(1)* %out) #0 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000158 %tid.x = tail call i32 @llvm.amdgcn.workitem.id.x() #1
Matt Arsenault41033282014-10-10 22:01:59 +0000159 %idx.0 = add nsw i32 %tid.x, 2
David Blaikie79e6c742015-02-27 19:29:02 +0000160 %arrayidx0 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %idx.0
David Blaikiea79ac142015-02-27 21:17:42 +0000161 %val0 = load float, float addrspace(3)* %arrayidx0, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000162
163 %idx.1 = add nsw i32 %tid.x, 8
David Blaikie79e6c742015-02-27 19:29:02 +0000164 %arrayidx1 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %idx.1
David Blaikiea79ac142015-02-27 21:17:42 +0000165 %val1 = load float, float addrspace(3)* %arrayidx1, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000166 %sum.0 = fadd float %val0, %val1
167
168 %idx.2 = add nsw i32 %tid.x, 11
David Blaikie79e6c742015-02-27 19:29:02 +0000169 %arrayidx2 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %idx.2
David Blaikiea79ac142015-02-27 21:17:42 +0000170 %val2 = load float, float addrspace(3)* %arrayidx2, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000171
172 %idx.3 = add nsw i32 %tid.x, 27
David Blaikie79e6c742015-02-27 19:29:02 +0000173 %arrayidx3 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %idx.3
David Blaikiea79ac142015-02-27 21:17:42 +0000174 %val3 = load float, float addrspace(3)* %arrayidx3, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000175 %sum.1 = fadd float %val2, %val3
176
177 %sum = fadd float %sum.0, %sum.1
David Blaikie79e6c742015-02-27 19:29:02 +0000178 %out.gep = getelementptr inbounds float, float addrspace(1)* %out, i32 %idx.0
Matt Arsenault41033282014-10-10 22:01:59 +0000179 store float %sum, float addrspace(1)* %out.gep, align 4
180 ret void
181}
182
183; Be careful of vectors of pointers. We don't know if the 2 pointers
184; in the vectors are really the same base, so this is not safe to
185; merge.
186; Base pointers come from different subregister of same super
187; register. We can't safely merge this.
188
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000189; GCN-LABEL: @read2_ptr_is_subreg_arg_f32
190; CI-DAG: s_mov_b32 m0
191; GFX9-NOT: m0
192
193; GCN-NOT: ds_read2_b32
194; GCN: ds_read_b32
195; GCN: ds_read_b32
196; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000197define amdgpu_kernel void @read2_ptr_is_subreg_arg_f32(float addrspace(1)* %out, <2 x float addrspace(3)*> %lds.ptr) #0 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000198 %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1
Matt Arsenault41033282014-10-10 22:01:59 +0000199 %index.0 = insertelement <2 x i32> undef, i32 %x.i, i32 0
200 %index.1 = insertelement <2 x i32> %index.0, i32 8, i32 0
David Blaikie79e6c742015-02-27 19:29:02 +0000201 %gep = getelementptr inbounds float, <2 x float addrspace(3)*> %lds.ptr, <2 x i32> %index.1
Matt Arsenault41033282014-10-10 22:01:59 +0000202 %gep.0 = extractelement <2 x float addrspace(3)*> %gep, i32 0
203 %gep.1 = extractelement <2 x float addrspace(3)*> %gep, i32 1
David Blaikiea79ac142015-02-27 21:17:42 +0000204 %val0 = load float, float addrspace(3)* %gep.0, align 4
205 %val1 = load float, float addrspace(3)* %gep.1, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000206 %add.x = add nsw i32 %x.i, 8
207 %sum = fadd float %val0, %val1
David Blaikie79e6c742015-02-27 19:29:02 +0000208 %out.gep = getelementptr inbounds float, float addrspace(1)* %out, i32 %x.i
Matt Arsenault41033282014-10-10 22:01:59 +0000209 store float %sum, float addrspace(1)* %out.gep, align 4
210 ret void
211}
212
213; Apply a constant scalar offset after the pointer vector extract. We
214; are rejecting merges that have the same, constant 0 offset, so make
215; sure we are really rejecting it because of the different
216; subregisters.
217
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000218; GCN-LABEL: @read2_ptr_is_subreg_arg_offset_f32
219; CI-DAG: s_mov_b32 m0
220; GFX9-NOT: m0
221
222; GCN-NOT: ds_read2_b32
223; GCN: ds_read_b32
224; GCN: ds_read_b32
225; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000226define amdgpu_kernel void @read2_ptr_is_subreg_arg_offset_f32(float addrspace(1)* %out, <2 x float addrspace(3)*> %lds.ptr) #0 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000227 %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1
Matt Arsenault41033282014-10-10 22:01:59 +0000228 %index.0 = insertelement <2 x i32> undef, i32 %x.i, i32 0
229 %index.1 = insertelement <2 x i32> %index.0, i32 8, i32 0
David Blaikie79e6c742015-02-27 19:29:02 +0000230 %gep = getelementptr inbounds float, <2 x float addrspace(3)*> %lds.ptr, <2 x i32> %index.1
Matt Arsenault41033282014-10-10 22:01:59 +0000231 %gep.0 = extractelement <2 x float addrspace(3)*> %gep, i32 0
232 %gep.1 = extractelement <2 x float addrspace(3)*> %gep, i32 1
233
234 ; Apply an additional offset after the vector that will be more obviously folded.
David Blaikie79e6c742015-02-27 19:29:02 +0000235 %gep.1.offset = getelementptr float, float addrspace(3)* %gep.1, i32 8
Matt Arsenault41033282014-10-10 22:01:59 +0000236
David Blaikiea79ac142015-02-27 21:17:42 +0000237 %val0 = load float, float addrspace(3)* %gep.0, align 4
238 %val1 = load float, float addrspace(3)* %gep.1.offset, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000239 %add.x = add nsw i32 %x.i, 8
240 %sum = fadd float %val0, %val1
David Blaikie79e6c742015-02-27 19:29:02 +0000241 %out.gep = getelementptr inbounds float, float addrspace(1)* %out, i32 %x.i
Matt Arsenault41033282014-10-10 22:01:59 +0000242 store float %sum, float addrspace(1)* %out.gep, align 4
243 ret void
244}
245
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000246; GCN-LABEL: {{^}}read2_ptr_is_subreg_f32:
247; CI-DAG: s_mov_b32 m0
248; GFX9-NOT: m0
249
250; GCN: ds_read2_b32 {{v\[[0-9]+:[0-9]+\]}}, {{v[0-9]+}} offset1:8{{$}}
251; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000252define amdgpu_kernel void @read2_ptr_is_subreg_f32(float addrspace(1)* %out) #0 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000253 %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1
Matt Arsenault41033282014-10-10 22:01:59 +0000254 %ptr.0 = insertelement <2 x [512 x float] addrspace(3)*> undef, [512 x float] addrspace(3)* @lds, i32 0
255 %ptr.1 = insertelement <2 x [512 x float] addrspace(3)*> %ptr.0, [512 x float] addrspace(3)* @lds, i32 1
256 %x.i.v.0 = insertelement <2 x i32> undef, i32 %x.i, i32 0
257 %x.i.v.1 = insertelement <2 x i32> %x.i.v.0, i32 %x.i, i32 1
258 %idx = add <2 x i32> %x.i.v.1, <i32 0, i32 8>
David Blaikie79e6c742015-02-27 19:29:02 +0000259 %gep = getelementptr inbounds [512 x float], <2 x [512 x float] addrspace(3)*> %ptr.1, <2 x i32> <i32 0, i32 0>, <2 x i32> %idx
Matt Arsenault41033282014-10-10 22:01:59 +0000260 %gep.0 = extractelement <2 x float addrspace(3)*> %gep, i32 0
261 %gep.1 = extractelement <2 x float addrspace(3)*> %gep, i32 1
David Blaikiea79ac142015-02-27 21:17:42 +0000262 %val0 = load float, float addrspace(3)* %gep.0, align 4
263 %val1 = load float, float addrspace(3)* %gep.1, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000264 %add.x = add nsw i32 %x.i, 8
265 %sum = fadd float %val0, %val1
David Blaikie79e6c742015-02-27 19:29:02 +0000266 %out.gep = getelementptr inbounds float, float addrspace(1)* %out, i32 %x.i
Matt Arsenault41033282014-10-10 22:01:59 +0000267 store float %sum, float addrspace(1)* %out.gep, align 4
268 ret void
269}
270
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000271; GCN-LABEL: @simple_read2_f32_volatile_0
272; CI-DAG: s_mov_b32 m0
273; GFX9-NOT: m0
274
275; GCN-NOT ds_read2_b32
276; GCN: ds_read_b32 v{{[0-9]+}}, v{{[0-9]+}}
277; GCN: ds_read_b32 v{{[0-9]+}}, v{{[0-9]+}} offset:32
278; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000279define amdgpu_kernel void @simple_read2_f32_volatile_0(float addrspace(1)* %out) #0 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000280 %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1
David Blaikie79e6c742015-02-27 19:29:02 +0000281 %arrayidx0 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %x.i
David Blaikiea79ac142015-02-27 21:17:42 +0000282 %val0 = load volatile float, float addrspace(3)* %arrayidx0, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000283 %add.x = add nsw i32 %x.i, 8
David Blaikie79e6c742015-02-27 19:29:02 +0000284 %arrayidx1 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %add.x
David Blaikiea79ac142015-02-27 21:17:42 +0000285 %val1 = load float, float addrspace(3)* %arrayidx1, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000286 %sum = fadd float %val0, %val1
David Blaikie79e6c742015-02-27 19:29:02 +0000287 %out.gep = getelementptr inbounds float, float addrspace(1)* %out, i32 %x.i
Matt Arsenault41033282014-10-10 22:01:59 +0000288 store float %sum, float addrspace(1)* %out.gep, align 4
289 ret void
290}
291
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000292; GCN-LABEL: @simple_read2_f32_volatile_1
293; CI-DAG: s_mov_b32 m0
294; GFX9-NOT: m0
295
296; GCN-NOT ds_read2_b32
297; GCN: ds_read_b32 v{{[0-9]+}}, v{{[0-9]+}}
298; GCN: ds_read_b32 v{{[0-9]+}}, v{{[0-9]+}} offset:32
299; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000300define amdgpu_kernel void @simple_read2_f32_volatile_1(float addrspace(1)* %out) #0 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000301 %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1
David Blaikie79e6c742015-02-27 19:29:02 +0000302 %arrayidx0 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %x.i
David Blaikiea79ac142015-02-27 21:17:42 +0000303 %val0 = load float, float addrspace(3)* %arrayidx0, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000304 %add.x = add nsw i32 %x.i, 8
David Blaikie79e6c742015-02-27 19:29:02 +0000305 %arrayidx1 = getelementptr inbounds [512 x float], [512 x float] addrspace(3)* @lds, i32 0, i32 %add.x
David Blaikiea79ac142015-02-27 21:17:42 +0000306 %val1 = load volatile float, float addrspace(3)* %arrayidx1, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000307 %sum = fadd float %val0, %val1
David Blaikie79e6c742015-02-27 19:29:02 +0000308 %out.gep = getelementptr inbounds float, float addrspace(1)* %out, i32 %x.i
Matt Arsenault41033282014-10-10 22:01:59 +0000309 store float %sum, float addrspace(1)* %out.gep, align 4
310 ret void
311}
312
313; Can't fold since not correctly aligned.
314; XXX: This isn't really testing anything useful now. I think CI
315; allows unaligned LDS accesses, which would be a problem here.
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000316; GCN-LABEL: @unaligned_read2_f32
317; CI-DAG: s_mov_b32 m0
318; GFX9-NOT: m0
319
320; GCN-NOT: ds_read2_b32
321; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000322define amdgpu_kernel void @unaligned_read2_f32(float addrspace(1)* %out, float addrspace(3)* %lds) #0 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000323 %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1
David Blaikie79e6c742015-02-27 19:29:02 +0000324 %arrayidx0 = getelementptr inbounds float, float addrspace(3)* %lds, i32 %x.i
David Blaikiea79ac142015-02-27 21:17:42 +0000325 %val0 = load float, float addrspace(3)* %arrayidx0, align 1
Matt Arsenault41033282014-10-10 22:01:59 +0000326 %add.x = add nsw i32 %x.i, 8
David Blaikie79e6c742015-02-27 19:29:02 +0000327 %arrayidx1 = getelementptr inbounds float, float addrspace(3)* %lds, i32 %add.x
David Blaikiea79ac142015-02-27 21:17:42 +0000328 %val1 = load float, float addrspace(3)* %arrayidx1, align 1
Matt Arsenault41033282014-10-10 22:01:59 +0000329 %sum = fadd float %val0, %val1
David Blaikie79e6c742015-02-27 19:29:02 +0000330 %out.gep = getelementptr inbounds float, float addrspace(1)* %out, i32 %x.i
Matt Arsenault41033282014-10-10 22:01:59 +0000331 store float %sum, float addrspace(1)* %out.gep, align 4
332 ret void
333}
334
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000335; GCN-LABEL: @misaligned_2_simple_read2_f32
336; CI-DAG: s_mov_b32 m0
337; GFX9-NOT: m0
338
339; GCN-NOT: ds_read2_b32
340; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000341define amdgpu_kernel void @misaligned_2_simple_read2_f32(float addrspace(1)* %out, float addrspace(3)* %lds) #0 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000342 %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1
David Blaikie79e6c742015-02-27 19:29:02 +0000343 %arrayidx0 = getelementptr inbounds float, float addrspace(3)* %lds, i32 %x.i
David Blaikiea79ac142015-02-27 21:17:42 +0000344 %val0 = load float, float addrspace(3)* %arrayidx0, align 2
Matt Arsenault41033282014-10-10 22:01:59 +0000345 %add.x = add nsw i32 %x.i, 8
David Blaikie79e6c742015-02-27 19:29:02 +0000346 %arrayidx1 = getelementptr inbounds float, float addrspace(3)* %lds, i32 %add.x
David Blaikiea79ac142015-02-27 21:17:42 +0000347 %val1 = load float, float addrspace(3)* %arrayidx1, align 2
Matt Arsenault41033282014-10-10 22:01:59 +0000348 %sum = fadd float %val0, %val1
David Blaikie79e6c742015-02-27 19:29:02 +0000349 %out.gep = getelementptr inbounds float, float addrspace(1)* %out, i32 %x.i
Matt Arsenault41033282014-10-10 22:01:59 +0000350 store float %sum, float addrspace(1)* %out.gep, align 4
351 ret void
352}
353
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000354; GCN-LABEL: @simple_read2_f64
355; CI-DAG: s_mov_b32 m0
356; GFX9-NOT: m0
357
358; GCN-DAG: v_lshlrev_b32_e32 [[VPTR:v[0-9]+]], 3, {{v[0-9]+}}
359; GCN: ds_read2_b64 v{{\[}}[[LO_VREG:[0-9]+]]:[[HI_VREG:[0-9]+]]{{\]}}, [[VPTR]] offset1:8
360; GCN: v_add_f64 [[RESULT:v\[[0-9]+:[0-9]+\]]], v{{\[}}[[LO_VREG]]:{{[0-9]+\]}}, v{{\[[0-9]+}}:[[HI_VREG]]{{\]}}
361
362; CI: buffer_store_dwordx2 [[RESULT]]
363; GFX9: global_store_dwordx2 v{{\[[0-9]+:[0-9]+\]}}, [[RESULT]]
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000364define amdgpu_kernel void @simple_read2_f64(double addrspace(1)* %out) #0 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000365 %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1
David Blaikie79e6c742015-02-27 19:29:02 +0000366 %arrayidx0 = getelementptr inbounds [512 x double], [512 x double] addrspace(3)* @lds.f64, i32 0, i32 %x.i
David Blaikiea79ac142015-02-27 21:17:42 +0000367 %val0 = load double, double addrspace(3)* %arrayidx0, align 8
Matt Arsenault41033282014-10-10 22:01:59 +0000368 %add.x = add nsw i32 %x.i, 8
David Blaikie79e6c742015-02-27 19:29:02 +0000369 %arrayidx1 = getelementptr inbounds [512 x double], [512 x double] addrspace(3)* @lds.f64, i32 0, i32 %add.x
David Blaikiea79ac142015-02-27 21:17:42 +0000370 %val1 = load double, double addrspace(3)* %arrayidx1, align 8
Matt Arsenault41033282014-10-10 22:01:59 +0000371 %sum = fadd double %val0, %val1
David Blaikie79e6c742015-02-27 19:29:02 +0000372 %out.gep = getelementptr inbounds double, double addrspace(1)* %out, i32 %x.i
Matt Arsenault41033282014-10-10 22:01:59 +0000373 store double %sum, double addrspace(1)* %out.gep, align 8
374 ret void
375}
376
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000377; GCN-LABEL: @simple_read2_f64_max_offset
378; CI-DAG: s_mov_b32 m0
379; GFX9-NOT: m0
380
381; GCN: ds_read2_b64 {{v\[[0-9]+:[0-9]+\]}}, v{{[0-9]+}} offset1:255
382; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000383define amdgpu_kernel void @simple_read2_f64_max_offset(double addrspace(1)* %out) #0 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000384 %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1
David Blaikie79e6c742015-02-27 19:29:02 +0000385 %arrayidx0 = getelementptr inbounds [512 x double], [512 x double] addrspace(3)* @lds.f64, i32 0, i32 %x.i
David Blaikiea79ac142015-02-27 21:17:42 +0000386 %val0 = load double, double addrspace(3)* %arrayidx0, align 8
Matt Arsenault41033282014-10-10 22:01:59 +0000387 %add.x = add nsw i32 %x.i, 255
David Blaikie79e6c742015-02-27 19:29:02 +0000388 %arrayidx1 = getelementptr inbounds [512 x double], [512 x double] addrspace(3)* @lds.f64, i32 0, i32 %add.x
David Blaikiea79ac142015-02-27 21:17:42 +0000389 %val1 = load double, double addrspace(3)* %arrayidx1, align 8
Matt Arsenault41033282014-10-10 22:01:59 +0000390 %sum = fadd double %val0, %val1
David Blaikie79e6c742015-02-27 19:29:02 +0000391 %out.gep = getelementptr inbounds double, double addrspace(1)* %out, i32 %x.i
Matt Arsenault41033282014-10-10 22:01:59 +0000392 store double %sum, double addrspace(1)* %out.gep, align 8
393 ret void
394}
395
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000396; GCN-LABEL: @simple_read2_f64_too_far
397; CI-DAG: s_mov_b32 m0
398; GFX9-NOT: m0
399
400; GCN-NOT ds_read2_b64
401; GCN: ds_read_b64 {{v\[[0-9]+:[0-9]+\]}}, v{{[0-9]+}}
402; GCN: ds_read_b64 {{v\[[0-9]+:[0-9]+\]}}, v{{[0-9]+}} offset:2056
403; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000404define amdgpu_kernel void @simple_read2_f64_too_far(double addrspace(1)* %out) #0 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000405 %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1
David Blaikie79e6c742015-02-27 19:29:02 +0000406 %arrayidx0 = getelementptr inbounds [512 x double], [512 x double] addrspace(3)* @lds.f64, i32 0, i32 %x.i
David Blaikiea79ac142015-02-27 21:17:42 +0000407 %val0 = load double, double addrspace(3)* %arrayidx0, align 8
Matt Arsenaultfe0a2e62014-10-10 22:12:32 +0000408 %add.x = add nsw i32 %x.i, 257
David Blaikie79e6c742015-02-27 19:29:02 +0000409 %arrayidx1 = getelementptr inbounds [512 x double], [512 x double] addrspace(3)* @lds.f64, i32 0, i32 %add.x
David Blaikiea79ac142015-02-27 21:17:42 +0000410 %val1 = load double, double addrspace(3)* %arrayidx1, align 8
Matt Arsenault41033282014-10-10 22:01:59 +0000411 %sum = fadd double %val0, %val1
David Blaikie79e6c742015-02-27 19:29:02 +0000412 %out.gep = getelementptr inbounds double, double addrspace(1)* %out, i32 %x.i
Matt Arsenault41033282014-10-10 22:01:59 +0000413 store double %sum, double addrspace(1)* %out.gep, align 8
414 ret void
415}
416
417; Alignment only 4
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000418; GCN-LABEL: @misaligned_read2_f64
419; CI-DAG: s_mov_b32 m0
420; GFX9-NOT: m0
421
422; GCN: ds_read2_b32 v{{\[[0-9]+:[0-9]+\]}}, {{v[0-9]+}} offset1:1
423; GCN: ds_read2_b32 v{{\[[0-9]+:[0-9]+\]}}, {{v[0-9]+}} offset0:14 offset1:15
424; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000425define amdgpu_kernel void @misaligned_read2_f64(double addrspace(1)* %out, double addrspace(3)* %lds) #0 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000426 %x.i = tail call i32 @llvm.amdgcn.workitem.id.x() #1
David Blaikie79e6c742015-02-27 19:29:02 +0000427 %arrayidx0 = getelementptr inbounds double, double addrspace(3)* %lds, i32 %x.i
David Blaikiea79ac142015-02-27 21:17:42 +0000428 %val0 = load double, double addrspace(3)* %arrayidx0, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000429 %add.x = add nsw i32 %x.i, 7
David Blaikie79e6c742015-02-27 19:29:02 +0000430 %arrayidx1 = getelementptr inbounds double, double addrspace(3)* %lds, i32 %add.x
David Blaikiea79ac142015-02-27 21:17:42 +0000431 %val1 = load double, double addrspace(3)* %arrayidx1, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000432 %sum = fadd double %val0, %val1
David Blaikie79e6c742015-02-27 19:29:02 +0000433 %out.gep = getelementptr inbounds double, double addrspace(1)* %out, i32 %x.i
Matt Arsenault41033282014-10-10 22:01:59 +0000434 store double %sum, double addrspace(1)* %out.gep, align 4
435 ret void
436}
437
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000438@foo = addrspace(3) global [4 x i32] undef, align 4
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000439
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000440; GCN-LABEL: @load_constant_adjacent_offsets
441; CI-DAG: s_mov_b32 m0
442; GFX9-NOT: m0
443
444; GCN-DAG: v_mov_b32_e32 [[ZERO:v[0-9]+]], 0{{$}}
445; GCN: ds_read2_b32 v{{\[[0-9]+:[0-9]+\]}}, [[ZERO]] offset1:1
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000446define amdgpu_kernel void @load_constant_adjacent_offsets(i32 addrspace(1)* %out) {
David Blaikief72d05b2015-03-13 18:20:45 +0000447 %val0 = load i32, i32 addrspace(3)* getelementptr inbounds ([4 x i32], [4 x i32] addrspace(3)* @foo, i32 0, i32 0), align 4
448 %val1 = load i32, i32 addrspace(3)* getelementptr inbounds ([4 x i32], [4 x i32] addrspace(3)* @foo, i32 0, i32 1), align 4
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000449 %sum = add i32 %val0, %val1
450 store i32 %sum, i32 addrspace(1)* %out, align 4
451 ret void
452}
453
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000454; GCN-LABEL: @load_constant_disjoint_offsets
455; CI-DAG: s_mov_b32 m0
456; GFX9-NOT: m0
457
458; GCN-DAG: v_mov_b32_e32 [[ZERO:v[0-9]+]], 0{{$}}
459; GCN: ds_read2_b32 v{{\[[0-9]+:[0-9]+\]}}, [[ZERO]] offset1:2
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000460define amdgpu_kernel void @load_constant_disjoint_offsets(i32 addrspace(1)* %out) {
David Blaikief72d05b2015-03-13 18:20:45 +0000461 %val0 = load i32, i32 addrspace(3)* getelementptr inbounds ([4 x i32], [4 x i32] addrspace(3)* @foo, i32 0, i32 0), align 4
462 %val1 = load i32, i32 addrspace(3)* getelementptr inbounds ([4 x i32], [4 x i32] addrspace(3)* @foo, i32 0, i32 2), align 4
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000463 %sum = add i32 %val0, %val1
464 store i32 %sum, i32 addrspace(1)* %out, align 4
465 ret void
466}
467
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000468@bar = addrspace(3) global [4 x i64] undef, align 4
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000469
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000470; GCN-LABEL: @load_misaligned64_constant_offsets
471; CI-DAG: s_mov_b32 m0
472; GFX9-NOT: m0
473
474; GCN-DAG: v_mov_b32_e32 [[ZERO:v[0-9]+]], 0{{$}}
475; GCN: ds_read2_b32 v{{\[[0-9]+:[0-9]+\]}}, [[ZERO]] offset1:1
476; GCN: ds_read2_b32 v{{\[[0-9]+:[0-9]+\]}}, [[ZERO]] offset0:2 offset1:3
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000477define amdgpu_kernel void @load_misaligned64_constant_offsets(i64 addrspace(1)* %out) {
David Blaikief72d05b2015-03-13 18:20:45 +0000478 %val0 = load i64, i64 addrspace(3)* getelementptr inbounds ([4 x i64], [4 x i64] addrspace(3)* @bar, i32 0, i32 0), align 4
479 %val1 = load i64, i64 addrspace(3)* getelementptr inbounds ([4 x i64], [4 x i64] addrspace(3)* @bar, i32 0, i32 1), align 4
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000480 %sum = add i64 %val0, %val1
481 store i64 %sum, i64 addrspace(1)* %out, align 8
482 ret void
483}
484
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000485@bar.large = addrspace(3) global [4096 x i64] undef, align 4
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000486
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000487; GCN-LABEL: @load_misaligned64_constant_large_offsets
488; CI-DAG: s_mov_b32 m0
489; GFX9-NOT: m0
490
491; GCN-DAG: v_mov_b32_e32 [[BASE0:v[0-9]+]], 0x7ff8{{$}}
492; GCN-DAG: v_mov_b32_e32 [[BASE1:v[0-9]+]], 0x4000
493; GCN-DAG: ds_read2_b32 v{{\[[0-9]+:[0-9]+\]}}, [[BASE0]] offset1:1
494; GCN-DAG: ds_read2_b32 v{{\[[0-9]+:[0-9]+\]}}, [[BASE1]] offset1:1
495; GCN: s_endpgm
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000496define amdgpu_kernel void @load_misaligned64_constant_large_offsets(i64 addrspace(1)* %out) {
David Blaikief72d05b2015-03-13 18:20:45 +0000497 %val0 = load i64, i64 addrspace(3)* getelementptr inbounds ([4096 x i64], [4096 x i64] addrspace(3)* @bar.large, i32 0, i32 2048), align 4
498 %val1 = load i64, i64 addrspace(3)* getelementptr inbounds ([4096 x i64], [4096 x i64] addrspace(3)* @bar.large, i32 0, i32 4095), align 4
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000499 %sum = add i64 %val0, %val1
500 store i64 %sum, i64 addrspace(1)* %out, align 8
501 ret void
502}
503
Matt Arsenaultcc8d3b82014-11-13 19:56:13 +0000504@sgemm.lA = internal unnamed_addr addrspace(3) global [264 x float] undef, align 4
505@sgemm.lB = internal unnamed_addr addrspace(3) global [776 x float] undef, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000506
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000507; GCN-LABEL: {{^}}sgemm_inner_loop_read2_sequence:
508; CI-DAG: s_mov_b32 m0
509; GFX9-NOT: m0
510
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000511define amdgpu_kernel void @sgemm_inner_loop_read2_sequence(float addrspace(1)* %C, i32 %lda, i32 %ldb) #0 {
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000512 %x.i = tail call i32 @llvm.amdgcn.workgroup.id.x() #1
513 %y.i = tail call i32 @llvm.amdgcn.workitem.id.y() #1
David Blaikie79e6c742015-02-27 19:29:02 +0000514 %arrayidx44 = getelementptr inbounds [264 x float], [264 x float] addrspace(3)* @sgemm.lA, i32 0, i32 %x.i
David Blaikiea79ac142015-02-27 21:17:42 +0000515 %tmp16 = load float, float addrspace(3)* %arrayidx44, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000516 %add47 = add nsw i32 %x.i, 1
David Blaikie79e6c742015-02-27 19:29:02 +0000517 %arrayidx48 = getelementptr inbounds [264 x float], [264 x float] addrspace(3)* @sgemm.lA, i32 0, i32 %add47
David Blaikiea79ac142015-02-27 21:17:42 +0000518 %tmp17 = load float, float addrspace(3)* %arrayidx48, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000519 %add51 = add nsw i32 %x.i, 16
David Blaikie79e6c742015-02-27 19:29:02 +0000520 %arrayidx52 = getelementptr inbounds [264 x float], [264 x float] addrspace(3)* @sgemm.lA, i32 0, i32 %add51
David Blaikiea79ac142015-02-27 21:17:42 +0000521 %tmp18 = load float, float addrspace(3)* %arrayidx52, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000522 %add55 = add nsw i32 %x.i, 17
David Blaikie79e6c742015-02-27 19:29:02 +0000523 %arrayidx56 = getelementptr inbounds [264 x float], [264 x float] addrspace(3)* @sgemm.lA, i32 0, i32 %add55
David Blaikiea79ac142015-02-27 21:17:42 +0000524 %tmp19 = load float, float addrspace(3)* %arrayidx56, align 4
David Blaikie79e6c742015-02-27 19:29:02 +0000525 %arrayidx60 = getelementptr inbounds [776 x float], [776 x float] addrspace(3)* @sgemm.lB, i32 0, i32 %y.i
David Blaikiea79ac142015-02-27 21:17:42 +0000526 %tmp20 = load float, float addrspace(3)* %arrayidx60, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000527 %add63 = add nsw i32 %y.i, 1
David Blaikie79e6c742015-02-27 19:29:02 +0000528 %arrayidx64 = getelementptr inbounds [776 x float], [776 x float] addrspace(3)* @sgemm.lB, i32 0, i32 %add63
David Blaikiea79ac142015-02-27 21:17:42 +0000529 %tmp21 = load float, float addrspace(3)* %arrayidx64, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000530 %add67 = add nsw i32 %y.i, 32
David Blaikie79e6c742015-02-27 19:29:02 +0000531 %arrayidx68 = getelementptr inbounds [776 x float], [776 x float] addrspace(3)* @sgemm.lB, i32 0, i32 %add67
David Blaikiea79ac142015-02-27 21:17:42 +0000532 %tmp22 = load float, float addrspace(3)* %arrayidx68, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000533 %add71 = add nsw i32 %y.i, 33
David Blaikie79e6c742015-02-27 19:29:02 +0000534 %arrayidx72 = getelementptr inbounds [776 x float], [776 x float] addrspace(3)* @sgemm.lB, i32 0, i32 %add71
David Blaikiea79ac142015-02-27 21:17:42 +0000535 %tmp23 = load float, float addrspace(3)* %arrayidx72, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000536 %add75 = add nsw i32 %y.i, 64
David Blaikie79e6c742015-02-27 19:29:02 +0000537 %arrayidx76 = getelementptr inbounds [776 x float], [776 x float] addrspace(3)* @sgemm.lB, i32 0, i32 %add75
David Blaikiea79ac142015-02-27 21:17:42 +0000538 %tmp24 = load float, float addrspace(3)* %arrayidx76, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000539 %add79 = add nsw i32 %y.i, 65
David Blaikie79e6c742015-02-27 19:29:02 +0000540 %arrayidx80 = getelementptr inbounds [776 x float], [776 x float] addrspace(3)* @sgemm.lB, i32 0, i32 %add79
David Blaikiea79ac142015-02-27 21:17:42 +0000541 %tmp25 = load float, float addrspace(3)* %arrayidx80, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000542 %sum.0 = fadd float %tmp16, %tmp17
543 %sum.1 = fadd float %sum.0, %tmp18
544 %sum.2 = fadd float %sum.1, %tmp19
545 %sum.3 = fadd float %sum.2, %tmp20
546 %sum.4 = fadd float %sum.3, %tmp21
547 %sum.5 = fadd float %sum.4, %tmp22
548 %sum.6 = fadd float %sum.5, %tmp23
549 %sum.7 = fadd float %sum.6, %tmp24
550 %sum.8 = fadd float %sum.7, %tmp25
551 store float %sum.8, float addrspace(1)* %C, align 4
552 ret void
553}
554
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000555; GCN-LABEL: {{^}}misaligned_read2_v2i32:
556; CI-DAG: s_mov_b32 m0
557; GFX9-NOT: m0
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000558define amdgpu_kernel void @misaligned_read2_v2i32(<2 x i32> addrspace(1)* %out, <2 x i32> addrspace(3)* %in) #0 {
David Blaikiea79ac142015-02-27 21:17:42 +0000559 %load = load <2 x i32>, <2 x i32> addrspace(3)* %in, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000560 store <2 x i32> %load, <2 x i32> addrspace(1)* %out, align 8
561 ret void
562}
563
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000564; GCN-LABEL: {{^}}misaligned_read2_i64:
565; CI-DAG: s_mov_b32 m0
566; GFX9-NOT: m0
Matt Arsenault3dbeefa2017-03-21 21:39:51 +0000567define amdgpu_kernel void @misaligned_read2_i64(i64 addrspace(1)* %out, i64 addrspace(3)* %in) #0 {
David Blaikiea79ac142015-02-27 21:17:42 +0000568 %load = load i64, i64 addrspace(3)* %in, align 4
Matt Arsenault41033282014-10-10 22:01:59 +0000569 store i64 %load, i64 addrspace(1)* %out, align 8
570 ret void
571}
572
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000573; GCN-LABEL: ds_read_diff_base_interleaving
574; CI-DAG: s_mov_b32 m0
575; GFX9-NOT: m0
576
577; GCN-NOT: ds_read_b32
Alexander Timofeevf867a402016-11-03 14:37:13 +0000578define amdgpu_kernel void @ds_read_diff_base_interleaving(
579 float addrspace(1)* nocapture %arg,
580 [4 x [4 x float]] addrspace(3)* %arg1,
581 [4 x [4 x float]] addrspace(3)* %arg2,
582 [4 x [4 x float]] addrspace(3)* %arg3,
583 [4 x [4 x float]] addrspace(3)* %arg4) #1 {
584bb:
585 %tmp = getelementptr float, float addrspace(1)* %arg, i64 10
586 %tmp5 = tail call i32 @llvm.amdgcn.workitem.id.x() #2
587 %tmp6 = tail call i32 @llvm.amdgcn.workitem.id.y() #2
588 %tmp7 = getelementptr [4 x [4 x float]], [4 x [4 x float]] addrspace(3)* %arg1, i32 0, i32 %tmp6, i32 0
589 %tmp8 = getelementptr [4 x [4 x float]], [4 x [4 x float]] addrspace(3)* %arg2, i32 0, i32 0, i32 %tmp5
590 %tmp9 = getelementptr [4 x [4 x float]], [4 x [4 x float]] addrspace(3)* %arg3, i32 0, i32 %tmp6, i32 0
591 %tmp10 = getelementptr [4 x [4 x float]], [4 x [4 x float]] addrspace(3)* %arg4, i32 0, i32 0, i32 %tmp5
592 %tmp11 = getelementptr [4 x [4 x float]], [4 x [4 x float]] addrspace(3)* %arg1, i32 0, i32 %tmp6, i32 1
593 %tmp12 = getelementptr [4 x [4 x float]], [4 x [4 x float]] addrspace(3)* %arg2, i32 0, i32 1, i32 %tmp5
594 %tmp13 = getelementptr [4 x [4 x float]], [4 x [4 x float]] addrspace(3)* %arg3, i32 0, i32 %tmp6, i32 1
595 %tmp14 = getelementptr [4 x [4 x float]], [4 x [4 x float]] addrspace(3)* %arg4, i32 0, i32 1, i32 %tmp5
596 %tmp15 = load float, float addrspace(3)* %tmp7
597 %tmp16 = load float, float addrspace(3)* %tmp8
598 %tmp17 = fmul float %tmp15, %tmp16
599 %tmp18 = fadd float 2.000000e+00, %tmp17
600 %tmp19 = load float, float addrspace(3)* %tmp9
601 %tmp20 = load float, float addrspace(3)* %tmp10
602 %tmp21 = fmul float %tmp19, %tmp20
603 %tmp22 = fsub float %tmp18, %tmp21
604 %tmp23 = load float, float addrspace(3)* %tmp11
605 %tmp24 = load float, float addrspace(3)* %tmp12
606 %tmp25 = fmul float %tmp23, %tmp24
607 %tmp26 = fsub float %tmp22, %tmp25
608 %tmp27 = load float, float addrspace(3)* %tmp13
609 %tmp28 = load float, float addrspace(3)* %tmp14
610 %tmp29 = fmul float %tmp27, %tmp28
611 %tmp30 = fsub float %tmp26, %tmp29
612 store float %tmp30, float addrspace(1)* %tmp
613 ret void
614}
615
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000616declare i32 @llvm.amdgcn.workgroup.id.x() #1
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000617declare i32 @llvm.amdgcn.workgroup.id.y() #1
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000618declare i32 @llvm.amdgcn.workitem.id.x() #1
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000619declare i32 @llvm.amdgcn.workitem.id.y() #1
Matt Arsenault9c47dd52016-02-11 06:02:01 +0000620declare void @llvm.amdgcn.s.barrier() #2
Matt Arsenault41033282014-10-10 22:01:59 +0000621
Matt Arsenault45f82162016-07-11 23:35:48 +0000622attributes #0 = { nounwind }
Matt Arsenault41033282014-10-10 22:01:59 +0000623attributes #1 = { nounwind readnone }
Matt Arsenault2aed6ca2015-12-19 01:46:41 +0000624attributes #2 = { convergent nounwind }