blob: a383b72dce645da0b5d7ae9373ee0300a6914c38 [file] [log] [blame]
Eugene Zelenko900b6332017-08-29 22:32:07 +00001//===- InlineSpiller.cpp - Insert spills and restores inline --------------===//
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// The inline spiller modifies the machine function directly instead of
11// inserting spills and restores in VirtRegMap.
12//
13//===----------------------------------------------------------------------===//
14
Eugene Zelenko900b6332017-08-29 22:32:07 +000015#include "LiveRangeCalc.h"
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +000016#include "Spiller.h"
Wei Mi8c4136b2016-05-11 22:37:43 +000017#include "SplitKit.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000018#include "llvm/ADT/ArrayRef.h"
19#include "llvm/ADT/DenseMap.h"
Wei Mi9a16d652016-04-13 03:08:27 +000020#include "llvm/ADT/MapVector.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000021#include "llvm/ADT/None.h"
22#include "llvm/ADT/STLExtras.h"
Benjamin Kramerbc6666b2013-05-23 15:42:57 +000023#include "llvm/ADT/SetVector.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000024#include "llvm/ADT/SmallPtrSet.h"
25#include "llvm/ADT/SmallVector.h"
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +000026#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesen868dd4e2010-11-10 23:55:56 +000027#include "llvm/Analysis/AliasAnalysis.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000028#include "llvm/CodeGen/LiveInterval.h"
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +000029#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Pete Cooper3ca96f92012-04-02 22:44:18 +000030#include "llvm/CodeGen/LiveRangeEdit.h"
Jakob Stoklund Olesene2c340c2010-10-26 00:11:35 +000031#include "llvm/CodeGen/LiveStackAnalysis.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000032#include "llvm/CodeGen/MachineBasicBlock.h"
Benjamin Kramere2a1d892013-06-17 19:00:36 +000033#include "llvm/CodeGen/MachineBlockFrequencyInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000034#include "llvm/CodeGen/MachineDominators.h"
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +000035#include "llvm/CodeGen/MachineFunction.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000036#include "llvm/CodeGen/MachineFunctionPass.h"
37#include "llvm/CodeGen/MachineInstr.h"
David Blaikie0252265b2013-06-16 20:34:15 +000038#include "llvm/CodeGen/MachineInstrBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000039#include "llvm/CodeGen/MachineInstrBundle.h"
Jakob Stoklund Olesena0d5ec12011-03-15 21:13:25 +000040#include "llvm/CodeGen/MachineLoopInfo.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000041#include "llvm/CodeGen/MachineOperand.h"
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +000042#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000043#include "llvm/CodeGen/SlotIndexes.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000044#include "llvm/CodeGen/TargetInstrInfo.h"
Jakob Stoklund Olesen26c9d702012-11-28 19:13:06 +000045#include "llvm/CodeGen/VirtRegMap.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000046#include "llvm/Support/BlockFrequency.h"
47#include "llvm/Support/BranchProbability.h"
Jakob Stoklund Olesenbceb9e52011-09-15 21:06:00 +000048#include "llvm/Support/CommandLine.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000049#include "llvm/Support/Compiler.h"
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +000050#include "llvm/Support/Debug.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000051#include "llvm/Support/ErrorHandling.h"
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +000052#include "llvm/Support/raw_ostream.h"
Eugene Zelenko900b6332017-08-29 22:32:07 +000053#include "llvm/Target/TargetOpcodes.h"
54#include "llvm/Target/TargetRegisterInfo.h"
55#include "llvm/Target/TargetSubtargetInfo.h"
56#include <cassert>
57#include <iterator>
58#include <tuple>
59#include <utility>
60#include <vector>
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +000061
62using namespace llvm;
63
Chandler Carruth1b9dde02014-04-22 02:02:50 +000064#define DEBUG_TYPE "regalloc"
65
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +000066STATISTIC(NumSpilledRanges, "Number of spilled live ranges");
Jakob Stoklund Olesen37eb6962011-09-15 17:54:28 +000067STATISTIC(NumSnippets, "Number of spilled snippets");
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +000068STATISTIC(NumSpills, "Number of spills inserted");
Jakob Stoklund Olesen37eb6962011-09-15 17:54:28 +000069STATISTIC(NumSpillsRemoved, "Number of spills removed");
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +000070STATISTIC(NumReloads, "Number of reloads inserted");
Jakob Stoklund Olesen37eb6962011-09-15 17:54:28 +000071STATISTIC(NumReloadsRemoved, "Number of reloads removed");
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +000072STATISTIC(NumFolded, "Number of folded stack accesses");
73STATISTIC(NumFoldedLoads, "Number of folded loads");
74STATISTIC(NumRemats, "Number of rematerialized defs for spilling");
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +000075
Jakob Stoklund Olesenbceb9e52011-09-15 21:06:00 +000076static cl::opt<bool> DisableHoisting("disable-spill-hoist", cl::Hidden,
77 cl::desc("Disable inline spill hoisting"));
78
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +000079namespace {
Eugene Zelenko900b6332017-08-29 22:32:07 +000080
Wei Mi963f2df2016-04-15 23:16:44 +000081class HoistSpillHelper : private LiveRangeEdit::Delegate {
82 MachineFunction &MF;
Wei Mi9a16d652016-04-13 03:08:27 +000083 LiveIntervals &LIS;
84 LiveStacks &LSS;
85 AliasAnalysis *AA;
86 MachineDominatorTree &MDT;
87 MachineLoopInfo &Loops;
88 VirtRegMap &VRM;
Wei Mi9a16d652016-04-13 03:08:27 +000089 MachineRegisterInfo &MRI;
90 const TargetInstrInfo &TII;
91 const TargetRegisterInfo &TRI;
92 const MachineBlockFrequencyInfo &MBFI;
93
Wei Mi8c4136b2016-05-11 22:37:43 +000094 InsertPointAnalysis IPA;
95
Wei Mic0d06642017-09-13 21:41:30 +000096 // Map from StackSlot to the LiveInterval of the original register.
97 // Note the LiveInterval of the original register may have been deleted
98 // after it is spilled. We keep a copy here to track the range where
99 // spills can be moved.
100 DenseMap<int, std::unique_ptr<LiveInterval>> StackSlotToOrigLI;
Eugene Zelenko900b6332017-08-29 22:32:07 +0000101
Wei Mi9a16d652016-04-13 03:08:27 +0000102 // Map from pair of (StackSlot and Original VNI) to a set of spills which
103 // have the same stackslot and have equal values defined by Original VNI.
104 // These spills are mergeable and are hoist candiates.
Eugene Zelenko900b6332017-08-29 22:32:07 +0000105 using MergeableSpillsMap =
106 MapVector<std::pair<int, VNInfo *>, SmallPtrSet<MachineInstr *, 16>>;
Wei Mi9a16d652016-04-13 03:08:27 +0000107 MergeableSpillsMap MergeableSpills;
108
109 /// This is the map from original register to a set containing all its
110 /// siblings. To hoist a spill to another BB, we need to find out a live
111 /// sibling there and use it as the source of the new spill.
112 DenseMap<unsigned, SmallSetVector<unsigned, 16>> Virt2SiblingsMap;
113
Wei Mic0d06642017-09-13 21:41:30 +0000114 bool isSpillCandBB(LiveInterval &OrigLI, VNInfo &OrigVNI,
115 MachineBasicBlock &BB, unsigned &LiveReg);
Wei Mi9a16d652016-04-13 03:08:27 +0000116
117 void rmRedundantSpills(
118 SmallPtrSet<MachineInstr *, 16> &Spills,
119 SmallVectorImpl<MachineInstr *> &SpillsToRm,
120 DenseMap<MachineDomTreeNode *, MachineInstr *> &SpillBBToSpill);
121
122 void getVisitOrders(
123 MachineBasicBlock *Root, SmallPtrSet<MachineInstr *, 16> &Spills,
124 SmallVectorImpl<MachineDomTreeNode *> &Orders,
125 SmallVectorImpl<MachineInstr *> &SpillsToRm,
126 DenseMap<MachineDomTreeNode *, unsigned> &SpillsToKeep,
127 DenseMap<MachineDomTreeNode *, MachineInstr *> &SpillBBToSpill);
128
Wei Mic0d06642017-09-13 21:41:30 +0000129 void runHoistSpills(LiveInterval &OrigLI, VNInfo &OrigVNI,
Wei Mi9a16d652016-04-13 03:08:27 +0000130 SmallPtrSet<MachineInstr *, 16> &Spills,
131 SmallVectorImpl<MachineInstr *> &SpillsToRm,
132 DenseMap<MachineBasicBlock *, unsigned> &SpillsToIns);
133
134public:
135 HoistSpillHelper(MachineFunctionPass &pass, MachineFunction &mf,
136 VirtRegMap &vrm)
Wei Mi963f2df2016-04-15 23:16:44 +0000137 : MF(mf), LIS(pass.getAnalysis<LiveIntervals>()),
Wei Mi9a16d652016-04-13 03:08:27 +0000138 LSS(pass.getAnalysis<LiveStacks>()),
139 AA(&pass.getAnalysis<AAResultsWrapperPass>().getAAResults()),
140 MDT(pass.getAnalysis<MachineDominatorTree>()),
141 Loops(pass.getAnalysis<MachineLoopInfo>()), VRM(vrm),
Eugene Zelenko900b6332017-08-29 22:32:07 +0000142 MRI(mf.getRegInfo()), TII(*mf.getSubtarget().getInstrInfo()),
Wei Mi9a16d652016-04-13 03:08:27 +0000143 TRI(*mf.getSubtarget().getRegisterInfo()),
Wei Mi8c4136b2016-05-11 22:37:43 +0000144 MBFI(pass.getAnalysis<MachineBlockFrequencyInfo>()),
145 IPA(LIS, mf.getNumBlockIDs()) {}
Wei Mi9a16d652016-04-13 03:08:27 +0000146
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +0000147 void addToMergeableSpills(MachineInstr &Spill, int StackSlot,
Wei Mi9a16d652016-04-13 03:08:27 +0000148 unsigned Original);
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +0000149 bool rmFromMergeableSpills(MachineInstr &Spill, int StackSlot);
Wei Mi963f2df2016-04-15 23:16:44 +0000150 void hoistAllSpills();
151 void LRE_DidCloneVirtReg(unsigned, unsigned) override;
Wei Mi9a16d652016-04-13 03:08:27 +0000152};
153
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000154class InlineSpiller : public Spiller {
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000155 MachineFunction &MF;
156 LiveIntervals &LIS;
157 LiveStacks &LSS;
158 AliasAnalysis *AA;
Jakob Stoklund Olesena0d5ec12011-03-15 21:13:25 +0000159 MachineDominatorTree &MDT;
160 MachineLoopInfo &Loops;
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000161 VirtRegMap &VRM;
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000162 MachineRegisterInfo &MRI;
163 const TargetInstrInfo &TII;
164 const TargetRegisterInfo &TRI;
Benjamin Kramere2a1d892013-06-17 19:00:36 +0000165 const MachineBlockFrequencyInfo &MBFI;
Jakob Stoklund Olesenbde96ad2010-06-30 23:03:52 +0000166
167 // Variables that are valid during spill(), but used by multiple methods.
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000168 LiveRangeEdit *Edit;
Jakob Stoklund Olesene4663452011-03-26 22:16:41 +0000169 LiveInterval *StackInt;
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000170 int StackSlot;
Jakob Stoklund Olesena0d5ec12011-03-15 21:13:25 +0000171 unsigned Original;
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000172
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000173 // All registers to spill to StackSlot, including the main register.
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000174 SmallVector<unsigned, 8> RegsToSpill;
175
176 // All COPY instructions to/from snippets.
177 // They are ignored since both operands refer to the same stack slot.
178 SmallPtrSet<MachineInstr*, 8> SnippetCopies;
179
Jakob Stoklund Olesen2edaa2f2010-10-20 22:00:51 +0000180 // Values that failed to remat at some point.
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000181 SmallPtrSet<VNInfo*, 8> UsedValues;
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000182
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000183 // Dead defs generated during spilling.
184 SmallVector<MachineInstr*, 8> DeadDefs;
Jakob Stoklund Olesena0d5ec12011-03-15 21:13:25 +0000185
Wei Mi9a16d652016-04-13 03:08:27 +0000186 // Object records spills information and does the hoisting.
187 HoistSpillHelper HSpiller;
188
Eugene Zelenko900b6332017-08-29 22:32:07 +0000189 ~InlineSpiller() override = default;
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000190
191public:
Eric Christopherd9134482014-08-04 21:25:23 +0000192 InlineSpiller(MachineFunctionPass &pass, MachineFunction &mf, VirtRegMap &vrm)
193 : MF(mf), LIS(pass.getAnalysis<LiveIntervals>()),
194 LSS(pass.getAnalysis<LiveStacks>()),
Chandler Carruth7b560d42015-09-09 17:55:00 +0000195 AA(&pass.getAnalysis<AAResultsWrapperPass>().getAAResults()),
Eric Christopherd9134482014-08-04 21:25:23 +0000196 MDT(pass.getAnalysis<MachineDominatorTree>()),
197 Loops(pass.getAnalysis<MachineLoopInfo>()), VRM(vrm),
Eugene Zelenko900b6332017-08-29 22:32:07 +0000198 MRI(mf.getRegInfo()), TII(*mf.getSubtarget().getInstrInfo()),
Eric Christopherfc6de422014-08-05 02:39:49 +0000199 TRI(*mf.getSubtarget().getRegisterInfo()),
Wei Mi9a16d652016-04-13 03:08:27 +0000200 MBFI(pass.getAnalysis<MachineBlockFrequencyInfo>()),
201 HSpiller(pass, mf, vrm) {}
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000202
Craig Topper4584cd52014-03-07 09:26:03 +0000203 void spill(LiveRangeEdit &) override;
Wei Mi9a16d652016-04-13 03:08:27 +0000204 void postOptimization() override;
Jakob Stoklund Olesen72911e42010-10-14 23:49:52 +0000205
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000206private:
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000207 bool isSnippet(const LiveInterval &SnipLI);
208 void collectRegsToSpill();
209
David Majnemer42531262016-08-12 03:55:06 +0000210 bool isRegToSpill(unsigned Reg) { return is_contained(RegsToSpill, Reg); }
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000211
212 bool isSibling(unsigned Reg);
Wei Mi9a16d652016-04-13 03:08:27 +0000213 bool hoistSpillInsideBB(LiveInterval &SpillLI, MachineInstr &CopyMI);
Jakob Stoklund Olesen39488642011-03-20 05:44:55 +0000214 void eliminateRedundantSpills(LiveInterval &LI, VNInfo *VNI);
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000215
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000216 void markValueUsed(LiveInterval*, VNInfo*);
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000217 bool reMaterializeFor(LiveInterval &, MachineInstr &MI);
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000218 void reMaterializeAll();
219
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000220 bool coalesceStackAccess(MachineInstr *MI, unsigned Reg);
Eugene Zelenko900b6332017-08-29 22:32:07 +0000221 bool foldMemoryOperand(ArrayRef<std::pair<MachineInstr *, unsigned>>,
Craig Topperc0196b12014-04-14 00:51:57 +0000222 MachineInstr *LoadMI = nullptr);
Mark Lacey9d8103d2013-08-14 23:50:16 +0000223 void insertReload(unsigned VReg, SlotIndex, MachineBasicBlock::iterator MI);
224 void insertSpill(unsigned VReg, bool isKill, MachineBasicBlock::iterator MI);
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000225
226 void spillAroundUses(unsigned Reg);
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +0000227 void spillAll();
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000228};
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000229
Eugene Zelenko900b6332017-08-29 22:32:07 +0000230} // end anonymous namespace
Lang Hamescdd90772014-11-06 19:12:38 +0000231
Eugene Zelenko900b6332017-08-29 22:32:07 +0000232Spiller::~Spiller() = default;
Lang Hamescdd90772014-11-06 19:12:38 +0000233
Eugene Zelenko900b6332017-08-29 22:32:07 +0000234void Spiller::anchor() {}
235
236Spiller *llvm::createInlineSpiller(MachineFunctionPass &pass,
237 MachineFunction &mf,
238 VirtRegMap &vrm) {
Jakob Stoklund Olesen0fef9dd2010-07-20 23:50:15 +0000239 return new InlineSpiller(pass, mf, vrm);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000240}
Lang Hamescdd90772014-11-06 19:12:38 +0000241
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000242//===----------------------------------------------------------------------===//
243// Snippets
244//===----------------------------------------------------------------------===//
245
246// When spilling a virtual register, we also spill any snippets it is connected
247// to. The snippets are small live ranges that only have a single real use,
248// leftovers from live range splitting. Spilling them enables memory operand
249// folding or tightens the live range around the single use.
250//
251// This minimizes register pressure and maximizes the store-to-load distance for
252// spill slots which can be important in tight loops.
253
254/// isFullCopyOf - If MI is a COPY to or from Reg, return the other register,
255/// otherwise return 0.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000256static unsigned isFullCopyOf(const MachineInstr &MI, unsigned Reg) {
257 if (!MI.isFullCopy())
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000258 return 0;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000259 if (MI.getOperand(0).getReg() == Reg)
260 return MI.getOperand(1).getReg();
261 if (MI.getOperand(1).getReg() == Reg)
262 return MI.getOperand(0).getReg();
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000263 return 0;
264}
265
266/// isSnippet - Identify if a live interval is a snippet that should be spilled.
267/// It is assumed that SnipLI is a virtual register with the same original as
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000268/// Edit->getReg().
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000269bool InlineSpiller::isSnippet(const LiveInterval &SnipLI) {
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000270 unsigned Reg = Edit->getReg();
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000271
272 // A snippet is a tiny live range with only a single instruction using it
273 // besides copies to/from Reg or spills/fills. We accept:
274 //
275 // %snip = COPY %Reg / FILL fi#
276 // %snip = USE %snip
277 // %Reg = COPY %snip / SPILL %snip, fi#
278 //
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000279 if (SnipLI.getNumValNums() > 2 || !LIS.intervalIsInOneMBB(SnipLI))
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000280 return false;
281
Craig Topperc0196b12014-04-14 00:51:57 +0000282 MachineInstr *UseMI = nullptr;
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000283
284 // Check that all uses satisfy our criteria.
Owen Andersonabb90c92014-03-13 06:02:25 +0000285 for (MachineRegisterInfo::reg_instr_nodbg_iterator
286 RI = MRI.reg_instr_nodbg_begin(SnipLI.reg),
287 E = MRI.reg_instr_nodbg_end(); RI != E; ) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000288 MachineInstr &MI = *RI++;
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000289
290 // Allow copies to/from Reg.
291 if (isFullCopyOf(MI, Reg))
292 continue;
293
294 // Allow stack slot loads.
295 int FI;
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000296 if (SnipLI.reg == TII.isLoadFromStackSlot(MI, FI) && FI == StackSlot)
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000297 continue;
298
299 // Allow stack slot stores.
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000300 if (SnipLI.reg == TII.isStoreToStackSlot(MI, FI) && FI == StackSlot)
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000301 continue;
302
303 // Allow a single additional instruction.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000304 if (UseMI && &MI != UseMI)
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000305 return false;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000306 UseMI = &MI;
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000307 }
308 return true;
309}
310
311/// collectRegsToSpill - Collect live range snippets that only have a single
312/// real use.
313void InlineSpiller::collectRegsToSpill() {
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000314 unsigned Reg = Edit->getReg();
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000315
316 // Main register always spills.
317 RegsToSpill.assign(1, Reg);
318 SnippetCopies.clear();
319
320 // Snippets all have the same original, so there can't be any for an original
321 // register.
Jakob Stoklund Olesena0d5ec12011-03-15 21:13:25 +0000322 if (Original == Reg)
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000323 return;
324
Owen Andersonabb90c92014-03-13 06:02:25 +0000325 for (MachineRegisterInfo::reg_instr_iterator
326 RI = MRI.reg_instr_begin(Reg), E = MRI.reg_instr_end(); RI != E; ) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000327 MachineInstr &MI = *RI++;
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000328 unsigned SnipReg = isFullCopyOf(MI, Reg);
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000329 if (!isSibling(SnipReg))
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000330 continue;
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000331 LiveInterval &SnipLI = LIS.getInterval(SnipReg);
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000332 if (!isSnippet(SnipLI))
333 continue;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000334 SnippetCopies.insert(&MI);
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +0000335 if (isRegToSpill(SnipReg))
336 continue;
337 RegsToSpill.push_back(SnipReg);
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000338 DEBUG(dbgs() << "\talso spill snippet " << SnipLI << '\n');
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +0000339 ++NumSnippets;
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000340 }
341}
342
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000343bool InlineSpiller::isSibling(unsigned Reg) {
344 return TargetRegisterInfo::isVirtualRegister(Reg) &&
345 VRM.getOriginal(Reg) == Original;
346}
347
Wei Mi9a16d652016-04-13 03:08:27 +0000348/// It is beneficial to spill to earlier place in the same BB in case
349/// as follows:
350/// There is an alternative def earlier in the same MBB.
351/// Hoist the spill as far as possible in SpillMBB. This can ease
352/// register pressure:
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000353///
Wei Mi9a16d652016-04-13 03:08:27 +0000354/// x = def
355/// y = use x
356/// s = copy x
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000357///
Wei Mi9a16d652016-04-13 03:08:27 +0000358/// Hoisting the spill of s to immediately after the def removes the
359/// interference between x and y:
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000360///
Wei Mi9a16d652016-04-13 03:08:27 +0000361/// x = def
362/// spill x
363/// y = use x<kill>
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000364///
Wei Mi9a16d652016-04-13 03:08:27 +0000365/// This hoist only helps when the copy kills its source.
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000366///
Wei Mi9a16d652016-04-13 03:08:27 +0000367bool InlineSpiller::hoistSpillInsideBB(LiveInterval &SpillLI,
368 MachineInstr &CopyMI) {
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000369 SlotIndex Idx = LIS.getInstructionIndex(CopyMI);
Wei Mi9a16d652016-04-13 03:08:27 +0000370#ifndef NDEBUG
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000371 VNInfo *VNI = SpillLI.getVNInfoAt(Idx.getRegSlot());
372 assert(VNI && VNI->def == Idx.getRegSlot() && "Not defined by copy");
Wei Mi9a16d652016-04-13 03:08:27 +0000373#endif
Wei Mifb5252c2016-04-04 17:45:03 +0000374
Wei Mi9a16d652016-04-13 03:08:27 +0000375 unsigned SrcReg = CopyMI.getOperand(1).getReg();
376 LiveInterval &SrcLI = LIS.getInterval(SrcReg);
377 VNInfo *SrcVNI = SrcLI.getVNInfoAt(Idx);
378 LiveQueryResult SrcQ = SrcLI.Query(Idx);
379 MachineBasicBlock *DefMBB = LIS.getMBBFromIndex(SrcVNI->def);
380 if (DefMBB != CopyMI.getParent() || !SrcQ.isKill())
Hans Wennborg5a7723c2016-04-08 15:17:43 +0000381 return false;
382
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000383 // Conservatively extend the stack slot range to the range of the original
384 // value. We may be able to do better with stack slot coloring by being more
385 // careful here.
Jakob Stoklund Olesene4663452011-03-26 22:16:41 +0000386 assert(StackInt && "No stack slot assigned yet.");
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000387 LiveInterval &OrigLI = LIS.getInterval(Original);
388 VNInfo *OrigVNI = OrigLI.getVNInfoAt(Idx);
Jakob Stoklund Olesene4663452011-03-26 22:16:41 +0000389 StackInt->MergeValueInAsValue(OrigLI, OrigVNI, StackInt->getValNumInfo(0));
Jakob Stoklund Olesen86985072011-03-19 23:02:47 +0000390 DEBUG(dbgs() << "\tmerged orig valno " << OrigVNI->id << ": "
Jakob Stoklund Olesene4663452011-03-26 22:16:41 +0000391 << *StackInt << '\n');
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000392
Wei Mi9a16d652016-04-13 03:08:27 +0000393 // We are going to spill SrcVNI immediately after its def, so clear out
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000394 // any later spills of the same value.
Wei Mi9a16d652016-04-13 03:08:27 +0000395 eliminateRedundantSpills(SrcLI, SrcVNI);
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000396
Wei Mi9a16d652016-04-13 03:08:27 +0000397 MachineBasicBlock *MBB = LIS.getMBBFromIndex(SrcVNI->def);
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000398 MachineBasicBlock::iterator MII;
Wei Mi9a16d652016-04-13 03:08:27 +0000399 if (SrcVNI->isPHIDef())
Keith Walker830a8c12016-09-16 14:07:29 +0000400 MII = MBB->SkipPHIsLabelsAndDebug(MBB->begin());
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000401 else {
Wei Mi9a16d652016-04-13 03:08:27 +0000402 MachineInstr *DefMI = LIS.getInstructionFromIndex(SrcVNI->def);
Jakob Stoklund Olesenec9b4a62011-04-30 06:42:21 +0000403 assert(DefMI && "Defining instruction disappeared");
404 MII = DefMI;
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000405 ++MII;
406 }
407 // Insert spill without kill flag immediately after def.
Wei Mi9a16d652016-04-13 03:08:27 +0000408 TII.storeRegToStackSlot(*MBB, MII, SrcReg, false, StackSlot,
409 MRI.getRegClass(SrcReg), &TRI);
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000410 --MII; // Point to store instruction.
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000411 LIS.InsertMachineInstrInMaps(*MII);
Wei Mi9a16d652016-04-13 03:08:27 +0000412 DEBUG(dbgs() << "\thoisted: " << SrcVNI->def << '\t' << *MII);
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +0000413
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +0000414 HSpiller.addToMergeableSpills(*MII, StackSlot, Original);
Jakob Stoklund Olesen37eb6962011-09-15 17:54:28 +0000415 ++NumSpills;
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000416 return true;
417}
418
Jakob Stoklund Olesen39488642011-03-20 05:44:55 +0000419/// eliminateRedundantSpills - SLI:VNI is known to be on the stack. Remove any
420/// redundant spills of this value in SLI.reg and sibling copies.
421void InlineSpiller::eliminateRedundantSpills(LiveInterval &SLI, VNInfo *VNI) {
Jakob Stoklund Olesene55003f2011-03-20 05:44:58 +0000422 assert(VNI && "Missing value");
Jakob Stoklund Olesen39488642011-03-20 05:44:55 +0000423 SmallVector<std::pair<LiveInterval*, VNInfo*>, 8> WorkList;
424 WorkList.push_back(std::make_pair(&SLI, VNI));
Jakob Stoklund Olesene4663452011-03-26 22:16:41 +0000425 assert(StackInt && "No stack slot assigned yet.");
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000426
427 do {
Jakob Stoklund Olesen39488642011-03-20 05:44:55 +0000428 LiveInterval *LI;
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000429 std::tie(LI, VNI) = WorkList.pop_back_val();
Jakob Stoklund Olesen39488642011-03-20 05:44:55 +0000430 unsigned Reg = LI->reg;
Jakob Stoklund Olesenec9b4a62011-04-30 06:42:21 +0000431 DEBUG(dbgs() << "Checking redundant spills for "
432 << VNI->id << '@' << VNI->def << " in " << *LI << '\n');
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000433
434 // Regs to spill are taken care of.
435 if (isRegToSpill(Reg))
436 continue;
437
438 // Add all of VNI's live range to StackInt.
Jakob Stoklund Olesene4663452011-03-26 22:16:41 +0000439 StackInt->MergeValueInAsValue(*LI, VNI, StackInt->getValNumInfo(0));
440 DEBUG(dbgs() << "Merged to stack int: " << *StackInt << '\n');
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000441
442 // Find all spills and copies of VNI.
Owen Andersonabb90c92014-03-13 06:02:25 +0000443 for (MachineRegisterInfo::use_instr_nodbg_iterator
444 UI = MRI.use_instr_nodbg_begin(Reg), E = MRI.use_instr_nodbg_end();
445 UI != E; ) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000446 MachineInstr &MI = *UI++;
447 if (!MI.isCopy() && !MI.mayStore())
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000448 continue;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000449 SlotIndex Idx = LIS.getInstructionIndex(MI);
Jakob Stoklund Olesen39488642011-03-20 05:44:55 +0000450 if (LI->getVNInfoAt(Idx) != VNI)
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000451 continue;
452
453 // Follow sibling copies down the dominator tree.
454 if (unsigned DstReg = isFullCopyOf(MI, Reg)) {
455 if (isSibling(DstReg)) {
456 LiveInterval &DstLI = LIS.getInterval(DstReg);
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000457 VNInfo *DstVNI = DstLI.getVNInfoAt(Idx.getRegSlot());
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000458 assert(DstVNI && "Missing defined value");
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000459 assert(DstVNI->def == Idx.getRegSlot() && "Wrong copy def slot");
Jakob Stoklund Olesen39488642011-03-20 05:44:55 +0000460 WorkList.push_back(std::make_pair(&DstLI, DstVNI));
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000461 }
462 continue;
463 }
464
465 // Erase spills.
466 int FI;
467 if (Reg == TII.isStoreToStackSlot(MI, FI) && FI == StackSlot) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000468 DEBUG(dbgs() << "Redundant spill " << Idx << '\t' << MI);
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000469 // eliminateDeadDefs won't normally remove stores, so switch opcode.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000470 MI.setDesc(TII.get(TargetOpcode::KILL));
471 DeadDefs.push_back(&MI);
Jakob Stoklund Olesen37eb6962011-09-15 17:54:28 +0000472 ++NumSpillsRemoved;
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +0000473 if (HSpiller.rmFromMergeableSpills(MI, StackSlot))
Wei Mi9a16d652016-04-13 03:08:27 +0000474 --NumSpills;
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000475 }
476 }
477 } while (!WorkList.empty());
478}
479
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000480//===----------------------------------------------------------------------===//
481// Rematerialization
482//===----------------------------------------------------------------------===//
483
484/// markValueUsed - Remember that VNI failed to rematerialize, so its defining
485/// instruction cannot be eliminated. See through snippet copies
486void InlineSpiller::markValueUsed(LiveInterval *LI, VNInfo *VNI) {
487 SmallVector<std::pair<LiveInterval*, VNInfo*>, 8> WorkList;
488 WorkList.push_back(std::make_pair(LI, VNI));
489 do {
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000490 std::tie(LI, VNI) = WorkList.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +0000491 if (!UsedValues.insert(VNI).second)
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000492 continue;
493
494 if (VNI->isPHIDef()) {
495 MachineBasicBlock *MBB = LIS.getMBBFromIndex(VNI->def);
Craig Topper73275a22015-12-24 05:20:40 +0000496 for (MachineBasicBlock *P : MBB->predecessors()) {
497 VNInfo *PVNI = LI->getVNInfoBefore(LIS.getMBBEndIdx(P));
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000498 if (PVNI)
499 WorkList.push_back(std::make_pair(LI, PVNI));
500 }
501 continue;
502 }
503
504 // Follow snippet copies.
505 MachineInstr *MI = LIS.getInstructionFromIndex(VNI->def);
506 if (!SnippetCopies.count(MI))
507 continue;
508 LiveInterval &SnipLI = LIS.getInterval(MI->getOperand(1).getReg());
509 assert(isRegToSpill(SnipLI.reg) && "Unexpected register in copy");
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000510 VNInfo *SnipVNI = SnipLI.getVNInfoAt(VNI->def.getRegSlot(true));
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000511 assert(SnipVNI && "Snippet undefined before copy");
512 WorkList.push_back(std::make_pair(&SnipLI, SnipVNI));
513 } while (!WorkList.empty());
514}
515
516/// reMaterializeFor - Attempt to rematerialize before MI instead of reloading.
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000517bool InlineSpiller::reMaterializeFor(LiveInterval &VirtReg, MachineInstr &MI) {
Patrik Hagglund296acbf2014-09-01 11:04:07 +0000518 // Analyze instruction
519 SmallVector<std::pair<MachineInstr *, unsigned>, 8> Ops;
520 MIBundleOperands::VirtRegInfo RI =
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000521 MIBundleOperands(MI).analyzeVirtReg(VirtReg.reg, &Ops);
Patrik Hagglund296acbf2014-09-01 11:04:07 +0000522
523 if (!RI.Reads)
524 return false;
525
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000526 SlotIndex UseIdx = LIS.getInstructionIndex(MI).getRegSlot(true);
Jakob Stoklund Olesenc0dd3da2011-07-18 05:31:59 +0000527 VNInfo *ParentVNI = VirtReg.getVNInfoAt(UseIdx.getBaseIndex());
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000528
529 if (!ParentVNI) {
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000530 DEBUG(dbgs() << "\tadding <undef> flags: ");
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000531 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
532 MachineOperand &MO = MI.getOperand(i);
Jakob Stoklund Olesen0ed9ebc2011-03-29 17:47:02 +0000533 if (MO.isReg() && MO.isUse() && MO.getReg() == VirtReg.reg)
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000534 MO.setIsUndef();
535 }
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000536 DEBUG(dbgs() << UseIdx << '\t' << MI);
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000537 return true;
538 }
Jakob Stoklund Olesen2edaa2f2010-10-20 22:00:51 +0000539
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000540 if (SnippetCopies.count(&MI))
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000541 return false;
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000542
Wei Mi9a16d652016-04-13 03:08:27 +0000543 LiveInterval &OrigLI = LIS.getInterval(Original);
544 VNInfo *OrigVNI = OrigLI.getVNInfoAt(UseIdx);
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000545 LiveRangeEdit::Remat RM(ParentVNI);
Wei Mi9a16d652016-04-13 03:08:27 +0000546 RM.OrigMI = LIS.getInstructionFromIndex(OrigVNI->def);
547
548 if (!Edit->canRematerializeAt(RM, OrigVNI, UseIdx, false)) {
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000549 markValueUsed(&VirtReg, ParentVNI);
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000550 DEBUG(dbgs() << "\tcannot remat for " << UseIdx << '\t' << MI);
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000551 return false;
552 }
553
Jakob Stoklund Olesen0ed9ebc2011-03-29 17:47:02 +0000554 // If the instruction also writes VirtReg.reg, it had better not require the
555 // same register for uses and defs.
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000556 if (RI.Tied) {
557 markValueUsed(&VirtReg, ParentVNI);
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000558 DEBUG(dbgs() << "\tcannot remat tied reg: " << UseIdx << '\t' << MI);
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000559 return false;
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000560 }
561
Jakob Stoklund Olesen3b2966d2010-12-18 03:04:14 +0000562 // Before rematerializing into a register for a single instruction, try to
563 // fold a load into the instruction. That avoids allocating a new register.
Evan Cheng7f8e5632011-12-07 07:15:52 +0000564 if (RM.OrigMI->canFoldAsLoad() &&
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000565 foldMemoryOperand(Ops, RM.OrigMI)) {
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000566 Edit->markRematerialized(RM.ParentVNI);
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +0000567 ++NumFoldedLoads;
Jakob Stoklund Olesen3b2966d2010-12-18 03:04:14 +0000568 return true;
569 }
570
Wolfgang Pieb8df58f42016-08-16 17:12:50 +0000571 // Allocate a new register for the remat.
Mark Lacey9d8103d2013-08-14 23:50:16 +0000572 unsigned NewVReg = Edit->createFrom(Original);
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000573
574 // Finally we can rematerialize OrigMI before MI.
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000575 SlotIndex DefIdx =
576 Edit->rematerializeAt(*MI.getParent(), MI, NewVReg, RM, TRI);
Wolfgang Pieb8df58f42016-08-16 17:12:50 +0000577
578 // We take the DebugLoc from MI, since OrigMI may be attributed to a
Junmo Park061bec82017-02-25 01:50:45 +0000579 // different source location.
Wolfgang Pieb8df58f42016-08-16 17:12:50 +0000580 auto *NewMI = LIS.getInstructionFromIndex(DefIdx);
581 NewMI->setDebugLoc(MI.getDebugLoc());
582
Mark Lacey9d8103d2013-08-14 23:50:16 +0000583 (void)DefIdx;
Jakob Stoklund Olesenc6a20412011-02-08 19:33:55 +0000584 DEBUG(dbgs() << "\tremat: " << DefIdx << '\t'
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000585 << *LIS.getInstructionFromIndex(DefIdx));
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000586
587 // Replace operands
Craig Topper73275a22015-12-24 05:20:40 +0000588 for (const auto &OpPair : Ops) {
589 MachineOperand &MO = OpPair.first->getOperand(OpPair.second);
Jakob Stoklund Olesen0ed9ebc2011-03-29 17:47:02 +0000590 if (MO.isReg() && MO.isUse() && MO.getReg() == VirtReg.reg) {
Mark Lacey9d8103d2013-08-14 23:50:16 +0000591 MO.setReg(NewVReg);
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000592 MO.setIsKill();
593 }
594 }
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000595 DEBUG(dbgs() << "\t " << UseIdx << '\t' << MI << '\n');
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000596
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +0000597 ++NumRemats;
Jakob Stoklund Olesenbde96ad2010-06-30 23:03:52 +0000598 return true;
599}
600
Jakob Stoklund Olesen72911e42010-10-14 23:49:52 +0000601/// reMaterializeAll - Try to rematerialize as many uses as possible,
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000602/// and trim the live ranges after.
603void InlineSpiller::reMaterializeAll() {
Pete Cooper2bde2f42012-04-02 22:22:53 +0000604 if (!Edit->anyRematerializable(AA))
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000605 return;
606
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000607 UsedValues.clear();
Jakob Stoklund Olesen2edaa2f2010-10-20 22:00:51 +0000608
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000609 // Try to remat before all uses of snippets.
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000610 bool anyRemat = false;
Craig Topper73275a22015-12-24 05:20:40 +0000611 for (unsigned Reg : RegsToSpill) {
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000612 LiveInterval &LI = LIS.getInterval(Reg);
Patrik Hagglund296acbf2014-09-01 11:04:07 +0000613 for (MachineRegisterInfo::reg_bundle_iterator
614 RegI = MRI.reg_bundle_begin(Reg), E = MRI.reg_bundle_end();
615 RegI != E; ) {
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000616 MachineInstr &MI = *RegI++;
Patrik Hagglund296acbf2014-09-01 11:04:07 +0000617
618 // Debug values are not allowed to affect codegen.
Duncan P. N. Exon Smithd6ebd072016-02-27 20:23:14 +0000619 if (MI.isDebugValue())
Patrik Hagglund296acbf2014-09-01 11:04:07 +0000620 continue;
621
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000622 anyRemat |= reMaterializeFor(LI, MI);
Owen Andersonabb90c92014-03-13 06:02:25 +0000623 }
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000624 }
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000625 if (!anyRemat)
626 return;
627
628 // Remove any values that were completely rematted.
Craig Topper73275a22015-12-24 05:20:40 +0000629 for (unsigned Reg : RegsToSpill) {
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000630 LiveInterval &LI = LIS.getInterval(Reg);
631 for (LiveInterval::vni_iterator I = LI.vni_begin(), E = LI.vni_end();
632 I != E; ++I) {
633 VNInfo *VNI = *I;
Jakob Stoklund Olesenadd79c62011-03-29 17:47:00 +0000634 if (VNI->isUnused() || VNI->isPHIDef() || UsedValues.count(VNI))
Jakob Stoklund Olesencf6c5c92010-07-02 19:54:40 +0000635 continue;
Jakob Stoklund Olesend8af5292011-03-29 03:12:02 +0000636 MachineInstr *MI = LIS.getInstructionFromIndex(VNI->def);
637 MI->addRegisterDead(Reg, &TRI);
638 if (!MI->allDefsAreDead())
639 continue;
640 DEBUG(dbgs() << "All defs dead: " << *MI);
641 DeadDefs.push_back(MI);
Jakob Stoklund Olesencf6c5c92010-07-02 19:54:40 +0000642 }
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000643 }
Jakob Stoklund Olesenadd79c62011-03-29 17:47:00 +0000644
645 // Eliminate dead code after remat. Note that some snippet copies may be
646 // deleted here.
647 if (DeadDefs.empty())
648 return;
649 DEBUG(dbgs() << "Remat created " << DeadDefs.size() << " dead defs.\n");
Wei Mic0223702016-07-08 21:08:09 +0000650 Edit->eliminateDeadDefs(DeadDefs, RegsToSpill, AA);
Jakob Stoklund Olesenadd79c62011-03-29 17:47:00 +0000651
Wei Mia62f0582016-02-05 18:14:24 +0000652 // LiveRangeEdit::eliminateDeadDef is used to remove dead define instructions
653 // after rematerialization. To remove a VNI for a vreg from its LiveInterval,
654 // LiveIntervals::removeVRegDefAt is used. However, after non-PHI VNIs are all
655 // removed, PHI VNI are still left in the LiveInterval.
656 // So to get rid of unused reg, we need to check whether it has non-dbg
657 // reference instead of whether it has non-empty interval.
Benjamin Kramer391f5a62013-05-05 11:29:14 +0000658 unsigned ResultPos = 0;
Craig Topper73275a22015-12-24 05:20:40 +0000659 for (unsigned Reg : RegsToSpill) {
Wei Mia62f0582016-02-05 18:14:24 +0000660 if (MRI.reg_nodbg_empty(Reg)) {
Benjamin Kramer391f5a62013-05-05 11:29:14 +0000661 Edit->eraseVirtReg(Reg);
Jakob Stoklund Olesenadd79c62011-03-29 17:47:00 +0000662 continue;
663 }
Matt Arsenaultc5d1e502017-07-22 00:24:01 +0000664
Matt Arsenault5fbc8702017-07-24 18:07:55 +0000665 assert(LIS.hasInterval(Reg) &&
666 (!LIS.getInterval(Reg).empty() || !MRI.reg_nodbg_empty(Reg)) &&
667 "Empty and not used live-range?!");
668
Benjamin Kramer391f5a62013-05-05 11:29:14 +0000669 RegsToSpill[ResultPos++] = Reg;
Jakob Stoklund Olesenadd79c62011-03-29 17:47:00 +0000670 }
Benjamin Kramer391f5a62013-05-05 11:29:14 +0000671 RegsToSpill.erase(RegsToSpill.begin() + ResultPos, RegsToSpill.end());
Jakob Stoklund Olesenadd79c62011-03-29 17:47:00 +0000672 DEBUG(dbgs() << RegsToSpill.size() << " registers to spill after remat.\n");
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000673}
674
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +0000675//===----------------------------------------------------------------------===//
676// Spilling
677//===----------------------------------------------------------------------===//
678
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000679/// If MI is a load or store of StackSlot, it can be removed.
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000680bool InlineSpiller::coalesceStackAccess(MachineInstr *MI, unsigned Reg) {
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000681 int FI = 0;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000682 unsigned InstrReg = TII.isLoadFromStackSlot(*MI, FI);
Jakob Stoklund Olesen37eb6962011-09-15 17:54:28 +0000683 bool IsLoad = InstrReg;
684 if (!IsLoad)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000685 InstrReg = TII.isStoreToStackSlot(*MI, FI);
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000686
687 // We have a stack access. Is it the right register and slot?
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000688 if (InstrReg != Reg || FI != StackSlot)
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000689 return false;
690
Wei Mi9a16d652016-04-13 03:08:27 +0000691 if (!IsLoad)
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +0000692 HSpiller.rmFromMergeableSpills(*MI, StackSlot);
Wei Mi9a16d652016-04-13 03:08:27 +0000693
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000694 DEBUG(dbgs() << "Coalescing stack access: " << *MI);
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000695 LIS.RemoveMachineInstrFromMaps(*MI);
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000696 MI->eraseFromParent();
Jakob Stoklund Olesen37eb6962011-09-15 17:54:28 +0000697
698 if (IsLoad) {
699 ++NumReloadsRemoved;
700 --NumReloads;
701 } else {
702 ++NumSpillsRemoved;
703 --NumSpills;
704 }
705
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000706 return true;
707}
708
Aaron Ballman615eb472017-10-15 14:32:27 +0000709#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Junmo Parkc7479ba2017-03-28 04:14:25 +0000710LLVM_DUMP_METHOD
Mark Lacey9d8103d2013-08-14 23:50:16 +0000711// Dump the range of instructions from B to E with their slot indexes.
712static void dumpMachineInstrRangeWithSlotIndex(MachineBasicBlock::iterator B,
713 MachineBasicBlock::iterator E,
714 LiveIntervals const &LIS,
715 const char *const header,
716 unsigned VReg =0) {
717 char NextLine = '\n';
718 char SlotIndent = '\t';
719
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000720 if (std::next(B) == E) {
Mark Lacey9d8103d2013-08-14 23:50:16 +0000721 NextLine = ' ';
722 SlotIndent = ' ';
723 }
724
725 dbgs() << '\t' << header << ": " << NextLine;
726
727 for (MachineBasicBlock::iterator I = B; I != E; ++I) {
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000728 SlotIndex Idx = LIS.getInstructionIndex(*I).getRegSlot();
Mark Lacey9d8103d2013-08-14 23:50:16 +0000729
730 // If a register was passed in and this instruction has it as a
731 // destination that is marked as an early clobber, print the
732 // early-clobber slot index.
733 if (VReg) {
734 MachineOperand *MO = I->findRegisterDefOperand(VReg);
735 if (MO && MO->isEarlyClobber())
736 Idx = Idx.getRegSlot(true);
737 }
738
739 dbgs() << SlotIndent << Idx << '\t' << *I;
740 }
741}
742#endif
743
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000744/// foldMemoryOperand - Try folding stack slot references in Ops into their
745/// instructions.
746///
747/// @param Ops Operand indices from analyzeVirtReg().
Jakob Stoklund Olesen3b2966d2010-12-18 03:04:14 +0000748/// @param LoadMI Load instruction to use instead of stack slot when non-null.
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000749/// @return True on success.
750bool InlineSpiller::
Eugene Zelenko900b6332017-08-29 22:32:07 +0000751foldMemoryOperand(ArrayRef<std::pair<MachineInstr *, unsigned>> Ops,
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000752 MachineInstr *LoadMI) {
753 if (Ops.empty())
754 return false;
755 // Don't attempt folding in bundles.
756 MachineInstr *MI = Ops.front().first;
757 if (Ops.back().first != MI || MI->isBundled())
758 return false;
759
Jakob Stoklund Olesenc94c9672011-09-15 18:22:52 +0000760 bool WasCopy = MI->isCopy();
Jakob Stoklund Oleseneef48b62011-11-10 00:17:03 +0000761 unsigned ImpReg = 0;
762
Michael Kuperstein47eb85a2016-11-23 18:33:49 +0000763 // Spill subregs if the target allows it.
764 // We always want to spill subregs for stackmap/patchpoint pseudos.
765 bool SpillSubRegs = TII.isSubregFoldable() ||
766 MI->getOpcode() == TargetOpcode::STATEPOINT ||
767 MI->getOpcode() == TargetOpcode::PATCHPOINT ||
768 MI->getOpcode() == TargetOpcode::STACKMAP;
Andrew Trick10d5be42013-11-17 01:36:23 +0000769
Jakob Stoklund Olesen8656a452010-07-01 00:13:04 +0000770 // TargetInstrInfo::foldMemoryOperand only expects explicit, non-tied
771 // operands.
772 SmallVector<unsigned, 8> FoldOps;
Craig Topper73275a22015-12-24 05:20:40 +0000773 for (const auto &OpPair : Ops) {
774 unsigned Idx = OpPair.second;
775 assert(MI == OpPair.first && "Instruction conflict during operand folding");
Jakob Stoklund Olesen8656a452010-07-01 00:13:04 +0000776 MachineOperand &MO = MI->getOperand(Idx);
Jakob Stoklund Oleseneef48b62011-11-10 00:17:03 +0000777 if (MO.isImplicit()) {
778 ImpReg = MO.getReg();
Jakob Stoklund Olesen8656a452010-07-01 00:13:04 +0000779 continue;
Jakob Stoklund Oleseneef48b62011-11-10 00:17:03 +0000780 }
Michael Kuperstein47eb85a2016-11-23 18:33:49 +0000781
Andrew Trick10d5be42013-11-17 01:36:23 +0000782 if (!SpillSubRegs && MO.getSubReg())
Jakob Stoklund Olesen8656a452010-07-01 00:13:04 +0000783 return false;
Jakob Stoklund Olesenc6a20412011-02-08 19:33:55 +0000784 // We cannot fold a load instruction into a def.
785 if (LoadMI && MO.isDef())
786 return false;
Jakob Stoklund Olesen8656a452010-07-01 00:13:04 +0000787 // Tied use operands should not be passed to foldMemoryOperand.
788 if (!MI->isRegTiedToDefOperand(Idx))
789 FoldOps.push_back(Idx);
790 }
791
Quentin Colombetae3168d2016-12-08 00:06:51 +0000792 // If we only have implicit uses, we won't be able to fold that.
793 // Moreover, TargetInstrInfo::foldMemoryOperand will assert if we try!
794 if (FoldOps.empty())
795 return false;
796
Mark Lacey9d8103d2013-08-14 23:50:16 +0000797 MachineInstrSpan MIS(MI);
798
Jakob Stoklund Olesen3b2966d2010-12-18 03:04:14 +0000799 MachineInstr *FoldMI =
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000800 LoadMI ? TII.foldMemoryOperand(*MI, FoldOps, *LoadMI, &LIS)
801 : TII.foldMemoryOperand(*MI, FoldOps, StackSlot, &LIS);
Jakob Stoklund Olesen8656a452010-07-01 00:13:04 +0000802 if (!FoldMI)
803 return false;
Andrew Trick5749b8b2013-06-21 18:33:26 +0000804
805 // Remove LIS for any dead defs in the original MI not in FoldMI.
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +0000806 for (MIBundleOperands MO(*MI); MO.isValid(); ++MO) {
Andrew Trick5749b8b2013-06-21 18:33:26 +0000807 if (!MO->isReg())
808 continue;
809 unsigned Reg = MO->getReg();
810 if (!Reg || TargetRegisterInfo::isVirtualRegister(Reg) ||
811 MRI.isReserved(Reg)) {
812 continue;
813 }
Andrew Trickdfacda32014-01-07 07:31:10 +0000814 // Skip non-Defs, including undef uses and internal reads.
815 if (MO->isUse())
816 continue;
Andrew Trick5749b8b2013-06-21 18:33:26 +0000817 MIBundleOperands::PhysRegInfo RI =
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +0000818 MIBundleOperands(*FoldMI).analyzePhysReg(Reg, &TRI);
Matthias Braun60d69e22015-12-11 19:42:09 +0000819 if (RI.FullyDefined)
Andrew Trick5749b8b2013-06-21 18:33:26 +0000820 continue;
821 // FoldMI does not define this physreg. Remove the LI segment.
822 assert(MO->isDead() && "Cannot fold physreg def");
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000823 SlotIndex Idx = LIS.getInstructionIndex(*MI).getRegSlot();
Matthias Brauncfb8ad22015-01-21 18:50:21 +0000824 LIS.removePhysRegDefAt(Reg, Idx);
Andrew Trick5749b8b2013-06-21 18:33:26 +0000825 }
Mark Lacey9d8103d2013-08-14 23:50:16 +0000826
Wei Mi9a16d652016-04-13 03:08:27 +0000827 int FI;
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +0000828 if (TII.isStoreToStackSlot(*MI, FI) &&
829 HSpiller.rmFromMergeableSpills(*MI, FI))
Wei Mi9a16d652016-04-13 03:08:27 +0000830 --NumSpills;
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000831 LIS.ReplaceMachineInstrInMaps(*MI, *FoldMI);
Jakob Stoklund Olesenbd953d12010-07-09 17:29:08 +0000832 MI->eraseFromParent();
Jakob Stoklund Oleseneef48b62011-11-10 00:17:03 +0000833
Mark Lacey9d8103d2013-08-14 23:50:16 +0000834 // Insert any new instructions other than FoldMI into the LIS maps.
835 assert(!MIS.empty() && "Unexpected empty span of instructions!");
Craig Topper73275a22015-12-24 05:20:40 +0000836 for (MachineInstr &MI : MIS)
837 if (&MI != FoldMI)
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000838 LIS.InsertMachineInstrInMaps(MI);
Mark Lacey9d8103d2013-08-14 23:50:16 +0000839
Jakob Stoklund Oleseneef48b62011-11-10 00:17:03 +0000840 // TII.foldMemoryOperand may have left some implicit operands on the
841 // instruction. Strip them.
842 if (ImpReg)
843 for (unsigned i = FoldMI->getNumOperands(); i; --i) {
844 MachineOperand &MO = FoldMI->getOperand(i - 1);
845 if (!MO.isReg() || !MO.isImplicit())
846 break;
847 if (MO.getReg() == ImpReg)
848 FoldMI->RemoveOperand(i - 1);
849 }
850
Mark Lacey9d8103d2013-08-14 23:50:16 +0000851 DEBUG(dumpMachineInstrRangeWithSlotIndex(MIS.begin(), MIS.end(), LIS,
852 "folded"));
853
Jakob Stoklund Olesenc94c9672011-09-15 18:22:52 +0000854 if (!WasCopy)
855 ++NumFolded;
Wei Mi9a16d652016-04-13 03:08:27 +0000856 else if (Ops.front().second == 0) {
Jakob Stoklund Olesenc94c9672011-09-15 18:22:52 +0000857 ++NumSpills;
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +0000858 HSpiller.addToMergeableSpills(*FoldMI, StackSlot, Original);
Wei Mi9a16d652016-04-13 03:08:27 +0000859 } else
Jakob Stoklund Olesenc94c9672011-09-15 18:22:52 +0000860 ++NumReloads;
Jakob Stoklund Olesen8656a452010-07-01 00:13:04 +0000861 return true;
862}
863
Mark Lacey9d8103d2013-08-14 23:50:16 +0000864void InlineSpiller::insertReload(unsigned NewVReg,
Jakob Stoklund Olesen9f294a92011-04-18 20:23:27 +0000865 SlotIndex Idx,
Jakob Stoklund Olesenbde96ad2010-06-30 23:03:52 +0000866 MachineBasicBlock::iterator MI) {
867 MachineBasicBlock &MBB = *MI->getParent();
Mark Lacey9d8103d2013-08-14 23:50:16 +0000868
869 MachineInstrSpan MIS(MI);
870 TII.loadRegFromStackSlot(MBB, MI, NewVReg, StackSlot,
871 MRI.getRegClass(NewVReg), &TRI);
872
873 LIS.InsertMachineInstrRangeInMaps(MIS.begin(), MI);
874
875 DEBUG(dumpMachineInstrRangeWithSlotIndex(MIS.begin(), MI, LIS, "reload",
876 NewVReg));
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +0000877 ++NumReloads;
Jakob Stoklund Olesenbde96ad2010-06-30 23:03:52 +0000878}
879
Quentin Colombetc6689352017-06-05 23:51:27 +0000880/// Check if \p Def fully defines a VReg with an undefined value.
881/// If that's the case, that means the value of VReg is actually
882/// not relevant.
883static bool isFullUndefDef(const MachineInstr &Def) {
884 if (!Def.isImplicitDef())
885 return false;
886 assert(Def.getNumOperands() == 1 &&
887 "Implicit def with more than one definition");
888 // We can say that the VReg defined by Def is undef, only if it is
889 // fully defined by Def. Otherwise, some of the lanes may not be
890 // undef and the value of the VReg matters.
891 return !Def.getOperand(0).getSubReg();
892}
893
Mark Lacey9d8103d2013-08-14 23:50:16 +0000894/// insertSpill - Insert a spill of NewVReg after MI.
895void InlineSpiller::insertSpill(unsigned NewVReg, bool isKill,
896 MachineBasicBlock::iterator MI) {
Jakob Stoklund Olesenbde96ad2010-06-30 23:03:52 +0000897 MachineBasicBlock &MBB = *MI->getParent();
Mark Lacey9d8103d2013-08-14 23:50:16 +0000898
899 MachineInstrSpan MIS(MI);
Quentin Colombet9e9d6382017-06-07 00:22:07 +0000900 bool IsRealSpill = true;
901 if (isFullUndefDef(*MI)) {
Quentin Colombetc6689352017-06-05 23:51:27 +0000902 // Don't spill undef value.
903 // Anything works for undef, in particular keeping the memory
904 // uninitialized is a viable option and it saves code size and
905 // run time.
906 BuildMI(MBB, std::next(MI), MI->getDebugLoc(), TII.get(TargetOpcode::KILL))
907 .addReg(NewVReg, getKillRegState(isKill));
Quentin Colombet9e9d6382017-06-07 00:22:07 +0000908 IsRealSpill = false;
909 } else
Quentin Colombetc6689352017-06-05 23:51:27 +0000910 TII.storeRegToStackSlot(MBB, std::next(MI), NewVReg, isKill, StackSlot,
911 MRI.getRegClass(NewVReg), &TRI);
Mark Lacey9d8103d2013-08-14 23:50:16 +0000912
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000913 LIS.InsertMachineInstrRangeInMaps(std::next(MI), MIS.end());
Mark Lacey9d8103d2013-08-14 23:50:16 +0000914
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000915 DEBUG(dumpMachineInstrRangeWithSlotIndex(std::next(MI), MIS.end(), LIS,
Mark Lacey9d8103d2013-08-14 23:50:16 +0000916 "spill"));
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +0000917 ++NumSpills;
Quentin Colombet9e9d6382017-06-07 00:22:07 +0000918 if (IsRealSpill)
919 HSpiller.addToMergeableSpills(*std::next(MI), StackSlot, Original);
Jakob Stoklund Olesenbde96ad2010-06-30 23:03:52 +0000920}
921
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000922/// spillAroundUses - insert spill code around each use of Reg.
923void InlineSpiller::spillAroundUses(unsigned Reg) {
Jakob Stoklund Olesen31a0b5e2011-05-11 18:25:10 +0000924 DEBUG(dbgs() << "spillAroundUses " << PrintReg(Reg) << '\n');
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +0000925 LiveInterval &OldLI = LIS.getInterval(Reg);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000926
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000927 // Iterate over instructions using Reg.
Owen Andersonabb90c92014-03-13 06:02:25 +0000928 for (MachineRegisterInfo::reg_bundle_iterator
929 RegI = MRI.reg_bundle_begin(Reg), E = MRI.reg_bundle_end();
930 RegI != E; ) {
Owen Andersonec5d4802014-03-14 05:02:18 +0000931 MachineInstr *MI = &*(RegI++);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000932
Jakob Stoklund Olesencf6c5c92010-07-02 19:54:40 +0000933 // Debug values are not allowed to affect codegen.
934 if (MI->isDebugValue()) {
935 // Modify DBG_VALUE now that the value is in a spill slot.
David Blaikie0252265b2013-06-16 20:34:15 +0000936 MachineBasicBlock *MBB = MI->getParent();
Adrian Prantl6825fb62017-04-18 01:21:53 +0000937 DEBUG(dbgs() << "Modifying debug info due to spill:\t" << *MI);
938 buildDbgValueForSpill(*MBB, MI, *MI, StackSlot);
939 MBB->erase(MI);
Jakob Stoklund Olesencf6c5c92010-07-02 19:54:40 +0000940 continue;
941 }
942
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000943 // Ignore copies to/from snippets. We'll delete them.
944 if (SnippetCopies.count(MI))
945 continue;
946
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000947 // Stack slot accesses may coalesce away.
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +0000948 if (coalesceStackAccess(MI, Reg))
Jakob Stoklund Olesen7fd49052010-08-04 22:35:11 +0000949 continue;
950
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000951 // Analyze instruction.
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000952 SmallVector<std::pair<MachineInstr*, unsigned>, 8> Ops;
James Molloy381fab92012-09-12 10:03:31 +0000953 MIBundleOperands::VirtRegInfo RI =
Duncan P. N. Exon Smithf9ab4162016-02-27 17:05:33 +0000954 MIBundleOperands(*MI).analyzeVirtReg(Reg, &Ops);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000955
Jakob Stoklund Olesen9f294a92011-04-18 20:23:27 +0000956 // Find the slot index where this instruction reads and writes OldLI.
957 // This is usually the def slot, except for tied early clobbers.
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +0000958 SlotIndex Idx = LIS.getInstructionIndex(*MI).getRegSlot();
Jakob Stoklund Olesen90b5e562011-11-13 20:45:27 +0000959 if (VNInfo *VNI = OldLI.getVNInfoAt(Idx.getRegSlot(true)))
Jakob Stoklund Olesen9f294a92011-04-18 20:23:27 +0000960 if (SlotIndex::isSameInstr(Idx, VNI->def))
961 Idx = VNI->def;
962
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000963 // Check for a sibling copy.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000964 unsigned SibReg = isFullCopyOf(*MI, Reg);
Jakob Stoklund Olesene55003f2011-03-20 05:44:58 +0000965 if (SibReg && isSibling(SibReg)) {
Jakob Stoklund Olesen31a0b5e2011-05-11 18:25:10 +0000966 // This may actually be a copy between snippets.
967 if (isRegToSpill(SibReg)) {
968 DEBUG(dbgs() << "Found new snippet copy: " << *MI);
969 SnippetCopies.insert(MI);
970 continue;
971 }
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000972 if (RI.Writes) {
Wei Mi9a16d652016-04-13 03:08:27 +0000973 if (hoistSpillInsideBB(OldLI, *MI)) {
Jakob Stoklund Olesene55003f2011-03-20 05:44:58 +0000974 // This COPY is now dead, the value is already in the stack slot.
975 MI->getOperand(0).setIsDead();
976 DeadDefs.push_back(MI);
977 continue;
978 }
979 } else {
980 // This is a reload for a sib-reg copy. Drop spills downstream.
Jakob Stoklund Olesene55003f2011-03-20 05:44:58 +0000981 LiveInterval &SibLI = LIS.getInterval(SibReg);
982 eliminateRedundantSpills(SibLI, SibLI.getVNInfoAt(Idx));
983 // The COPY will fold to a reload below.
984 }
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +0000985 }
986
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000987 // Attempt to fold memory ops.
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000988 if (foldMemoryOperand(Ops))
Jakob Stoklund Olesen96037182010-07-02 17:44:57 +0000989 continue;
990
Mark Lacey9d8103d2013-08-14 23:50:16 +0000991 // Create a new virtual register for spill/fill.
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000992 // FIXME: Infer regclass from instruction alone.
Mark Lacey9d8103d2013-08-14 23:50:16 +0000993 unsigned NewVReg = Edit->createFrom(Reg);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000994
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +0000995 if (RI.Reads)
Mark Lacey9d8103d2013-08-14 23:50:16 +0000996 insertReload(NewVReg, Idx, MI);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +0000997
998 // Rewrite instruction operands.
999 bool hasLiveDef = false;
Craig Topper73275a22015-12-24 05:20:40 +00001000 for (const auto &OpPair : Ops) {
1001 MachineOperand &MO = OpPair.first->getOperand(OpPair.second);
Mark Lacey9d8103d2013-08-14 23:50:16 +00001002 MO.setReg(NewVReg);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +00001003 if (MO.isUse()) {
Craig Topper73275a22015-12-24 05:20:40 +00001004 if (!OpPair.first->isRegTiedToDefOperand(OpPair.second))
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +00001005 MO.setIsKill();
1006 } else {
1007 if (!MO.isDead())
1008 hasLiveDef = true;
1009 }
1010 }
Mark Lacey9d8103d2013-08-14 23:50:16 +00001011 DEBUG(dbgs() << "\trewrite: " << Idx << '\t' << *MI << '\n');
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +00001012
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +00001013 // FIXME: Use a second vreg if instruction has no tied ops.
Mark Lacey9d8103d2013-08-14 23:50:16 +00001014 if (RI.Writes)
Jakob Stoklund Olesenabe8c092012-03-01 01:43:25 +00001015 if (hasLiveDef)
Mark Lacey9d8103d2013-08-14 23:50:16 +00001016 insertSpill(NewVReg, true, MI);
Jakob Stoklund Olesenf8889112010-06-29 23:58:39 +00001017 }
1018}
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001019
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001020/// spillAll - Spill all registers remaining after rematerialization.
1021void InlineSpiller::spillAll() {
1022 // Update LiveStacks now that we are committed to spilling.
1023 if (StackSlot == VirtRegMap::NO_STACK_SLOT) {
1024 StackSlot = VRM.assignVirt2StackSlot(Original);
1025 StackInt = &LSS.getOrCreateInterval(StackSlot, MRI.getRegClass(Original));
Jakob Stoklund Olesenad6b22e2012-02-04 05:20:49 +00001026 StackInt->getNextValue(SlotIndex(), LSS.getVNInfoAllocator());
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001027 } else
1028 StackInt = &LSS.getInterval(StackSlot);
1029
1030 if (Original != Edit->getReg())
1031 VRM.assignVirt2StackSlot(Edit->getReg(), StackSlot);
1032
1033 assert(StackInt->getNumValNums() == 1 && "Bad stack interval values");
Craig Topper73275a22015-12-24 05:20:40 +00001034 for (unsigned Reg : RegsToSpill)
1035 StackInt->MergeSegmentsInAsValue(LIS.getInterval(Reg),
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001036 StackInt->getValNumInfo(0));
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001037 DEBUG(dbgs() << "Merged spilled regs: " << *StackInt << '\n');
1038
1039 // Spill around uses of all RegsToSpill.
Craig Topper73275a22015-12-24 05:20:40 +00001040 for (unsigned Reg : RegsToSpill)
1041 spillAroundUses(Reg);
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001042
1043 // Hoisted spills may cause dead code.
1044 if (!DeadDefs.empty()) {
1045 DEBUG(dbgs() << "Eliminating " << DeadDefs.size() << " dead defs\n");
Wei Mic0223702016-07-08 21:08:09 +00001046 Edit->eliminateDeadDefs(DeadDefs, RegsToSpill, AA);
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001047 }
1048
1049 // Finally delete the SnippetCopies.
Craig Topper73275a22015-12-24 05:20:40 +00001050 for (unsigned Reg : RegsToSpill) {
Owen Andersonabb90c92014-03-13 06:02:25 +00001051 for (MachineRegisterInfo::reg_instr_iterator
Craig Topper73275a22015-12-24 05:20:40 +00001052 RI = MRI.reg_instr_begin(Reg), E = MRI.reg_instr_end();
Owen Andersonabb90c92014-03-13 06:02:25 +00001053 RI != E; ) {
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001054 MachineInstr &MI = *(RI++);
1055 assert(SnippetCopies.count(&MI) && "Remaining use wasn't a snippet copy");
Jakob Stoklund Olesen31a0b5e2011-05-11 18:25:10 +00001056 // FIXME: Do this with a LiveRangeEdit callback.
Jakob Stoklund Olesen31a0b5e2011-05-11 18:25:10 +00001057 LIS.RemoveMachineInstrFromMaps(MI);
Duncan P. N. Exon Smith3ac9cc62016-02-27 06:40:41 +00001058 MI.eraseFromParent();
Jakob Stoklund Olesen31a0b5e2011-05-11 18:25:10 +00001059 }
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001060 }
1061
1062 // Delete all spilled registers.
Craig Topper73275a22015-12-24 05:20:40 +00001063 for (unsigned Reg : RegsToSpill)
1064 Edit->eraseVirtReg(Reg);
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001065}
1066
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001067void InlineSpiller::spill(LiveRangeEdit &edit) {
Jakob Stoklund Olesenc5a8c082011-05-05 17:22:53 +00001068 ++NumSpilledRanges;
Jakob Stoklund Olesena00bab22011-03-14 19:56:43 +00001069 Edit = &edit;
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001070 assert(!TargetRegisterInfo::isStackSlot(edit.getReg())
1071 && "Trying to spill a stack slot.");
Jakob Stoklund Olesena0d5ec12011-03-15 21:13:25 +00001072 // Share a stack slot among all descendants of Original.
1073 Original = VRM.getOriginal(edit.getReg());
1074 StackSlot = VRM.getStackSlot(Original);
Craig Topperc0196b12014-04-14 00:51:57 +00001075 StackInt = nullptr;
Jakob Stoklund Olesena0d5ec12011-03-15 21:13:25 +00001076
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001077 DEBUG(dbgs() << "Inline spilling "
Craig Toppercf0444b2014-11-17 05:50:14 +00001078 << TRI.getRegClassName(MRI.getRegClass(edit.getReg()))
Matthias Braunf6fe6bf2013-10-10 21:29:05 +00001079 << ':' << edit.getParent()
Mark Lacey9d8103d2013-08-14 23:50:16 +00001080 << "\nFrom original " << PrintReg(Original) << '\n');
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001081 assert(edit.getParent().isSpillable() &&
1082 "Attempting to spill already spilled value.");
Jakob Stoklund Olesen27320cb2011-03-18 04:23:06 +00001083 assert(DeadDefs.empty() && "Previous spill didn't remove dead defs");
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001084
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001085 collectRegsToSpill();
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001086 reMaterializeAll();
1087
1088 // Remat may handle everything.
Jakob Stoklund Olesene991f722011-03-29 21:20:19 +00001089 if (!RegsToSpill.empty())
1090 spillAll();
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001091
Benjamin Kramere2a1d892013-06-17 19:00:36 +00001092 Edit->calculateRegClassAndHint(MF, Loops, MBFI);
Jakob Stoklund Olesena86595e2011-03-12 04:17:20 +00001093}
Wei Mi9a16d652016-04-13 03:08:27 +00001094
1095/// Optimizations after all the reg selections and spills are done.
Wei Mi963f2df2016-04-15 23:16:44 +00001096void InlineSpiller::postOptimization() { HSpiller.hoistAllSpills(); }
Wei Mi9a16d652016-04-13 03:08:27 +00001097
1098/// When a spill is inserted, add the spill to MergeableSpills map.
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +00001099void HoistSpillHelper::addToMergeableSpills(MachineInstr &Spill, int StackSlot,
Wei Mi9a16d652016-04-13 03:08:27 +00001100 unsigned Original) {
Wei Mic0d06642017-09-13 21:41:30 +00001101 BumpPtrAllocator &Allocator = LIS.getVNInfoAllocator();
1102 LiveInterval &OrigLI = LIS.getInterval(Original);
1103 // save a copy of LiveInterval in StackSlotToOrigLI because the original
1104 // LiveInterval may be cleared after all its references are spilled.
1105 if (StackSlotToOrigLI.find(StackSlot) == StackSlotToOrigLI.end()) {
1106 auto LI = llvm::make_unique<LiveInterval>(OrigLI.reg, OrigLI.weight);
1107 LI->assign(OrigLI, Allocator);
1108 StackSlotToOrigLI[StackSlot] = std::move(LI);
1109 }
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +00001110 SlotIndex Idx = LIS.getInstructionIndex(Spill);
Wei Mic0d06642017-09-13 21:41:30 +00001111 VNInfo *OrigVNI = StackSlotToOrigLI[StackSlot]->getVNInfoAt(Idx.getRegSlot());
Wei Mi9a16d652016-04-13 03:08:27 +00001112 std::pair<int, VNInfo *> MIdx = std::make_pair(StackSlot, OrigVNI);
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +00001113 MergeableSpills[MIdx].insert(&Spill);
Wei Mi9a16d652016-04-13 03:08:27 +00001114}
1115
1116/// When a spill is removed, remove the spill from MergeableSpills map.
1117/// Return true if the spill is removed successfully.
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +00001118bool HoistSpillHelper::rmFromMergeableSpills(MachineInstr &Spill,
Wei Mi9a16d652016-04-13 03:08:27 +00001119 int StackSlot) {
Wei Mic0d06642017-09-13 21:41:30 +00001120 auto It = StackSlotToOrigLI.find(StackSlot);
1121 if (It == StackSlotToOrigLI.end())
Wei Mi9a16d652016-04-13 03:08:27 +00001122 return false;
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +00001123 SlotIndex Idx = LIS.getInstructionIndex(Spill);
Wei Mic0d06642017-09-13 21:41:30 +00001124 VNInfo *OrigVNI = It->second->getVNInfoAt(Idx.getRegSlot());
Wei Mi9a16d652016-04-13 03:08:27 +00001125 std::pair<int, VNInfo *> MIdx = std::make_pair(StackSlot, OrigVNI);
Duncan P. N. Exon Smith91298732016-06-30 23:28:15 +00001126 return MergeableSpills[MIdx].erase(&Spill);
Wei Mi9a16d652016-04-13 03:08:27 +00001127}
1128
1129/// Check BB to see if it is a possible target BB to place a hoisted spill,
1130/// i.e., there should be a living sibling of OrigReg at the insert point.
Wei Mic0d06642017-09-13 21:41:30 +00001131bool HoistSpillHelper::isSpillCandBB(LiveInterval &OrigLI, VNInfo &OrigVNI,
Wei Mi9a16d652016-04-13 03:08:27 +00001132 MachineBasicBlock &BB, unsigned &LiveReg) {
1133 SlotIndex Idx;
Wei Mic0d06642017-09-13 21:41:30 +00001134 unsigned OrigReg = OrigLI.reg;
Wei Mif3c8f532016-05-23 19:39:19 +00001135 MachineBasicBlock::iterator MI = IPA.getLastInsertPointIter(OrigLI, BB);
Wei Mi9a16d652016-04-13 03:08:27 +00001136 if (MI != BB.end())
1137 Idx = LIS.getInstructionIndex(*MI);
1138 else
1139 Idx = LIS.getMBBEndIdx(&BB).getPrevSlot();
1140 SmallSetVector<unsigned, 16> &Siblings = Virt2SiblingsMap[OrigReg];
Wei Mic0d06642017-09-13 21:41:30 +00001141 assert(OrigLI.getVNInfoAt(Idx) == &OrigVNI && "Unexpected VNI");
Wei Mi9a16d652016-04-13 03:08:27 +00001142
1143 for (auto const SibReg : Siblings) {
1144 LiveInterval &LI = LIS.getInterval(SibReg);
1145 VNInfo *VNI = LI.getVNInfoAt(Idx);
1146 if (VNI) {
1147 LiveReg = SibReg;
1148 return true;
1149 }
1150 }
1151 return false;
1152}
1153
Eric Christopher75d661a2016-05-04 21:45:36 +00001154/// Remove redundant spills in the same BB. Save those redundant spills in
Wei Mi9a16d652016-04-13 03:08:27 +00001155/// SpillsToRm, and save the spill to keep and its BB in SpillBBToSpill map.
Wei Mi9a16d652016-04-13 03:08:27 +00001156void HoistSpillHelper::rmRedundantSpills(
1157 SmallPtrSet<MachineInstr *, 16> &Spills,
1158 SmallVectorImpl<MachineInstr *> &SpillsToRm,
1159 DenseMap<MachineDomTreeNode *, MachineInstr *> &SpillBBToSpill) {
1160 // For each spill saw, check SpillBBToSpill[] and see if its BB already has
1161 // another spill inside. If a BB contains more than one spill, only keep the
1162 // earlier spill with smaller SlotIndex.
1163 for (const auto CurrentSpill : Spills) {
1164 MachineBasicBlock *Block = CurrentSpill->getParent();
Bjorn Pettersson3c6ce732017-01-04 09:41:56 +00001165 MachineDomTreeNode *Node = MDT.getBase().getNode(Block);
Wei Mi9a16d652016-04-13 03:08:27 +00001166 MachineInstr *PrevSpill = SpillBBToSpill[Node];
1167 if (PrevSpill) {
1168 SlotIndex PIdx = LIS.getInstructionIndex(*PrevSpill);
1169 SlotIndex CIdx = LIS.getInstructionIndex(*CurrentSpill);
1170 MachineInstr *SpillToRm = (CIdx > PIdx) ? CurrentSpill : PrevSpill;
1171 MachineInstr *SpillToKeep = (CIdx > PIdx) ? PrevSpill : CurrentSpill;
1172 SpillsToRm.push_back(SpillToRm);
Bjorn Pettersson3c6ce732017-01-04 09:41:56 +00001173 SpillBBToSpill[MDT.getBase().getNode(Block)] = SpillToKeep;
Wei Mi9a16d652016-04-13 03:08:27 +00001174 } else {
Bjorn Pettersson3c6ce732017-01-04 09:41:56 +00001175 SpillBBToSpill[MDT.getBase().getNode(Block)] = CurrentSpill;
Wei Mi9a16d652016-04-13 03:08:27 +00001176 }
1177 }
1178 for (const auto SpillToRm : SpillsToRm)
1179 Spills.erase(SpillToRm);
1180}
1181
1182/// Starting from \p Root find a top-down traversal order of the dominator
1183/// tree to visit all basic blocks containing the elements of \p Spills.
1184/// Redundant spills will be found and put into \p SpillsToRm at the same
1185/// time. \p SpillBBToSpill will be populated as part of the process and
1186/// maps a basic block to the first store occurring in the basic block.
1187/// \post SpillsToRm.union(Spills\@post) == Spills\@pre
Wei Mi9a16d652016-04-13 03:08:27 +00001188void HoistSpillHelper::getVisitOrders(
1189 MachineBasicBlock *Root, SmallPtrSet<MachineInstr *, 16> &Spills,
1190 SmallVectorImpl<MachineDomTreeNode *> &Orders,
1191 SmallVectorImpl<MachineInstr *> &SpillsToRm,
1192 DenseMap<MachineDomTreeNode *, unsigned> &SpillsToKeep,
1193 DenseMap<MachineDomTreeNode *, MachineInstr *> &SpillBBToSpill) {
1194 // The set contains all the possible BB nodes to which we may hoist
1195 // original spills.
1196 SmallPtrSet<MachineDomTreeNode *, 8> WorkSet;
1197 // Save the BB nodes on the path from the first BB node containing
Eric Christopher75d661a2016-05-04 21:45:36 +00001198 // non-redundant spill to the Root node.
Wei Mi9a16d652016-04-13 03:08:27 +00001199 SmallPtrSet<MachineDomTreeNode *, 8> NodesOnPath;
1200 // All the spills to be hoisted must originate from a single def instruction
1201 // to the OrigReg. It means the def instruction should dominate all the spills
1202 // to be hoisted. We choose the BB where the def instruction is located as
1203 // the Root.
1204 MachineDomTreeNode *RootIDomNode = MDT[Root]->getIDom();
1205 // For every node on the dominator tree with spill, walk up on the dominator
1206 // tree towards the Root node until it is reached. If there is other node
1207 // containing spill in the middle of the path, the previous spill saw will
Eric Christopher75d661a2016-05-04 21:45:36 +00001208 // be redundant and the node containing it will be removed. All the nodes on
1209 // the path starting from the first node with non-redundant spill to the Root
Wei Mi9a16d652016-04-13 03:08:27 +00001210 // node will be added to the WorkSet, which will contain all the possible
1211 // locations where spills may be hoisted to after the loop below is done.
1212 for (const auto Spill : Spills) {
1213 MachineBasicBlock *Block = Spill->getParent();
1214 MachineDomTreeNode *Node = MDT[Block];
1215 MachineInstr *SpillToRm = nullptr;
1216 while (Node != RootIDomNode) {
1217 // If Node dominates Block, and it already contains a spill, the spill in
Eric Christopher75d661a2016-05-04 21:45:36 +00001218 // Block will be redundant.
Wei Mi9a16d652016-04-13 03:08:27 +00001219 if (Node != MDT[Block] && SpillBBToSpill[Node]) {
1220 SpillToRm = SpillBBToSpill[MDT[Block]];
1221 break;
1222 /// If we see the Node already in WorkSet, the path from the Node to
1223 /// the Root node must already be traversed by another spill.
1224 /// Then no need to repeat.
1225 } else if (WorkSet.count(Node)) {
1226 break;
1227 } else {
1228 NodesOnPath.insert(Node);
1229 }
1230 Node = Node->getIDom();
1231 }
1232 if (SpillToRm) {
1233 SpillsToRm.push_back(SpillToRm);
1234 } else {
1235 // Add a BB containing the original spills to SpillsToKeep -- i.e.,
1236 // set the initial status before hoisting start. The value of BBs
1237 // containing original spills is set to 0, in order to descriminate
1238 // with BBs containing hoisted spills which will be inserted to
1239 // SpillsToKeep later during hoisting.
1240 SpillsToKeep[MDT[Block]] = 0;
1241 WorkSet.insert(NodesOnPath.begin(), NodesOnPath.end());
1242 }
1243 NodesOnPath.clear();
1244 }
1245
1246 // Sort the nodes in WorkSet in top-down order and save the nodes
1247 // in Orders. Orders will be used for hoisting in runHoistSpills.
1248 unsigned idx = 0;
Bjorn Pettersson3c6ce732017-01-04 09:41:56 +00001249 Orders.push_back(MDT.getBase().getNode(Root));
Wei Mi9a16d652016-04-13 03:08:27 +00001250 do {
1251 MachineDomTreeNode *Node = Orders[idx++];
1252 const std::vector<MachineDomTreeNode *> &Children = Node->getChildren();
1253 unsigned NumChildren = Children.size();
1254 for (unsigned i = 0; i != NumChildren; ++i) {
1255 MachineDomTreeNode *Child = Children[i];
1256 if (WorkSet.count(Child))
1257 Orders.push_back(Child);
1258 }
1259 } while (idx != Orders.size());
1260 assert(Orders.size() == WorkSet.size() &&
1261 "Orders have different size with WorkSet");
1262
1263#ifndef NDEBUG
1264 DEBUG(dbgs() << "Orders size is " << Orders.size() << "\n");
1265 SmallVector<MachineDomTreeNode *, 32>::reverse_iterator RIt = Orders.rbegin();
1266 for (; RIt != Orders.rend(); RIt++)
1267 DEBUG(dbgs() << "BB" << (*RIt)->getBlock()->getNumber() << ",");
1268 DEBUG(dbgs() << "\n");
1269#endif
1270}
1271
1272/// Try to hoist spills according to BB hotness. The spills to removed will
1273/// be saved in \p SpillsToRm. The spills to be inserted will be saved in
1274/// \p SpillsToIns.
Wei Mi9a16d652016-04-13 03:08:27 +00001275void HoistSpillHelper::runHoistSpills(
Wei Mic0d06642017-09-13 21:41:30 +00001276 LiveInterval &OrigLI, VNInfo &OrigVNI,
1277 SmallPtrSet<MachineInstr *, 16> &Spills,
Wei Mi9a16d652016-04-13 03:08:27 +00001278 SmallVectorImpl<MachineInstr *> &SpillsToRm,
1279 DenseMap<MachineBasicBlock *, unsigned> &SpillsToIns) {
1280 // Visit order of dominator tree nodes.
1281 SmallVector<MachineDomTreeNode *, 32> Orders;
1282 // SpillsToKeep contains all the nodes where spills are to be inserted
1283 // during hoisting. If the spill to be inserted is an original spill
1284 // (not a hoisted one), the value of the map entry is 0. If the spill
1285 // is a hoisted spill, the value of the map entry is the VReg to be used
1286 // as the source of the spill.
1287 DenseMap<MachineDomTreeNode *, unsigned> SpillsToKeep;
1288 // Map from BB to the first spill inside of it.
1289 DenseMap<MachineDomTreeNode *, MachineInstr *> SpillBBToSpill;
1290
1291 rmRedundantSpills(Spills, SpillsToRm, SpillBBToSpill);
1292
1293 MachineBasicBlock *Root = LIS.getMBBFromIndex(OrigVNI.def);
1294 getVisitOrders(Root, Spills, Orders, SpillsToRm, SpillsToKeep,
1295 SpillBBToSpill);
1296
1297 // SpillsInSubTreeMap keeps the map from a dom tree node to a pair of
1298 // nodes set and the cost of all the spills inside those nodes.
1299 // The nodes set are the locations where spills are to be inserted
1300 // in the subtree of current node.
Eugene Zelenko900b6332017-08-29 22:32:07 +00001301 using NodesCostPair =
1302 std::pair<SmallPtrSet<MachineDomTreeNode *, 16>, BlockFrequency>;
Wei Mi9a16d652016-04-13 03:08:27 +00001303 DenseMap<MachineDomTreeNode *, NodesCostPair> SpillsInSubTreeMap;
Eugene Zelenko900b6332017-08-29 22:32:07 +00001304
Wei Mi9a16d652016-04-13 03:08:27 +00001305 // Iterate Orders set in reverse order, which will be a bottom-up order
1306 // in the dominator tree. Once we visit a dom tree node, we know its
1307 // children have already been visited and the spill locations in the
1308 // subtrees of all the children have been determined.
1309 SmallVector<MachineDomTreeNode *, 32>::reverse_iterator RIt = Orders.rbegin();
1310 for (; RIt != Orders.rend(); RIt++) {
1311 MachineBasicBlock *Block = (*RIt)->getBlock();
1312
1313 // If Block contains an original spill, simply continue.
1314 if (SpillsToKeep.find(*RIt) != SpillsToKeep.end() && !SpillsToKeep[*RIt]) {
1315 SpillsInSubTreeMap[*RIt].first.insert(*RIt);
1316 // SpillsInSubTreeMap[*RIt].second contains the cost of spill.
1317 SpillsInSubTreeMap[*RIt].second = MBFI.getBlockFreq(Block);
1318 continue;
1319 }
1320
1321 // Collect spills in subtree of current node (*RIt) to
1322 // SpillsInSubTreeMap[*RIt].first.
1323 const std::vector<MachineDomTreeNode *> &Children = (*RIt)->getChildren();
1324 unsigned NumChildren = Children.size();
1325 for (unsigned i = 0; i != NumChildren; ++i) {
1326 MachineDomTreeNode *Child = Children[i];
1327 if (SpillsInSubTreeMap.find(Child) == SpillsInSubTreeMap.end())
1328 continue;
1329 // The stmt "SpillsInSubTree = SpillsInSubTreeMap[*RIt].first" below
1330 // should be placed before getting the begin and end iterators of
1331 // SpillsInSubTreeMap[Child].first, or else the iterators may be
1332 // invalidated when SpillsInSubTreeMap[*RIt] is seen the first time
1333 // and the map grows and then the original buckets in the map are moved.
1334 SmallPtrSet<MachineDomTreeNode *, 16> &SpillsInSubTree =
1335 SpillsInSubTreeMap[*RIt].first;
1336 BlockFrequency &SubTreeCost = SpillsInSubTreeMap[*RIt].second;
1337 SubTreeCost += SpillsInSubTreeMap[Child].second;
1338 auto BI = SpillsInSubTreeMap[Child].first.begin();
1339 auto EI = SpillsInSubTreeMap[Child].first.end();
1340 SpillsInSubTree.insert(BI, EI);
1341 SpillsInSubTreeMap.erase(Child);
1342 }
1343
1344 SmallPtrSet<MachineDomTreeNode *, 16> &SpillsInSubTree =
1345 SpillsInSubTreeMap[*RIt].first;
1346 BlockFrequency &SubTreeCost = SpillsInSubTreeMap[*RIt].second;
1347 // No spills in subtree, simply continue.
1348 if (SpillsInSubTree.empty())
1349 continue;
1350
1351 // Check whether Block is a possible candidate to insert spill.
1352 unsigned LiveReg = 0;
Wei Mic0d06642017-09-13 21:41:30 +00001353 if (!isSpillCandBB(OrigLI, OrigVNI, *Block, LiveReg))
Wei Mi9a16d652016-04-13 03:08:27 +00001354 continue;
1355
1356 // If there are multiple spills that could be merged, bias a little
1357 // to hoist the spill.
1358 BranchProbability MarginProb = (SpillsInSubTree.size() > 1)
1359 ? BranchProbability(9, 10)
1360 : BranchProbability(1, 1);
1361 if (SubTreeCost > MBFI.getBlockFreq(Block) * MarginProb) {
1362 // Hoist: Move spills to current Block.
1363 for (const auto SpillBB : SpillsInSubTree) {
1364 // When SpillBB is a BB contains original spill, insert the spill
1365 // to SpillsToRm.
1366 if (SpillsToKeep.find(SpillBB) != SpillsToKeep.end() &&
1367 !SpillsToKeep[SpillBB]) {
1368 MachineInstr *SpillToRm = SpillBBToSpill[SpillBB];
1369 SpillsToRm.push_back(SpillToRm);
1370 }
1371 // SpillBB will not contain spill anymore, remove it from SpillsToKeep.
1372 SpillsToKeep.erase(SpillBB);
1373 }
1374 // Current Block is the BB containing the new hoisted spill. Add it to
1375 // SpillsToKeep. LiveReg is the source of the new spill.
1376 SpillsToKeep[*RIt] = LiveReg;
1377 DEBUG({
1378 dbgs() << "spills in BB: ";
1379 for (const auto Rspill : SpillsInSubTree)
1380 dbgs() << Rspill->getBlock()->getNumber() << " ";
1381 dbgs() << "were promoted to BB" << (*RIt)->getBlock()->getNumber()
1382 << "\n";
1383 });
1384 SpillsInSubTree.clear();
1385 SpillsInSubTree.insert(*RIt);
1386 SubTreeCost = MBFI.getBlockFreq(Block);
1387 }
1388 }
1389 // For spills in SpillsToKeep with LiveReg set (i.e., not original spill),
1390 // save them to SpillsToIns.
1391 for (const auto Ent : SpillsToKeep) {
1392 if (Ent.second)
1393 SpillsToIns[Ent.first->getBlock()] = Ent.second;
1394 }
1395}
1396
Eric Christopher75d661a2016-05-04 21:45:36 +00001397/// For spills with equal values, remove redundant spills and hoist those left
Wei Mi9a16d652016-04-13 03:08:27 +00001398/// to less hot spots.
1399///
1400/// Spills with equal values will be collected into the same set in
1401/// MergeableSpills when spill is inserted. These equal spills are originated
Eric Christopher75d661a2016-05-04 21:45:36 +00001402/// from the same defining instruction and are dominated by the instruction.
1403/// Before hoisting all the equal spills, redundant spills inside in the same
1404/// BB are first marked to be deleted. Then starting from the spills left, walk
1405/// up on the dominator tree towards the Root node where the define instruction
Wei Mi9a16d652016-04-13 03:08:27 +00001406/// is located, mark the dominated spills to be deleted along the way and
1407/// collect the BB nodes on the path from non-dominated spills to the define
1408/// instruction into a WorkSet. The nodes in WorkSet are the candidate places
Eric Christopher75d661a2016-05-04 21:45:36 +00001409/// where we are considering to hoist the spills. We iterate the WorkSet in
1410/// bottom-up order, and for each node, we will decide whether to hoist spills
1411/// inside its subtree to that node. In this way, we can get benefit locally
1412/// even if hoisting all the equal spills to one cold place is impossible.
Wei Mi963f2df2016-04-15 23:16:44 +00001413void HoistSpillHelper::hoistAllSpills() {
1414 SmallVector<unsigned, 4> NewVRegs;
1415 LiveRangeEdit Edit(nullptr, NewVRegs, MF, LIS, &VRM, this);
1416
Wei Mi9a16d652016-04-13 03:08:27 +00001417 for (unsigned i = 0, e = MRI.getNumVirtRegs(); i != e; ++i) {
1418 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Wei Mi9a16d652016-04-13 03:08:27 +00001419 unsigned Original = VRM.getPreSplitReg(Reg);
1420 if (!MRI.def_empty(Reg))
1421 Virt2SiblingsMap[Original].insert(Reg);
1422 }
1423
1424 // Each entry in MergeableSpills contains a spill set with equal values.
1425 for (auto &Ent : MergeableSpills) {
1426 int Slot = Ent.first.first;
Wei Mic0d06642017-09-13 21:41:30 +00001427 LiveInterval &OrigLI = *StackSlotToOrigLI[Slot];
Wei Mi9a16d652016-04-13 03:08:27 +00001428 VNInfo *OrigVNI = Ent.first.second;
1429 SmallPtrSet<MachineInstr *, 16> &EqValSpills = Ent.second;
1430 if (Ent.second.empty())
1431 continue;
1432
1433 DEBUG({
1434 dbgs() << "\nFor Slot" << Slot << " and VN" << OrigVNI->id << ":\n"
1435 << "Equal spills in BB: ";
1436 for (const auto spill : EqValSpills)
1437 dbgs() << spill->getParent()->getNumber() << " ";
1438 dbgs() << "\n";
1439 });
1440
1441 // SpillsToRm is the spill set to be removed from EqValSpills.
1442 SmallVector<MachineInstr *, 16> SpillsToRm;
1443 // SpillsToIns is the spill set to be newly inserted after hoisting.
1444 DenseMap<MachineBasicBlock *, unsigned> SpillsToIns;
1445
Wei Mic0d06642017-09-13 21:41:30 +00001446 runHoistSpills(OrigLI, *OrigVNI, EqValSpills, SpillsToRm, SpillsToIns);
Wei Mi9a16d652016-04-13 03:08:27 +00001447
1448 DEBUG({
1449 dbgs() << "Finally inserted spills in BB: ";
1450 for (const auto Ispill : SpillsToIns)
1451 dbgs() << Ispill.first->getNumber() << " ";
1452 dbgs() << "\nFinally removed spills in BB: ";
1453 for (const auto Rspill : SpillsToRm)
1454 dbgs() << Rspill->getParent()->getNumber() << " ";
1455 dbgs() << "\n";
1456 });
1457
1458 // Stack live range update.
1459 LiveInterval &StackIntvl = LSS.getInterval(Slot);
Wei Mi8c4136b2016-05-11 22:37:43 +00001460 if (!SpillsToIns.empty() || !SpillsToRm.empty())
Wei Mi9a16d652016-04-13 03:08:27 +00001461 StackIntvl.MergeValueInAsValue(OrigLI, OrigVNI,
1462 StackIntvl.getValNumInfo(0));
Wei Mi9a16d652016-04-13 03:08:27 +00001463
1464 // Insert hoisted spills.
1465 for (auto const Insert : SpillsToIns) {
1466 MachineBasicBlock *BB = Insert.first;
1467 unsigned LiveReg = Insert.second;
Wei Mif3c8f532016-05-23 19:39:19 +00001468 MachineBasicBlock::iterator MI = IPA.getLastInsertPointIter(OrigLI, *BB);
Wei Mi9a16d652016-04-13 03:08:27 +00001469 TII.storeRegToStackSlot(*BB, MI, LiveReg, false, Slot,
1470 MRI.getRegClass(LiveReg), &TRI);
1471 LIS.InsertMachineInstrRangeInMaps(std::prev(MI), MI);
1472 ++NumSpills;
1473 }
1474
Eric Christopher75d661a2016-05-04 21:45:36 +00001475 // Remove redundant spills or change them to dead instructions.
Wei Mi9a16d652016-04-13 03:08:27 +00001476 NumSpills -= SpillsToRm.size();
1477 for (auto const RMEnt : SpillsToRm) {
1478 RMEnt->setDesc(TII.get(TargetOpcode::KILL));
1479 for (unsigned i = RMEnt->getNumOperands(); i; --i) {
1480 MachineOperand &MO = RMEnt->getOperand(i - 1);
1481 if (MO.isReg() && MO.isImplicit() && MO.isDef() && !MO.isDead())
1482 RMEnt->RemoveOperand(i - 1);
1483 }
1484 }
Wei Mic0223702016-07-08 21:08:09 +00001485 Edit.eliminateDeadDefs(SpillsToRm, None, AA);
Wei Mi9a16d652016-04-13 03:08:27 +00001486 }
1487}
Wei Mi963f2df2016-04-15 23:16:44 +00001488
1489/// For VirtReg clone, the \p New register should have the same physreg or
1490/// stackslot as the \p old register.
1491void HoistSpillHelper::LRE_DidCloneVirtReg(unsigned New, unsigned Old) {
1492 if (VRM.hasPhys(Old))
1493 VRM.assignVirt2Phys(New, VRM.getPhys(Old));
1494 else if (VRM.getStackSlot(Old) != VirtRegMap::NO_STACK_SLOT)
1495 VRM.assignVirt2StackSlot(New, VRM.getStackSlot(Old));
1496 else
1497 llvm_unreachable("VReg should be assigned either physreg or stackslot");
1498}