blob: c474a85595b13574494174f678eb1482bae462ff [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault648e4222016-07-14 05:23:23 +000015class AMDGPUInst <dag outs, dag ins, string asm = "",
16 list<dag> pattern = []> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000017 field bit isRegisterLoad = 0;
18 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000019
20 let Namespace = "AMDGPU";
21 let OutOperandList = outs;
22 let InOperandList = ins;
23 let AsmString = asm;
24 let Pattern = pattern;
25 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000026
Tom Stellarde1818af2016-02-18 03:42:32 +000027 // SoftFail is a field the disassembler can use to provide a way for
28 // instructions to not match without killing the whole decode process. It is
29 // mainly used for ARM, but Tablegen expects this field to exist or it fails
30 // to build the decode table.
31 field bits<64> SoftFail = 0;
32
33 let DecoderNamespace = Namespace;
Matt Arsenault37fefd62016-06-10 02:18:02 +000034
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000035 let TSFlags{63} = isRegisterLoad;
36 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000037}
38
Matt Arsenault648e4222016-07-14 05:23:23 +000039class AMDGPUShaderInst <dag outs, dag ins, string asm = "",
40 list<dag> pattern = []> : AMDGPUInst<outs, ins, asm, pattern> {
Tom Stellard75aadc22012-12-11 21:25:42 +000041
42 field bits<32> Inst = 0xffffffff;
Tom Stellard75aadc22012-12-11 21:25:42 +000043}
44
Stanislav Mekhanoshin06cab792017-08-30 03:03:38 +000045def FP16Denormals : Predicate<"Subtarget->hasFP16Denormals()">;
46def FP32Denormals : Predicate<"Subtarget->hasFP32Denormals()">;
47def FP64Denormals : Predicate<"Subtarget->hasFP64Denormals()">;
48def NoFP16Denormals : Predicate<"!Subtarget->hasFP16Denormals()">;
49def NoFP32Denormals : Predicate<"!Subtarget->hasFP32Denormals()">;
50def NoFP64Denormals : Predicate<"!Subtarget->hasFP64Denormals()">;
Matt Arsenault1d077742014-07-15 20:18:24 +000051def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">;
Jan Vesely39aeab42017-12-04 23:07:28 +000052def FMA : Predicate<"Subtarget->hasFMA()">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000053
Tom Stellard75aadc22012-12-11 21:25:42 +000054def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
55
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +000056def u16ImmTarget : AsmOperandClass {
57 let Name = "U16Imm";
58 let RenderMethod = "addImmOperands";
59}
60
61def s16ImmTarget : AsmOperandClass {
62 let Name = "S16Imm";
63 let RenderMethod = "addImmOperands";
64}
65
Tom Stellardb02094e2014-07-21 15:45:01 +000066let OperandType = "OPERAND_IMMEDIATE" in {
67
Matt Arsenault4d7d3832014-04-15 22:32:49 +000068def u32imm : Operand<i32> {
69 let PrintMethod = "printU32ImmOperand";
70}
71
72def u16imm : Operand<i16> {
73 let PrintMethod = "printU16ImmOperand";
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +000074 let ParserMatchClass = u16ImmTarget;
75}
76
77def s16imm : Operand<i16> {
78 let PrintMethod = "printU16ImmOperand";
79 let ParserMatchClass = s16ImmTarget;
Matt Arsenault4d7d3832014-04-15 22:32:49 +000080}
81
82def u8imm : Operand<i8> {
83 let PrintMethod = "printU8ImmOperand";
84}
85
Tom Stellardb02094e2014-07-21 15:45:01 +000086} // End OperandType = "OPERAND_IMMEDIATE"
87
Tom Stellardbc5b5372014-06-13 16:38:59 +000088//===--------------------------------------------------------------------===//
89// Custom Operands
90//===--------------------------------------------------------------------===//
91def brtarget : Operand<OtherVT>;
92
Tom Stellardc0845332013-11-22 23:07:58 +000093//===----------------------------------------------------------------------===//
Matt Arsenaulta9e16e62017-02-23 00:23:43 +000094// Misc. PatFrags
95//===----------------------------------------------------------------------===//
96
Matt Arsenaulteb522e62017-02-27 22:15:25 +000097class HasOneUseUnaryOp<SDPatternOperator op> : PatFrag<
98 (ops node:$src0),
99 (op $src0),
100 [{ return N->hasOneUse(); }]
101>;
102
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000103class HasOneUseBinOp<SDPatternOperator op> : PatFrag<
104 (ops node:$src0, node:$src1),
105 (op $src0, $src1),
106 [{ return N->hasOneUse(); }]
107>;
108
109class HasOneUseTernaryOp<SDPatternOperator op> : PatFrag<
110 (ops node:$src0, node:$src1, node:$src2),
111 (op $src0, $src1, $src2),
112 [{ return N->hasOneUse(); }]
113>;
114
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000115def trunc_oneuse : HasOneUseUnaryOp<trunc>;
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000116
117let Properties = [SDNPCommutative, SDNPAssociative] in {
118def smax_oneuse : HasOneUseBinOp<smax>;
119def smin_oneuse : HasOneUseBinOp<smin>;
120def umax_oneuse : HasOneUseBinOp<umax>;
121def umin_oneuse : HasOneUseBinOp<umin>;
122def fminnum_oneuse : HasOneUseBinOp<fminnum>;
123def fmaxnum_oneuse : HasOneUseBinOp<fmaxnum>;
124def and_oneuse : HasOneUseBinOp<and>;
125def or_oneuse : HasOneUseBinOp<or>;
126def xor_oneuse : HasOneUseBinOp<xor>;
127} // Properties = [SDNPCommutative, SDNPAssociative]
128
Roman Lebedev9c17dad2018-06-15 09:56:39 +0000129def add_oneuse : HasOneUseBinOp<add>;
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000130def sub_oneuse : HasOneUseBinOp<sub>;
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000131
132def srl_oneuse : HasOneUseBinOp<srl>;
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000133def shl_oneuse : HasOneUseBinOp<shl>;
134
135def select_oneuse : HasOneUseTernaryOp<select>;
136
Matt Arsenaulte1cd4822017-11-13 00:22:09 +0000137def srl_16 : PatFrag<
138 (ops node:$src0), (srl_oneuse node:$src0, (i32 16))
139>;
140
141
142def hi_i16_elt : PatFrag<
143 (ops node:$src0), (i16 (trunc (i32 (srl_16 node:$src0))))
144>;
145
146
147def hi_f16_elt : PatLeaf<
148 (vt), [{
149 if (N->getOpcode() != ISD::BITCAST)
150 return false;
151 SDValue Tmp = N->getOperand(0);
152
153 if (Tmp.getOpcode() != ISD::SRL)
154 return false;
155 if (const auto *RHS = dyn_cast<ConstantSDNode>(Tmp.getOperand(1))
156 return RHS->getZExtValue() == 16;
157 return false;
158}]>;
159
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000160//===----------------------------------------------------------------------===//
Tom Stellardc0845332013-11-22 23:07:58 +0000161// PatLeafs for floating-point comparisons
162//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000163
Tom Stellard0351ea22013-09-28 02:50:50 +0000164def COND_OEQ : PatLeaf <
165 (cond),
166 [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}]
167>;
168
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000169def COND_ONE : PatLeaf <
170 (cond),
171 [{return N->get() == ISD::SETONE || N->get() == ISD::SETNE;}]
172>;
173
Tom Stellard0351ea22013-09-28 02:50:50 +0000174def COND_OGT : PatLeaf <
175 (cond),
176 [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}]
177>;
178
Tom Stellard0351ea22013-09-28 02:50:50 +0000179def COND_OGE : PatLeaf <
180 (cond),
181 [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}]
182>;
183
Tom Stellardc0845332013-11-22 23:07:58 +0000184def COND_OLT : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000185 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000186 [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000187>;
188
Tom Stellardc0845332013-11-22 23:07:58 +0000189def COND_OLE : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000190 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000191 [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}]
192>;
193
Tom Stellardc0845332013-11-22 23:07:58 +0000194def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>;
195def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>;
196
197//===----------------------------------------------------------------------===//
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000198// PatLeafs for unsigned / unordered comparisons
Tom Stellardc0845332013-11-22 23:07:58 +0000199//===----------------------------------------------------------------------===//
200
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000201def COND_UEQ : PatLeaf <(cond), [{return N->get() == ISD::SETUEQ;}]>;
202def COND_UNE : PatLeaf <(cond), [{return N->get() == ISD::SETUNE;}]>;
Tom Stellardc0845332013-11-22 23:07:58 +0000203def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>;
204def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>;
205def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>;
206def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>;
207
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000208// XXX - For some reason R600 version is preferring to use unordered
209// for setne?
210def COND_UNE_NE : PatLeaf <
211 (cond),
212 [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}]
213>;
214
Tom Stellardc0845332013-11-22 23:07:58 +0000215//===----------------------------------------------------------------------===//
216// PatLeafs for signed comparisons
217//===----------------------------------------------------------------------===//
218
219def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>;
220def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>;
221def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>;
222def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>;
223
224//===----------------------------------------------------------------------===//
225// PatLeafs for integer equality
226//===----------------------------------------------------------------------===//
227
228def COND_EQ : PatLeaf <
229 (cond),
230 [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}]
231>;
232
233def COND_NE : PatLeaf <
234 (cond),
235 [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000236>;
237
Christian Konigb19849a2013-02-21 15:17:04 +0000238def COND_NULL : PatLeaf <
239 (cond),
Tom Stellardaa9a1a82014-08-01 02:05:57 +0000240 [{(void)N; return false;}]
Christian Konigb19849a2013-02-21 15:17:04 +0000241>;
242
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000243
244//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000245// Load/Store Pattern Fragments
246//===----------------------------------------------------------------------===//
247
Matt Arsenaultbc683832017-09-20 03:43:35 +0000248class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{
249 return cast<MemSDNode>(N)->getAlignment() % 8 == 0;
250}]>;
251
Farhana Aleena7cb3112018-03-09 17:41:39 +0000252class Aligned16Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{
253 return cast<MemSDNode>(N)->getAlignment() >= 16;
254}]>;
255
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000256class LoadFrag <SDPatternOperator op> : PatFrag<(ops node:$ptr), (op node:$ptr)>;
Tom Stellardb02094e2014-07-21 15:45:01 +0000257
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000258class StoreFrag<SDPatternOperator op> : PatFrag <
Tom Stellardb02094e2014-07-21 15:45:01 +0000259 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
260>;
261
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000262class StoreHi16<SDPatternOperator op> : PatFrag <
263 (ops node:$value, node:$ptr), (op (srl node:$value, (i32 16)), node:$ptr)
264>;
Tom Stellardb02094e2014-07-21 15:45:01 +0000265
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000266class PrivateAddress : CodePatPred<[{
267 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.PRIVATE_ADDRESS;
268}]>;
269
Matt Arsenaultbc683832017-09-20 03:43:35 +0000270class ConstantAddress : CodePatPred<[{
271 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS;
272}]>;
273
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000274class LocalAddress : CodePatPred<[{
275 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
276}]>;
277
278class GlobalAddress : CodePatPred<[{
279 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;
280}]>;
281
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000282class GlobalLoadAddress : CodePatPred<[{
283 auto AS = cast<MemSDNode>(N)->getAddressSpace();
284 return AS == AMDGPUASI.GLOBAL_ADDRESS || AS == AMDGPUASI.CONSTANT_ADDRESS;
285}]>;
286
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000287class FlatLoadAddress : CodePatPred<[{
288 const auto AS = cast<MemSDNode>(N)->getAddressSpace();
289 return AS == AMDGPUASI.FLAT_ADDRESS ||
Matt Arsenaultbc683832017-09-20 03:43:35 +0000290 AS == AMDGPUASI.GLOBAL_ADDRESS ||
291 AS == AMDGPUASI.CONSTANT_ADDRESS;
292}]>;
293
294class FlatStoreAddress : CodePatPred<[{
295 const auto AS = cast<MemSDNode>(N)->getAddressSpace();
296 return AS == AMDGPUASI.FLAT_ADDRESS ||
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000297 AS == AMDGPUASI.GLOBAL_ADDRESS;
298}]>;
299
Tom Stellard381a94a2015-05-12 15:00:49 +0000300class AZExtLoadBase <SDPatternOperator ld_node>: PatFrag<(ops node:$ptr),
301 (ld_node node:$ptr), [{
Tom Stellard31209cc2013-07-15 19:00:09 +0000302 LoadSDNode *L = cast<LoadSDNode>(N);
303 return L->getExtensionType() == ISD::ZEXTLOAD ||
304 L->getExtensionType() == ISD::EXTLOAD;
305}]>;
306
Tom Stellard381a94a2015-05-12 15:00:49 +0000307def az_extload : AZExtLoadBase <unindexedload>;
308
Tom Stellard33dd04b2013-07-23 01:47:52 +0000309def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
310 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;
311}]>;
312
Tom Stellard33dd04b2013-07-23 01:47:52 +0000313def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
314 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;
315}]>;
316
Tom Stellard31209cc2013-07-15 19:00:09 +0000317def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
318 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
319}]>;
320
Matt Arsenaultbc683832017-09-20 03:43:35 +0000321class PrivateLoad <SDPatternOperator op> : LoadFrag <op>, PrivateAddress;
322class PrivateStore <SDPatternOperator op> : StoreFrag <op>, PrivateAddress;
Tom Stellard31209cc2013-07-15 19:00:09 +0000323
Matt Arsenaultbc683832017-09-20 03:43:35 +0000324class LocalLoad <SDPatternOperator op> : LoadFrag <op>, LocalAddress;
325class LocalStore <SDPatternOperator op> : StoreFrag <op>, LocalAddress;
Matt Arsenault3f981402014-09-15 15:41:53 +0000326
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000327class GlobalLoad <SDPatternOperator op> : LoadFrag<op>, GlobalLoadAddress;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000328class GlobalStore <SDPatternOperator op> : StoreFrag<op>, GlobalAddress;
Tom Stellard31209cc2013-07-15 19:00:09 +0000329
Matt Arsenaultbc683832017-09-20 03:43:35 +0000330class FlatLoad <SDPatternOperator op> : LoadFrag <op>, FlatLoadAddress;
331class FlatStore <SDPatternOperator op> : StoreFrag <op>, FlatStoreAddress;
332
333class ConstantLoad <SDPatternOperator op> : LoadFrag <op>, ConstantAddress;
334
335
336def load_private : PrivateLoad <load>;
337def az_extloadi8_private : PrivateLoad <az_extloadi8>;
338def sextloadi8_private : PrivateLoad <sextloadi8>;
339def az_extloadi16_private : PrivateLoad <az_extloadi16>;
340def sextloadi16_private : PrivateLoad <sextloadi16>;
341
342def store_private : PrivateStore <store>;
343def truncstorei8_private : PrivateStore<truncstorei8>;
344def truncstorei16_private : PrivateStore <truncstorei16>;
345def store_hi16_private : StoreHi16 <truncstorei16>, PrivateAddress;
346def truncstorei8_hi16_private : StoreHi16<truncstorei8>, PrivateAddress;
347
348
349def load_global : GlobalLoad <load>;
350def sextloadi8_global : GlobalLoad <sextloadi8>;
351def az_extloadi8_global : GlobalLoad <az_extloadi8>;
352def sextloadi16_global : GlobalLoad <sextloadi16>;
353def az_extloadi16_global : GlobalLoad <az_extloadi16>;
354def atomic_load_global : GlobalLoad<atomic_load>;
355
356def store_global : GlobalStore <store>;
Tom Stellarda4b746d2016-07-05 16:10:44 +0000357def truncstorei8_global : GlobalStore <truncstorei8>;
358def truncstorei16_global : GlobalStore <truncstorei16>;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000359def store_atomic_global : GlobalStore<atomic_store>;
360def truncstorei8_hi16_global : StoreHi16 <truncstorei8>, GlobalAddress;
361def truncstorei16_hi16_global : StoreHi16 <truncstorei16>, GlobalAddress;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000362
Matt Arsenaultbc683832017-09-20 03:43:35 +0000363def load_local : LocalLoad <load>;
364def az_extloadi8_local : LocalLoad <az_extloadi8>;
365def sextloadi8_local : LocalLoad <sextloadi8>;
366def az_extloadi16_local : LocalLoad <az_extloadi16>;
367def sextloadi16_local : LocalLoad <sextloadi16>;
Matt Arsenault3f8e7a32018-06-22 08:39:52 +0000368def atomic_load_32_local : LocalLoad<atomic_load_32>;
369def atomic_load_64_local : LocalLoad<atomic_load_64>;
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000370
Matt Arsenaultbc683832017-09-20 03:43:35 +0000371def store_local : LocalStore <store>;
372def truncstorei8_local : LocalStore <truncstorei8>;
373def truncstorei16_local : LocalStore <truncstorei16>;
374def store_local_hi16 : StoreHi16 <truncstorei16>, LocalAddress;
375def truncstorei8_local_hi16 : StoreHi16<truncstorei8>, LocalAddress;
Matt Arsenault3f8e7a32018-06-22 08:39:52 +0000376def atomic_store_local : LocalStore <atomic_store>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000377
Matt Arsenaultbc683832017-09-20 03:43:35 +0000378def load_align8_local : Aligned8Bytes <
379 (ops node:$ptr), (load_local node:$ptr)
Tom Stellardf3fc5552014-08-22 18:49:35 +0000380>;
381
Farhana Aleena7cb3112018-03-09 17:41:39 +0000382def load_align16_local : Aligned16Bytes <
383 (ops node:$ptr), (load_local node:$ptr)
384>;
385
Matt Arsenaultbc683832017-09-20 03:43:35 +0000386def store_align8_local : Aligned8Bytes <
387 (ops node:$val, node:$ptr), (store_local node:$val, node:$ptr)
Tom Stellardf3fc5552014-08-22 18:49:35 +0000388>;
Matt Arsenault72574102014-06-11 18:08:34 +0000389
Farhana Aleenc6c9dc82018-03-16 18:12:00 +0000390def store_align16_local : Aligned16Bytes <
391 (ops node:$val, node:$ptr), (store_local node:$val, node:$ptr)
392>;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000393
394def load_flat : FlatLoad <load>;
395def az_extloadi8_flat : FlatLoad <az_extloadi8>;
396def sextloadi8_flat : FlatLoad <sextloadi8>;
397def az_extloadi16_flat : FlatLoad <az_extloadi16>;
398def sextloadi16_flat : FlatLoad <sextloadi16>;
399def atomic_load_flat : FlatLoad<atomic_load>;
400
401def store_flat : FlatStore <store>;
402def truncstorei8_flat : FlatStore <truncstorei8>;
403def truncstorei16_flat : FlatStore <truncstorei16>;
404def atomic_store_flat : FlatStore <atomic_store>;
405def truncstorei8_hi16_flat : StoreHi16<truncstorei8>, FlatStoreAddress;
406def truncstorei16_hi16_flat : StoreHi16<truncstorei16>, FlatStoreAddress;
407
408
409def constant_load : ConstantLoad<load>;
410def sextloadi8_constant : ConstantLoad <sextloadi8>;
411def az_extloadi8_constant : ConstantLoad <az_extloadi8>;
412def sextloadi16_constant : ConstantLoad <sextloadi16>;
413def az_extloadi16_constant : ConstantLoad <az_extloadi16>;
414
415
Matt Arsenault72574102014-06-11 18:08:34 +0000416class local_binary_atomic_op<SDNode atomic_op> :
417 PatFrag<(ops node:$ptr, node:$value),
418 (atomic_op node:$ptr, node:$value), [{
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000419 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000420}]>;
421
Matt Arsenault72574102014-06-11 18:08:34 +0000422def atomic_swap_local : local_binary_atomic_op<atomic_swap>;
423def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>;
424def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>;
425def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>;
426def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>;
427def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>;
428def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>;
429def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>;
430def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>;
431def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>;
432def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000433
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000434def mskor_global : PatFrag<(ops node:$val, node:$ptr),
435 (AMDGPUstore_mskor node:$val, node:$ptr), [{
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000436 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000437}]>;
438
Matt Arsenaulta030e262017-10-23 17:16:43 +0000439class AtomicCmpSwapLocal <SDNode cmp_swap_node> : PatFrag<
Tom Stellard381a94a2015-05-12 15:00:49 +0000440 (ops node:$ptr, node:$cmp, node:$swap),
441 (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{
442 AtomicSDNode *AN = cast<AtomicSDNode>(N);
Matt Arsenaulta030e262017-10-23 17:16:43 +0000443 return AN->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
444}]>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000445
Matt Arsenaulta030e262017-10-23 17:16:43 +0000446def atomic_cmp_swap_local : AtomicCmpSwapLocal <atomic_cmp_swap>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000447
Jan Vesely206a5102016-12-23 15:34:51 +0000448multiclass global_binary_atomic_op<SDNode atomic_op> {
449 def "" : PatFrag<
450 (ops node:$ptr, node:$value),
451 (atomic_op node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000452 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;}]>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000453
Jan Vesely206a5102016-12-23 15:34:51 +0000454 def _noret : PatFrag<
455 (ops node:$ptr, node:$value),
456 (atomic_op node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000457 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000458
Jan Vesely206a5102016-12-23 15:34:51 +0000459 def _ret : PatFrag<
460 (ops node:$ptr, node:$value),
461 (atomic_op node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000462 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
Jan Vesely206a5102016-12-23 15:34:51 +0000463}
464
465defm atomic_swap_global : global_binary_atomic_op<atomic_swap>;
466defm atomic_add_global : global_binary_atomic_op<atomic_load_add>;
467defm atomic_and_global : global_binary_atomic_op<atomic_load_and>;
468defm atomic_max_global : global_binary_atomic_op<atomic_load_max>;
469defm atomic_min_global : global_binary_atomic_op<atomic_load_min>;
470defm atomic_or_global : global_binary_atomic_op<atomic_load_or>;
471defm atomic_sub_global : global_binary_atomic_op<atomic_load_sub>;
472defm atomic_umax_global : global_binary_atomic_op<atomic_load_umax>;
473defm atomic_umin_global : global_binary_atomic_op<atomic_load_umin>;
474defm atomic_xor_global : global_binary_atomic_op<atomic_load_xor>;
475
Matt Arsenaultbc683832017-09-20 03:43:35 +0000476// Legacy.
Jan Vesely206a5102016-12-23 15:34:51 +0000477def AMDGPUatomic_cmp_swap_global : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000478 (ops node:$ptr, node:$value),
479 (AMDGPUatomic_cmp_swap node:$ptr, node:$value)>, GlobalAddress;
Jan Vesely206a5102016-12-23 15:34:51 +0000480
481def atomic_cmp_swap_global : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000482 (ops node:$ptr, node:$cmp, node:$value),
483 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value)>, GlobalAddress;
484
Jan Vesely206a5102016-12-23 15:34:51 +0000485
486def atomic_cmp_swap_global_noret : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000487 (ops node:$ptr, node:$cmp, node:$value),
488 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
489 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
Jan Vesely206a5102016-12-23 15:34:51 +0000490
491def atomic_cmp_swap_global_ret : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000492 (ops node:$ptr, node:$cmp, node:$value),
493 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
494 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
Tom Stellard354a43c2016-04-01 18:27:37 +0000495
Tom Stellardb4a313a2014-08-01 00:32:39 +0000496//===----------------------------------------------------------------------===//
497// Misc Pattern Fragments
498//===----------------------------------------------------------------------===//
499
Tom Stellard75aadc22012-12-11 21:25:42 +0000500class Constants {
501int TWO_PI = 0x40c90fdb;
502int PI = 0x40490fdb;
503int TWO_PI_INV = 0x3e22f983;
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000504int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Matt Arsenaultce841302016-12-22 03:05:37 +0000505int FP16_ONE = 0x3C00;
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000506int V2FP16_ONE = 0x3C003C00;
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000507int FP32_ONE = 0x3f800000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000508int FP32_NEG_ONE = 0xbf800000;
Matt Arsenault9cd90712016-04-14 01:42:16 +0000509int FP64_ONE = 0x3ff0000000000000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000510int FP64_NEG_ONE = 0xbff0000000000000;
Tom Stellard75aadc22012-12-11 21:25:42 +0000511}
512def CONST : Constants;
513
514def FP_ZERO : PatLeaf <
515 (fpimm),
516 [{return N->getValueAPF().isZero();}]
517>;
518
519def FP_ONE : PatLeaf <
520 (fpimm),
521 [{return N->isExactlyValue(1.0);}]
522>;
523
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000524def FP_HALF : PatLeaf <
525 (fpimm),
526 [{return N->isExactlyValue(0.5);}]
527>;
528
Tom Stellard75aadc22012-12-11 21:25:42 +0000529/* Generic helper patterns for intrinsics */
530/* -------------------------------------- */
531
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000532class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
Matt Arsenault90c75932017-10-03 00:06:41 +0000533 : AMDGPUPat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000534 (fpow f32:$src0, f32:$src1),
535 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000536>;
537
538/* Other helper patterns */
539/* --------------------- */
540
541/* Extract element pattern */
Matt Arsenault530dde42014-02-26 23:00:58 +0000542class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000543 SubRegIndex sub_reg>
Matt Arsenault90c75932017-10-03 00:06:41 +0000544 : AMDGPUPat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000545 (sub_type (extractelt vec_type:$src, sub_idx)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000546 (EXTRACT_SUBREG $src, sub_reg)
Matt Arsenault90c75932017-10-03 00:06:41 +0000547> {
548 let SubtargetPredicate = TruePredicate;
549}
Tom Stellard75aadc22012-12-11 21:25:42 +0000550
551/* Insert element pattern */
552class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000553 int sub_idx, SubRegIndex sub_reg>
Matt Arsenault90c75932017-10-03 00:06:41 +0000554 : AMDGPUPat <
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000555 (insertelt vec_type:$vec, elem_type:$elem, sub_idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000556 (INSERT_SUBREG $vec, $elem, sub_reg)
Matt Arsenault90c75932017-10-03 00:06:41 +0000557> {
558 let SubtargetPredicate = TruePredicate;
559}
Tom Stellard75aadc22012-12-11 21:25:42 +0000560
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000561// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
562// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000563// bitconvert pattern
Matt Arsenault90c75932017-10-03 00:06:41 +0000564class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : AMDGPUPat <
Tom Stellard75aadc22012-12-11 21:25:42 +0000565 (dt (bitconvert (st rc:$src0))),
566 (dt rc:$src0)
567>;
568
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000569// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
570// can handle COPY instructions.
Matt Arsenault90c75932017-10-03 00:06:41 +0000571class DwordAddrPat<ValueType vt, RegisterClass rc> : AMDGPUPat <
Tom Stellard75aadc22012-12-11 21:25:42 +0000572 (vt (AMDGPUdwordaddr (vt rc:$addr))),
573 (vt rc:$addr)
574>;
575
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000576// BFI_INT patterns
577
Matt Arsenault7d858d82014-11-02 23:46:54 +0000578multiclass BFIPatterns <Instruction BFI_INT,
579 Instruction LoadImm32,
580 RegisterClass RC64> {
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000581 // Definition from ISA doc:
582 // (y & x) | (z & ~x)
Matt Arsenault90c75932017-10-03 00:06:41 +0000583 def : AMDGPUPat <
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000584 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
585 (BFI_INT $x, $y, $z)
586 >;
587
Matt Arsenaulta18b3bc2018-02-07 00:21:34 +0000588 // 64-bit version
589 def : AMDGPUPat <
590 (or (and i64:$y, i64:$x), (and i64:$z, (not i64:$x))),
591 (REG_SEQUENCE RC64,
592 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub0)),
593 (i32 (EXTRACT_SUBREG $y, sub0)),
594 (i32 (EXTRACT_SUBREG $z, sub0))), sub0,
595 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub1)),
596 (i32 (EXTRACT_SUBREG $y, sub1)),
597 (i32 (EXTRACT_SUBREG $z, sub1))), sub1)
598 >;
599
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000600 // SHA-256 Ch function
601 // z ^ (x & (y ^ z))
Matt Arsenault90c75932017-10-03 00:06:41 +0000602 def : AMDGPUPat <
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000603 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
604 (BFI_INT $x, $y, $z)
605 >;
606
Matt Arsenaulta18b3bc2018-02-07 00:21:34 +0000607 // 64-bit version
608 def : AMDGPUPat <
609 (xor i64:$z, (and i64:$x, (xor i64:$y, i64:$z))),
610 (REG_SEQUENCE RC64,
611 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub0)),
612 (i32 (EXTRACT_SUBREG $y, sub0)),
613 (i32 (EXTRACT_SUBREG $z, sub0))), sub0,
614 (BFI_INT (i32 (EXTRACT_SUBREG $x, sub1)),
615 (i32 (EXTRACT_SUBREG $y, sub1)),
616 (i32 (EXTRACT_SUBREG $z, sub1))), sub1)
617 >;
618
Matt Arsenault90c75932017-10-03 00:06:41 +0000619 def : AMDGPUPat <
Matt Arsenault6e439652014-06-10 19:00:20 +0000620 (fcopysign f32:$src0, f32:$src1),
Tom Stellard115a6152016-11-10 16:02:37 +0000621 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0, $src1)
Matt Arsenault6e439652014-06-10 19:00:20 +0000622 >;
623
Matt Arsenault90c75932017-10-03 00:06:41 +0000624 def : AMDGPUPat <
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000625 (f32 (fcopysign f32:$src0, f64:$src1)),
626 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0,
627 (i32 (EXTRACT_SUBREG $src1, sub1)))
628 >;
629
Matt Arsenault90c75932017-10-03 00:06:41 +0000630 def : AMDGPUPat <
Matt Arsenault6e439652014-06-10 19:00:20 +0000631 (f64 (fcopysign f64:$src0, f64:$src1)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000632 (REG_SEQUENCE RC64,
633 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000634 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Matt Arsenault6e439652014-06-10 19:00:20 +0000635 (i32 (EXTRACT_SUBREG $src0, sub1)),
636 (i32 (EXTRACT_SUBREG $src1, sub1))), sub1)
637 >;
Valery Pykhtine55fd412016-10-20 16:17:54 +0000638
Matt Arsenault90c75932017-10-03 00:06:41 +0000639 def : AMDGPUPat <
Valery Pykhtine55fd412016-10-20 16:17:54 +0000640 (f64 (fcopysign f64:$src0, f32:$src1)),
641 (REG_SEQUENCE RC64,
642 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000643 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Valery Pykhtine55fd412016-10-20 16:17:54 +0000644 (i32 (EXTRACT_SUBREG $src0, sub1)),
645 $src1), sub1)
646 >;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000647}
648
Tom Stellardeac65dd2013-05-03 17:21:20 +0000649// SHA-256 Ma patterns
650
651// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
Matt Arsenaulta18b3bc2018-02-07 00:21:34 +0000652multiclass SHA256MaPattern <Instruction BFI_INT, Instruction XOR, RegisterClass RC64> {
653 def : AMDGPUPat <
654 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
655 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
656 >;
657
658 def : AMDGPUPat <
659 (or (and i64:$x, i64:$z), (and i64:$y, (or i64:$x, i64:$z))),
660 (REG_SEQUENCE RC64,
661 (BFI_INT (XOR (i32 (EXTRACT_SUBREG $x, sub0)),
662 (i32 (EXTRACT_SUBREG $y, sub0))),
663 (i32 (EXTRACT_SUBREG $z, sub0)),
664 (i32 (EXTRACT_SUBREG $y, sub0))), sub0,
665 (BFI_INT (XOR (i32 (EXTRACT_SUBREG $x, sub1)),
666 (i32 (EXTRACT_SUBREG $y, sub1))),
667 (i32 (EXTRACT_SUBREG $z, sub1)),
668 (i32 (EXTRACT_SUBREG $y, sub1))), sub1)
669 >;
670}
Tom Stellardeac65dd2013-05-03 17:21:20 +0000671
Tom Stellard2b971eb2013-05-10 02:09:45 +0000672// Bitfield extract patterns
673
Marek Olsak949f5da2015-03-24 13:40:34 +0000674def IMMZeroBasedBitfieldMask : PatLeaf <(imm), [{
675 return isMask_32(N->getZExtValue());
676}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000677
Marek Olsak949f5da2015-03-24 13:40:34 +0000678def IMMPopCount : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000679 return CurDAG->getTargetConstant(countPopulation(N->getZExtValue()), SDLoc(N),
Marek Olsak949f5da2015-03-24 13:40:34 +0000680 MVT::i32);
681}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000682
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000683multiclass BFEPattern <Instruction UBFE, Instruction SBFE, Instruction MOV> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000684 def : AMDGPUPat <
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000685 (i32 (and (i32 (srl i32:$src, i32:$rshift)), IMMZeroBasedBitfieldMask:$mask)),
686 (UBFE $src, $rshift, (MOV (i32 (IMMPopCount $mask))))
687 >;
688
Roman Lebedev9c17dad2018-06-15 09:56:39 +0000689 // x & ((1 << y) - 1)
690 def : AMDGPUPat <
691 (and i32:$src, (add_oneuse (shl_oneuse 1, i32:$width), -1)),
692 (UBFE $src, (i32 0), $width)
693 >;
694
Roman Lebedevdec562c2018-06-15 09:56:45 +0000695 // x & ~(-1 << y)
696 def : AMDGPUPat <
697 (and i32:$src, (xor_oneuse (shl_oneuse -1, i32:$width), -1)),
698 (UBFE $src, (i32 0), $width)
699 >;
700
Roman Lebedevaa8587d2018-06-15 09:56:31 +0000701 // x & (-1 >> (bitwidth - y))
702 def : AMDGPUPat <
703 (and i32:$src, (srl_oneuse -1, (sub 32, i32:$width))),
704 (UBFE $src, (i32 0), $width)
705 >;
706
707 // x << (bitwidth - y) >> (bitwidth - y)
Matt Arsenault90c75932017-10-03 00:06:41 +0000708 def : AMDGPUPat <
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000709 (srl (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)),
710 (UBFE $src, (i32 0), $width)
711 >;
712
Matt Arsenault90c75932017-10-03 00:06:41 +0000713 def : AMDGPUPat <
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000714 (sra (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)),
715 (SBFE $src, (i32 0), $width)
716 >;
717}
Tom Stellard2b971eb2013-05-10 02:09:45 +0000718
Tom Stellard5643c4a2013-05-20 15:02:19 +0000719// rotr pattern
Matt Arsenault90c75932017-10-03 00:06:41 +0000720class ROTRPattern <Instruction BIT_ALIGN> : AMDGPUPat <
Tom Stellard5643c4a2013-05-20 15:02:19 +0000721 (rotr i32:$src0, i32:$src1),
722 (BIT_ALIGN $src0, $src0, $src1)
723>;
724
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000725// This matches 16 permutations of
726// max(min(x, y), min(max(x, y), z))
727class IntMed3Pat<Instruction med3Inst,
728 SDPatternOperator max,
729 SDPatternOperator max_oneuse,
Matt Arsenault10268f92017-02-27 22:40:39 +0000730 SDPatternOperator min_oneuse,
Matt Arsenault90c75932017-10-03 00:06:41 +0000731 ValueType vt = i32> : AMDGPUPat<
Matt Arsenault10268f92017-02-27 22:40:39 +0000732 (max (min_oneuse vt:$src0, vt:$src1),
733 (min_oneuse (max_oneuse vt:$src0, vt:$src1), vt:$src2)),
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000734 (med3Inst $src0, $src1, $src2)
735>;
736
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000737// Special conversion patterns
738
739def cvt_rpi_i32_f32 : PatFrag <
740 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000741 (fp_to_sint (ffloor (fadd $src, FP_HALF))),
742 [{ (void) N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000743>;
744
745def cvt_flr_i32_f32 : PatFrag <
746 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000747 (fp_to_sint (ffloor $src)),
748 [{ (void)N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000749>;
750
Matt Arsenault90c75932017-10-03 00:06:41 +0000751class IMad24Pat<Instruction Inst, bit HasClamp = 0> : AMDGPUPat <
Matt Arsenaulteb260202014-05-22 18:00:15 +0000752 (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2),
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000753 !if(HasClamp, (Inst $src0, $src1, $src2, (i1 0)),
754 (Inst $src0, $src1, $src2))
Matt Arsenaulteb260202014-05-22 18:00:15 +0000755>;
756
Matt Arsenault90c75932017-10-03 00:06:41 +0000757class UMad24Pat<Instruction Inst, bit HasClamp = 0> : AMDGPUPat <
Matt Arsenaulteb260202014-05-22 18:00:15 +0000758 (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2),
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000759 !if(HasClamp, (Inst $src0, $src1, $src2, (i1 0)),
760 (Inst $src0, $src1, $src2))
Matt Arsenaulteb260202014-05-22 18:00:15 +0000761>;
762
Matt Arsenault90c75932017-10-03 00:06:41 +0000763class RcpPat<Instruction RcpInst, ValueType vt> : AMDGPUPat <
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000764 (fdiv FP_ONE, vt:$src),
765 (RcpInst $src)
766>;
767
Matt Arsenault90c75932017-10-03 00:06:41 +0000768class RsqPat<Instruction RsqInst, ValueType vt> : AMDGPUPat <
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +0000769 (AMDGPUrcp (fsqrt vt:$src)),
770 (RsqInst $src)
771>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000772
Tom Stellard75aadc22012-12-11 21:25:42 +0000773include "R600Instructions.td"
Tom Stellard2c1c9de2014-03-24 16:07:25 +0000774include "R700Instructions.td"
775include "EvergreenInstructions.td"
776include "CaymanInstructions.td"
Tom Stellard75aadc22012-12-11 21:25:42 +0000777
778include "SIInstrInfo.td"
779