blob: b0bfaab125de118f59b77b6b96d9452e96f06252 [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCTargetMachine.cpp - Define TargetMachine for PowerPC -----------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00002//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb4402432005-04-21 23:30:14 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00009//
Chris Lattner73785d22005-08-15 23:47:04 +000010// Top-level implementation for the PowerPC target.
Misha Brukmane05203f2004-06-21 16:55:25 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCTargetMachine.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "PPC.h"
Andrew Trickccb67362012-02-03 05:12:41 +000016#include "llvm/CodeGen/Passes.h"
Eric Christopher3faf2f12014-10-06 06:45:36 +000017#include "llvm/IR/Function.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/PassManager.h"
Hal Finkel96c2d4d2012-06-08 15:38:21 +000020#include "llvm/Support/CommandLine.h"
David Greenea31f96c2009-07-14 20:18:05 +000021#include "llvm/Support/FormattedStream.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000022#include "llvm/Support/TargetRegistry.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/Target/TargetOptions.h"
Misha Brukmane05203f2004-06-21 16:55:25 +000024using namespace llvm;
25
Hal Finkel96c2d4d2012-06-08 15:38:21 +000026static cl::
Hal Finkelc6b5deb2012-06-08 19:19:53 +000027opt<bool> DisableCTRLoops("disable-ppc-ctrloops", cl::Hidden,
28 cl::desc("Disable CTR loops for PPC"));
Hal Finkel96c2d4d2012-06-08 15:38:21 +000029
Hal Finkel174e5902014-03-25 23:29:21 +000030static cl::opt<bool>
31VSXFMAMutateEarly("schedule-ppc-vsx-fma-mutation-early",
32 cl::Hidden, cl::desc("Schedule VSX FMA instruction mutation early"));
33
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000034extern "C" void LLVMInitializePowerPCTarget() {
35 // Register the targets
Andrew Trick808a7a62012-02-03 05:12:30 +000036 RegisterTargetMachine<PPC32TargetMachine> A(ThePPC32Target);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000037 RegisterTargetMachine<PPC64TargetMachine> B(ThePPC64Target);
Bill Schmidt0a9170d2013-07-26 01:35:43 +000038 RegisterTargetMachine<PPC64TargetMachine> C(ThePPC64LETarget);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000039}
Douglas Gregor1b731d52009-06-16 20:12:29 +000040
Eric Christopher36448af2014-10-01 20:38:26 +000041static std::string computeFSAdditions(StringRef FS, CodeGenOpt::Level OL, StringRef TT) {
42 std::string FullFS = FS;
43 Triple TargetTriple(TT);
44
45 // Make sure 64-bit features are available when CPUname is generic
46 if (TargetTriple.getArch() == Triple::ppc64 ||
47 TargetTriple.getArch() == Triple::ppc64le) {
48 if (!FullFS.empty())
49 FullFS = "+64bit," + FullFS;
50 else
51 FullFS = "+64bit";
52 }
53
54 if (OL >= CodeGenOpt::Default) {
55 if (!FullFS.empty())
56 FullFS = "+crbits," + FullFS;
57 else
58 FullFS = "+crbits";
59 }
60 return FullFS;
61}
62
63// The FeatureString here is a little subtle. We are modifying the feature string
64// with what are (currently) non-function specific overrides as it goes into the
65// LLVMTargetMachine constructor and then using the stored value in the
66// Subtarget constructor below it.
Eric Christophera475d5c2014-06-11 00:53:17 +000067PPCTargetMachine::PPCTargetMachine(const Target &T, StringRef TT, StringRef CPU,
68 StringRef FS, const TargetOptions &Options,
Evan Chengefd9b422011-07-20 07:51:56 +000069 Reloc::Model RM, CodeModel::Model CM,
Eric Christopher3770cf52014-08-09 04:38:56 +000070 CodeGenOpt::Level OL)
Eric Christopher36448af2014-10-01 20:38:26 +000071 : LLVMTargetMachine(T, TT, CPU, computeFSAdditions(FS, OL, TT), Options, RM,
72 CM, OL),
Eric Christophereb6e3bb2014-10-01 21:05:35 +000073 Subtarget(TT, CPU, TargetFS, *this) {
Rafael Espindola227144c2013-05-13 01:16:13 +000074 initAsmInfo();
Nate Begeman6cca84e2005-10-16 05:39:50 +000075}
76
David Blaikiea379b1812011-12-20 02:50:00 +000077void PPC32TargetMachine::anchor() { }
78
Andrew Trick808a7a62012-02-03 05:12:30 +000079PPC32TargetMachine::PPC32TargetMachine(const Target &T, StringRef TT,
Evan Chengefd9b422011-07-20 07:51:56 +000080 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000081 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +000082 Reloc::Model RM, CodeModel::Model CM,
83 CodeGenOpt::Level OL)
Eric Christopher3770cf52014-08-09 04:38:56 +000084 : PPCTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {
Chris Lattner0c4aa142006-06-16 01:37:27 +000085}
86
David Blaikiea379b1812011-12-20 02:50:00 +000087void PPC64TargetMachine::anchor() { }
Chris Lattner0c4aa142006-06-16 01:37:27 +000088
Andrew Trick808a7a62012-02-03 05:12:30 +000089PPC64TargetMachine::PPC64TargetMachine(const Target &T, StringRef TT,
Evan Chengefd9b422011-07-20 07:51:56 +000090 StringRef CPU, StringRef FS,
Nick Lewycky50f02cb2011-12-02 22:16:29 +000091 const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +000092 Reloc::Model RM, CodeModel::Model CM,
93 CodeGenOpt::Level OL)
Eric Christopher3770cf52014-08-09 04:38:56 +000094 : PPCTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {
Chris Lattner0c4aa142006-06-16 01:37:27 +000095}
96
Eric Christopher3faf2f12014-10-06 06:45:36 +000097const PPCSubtarget *
98PPCTargetMachine::getSubtargetImpl(const Function &F) const {
99 AttributeSet FnAttrs = F.getAttributes();
100 Attribute CPUAttr =
101 FnAttrs.getAttribute(AttributeSet::FunctionIndex, "target-cpu");
102 Attribute FSAttr =
103 FnAttrs.getAttribute(AttributeSet::FunctionIndex, "target-features");
104
105 std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
106 ? CPUAttr.getValueAsString().str()
107 : TargetCPU;
108 std::string FS = !FSAttr.hasAttribute(Attribute::None)
109 ? FSAttr.getValueAsString().str()
110 : TargetFS;
111
112 auto &I = SubtargetMap[CPU + FS];
113 if (!I) {
114 // This needs to be done before we create a new subtarget since any
115 // creation will depend on the TM and the code generation flags on the
116 // function that reside in TargetOptions.
117 resetTargetOptions(F);
118 I = llvm::make_unique<PPCSubtarget>(TargetTriple, CPU, FS, *this);
119 }
120 return I.get();
121}
Misha Brukmanb4402432005-04-21 23:30:14 +0000122
Chris Lattner12e97302006-09-04 04:14:57 +0000123//===----------------------------------------------------------------------===//
124// Pass Pipeline Configuration
125//===----------------------------------------------------------------------===//
Nate Begemanf17ea0f2004-08-11 07:40:04 +0000126
Andrew Trickccb67362012-02-03 05:12:41 +0000127namespace {
128/// PPC Code Generator Pass Configuration Options.
129class PPCPassConfig : public TargetPassConfig {
130public:
Andrew Trickf8ea1082012-02-04 02:56:59 +0000131 PPCPassConfig(PPCTargetMachine *TM, PassManagerBase &PM)
132 : TargetPassConfig(TM, PM) {}
Andrew Trickccb67362012-02-03 05:12:41 +0000133
134 PPCTargetMachine &getPPCTargetMachine() const {
135 return getTM<PPCTargetMachine>();
136 }
137
Hal Finkeled6a2852013-04-05 23:29:01 +0000138 const PPCSubtarget &getPPCSubtarget() const {
139 return *getPPCTargetMachine().getSubtargetImpl();
140 }
141
Robin Morisset22129962014-09-23 20:46:49 +0000142 void addIRPasses() override;
Craig Topper0d3fa922014-04-29 07:57:37 +0000143 bool addPreISel() override;
144 bool addILPOpts() override;
145 bool addInstSelector() override;
146 bool addPreRegAlloc() override;
147 bool addPreSched2() override;
148 bool addPreEmitPass() override;
Andrew Trickccb67362012-02-03 05:12:41 +0000149};
150} // namespace
151
Andrew Trickf8ea1082012-02-04 02:56:59 +0000152TargetPassConfig *PPCTargetMachine::createPassConfig(PassManagerBase &PM) {
Hal Finkeleb50c2d2012-06-09 03:14:50 +0000153 return new PPCPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000154}
155
Robin Morisset22129962014-09-23 20:46:49 +0000156void PPCPassConfig::addIRPasses() {
157 addPass(createAtomicExpandPass(&getPPCTargetMachine()));
158 TargetPassConfig::addIRPasses();
159}
160
Hal Finkel25c19922013-05-15 21:37:41 +0000161bool PPCPassConfig::addPreISel() {
Hal Finkelc6b5deb2012-06-08 19:19:53 +0000162 if (!DisableCTRLoops && getOptLevel() != CodeGenOpt::None)
Hal Finkel25c19922013-05-15 21:37:41 +0000163 addPass(createPPCCTRLoops(getPPCTargetMachine()));
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000164
165 return false;
166}
167
Hal Finkeled6a2852013-04-05 23:29:01 +0000168bool PPCPassConfig::addILPOpts() {
Eric Christopher6b0fcfe2014-05-21 23:40:26 +0000169 addPass(&EarlyIfConverterID);
170 return true;
Hal Finkeled6a2852013-04-05 23:29:01 +0000171}
172
Andrew Trickccb67362012-02-03 05:12:41 +0000173bool PPCPassConfig::addInstSelector() {
Chris Lattnerc6aa8062005-08-17 19:33:30 +0000174 // Install an instruction selector.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000175 addPass(createPPCISelDag(getPPCTargetMachine()));
Hal Finkel8ca38842013-05-20 16:08:17 +0000176
177#ifndef NDEBUG
178 if (!DisableCTRLoops && getOptLevel() != CodeGenOpt::None)
179 addPass(createPPCCTRLoopsVerify());
180#endif
181
Eric Christopherd71e4442014-05-22 01:21:35 +0000182 addPass(createPPCVSXCopyPass());
Nate Begemanf17ea0f2004-08-11 07:40:04 +0000183 return false;
184}
185
Hal Finkel174e5902014-03-25 23:29:21 +0000186bool PPCPassConfig::addPreRegAlloc() {
Eric Christopherd71e4442014-05-22 01:21:35 +0000187 initializePPCVSXFMAMutatePass(*PassRegistry::getPassRegistry());
188 insertPass(VSXFMAMutateEarly ? &RegisterCoalescerID : &MachineSchedulerID,
189 &PPCVSXFMAMutateID);
Hal Finkel174e5902014-03-25 23:29:21 +0000190 return false;
191}
192
Hal Finkel5711eca2013-04-09 22:58:37 +0000193bool PPCPassConfig::addPreSched2() {
Eric Christopherd71e4442014-05-22 01:21:35 +0000194 addPass(createPPCVSXCopyCleanupPass());
Hal Finkelc6fc9b82014-03-27 23:12:31 +0000195
Hal Finkel5711eca2013-04-09 22:58:37 +0000196 if (getOptLevel() != CodeGenOpt::None)
197 addPass(&IfConverterID);
198
199 return true;
200}
201
Andrew Trickccb67362012-02-03 05:12:41 +0000202bool PPCPassConfig::addPreEmitPass() {
Hal Finkelb5aa7e52013-04-08 16:24:03 +0000203 if (getOptLevel() != CodeGenOpt::None)
204 addPass(createPPCEarlyReturnPass());
Chris Lattner12e97302006-09-04 04:14:57 +0000205 // Must run branch selection immediately preceding the asm printer.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000206 addPass(createPPCBranchSelectionPass());
Chris Lattner12e97302006-09-04 04:14:57 +0000207 return false;
208}
209
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000210void PPCTargetMachine::addAnalysisPasses(PassManagerBase &PM) {
211 // Add first the target-independent BasicTTI pass, then our PPC pass. This
212 // allows the PPC pass to delegate to the target independent layer when
213 // appropriate.
Bill Wendlingafc10362013-06-19 20:51:24 +0000214 PM.add(createBasicTargetTransformInfoPass(this));
Hal Finkel4e5ca9e2013-01-25 23:05:59 +0000215 PM.add(createPPCTargetTransformInfoPass(this));
216}
217