blob: e08766d292f3596fb4769f63e25bd03f2ec31196 [file] [log] [blame]
Bill Wendling68caaaf2010-08-19 18:52:17 +00001//===-- MachineVerifier.cpp - Machine Code Verifier -----------------------===//
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Pass to verify generated machine code. The following is checked:
11//
12// Operand counts: All explicit operands must be present.
13//
14// Register classes: All physical and virtual register operands must be
15// compatible with the register class required by the instruction descriptor.
16//
17// Register live intervals: Registers must be defined only once, and must be
18// defined before use.
19//
20// The machine code verifier is enabled from LLVMTargetMachine.cpp with the
21// command-line option -verify-machineinstrs, or by defining the environment
22// variable LLVM_VERIFY_MACHINEINSTRS to the name of a file that will receive
23// the verifier errors.
24//===----------------------------------------------------------------------===//
25
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000026#include "llvm/CodeGen/Passes.h"
Chris Lattner565449d2009-08-23 03:13:20 +000027#include "llvm/ADT/DenseSet.h"
Manman Renaa6875b2013-07-15 21:26:31 +000028#include "llvm/ADT/DepthFirstIterator.h"
Chris Lattner565449d2009-08-23 03:13:20 +000029#include "llvm/ADT/SetOperations.h"
30#include "llvm/ADT/SmallVector.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/CodeGen/LiveIntervalAnalysis.h"
32#include "llvm/CodeGen/LiveStackAnalysis.h"
33#include "llvm/CodeGen/LiveVariables.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunctionPass.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000036#include "llvm/CodeGen/MachineMemOperand.h"
37#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000038#include "llvm/IR/BasicBlock.h"
39#include "llvm/IR/InlineAsm.h"
40#include "llvm/IR/Instructions.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000041#include "llvm/MC/MCAsmInfo.h"
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000042#include "llvm/Support/Debug.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000043#include "llvm/Support/ErrorHandling.h"
Benjamin Kramerd59664f2014-04-29 23:26:49 +000044#include "llvm/Support/FileSystem.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000045#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000046#include "llvm/Target/TargetInstrInfo.h"
47#include "llvm/Target/TargetMachine.h"
48#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000049#include "llvm/Target/TargetSubtargetInfo.h"
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000050using namespace llvm;
51
52namespace {
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000053 struct MachineVerifier {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000054
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +000055 MachineVerifier(Pass *pass, const char *b) :
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000056 PASS(pass),
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +000057 Banner(b),
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000058 OutFileName(getenv("LLVM_VERIFY_MACHINEINSTRS"))
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000059 {}
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000060
61 bool runOnMachineFunction(MachineFunction &MF);
62
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000063 Pass *const PASS;
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +000064 const char *Banner;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000065 const char *const OutFileName;
Chris Lattner9e6f1f12009-08-23 02:51:22 +000066 raw_ostream *OS;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000067 const MachineFunction *MF;
68 const TargetMachine *TM;
Evan Cheng8d71a752011-06-27 21:26:13 +000069 const TargetInstrInfo *TII;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000070 const TargetRegisterInfo *TRI;
71 const MachineRegisterInfo *MRI;
72
73 unsigned foundErrors;
74
75 typedef SmallVector<unsigned, 16> RegVector;
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +000076 typedef SmallVector<const uint32_t*, 4> RegMaskVector;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000077 typedef DenseSet<unsigned> RegSet;
78 typedef DenseMap<unsigned, const MachineInstr*> RegMap;
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +000079 typedef SmallPtrSet<const MachineBasicBlock*, 8> BlockSet;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000080
Jakob Stoklund Olesen3bb99bc2011-09-23 22:45:39 +000081 const MachineInstr *FirstTerminator;
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +000082 BlockSet FunctionBlocks;
Jakob Stoklund Olesen3bb99bc2011-09-23 22:45:39 +000083
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000084 BitVector regsReserved;
85 RegSet regsLive;
Jakob Stoklund Olesen2d59cff2009-08-08 13:19:25 +000086 RegVector regsDefined, regsDead, regsKilled;
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +000087 RegMaskVector regMasks;
Jakob Stoklund Olesen2d59cff2009-08-08 13:19:25 +000088 RegSet regsLiveInButUnused;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000089
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +000090 SlotIndex lastIndex;
91
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000092 // Add Reg and any sub-registers to RV
93 void addRegWithSubRegs(RegVector &RV, unsigned Reg) {
94 RV.push_back(Reg);
95 if (TargetRegisterInfo::isPhysicalRegister(Reg))
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +000096 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs)
97 RV.push_back(*SubRegs);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000098 }
99
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000100 struct BBInfo {
101 // Is this MBB reachable from the MF entry point?
102 bool reachable;
103
104 // Vregs that must be live in because they are used without being
105 // defined. Map value is the user.
106 RegMap vregsLiveIn;
107
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000108 // Regs killed in MBB. They may be defined again, and will then be in both
109 // regsKilled and regsLiveOut.
110 RegSet regsKilled;
111
112 // Regs defined in MBB and live out. Note that vregs passing through may
113 // be live out without being mentioned here.
114 RegSet regsLiveOut;
115
116 // Vregs that pass through MBB untouched. This set is disjoint from
117 // regsKilled and regsLiveOut.
118 RegSet vregsPassed;
119
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000120 // Vregs that must pass through MBB because they are needed by a successor
121 // block. This set is disjoint from regsLiveOut.
122 RegSet vregsRequired;
123
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000124 // Set versions of block's predecessor and successor lists.
125 BlockSet Preds, Succs;
126
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000127 BBInfo() : reachable(false) {}
128
129 // Add register to vregsPassed if it belongs there. Return true if
130 // anything changed.
131 bool addPassed(unsigned Reg) {
132 if (!TargetRegisterInfo::isVirtualRegister(Reg))
133 return false;
134 if (regsKilled.count(Reg) || regsLiveOut.count(Reg))
135 return false;
136 return vregsPassed.insert(Reg).second;
137 }
138
139 // Same for a full set.
140 bool addPassed(const RegSet &RS) {
141 bool changed = false;
142 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I)
143 if (addPassed(*I))
144 changed = true;
145 return changed;
146 }
147
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000148 // Add register to vregsRequired if it belongs there. Return true if
149 // anything changed.
150 bool addRequired(unsigned Reg) {
151 if (!TargetRegisterInfo::isVirtualRegister(Reg))
152 return false;
153 if (regsLiveOut.count(Reg))
154 return false;
155 return vregsRequired.insert(Reg).second;
156 }
157
158 // Same for a full set.
159 bool addRequired(const RegSet &RS) {
160 bool changed = false;
161 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I)
162 if (addRequired(*I))
163 changed = true;
164 return changed;
165 }
166
167 // Same for a full map.
168 bool addRequired(const RegMap &RM) {
169 bool changed = false;
170 for (RegMap::const_iterator I = RM.begin(), E = RM.end(); I != E; ++I)
171 if (addRequired(I->first))
172 changed = true;
173 return changed;
174 }
175
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000176 // Live-out registers are either in regsLiveOut or vregsPassed.
177 bool isLiveOut(unsigned Reg) const {
178 return regsLiveOut.count(Reg) || vregsPassed.count(Reg);
179 }
180 };
181
182 // Extra register info per MBB.
183 DenseMap<const MachineBasicBlock*, BBInfo> MBBInfoMap;
184
185 bool isReserved(unsigned Reg) {
Jakob Stoklund Olesen3c2a1de2009-08-04 19:18:01 +0000186 return Reg < regsReserved.size() && regsReserved.test(Reg);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000187 }
188
Lang Hames1ce837a2012-02-14 19:17:48 +0000189 bool isAllocatable(unsigned Reg) {
Jakob Stoklund Olesen244beb42012-10-16 00:05:06 +0000190 return Reg < TRI->getNumRegs() && MRI->isAllocatable(Reg);
Lang Hames1ce837a2012-02-14 19:17:48 +0000191 }
192
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000193 // Analysis information if available
194 LiveVariables *LiveVars;
Jakob Stoklund Olesen260fa282010-10-26 22:36:07 +0000195 LiveIntervals *LiveInts;
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000196 LiveStacks *LiveStks;
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000197 SlotIndexes *Indexes;
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000198
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000199 void visitMachineFunctionBefore();
200 void visitMachineBasicBlockBefore(const MachineBasicBlock *MBB);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000201 void visitMachineBundleBefore(const MachineInstr *MI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000202 void visitMachineInstrBefore(const MachineInstr *MI);
203 void visitMachineOperand(const MachineOperand *MO, unsigned MONum);
204 void visitMachineInstrAfter(const MachineInstr *MI);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000205 void visitMachineBundleAfter(const MachineInstr *MI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000206 void visitMachineBasicBlockAfter(const MachineBasicBlock *MBB);
207 void visitMachineFunctionAfter();
208
209 void report(const char *msg, const MachineFunction *MF);
210 void report(const char *msg, const MachineBasicBlock *MBB);
211 void report(const char *msg, const MachineInstr *MI);
212 void report(const char *msg, const MachineOperand *MO, unsigned MONum);
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +0000213 void report(const char *msg, const MachineFunction *MF,
214 const LiveInterval &LI);
215 void report(const char *msg, const MachineBasicBlock *MBB,
216 const LiveInterval &LI);
Matthias Braun364e6e92013-10-10 21:28:54 +0000217 void report(const char *msg, const MachineFunction *MF,
218 const LiveRange &LR);
219 void report(const char *msg, const MachineBasicBlock *MBB,
220 const LiveRange &LR);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000221
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000222 void verifyInlineAsm(const MachineInstr *MI);
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000223
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +0000224 void checkLiveness(const MachineOperand *MO, unsigned MONum);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000225 void markReachable(const MachineBasicBlock *MBB);
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +0000226 void calcRegsPassed();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000227 void checkPHIOps(const MachineBasicBlock *MBB);
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000228
229 void calcRegsRequired();
230 void verifyLiveVariables();
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +0000231 void verifyLiveIntervals();
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +0000232 void verifyLiveInterval(const LiveInterval&);
Matthias Braun364e6e92013-10-10 21:28:54 +0000233 void verifyLiveRangeValue(const LiveRange&, const VNInfo*, unsigned);
234 void verifyLiveRangeSegment(const LiveRange&,
235 const LiveRange::const_iterator I, unsigned);
236 void verifyLiveRange(const LiveRange&, unsigned);
Manman Renaa6875b2013-07-15 21:26:31 +0000237
238 void verifyStackFrame();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000239 };
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000240
241 struct MachineVerifierPass : public MachineFunctionPass {
242 static char ID; // Pass ID, replacement for typeid
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000243 const char *const Banner;
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000244
Craig Topperc0196b12014-04-14 00:51:57 +0000245 MachineVerifierPass(const char *b = nullptr)
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000246 : MachineFunctionPass(ID), Banner(b) {
Owen Anderson6c18d1a2010-10-19 17:21:58 +0000247 initializeMachineVerifierPassPass(*PassRegistry::getPassRegistry());
248 }
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000249
Craig Topper4584cd52014-03-07 09:26:03 +0000250 void getAnalysisUsage(AnalysisUsage &AU) const override {
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000251 AU.setPreservesAll();
252 MachineFunctionPass::getAnalysisUsage(AU);
253 }
254
Craig Topper4584cd52014-03-07 09:26:03 +0000255 bool runOnMachineFunction(MachineFunction &MF) override {
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000256 MF.verify(this, Banner);
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000257 return false;
258 }
259 };
260
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000261}
262
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000263char MachineVerifierPass::ID = 0;
Owen Andersond31d82d2010-08-23 17:52:01 +0000264INITIALIZE_PASS(MachineVerifierPass, "machineverifier",
Owen Andersondf7a4f22010-10-07 22:25:06 +0000265 "Verify generated machine code", false, false)
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000266
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000267FunctionPass *llvm::createMachineVerifierPass(const char *Banner) {
268 return new MachineVerifierPass(Banner);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000269}
270
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000271void MachineFunction::verify(Pass *p, const char *Banner) const {
272 MachineVerifier(p, Banner)
273 .runOnMachineFunction(const_cast<MachineFunction&>(*this));
Jakob Stoklund Olesen27440e72009-11-13 21:56:09 +0000274}
275
Chris Lattner9e6f1f12009-08-23 02:51:22 +0000276bool MachineVerifier::runOnMachineFunction(MachineFunction &MF) {
Craig Topperc0196b12014-04-14 00:51:57 +0000277 raw_ostream *OutFile = nullptr;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000278 if (OutFileName) {
Chris Lattner9e6f1f12009-08-23 02:51:22 +0000279 std::string ErrorInfo;
Rafael Espindola90c7f1c2014-02-24 18:20:12 +0000280 OutFile = new raw_fd_ostream(OutFileName, ErrorInfo,
281 sys::fs::F_Append | sys::fs::F_Text);
Chris Lattner9e6f1f12009-08-23 02:51:22 +0000282 if (!ErrorInfo.empty()) {
283 errs() << "Error opening '" << OutFileName << "': " << ErrorInfo << '\n';
284 exit(1);
285 }
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000286
Chris Lattner9e6f1f12009-08-23 02:51:22 +0000287 OS = OutFile;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000288 } else {
Chris Lattner9e6f1f12009-08-23 02:51:22 +0000289 OS = &errs();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000290 }
291
292 foundErrors = 0;
293
294 this->MF = &MF;
295 TM = &MF.getTarget();
Eric Christopherd9134482014-08-04 21:25:23 +0000296 TII = TM->getSubtargetImpl()->getInstrInfo();
297 TRI = TM->getSubtargetImpl()->getRegisterInfo();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000298 MRI = &MF.getRegInfo();
299
Craig Topperc0196b12014-04-14 00:51:57 +0000300 LiveVars = nullptr;
301 LiveInts = nullptr;
302 LiveStks = nullptr;
303 Indexes = nullptr;
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000304 if (PASS) {
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000305 LiveInts = PASS->getAnalysisIfAvailable<LiveIntervals>();
Jakob Stoklund Olesenb4ef4a92010-08-05 23:51:26 +0000306 // We don't want to verify LiveVariables if LiveIntervals is available.
307 if (!LiveInts)
308 LiveVars = PASS->getAnalysisIfAvailable<LiveVariables>();
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000309 LiveStks = PASS->getAnalysisIfAvailable<LiveStacks>();
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000310 Indexes = PASS->getAnalysisIfAvailable<SlotIndexes>();
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000311 }
312
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000313 visitMachineFunctionBefore();
314 for (MachineFunction::const_iterator MFI = MF.begin(), MFE = MF.end();
315 MFI!=MFE; ++MFI) {
316 visitMachineBasicBlockBefore(MFI);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000317 // Keep track of the current bundle header.
Craig Topperc0196b12014-04-14 00:51:57 +0000318 const MachineInstr *CurBundle = nullptr;
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000319 // Do we expect the next instruction to be part of the same bundle?
320 bool InBundle = false;
321
Evan Cheng7fae11b2011-12-14 02:11:42 +0000322 for (MachineBasicBlock::const_instr_iterator MBBI = MFI->instr_begin(),
323 MBBE = MFI->instr_end(); MBBI != MBBE; ++MBBI) {
Jakob Stoklund Olesenb5b4a5d2011-01-12 21:27:41 +0000324 if (MBBI->getParent() != MFI) {
325 report("Bad instruction parent pointer", MFI);
326 *OS << "Instruction: " << *MBBI;
327 continue;
328 }
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000329
330 // Check for consistent bundle flags.
331 if (InBundle && !MBBI->isBundledWithPred())
332 report("Missing BundledPred flag, "
333 "BundledSucc was set on predecessor", MBBI);
334 if (!InBundle && MBBI->isBundledWithPred())
335 report("BundledPred flag is set, "
336 "but BundledSucc not set on predecessor", MBBI);
337
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000338 // Is this a bundle header?
339 if (!MBBI->isInsideBundle()) {
340 if (CurBundle)
341 visitMachineBundleAfter(CurBundle);
342 CurBundle = MBBI;
343 visitMachineBundleBefore(CurBundle);
344 } else if (!CurBundle)
345 report("No bundle header", MBBI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000346 visitMachineInstrBefore(MBBI);
347 for (unsigned I = 0, E = MBBI->getNumOperands(); I != E; ++I)
348 visitMachineOperand(&MBBI->getOperand(I), I);
349 visitMachineInstrAfter(MBBI);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000350
351 // Was this the last bundled instruction?
352 InBundle = MBBI->isBundledWithSucc();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000353 }
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000354 if (CurBundle)
355 visitMachineBundleAfter(CurBundle);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000356 if (InBundle)
357 report("BundledSucc flag set on last instruction in block", &MFI->back());
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000358 visitMachineBasicBlockAfter(MFI);
359 }
360 visitMachineFunctionAfter();
361
Chris Lattner9e6f1f12009-08-23 02:51:22 +0000362 if (OutFile)
363 delete OutFile;
364 else if (foundErrors)
Chris Lattner2104b8d2010-04-07 22:58:41 +0000365 report_fatal_error("Found "+Twine(foundErrors)+" machine code errors.");
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000366
Jakob Stoklund Olesendcf009c2009-08-08 15:34:50 +0000367 // Clean up.
368 regsLive.clear();
369 regsDefined.clear();
370 regsDead.clear();
371 regsKilled.clear();
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +0000372 regMasks.clear();
Jakob Stoklund Olesendcf009c2009-08-08 15:34:50 +0000373 regsLiveInButUnused.clear();
374 MBBInfoMap.clear();
375
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000376 return false; // no changes
377}
378
Chris Lattner75f40452009-08-23 01:03:30 +0000379void MachineVerifier::report(const char *msg, const MachineFunction *MF) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000380 assert(MF);
Chris Lattner9e6f1f12009-08-23 02:51:22 +0000381 *OS << '\n';
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000382 if (!foundErrors++) {
383 if (Banner)
384 *OS << "# " << Banner << '\n';
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000385 MF->print(*OS, Indexes);
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000386 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000387 *OS << "*** Bad machine code: " << msg << " ***\n"
Craig Toppera538d832012-08-22 06:07:19 +0000388 << "- function: " << MF->getName() << "\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000389}
390
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000391void MachineVerifier::report(const char *msg, const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000392 assert(MBB);
393 report(msg, MBB->getParent());
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +0000394 *OS << "- basic block: BB#" << MBB->getNumber()
395 << ' ' << MBB->getName()
Roman Divackyad06cee2012-09-05 22:26:57 +0000396 << " (" << (const void*)MBB << ')';
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000397 if (Indexes)
398 *OS << " [" << Indexes->getMBBStartIdx(MBB)
399 << ';' << Indexes->getMBBEndIdx(MBB) << ')';
400 *OS << '\n';
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000401}
402
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000403void MachineVerifier::report(const char *msg, const MachineInstr *MI) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000404 assert(MI);
405 report(msg, MI->getParent());
406 *OS << "- instruction: ";
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000407 if (Indexes && Indexes->hasIndex(MI))
408 *OS << Indexes->getInstructionIndex(MI) << '\t';
Chris Lattnera6f074f2009-08-23 03:41:05 +0000409 MI->print(*OS, TM);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000410}
411
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000412void MachineVerifier::report(const char *msg,
413 const MachineOperand *MO, unsigned MONum) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000414 assert(MO);
415 report(msg, MO->getParent());
416 *OS << "- operand " << MONum << ": ";
417 MO->print(*OS, TM);
418 *OS << "\n";
419}
420
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +0000421void MachineVerifier::report(const char *msg, const MachineFunction *MF,
422 const LiveInterval &LI) {
423 report(msg, MF);
Matthias Braunf6fe6bf2013-10-10 21:29:05 +0000424 *OS << "- interval: " << LI << '\n';
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +0000425}
426
427void MachineVerifier::report(const char *msg, const MachineBasicBlock *MBB,
428 const LiveInterval &LI) {
429 report(msg, MBB);
Matthias Braunf6fe6bf2013-10-10 21:29:05 +0000430 *OS << "- interval: " << LI << '\n';
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +0000431}
432
Matthias Braun364e6e92013-10-10 21:28:54 +0000433void MachineVerifier::report(const char *msg, const MachineBasicBlock *MBB,
434 const LiveRange &LR) {
435 report(msg, MBB);
436 *OS << "- liverange: " << LR << "\n";
437}
438
439void MachineVerifier::report(const char *msg, const MachineFunction *MF,
440 const LiveRange &LR) {
441 report(msg, MF);
442 *OS << "- liverange: " << LR << "\n";
443}
444
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000445void MachineVerifier::markReachable(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000446 BBInfo &MInfo = MBBInfoMap[MBB];
447 if (!MInfo.reachable) {
448 MInfo.reachable = true;
449 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(),
450 SuE = MBB->succ_end(); SuI != SuE; ++SuI)
451 markReachable(*SuI);
452 }
453}
454
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000455void MachineVerifier::visitMachineFunctionBefore() {
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +0000456 lastIndex = SlotIndex();
Jakob Stoklund Olesenc30a9af2012-10-15 21:57:41 +0000457 regsReserved = MRI->getReservedRegs();
Jakob Stoklund Olesen3c2a1de2009-08-04 19:18:01 +0000458
459 // A sub-register of a reserved register is also reserved
460 for (int Reg = regsReserved.find_first(); Reg>=0;
461 Reg = regsReserved.find_next(Reg)) {
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000462 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
Jakob Stoklund Olesen3c2a1de2009-08-04 19:18:01 +0000463 // FIXME: This should probably be:
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000464 // assert(regsReserved.test(*SubRegs) && "Non-reserved sub-register");
465 regsReserved.set(*SubRegs);
Jakob Stoklund Olesen3c2a1de2009-08-04 19:18:01 +0000466 }
467 }
Lang Hames1ce837a2012-02-14 19:17:48 +0000468
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000469 markReachable(&MF->front());
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000470
471 // Build a set of the basic blocks in the function.
472 FunctionBlocks.clear();
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000473 for (const auto &MBB : *MF) {
474 FunctionBlocks.insert(&MBB);
475 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000476
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000477 MInfo.Preds.insert(MBB.pred_begin(), MBB.pred_end());
478 if (MInfo.Preds.size() != MBB.pred_size())
479 report("MBB has duplicate entries in its predecessor list.", &MBB);
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000480
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000481 MInfo.Succs.insert(MBB.succ_begin(), MBB.succ_end());
482 if (MInfo.Succs.size() != MBB.succ_size())
483 report("MBB has duplicate entries in its successor list.", &MBB);
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000484 }
Jakob Stoklund Olesene17c3fd2013-04-19 21:40:57 +0000485
486 // Check that the register use lists are sane.
487 MRI->verifyUseLists();
Manman Renaa6875b2013-07-15 21:26:31 +0000488
489 verifyStackFrame();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000490}
491
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000492// Does iterator point to a and b as the first two elements?
Dan Gohmanb29cda92010-04-15 17:08:50 +0000493static bool matchPair(MachineBasicBlock::const_succ_iterator i,
494 const MachineBasicBlock *a, const MachineBasicBlock *b) {
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000495 if (*i == a)
496 return *++i == b;
497 if (*i == b)
498 return *++i == a;
499 return false;
500}
501
502void
503MachineVerifier::visitMachineBasicBlockBefore(const MachineBasicBlock *MBB) {
Craig Topperc0196b12014-04-14 00:51:57 +0000504 FirstTerminator = nullptr;
Jakob Stoklund Olesen3bb99bc2011-09-23 22:45:39 +0000505
Lang Hames1ce837a2012-02-14 19:17:48 +0000506 if (MRI->isSSA()) {
507 // If this block has allocatable physical registers live-in, check that
508 // it is an entry block or landing pad.
509 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
510 LE = MBB->livein_end();
511 LI != LE; ++LI) {
512 unsigned reg = *LI;
513 if (isAllocatable(reg) && !MBB->isLandingPad() &&
514 MBB != MBB->getParent()->begin()) {
515 report("MBB has allocable live-in, but isn't entry or landing-pad.", MBB);
516 }
517 }
518 }
519
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000520 // Count the number of landing pad successors.
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000521 SmallPtrSet<MachineBasicBlock*, 4> LandingPadSuccs;
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000522 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(),
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000523 E = MBB->succ_end(); I != E; ++I) {
524 if ((*I)->isLandingPad())
525 LandingPadSuccs.insert(*I);
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000526 if (!FunctionBlocks.count(*I))
527 report("MBB has successor that isn't part of the function.", MBB);
528 if (!MBBInfoMap[*I].Preds.count(MBB)) {
529 report("Inconsistent CFG", MBB);
530 *OS << "MBB is not in the predecessor list of the successor BB#"
531 << (*I)->getNumber() << ".\n";
532 }
533 }
534
535 // Check the predecessor list.
536 for (MachineBasicBlock::const_pred_iterator I = MBB->pred_begin(),
537 E = MBB->pred_end(); I != E; ++I) {
538 if (!FunctionBlocks.count(*I))
539 report("MBB has predecessor that isn't part of the function.", MBB);
540 if (!MBBInfoMap[*I].Succs.count(MBB)) {
541 report("Inconsistent CFG", MBB);
542 *OS << "MBB is not in the successor list of the predecessor BB#"
543 << (*I)->getNumber() << ".\n";
544 }
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000545 }
Bill Wendling2a401312011-05-04 22:54:05 +0000546
547 const MCAsmInfo *AsmInfo = TM->getMCAsmInfo();
548 const BasicBlock *BB = MBB->getBasicBlock();
549 if (LandingPadSuccs.size() > 1 &&
550 !(AsmInfo &&
551 AsmInfo->getExceptionHandlingType() == ExceptionHandling::SjLj &&
552 BB && isa<SwitchInst>(BB->getTerminator())))
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000553 report("MBB has more than one landing pad successor", MBB);
554
Dan Gohman352a4952009-08-27 02:43:49 +0000555 // Call AnalyzeBranch. If it succeeds, there several more conditions to check.
Craig Topperc0196b12014-04-14 00:51:57 +0000556 MachineBasicBlock *TBB = nullptr, *FBB = nullptr;
Dan Gohman352a4952009-08-27 02:43:49 +0000557 SmallVector<MachineOperand, 4> Cond;
558 if (!TII->AnalyzeBranch(*const_cast<MachineBasicBlock *>(MBB),
559 TBB, FBB, Cond)) {
560 // Ok, AnalyzeBranch thinks it knows what's going on with this block. Let's
561 // check whether its answers match up with reality.
562 if (!TBB && !FBB) {
563 // Block falls through to its successor.
564 MachineFunction::const_iterator MBBI = MBB;
565 ++MBBI;
566 if (MBBI == MF->end()) {
Dan Gohmaned10d7c2009-08-27 18:14:26 +0000567 // It's possible that the block legitimately ends with a noreturn
568 // call or an unreachable, in which case it won't actually fall
569 // out the bottom of the function.
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000570 } else if (MBB->succ_size() == LandingPadSuccs.size()) {
Dan Gohmaned10d7c2009-08-27 18:14:26 +0000571 // It's possible that the block legitimately ends with a noreturn
572 // call or an unreachable, in which case it won't actuall fall
573 // out of the block.
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000574 } else if (MBB->succ_size() != 1+LandingPadSuccs.size()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000575 report("MBB exits via unconditional fall-through but doesn't have "
576 "exactly one CFG successor!", MBB);
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000577 } else if (!MBB->isSuccessor(MBBI)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000578 report("MBB exits via unconditional fall-through but its successor "
579 "differs from its CFG successor!", MBB);
580 }
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000581 if (!MBB->empty() && MBB->back().isBarrier() &&
582 !TII->isPredicated(&MBB->back())) {
Dan Gohman352a4952009-08-27 02:43:49 +0000583 report("MBB exits via unconditional fall-through but ends with a "
584 "barrier instruction!", MBB);
585 }
586 if (!Cond.empty()) {
587 report("MBB exits via unconditional fall-through but has a condition!",
588 MBB);
589 }
590 } else if (TBB && !FBB && Cond.empty()) {
591 // Block unconditionally branches somewhere.
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000592 if (MBB->succ_size() != 1+LandingPadSuccs.size()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000593 report("MBB exits via unconditional branch but doesn't have "
594 "exactly one CFG successor!", MBB);
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000595 } else if (!MBB->isSuccessor(TBB)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000596 report("MBB exits via unconditional branch but the CFG "
597 "successor doesn't match the actual successor!", MBB);
598 }
599 if (MBB->empty()) {
600 report("MBB exits via unconditional branch but doesn't contain "
601 "any instructions!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000602 } else if (!MBB->back().isBarrier()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000603 report("MBB exits via unconditional branch but doesn't end with a "
604 "barrier instruction!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000605 } else if (!MBB->back().isTerminator()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000606 report("MBB exits via unconditional branch but the branch isn't a "
607 "terminator instruction!", MBB);
608 }
609 } else if (TBB && !FBB && !Cond.empty()) {
610 // Block conditionally branches somewhere, otherwise falls through.
611 MachineFunction::const_iterator MBBI = MBB;
612 ++MBBI;
613 if (MBBI == MF->end()) {
614 report("MBB conditionally falls through out of function!", MBB);
Dmitri Gribenko349d1a32012-12-19 22:13:01 +0000615 } else if (MBB->succ_size() == 1) {
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +0000616 // A conditional branch with only one successor is weird, but allowed.
617 if (&*MBBI != TBB)
618 report("MBB exits via conditional branch/fall-through but only has "
619 "one CFG successor!", MBB);
620 else if (TBB != *MBB->succ_begin())
621 report("MBB exits via conditional branch/fall-through but the CFG "
622 "successor don't match the actual successor!", MBB);
623 } else if (MBB->succ_size() != 2) {
Dan Gohman352a4952009-08-27 02:43:49 +0000624 report("MBB exits via conditional branch/fall-through but doesn't have "
625 "exactly two CFG successors!", MBB);
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000626 } else if (!matchPair(MBB->succ_begin(), TBB, MBBI)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000627 report("MBB exits via conditional branch/fall-through but the CFG "
628 "successors don't match the actual successors!", MBB);
629 }
630 if (MBB->empty()) {
631 report("MBB exits via conditional branch/fall-through but doesn't "
632 "contain any instructions!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000633 } else if (MBB->back().isBarrier()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000634 report("MBB exits via conditional branch/fall-through but ends with a "
635 "barrier instruction!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000636 } else if (!MBB->back().isTerminator()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000637 report("MBB exits via conditional branch/fall-through but the branch "
638 "isn't a terminator instruction!", MBB);
639 }
640 } else if (TBB && FBB) {
641 // Block conditionally branches somewhere, otherwise branches
642 // somewhere else.
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +0000643 if (MBB->succ_size() == 1) {
644 // A conditional branch with only one successor is weird, but allowed.
645 if (FBB != TBB)
646 report("MBB exits via conditional branch/branch through but only has "
647 "one CFG successor!", MBB);
648 else if (TBB != *MBB->succ_begin())
649 report("MBB exits via conditional branch/branch through but the CFG "
650 "successor don't match the actual successor!", MBB);
651 } else if (MBB->succ_size() != 2) {
Dan Gohman352a4952009-08-27 02:43:49 +0000652 report("MBB exits via conditional branch/branch but doesn't have "
653 "exactly two CFG successors!", MBB);
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000654 } else if (!matchPair(MBB->succ_begin(), TBB, FBB)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000655 report("MBB exits via conditional branch/branch but the CFG "
656 "successors don't match the actual successors!", MBB);
657 }
658 if (MBB->empty()) {
659 report("MBB exits via conditional branch/branch but doesn't "
660 "contain any instructions!", MBB);
Benjamin Kramer389cec02014-05-24 13:13:17 +0000661 } else if (!MBB->back().isBarrier()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000662 report("MBB exits via conditional branch/branch but doesn't end with a "
663 "barrier instruction!", MBB);
Benjamin Kramer389cec02014-05-24 13:13:17 +0000664 } else if (!MBB->back().isTerminator()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000665 report("MBB exits via conditional branch/branch but the branch "
666 "isn't a terminator instruction!", MBB);
667 }
668 if (Cond.empty()) {
669 report("MBB exits via conditinal branch/branch but there's no "
670 "condition!", MBB);
671 }
672 } else {
673 report("AnalyzeBranch returned invalid data!", MBB);
674 }
675 }
676
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000677 regsLive.clear();
Dan Gohman9d2d0532010-04-13 16:57:55 +0000678 for (MachineBasicBlock::livein_iterator I = MBB->livein_begin(),
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000679 E = MBB->livein_end(); I != E; ++I) {
680 if (!TargetRegisterInfo::isPhysicalRegister(*I)) {
681 report("MBB live-in list contains non-physical register", MBB);
682 continue;
683 }
Chad Rosierabdb1d62013-05-22 23:17:36 +0000684 for (MCSubRegIterator SubRegs(*I, TRI, /*IncludeSelf=*/true);
685 SubRegs.isValid(); ++SubRegs)
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000686 regsLive.insert(*SubRegs);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000687 }
Jakob Stoklund Olesen2d59cff2009-08-08 13:19:25 +0000688 regsLiveInButUnused = regsLive;
Jakob Stoklund Olesen0e73fdf2009-08-13 16:19:51 +0000689
690 const MachineFrameInfo *MFI = MF->getFrameInfo();
691 assert(MFI && "Function has no frame info");
692 BitVector PR = MFI->getPristineRegs(MBB);
693 for (int I = PR.find_first(); I>0; I = PR.find_next(I)) {
Chad Rosierabdb1d62013-05-22 23:17:36 +0000694 for (MCSubRegIterator SubRegs(I, TRI, /*IncludeSelf=*/true);
695 SubRegs.isValid(); ++SubRegs)
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000696 regsLive.insert(*SubRegs);
Jakob Stoklund Olesen0e73fdf2009-08-13 16:19:51 +0000697 }
698
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000699 regsKilled.clear();
700 regsDefined.clear();
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +0000701
702 if (Indexes)
703 lastIndex = Indexes->getMBBStartIdx(MBB);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000704}
705
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000706// This function gets called for all bundle headers, including normal
707// stand-alone unbundled instructions.
708void MachineVerifier::visitMachineBundleBefore(const MachineInstr *MI) {
709 if (Indexes && Indexes->hasIndex(MI)) {
710 SlotIndex idx = Indexes->getInstructionIndex(MI);
711 if (!(idx > lastIndex)) {
712 report("Instruction index out of order", MI);
713 *OS << "Last instruction was at " << lastIndex << '\n';
714 }
715 lastIndex = idx;
716 }
Pete Coopercd720162012-06-07 17:41:39 +0000717
718 // Ensure non-terminators don't follow terminators.
719 // Ignore predicated terminators formed by if conversion.
720 // FIXME: If conversion shouldn't need to violate this rule.
721 if (MI->isTerminator() && !TII->isPredicated(MI)) {
722 if (!FirstTerminator)
723 FirstTerminator = MI;
724 } else if (FirstTerminator) {
725 report("Non-terminator instruction after the first terminator", MI);
726 *OS << "First terminator was:\t" << *FirstTerminator;
727 }
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000728}
729
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000730// The operands on an INLINEASM instruction must follow a template.
731// Verify that the flag operands make sense.
732void MachineVerifier::verifyInlineAsm(const MachineInstr *MI) {
733 // The first two operands on INLINEASM are the asm string and global flags.
734 if (MI->getNumOperands() < 2) {
735 report("Too few operands on inline asm", MI);
736 return;
737 }
738 if (!MI->getOperand(0).isSymbol())
739 report("Asm string must be an external symbol", MI);
740 if (!MI->getOperand(1).isImm())
741 report("Asm flags must be an immediate", MI);
Chad Rosier9e1274f2012-10-30 19:11:54 +0000742 // Allowed flags are Extra_HasSideEffects = 1, Extra_IsAlignStack = 2,
743 // Extra_AsmDialect = 4, Extra_MayLoad = 8, and Extra_MayStore = 16.
744 if (!isUInt<5>(MI->getOperand(1).getImm()))
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000745 report("Unknown asm flags", &MI->getOperand(1), 1);
746
747 assert(InlineAsm::MIOp_FirstOperand == 2 && "Asm format changed");
748
749 unsigned OpNo = InlineAsm::MIOp_FirstOperand;
750 unsigned NumOps;
751 for (unsigned e = MI->getNumOperands(); OpNo < e; OpNo += NumOps) {
752 const MachineOperand &MO = MI->getOperand(OpNo);
753 // There may be implicit ops after the fixed operands.
754 if (!MO.isImm())
755 break;
756 NumOps = 1 + InlineAsm::getNumOperandRegisters(MO.getImm());
757 }
758
759 if (OpNo > MI->getNumOperands())
760 report("Missing operands in last group", MI);
761
762 // An optional MDNode follows the groups.
763 if (OpNo < MI->getNumOperands() && MI->getOperand(OpNo).isMetadata())
764 ++OpNo;
765
766 // All trailing operands must be implicit registers.
767 for (unsigned e = MI->getNumOperands(); OpNo < e; ++OpNo) {
768 const MachineOperand &MO = MI->getOperand(OpNo);
769 if (!MO.isReg() || !MO.isImplicit())
770 report("Expected implicit register after groups", &MO, OpNo);
771 }
772}
773
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000774void MachineVerifier::visitMachineInstrBefore(const MachineInstr *MI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000775 const MCInstrDesc &MCID = MI->getDesc();
776 if (MI->getNumOperands() < MCID.getNumOperands()) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000777 report("Too few operands", MI);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000778 *OS << MCID.getNumOperands() << " operands expected, but "
Matt Arsenault23c92742013-11-15 22:18:19 +0000779 << MI->getNumOperands() << " given.\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000780 }
Dan Gohmandb9493c2009-10-07 17:36:00 +0000781
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000782 // Check the tied operands.
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000783 if (MI->isInlineAsm())
784 verifyInlineAsm(MI);
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000785
Dan Gohmandb9493c2009-10-07 17:36:00 +0000786 // Check the MachineMemOperands for basic consistency.
787 for (MachineInstr::mmo_iterator I = MI->memoperands_begin(),
788 E = MI->memoperands_end(); I != E; ++I) {
Evan Cheng7f8e5632011-12-07 07:15:52 +0000789 if ((*I)->isLoad() && !MI->mayLoad())
Dan Gohmandb9493c2009-10-07 17:36:00 +0000790 report("Missing mayLoad flag", MI);
Evan Cheng7f8e5632011-12-07 07:15:52 +0000791 if ((*I)->isStore() && !MI->mayStore())
Dan Gohmandb9493c2009-10-07 17:36:00 +0000792 report("Missing mayStore flag", MI);
793 }
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000794
795 // Debug values must not have a slot index.
Jakob Stoklund Olesen5aafb562012-02-27 18:24:30 +0000796 // Other instructions must have one, unless they are inside a bundle.
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000797 if (LiveInts) {
798 bool mapped = !LiveInts->isNotInMIMap(MI);
799 if (MI->isDebugValue()) {
800 if (mapped)
801 report("Debug instruction has a slot index", MI);
Jakob Stoklund Olesen5aafb562012-02-27 18:24:30 +0000802 } else if (MI->isInsideBundle()) {
803 if (mapped)
804 report("Instruction inside bundle has a slot index", MI);
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000805 } else {
806 if (!mapped)
807 report("Missing slot index", MI);
808 }
809 }
810
Andrew Trick924123a2011-09-21 02:20:46 +0000811 StringRef ErrorInfo;
812 if (!TII->verifyInstruction(MI, ErrorInfo))
813 report(ErrorInfo.data(), MI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000814}
815
816void
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000817MachineVerifier::visitMachineOperand(const MachineOperand *MO, unsigned MONum) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000818 const MachineInstr *MI = MO->getParent();
Evan Cheng6cc775f2011-06-28 19:10:37 +0000819 const MCInstrDesc &MCID = MI->getDesc();
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000820
Evan Cheng6cc775f2011-06-28 19:10:37 +0000821 // The first MCID.NumDefs operands must be explicit register defines
822 if (MONum < MCID.getNumDefs()) {
Richard Smith8f3447c2012-08-15 01:39:31 +0000823 const MCOperandInfo &MCOI = MCID.OpInfo[MONum];
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000824 if (!MO->isReg())
825 report("Explicit definition must be a register", MO, MONum);
Evan Cheng76f6e262012-05-29 19:40:44 +0000826 else if (!MO->isDef() && !MCOI.isOptionalDef())
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000827 report("Explicit definition marked as use", MO, MONum);
828 else if (MO->isImplicit())
829 report("Explicit definition marked as implicit", MO, MONum);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000830 } else if (MONum < MCID.getNumOperands()) {
Richard Smith8f3447c2012-08-15 01:39:31 +0000831 const MCOperandInfo &MCOI = MCID.OpInfo[MONum];
Eric Christopherbcc230a72010-11-17 00:55:36 +0000832 // Don't check if it's the last operand in a variadic instruction. See,
833 // e.g., LDM_RET in the arm back end.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000834 if (MO->isReg() &&
Evan Cheng7f8e5632011-12-07 07:15:52 +0000835 !(MI->isVariadic() && MONum == MCID.getNumOperands()-1)) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000836 if (MO->isDef() && !MCOI.isOptionalDef())
Matthias Braun6a57acf2013-10-04 16:53:00 +0000837 report("Explicit operand marked as def", MO, MONum);
Jakob Stoklund Olesen75b9c272009-09-23 20:57:55 +0000838 if (MO->isImplicit())
839 report("Explicit operand marked as implicit", MO, MONum);
840 }
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000841
Jakob Stoklund Olesenc7579cd2012-09-04 18:38:28 +0000842 int TiedTo = MCID.getOperandConstraint(MONum, MCOI::TIED_TO);
843 if (TiedTo != -1) {
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000844 if (!MO->isReg())
845 report("Tied use must be a register", MO, MONum);
846 else if (!MO->isTied())
847 report("Operand should be tied", MO, MONum);
Jakob Stoklund Olesenc7579cd2012-09-04 18:38:28 +0000848 else if (unsigned(TiedTo) != MI->findTiedOperandIdx(MONum))
849 report("Tied def doesn't match MCInstrDesc", MO, MONum);
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000850 } else if (MO->isReg() && MO->isTied())
851 report("Explicit operand should not be tied", MO, MONum);
Jakob Stoklund Olesen75b9c272009-09-23 20:57:55 +0000852 } else {
Jakob Stoklund Olesen3db495232009-12-22 21:48:20 +0000853 // ARM adds %reg0 operands to indicate predicates. We'll allow that.
Evan Cheng7f8e5632011-12-07 07:15:52 +0000854 if (MO->isReg() && !MO->isImplicit() && !MI->isVariadic() && MO->getReg())
Jakob Stoklund Olesen75b9c272009-09-23 20:57:55 +0000855 report("Extra explicit operand on non-variadic instruction", MO, MONum);
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000856 }
857
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000858 switch (MO->getType()) {
859 case MachineOperand::MO_Register: {
860 const unsigned Reg = MO->getReg();
861 if (!Reg)
862 return;
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +0000863 if (MRI->tracksLiveness() && !MI->isDebugValue())
864 checkLiveness(MO, MONum);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000865
Jakob Stoklund Olesenc7579cd2012-09-04 18:38:28 +0000866 // Verify the consistency of tied operands.
867 if (MO->isTied()) {
868 unsigned OtherIdx = MI->findTiedOperandIdx(MONum);
869 const MachineOperand &OtherMO = MI->getOperand(OtherIdx);
870 if (!OtherMO.isReg())
871 report("Must be tied to a register", MO, MONum);
872 if (!OtherMO.isTied())
873 report("Missing tie flags on tied operand", MO, MONum);
874 if (MI->findTiedOperandIdx(OtherIdx) != MONum)
875 report("Inconsistent tie links", MO, MONum);
876 if (MONum < MCID.getNumDefs()) {
877 if (OtherIdx < MCID.getNumOperands()) {
878 if (-1 == MCID.getOperandConstraint(OtherIdx, MCOI::TIED_TO))
879 report("Explicit def tied to explicit use without tie constraint",
880 MO, MONum);
881 } else {
882 if (!OtherMO.isImplicit())
883 report("Explicit def should be tied to implicit use", MO, MONum);
884 }
885 }
886 }
887
Jakob Stoklund Olesenc6fd3de2012-07-25 16:49:11 +0000888 // Verify two-address constraints after leaving SSA form.
889 unsigned DefIdx;
890 if (!MRI->isSSA() && MO->isUse() &&
891 MI->isRegTiedToDefOperand(MONum, &DefIdx) &&
892 Reg != MI->getOperand(DefIdx).getReg())
893 report("Two-address instruction operands must be identical", MO, MONum);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000894
895 // Check register classes.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000896 if (MONum < MCID.getNumOperands() && !MO->isImplicit()) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000897 unsigned SubIdx = MO->getSubReg();
898
899 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000900 if (SubIdx) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +0000901 report("Illegal subregister index for physical register", MO, MONum);
902 return;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000903 }
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000904 if (const TargetRegisterClass *DRC =
905 TII->getRegClass(MCID, MONum, TRI, *MF)) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +0000906 if (!DRC->contains(Reg)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000907 report("Illegal physical register for instruction", MO, MONum);
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +0000908 *OS << TRI->getName(Reg) << " is not a "
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000909 << DRC->getName() << " register.\n";
910 }
911 }
912 } else {
913 // Virtual register.
914 const TargetRegisterClass *RC = MRI->getRegClass(Reg);
915 if (SubIdx) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +0000916 const TargetRegisterClass *SRC =
917 TRI->getSubClassWithSubReg(RC, SubIdx);
Jakob Stoklund Olesen48431782010-05-18 17:31:12 +0000918 if (!SRC) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000919 report("Invalid subregister index for virtual register", MO, MONum);
Jakob Stoklund Olesen48431782010-05-18 17:31:12 +0000920 *OS << "Register class " << RC->getName()
921 << " does not support subreg index " << SubIdx << "\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000922 return;
923 }
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +0000924 if (RC != SRC) {
925 report("Invalid register class for subregister index", MO, MONum);
926 *OS << "Register class " << RC->getName()
927 << " does not fully support subreg index " << SubIdx << "\n";
928 return;
929 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000930 }
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000931 if (const TargetRegisterClass *DRC =
932 TII->getRegClass(MCID, MONum, TRI, *MF)) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +0000933 if (SubIdx) {
934 const TargetRegisterClass *SuperRC =
935 TRI->getLargestLegalSuperClass(RC);
936 if (!SuperRC) {
937 report("No largest legal super class exists.", MO, MONum);
938 return;
939 }
940 DRC = TRI->getMatchingSuperRegClass(SuperRC, DRC, SubIdx);
941 if (!DRC) {
942 report("No matching super-reg register class.", MO, MONum);
943 return;
944 }
945 }
Jakob Stoklund Olesenaff10602011-06-02 05:43:46 +0000946 if (!RC->hasSuperClassEq(DRC)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000947 report("Illegal virtual register for instruction", MO, MONum);
948 *OS << "Expected a " << DRC->getName() << " register, but got a "
949 << RC->getName() << " register\n";
950 }
951 }
952 }
953 }
954 break;
955 }
Jakob Stoklund Olesenf6eb7d82009-09-21 07:19:08 +0000956
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +0000957 case MachineOperand::MO_RegisterMask:
958 regMasks.push_back(MO->getRegMask());
959 break;
960
Jakob Stoklund Olesenf6eb7d82009-09-21 07:19:08 +0000961 case MachineOperand::MO_MachineBasicBlock:
Chris Lattnerb06015a2010-02-09 19:54:29 +0000962 if (MI->isPHI() && !MO->getMBB()->isSuccessor(MI->getParent()))
963 report("PHI operand is not in the CFG", MO, MONum);
Jakob Stoklund Olesenf6eb7d82009-09-21 07:19:08 +0000964 break;
965
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000966 case MachineOperand::MO_FrameIndex:
967 if (LiveStks && LiveStks->hasInterval(MO->getIndex()) &&
968 LiveInts && !LiveInts->isNotInMIMap(MI)) {
969 LiveInterval &LI = LiveStks->getInterval(MO->getIndex());
970 SlotIndex Idx = LiveInts->getInstructionIndex(MI);
Evan Cheng7f8e5632011-12-07 07:15:52 +0000971 if (MI->mayLoad() && !LI.liveAt(Idx.getRegSlot(true))) {
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000972 report("Instruction loads from dead spill slot", MO, MONum);
973 *OS << "Live stack: " << LI << '\n';
974 }
Evan Cheng7f8e5632011-12-07 07:15:52 +0000975 if (MI->mayStore() && !LI.liveAt(Idx.getRegSlot())) {
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000976 report("Instruction stores to dead spill slot", MO, MONum);
977 *OS << "Live stack: " << LI << '\n';
978 }
979 }
980 break;
981
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000982 default:
983 break;
984 }
985}
986
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +0000987void MachineVerifier::checkLiveness(const MachineOperand *MO, unsigned MONum) {
988 const MachineInstr *MI = MO->getParent();
989 const unsigned Reg = MO->getReg();
990
991 // Both use and def operands can read a register.
992 if (MO->readsReg()) {
993 regsLiveInButUnused.erase(Reg);
994
Jakob Stoklund Olesenc6fd3de2012-07-25 16:49:11 +0000995 if (MO->isKill())
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +0000996 addRegWithSubRegs(regsKilled, Reg);
997
998 // Check that LiveVars knows this kill.
999 if (LiveVars && TargetRegisterInfo::isVirtualRegister(Reg) &&
1000 MO->isKill()) {
1001 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg);
1002 if (std::find(VI.Kills.begin(), VI.Kills.end(), MI) == VI.Kills.end())
1003 report("Kill missing from LiveVariables", MO, MONum);
1004 }
1005
1006 // Check LiveInts liveness and kill.
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001007 if (LiveInts && !LiveInts->isNotInMIMap(MI)) {
1008 SlotIndex UseIdx = LiveInts->getInstructionIndex(MI);
1009 // Check the cached regunit intervals.
1010 if (TargetRegisterInfo::isPhysicalRegister(Reg) && !isReserved(Reg)) {
1011 for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) {
Matthias Braun34e1be92013-10-10 21:29:02 +00001012 if (const LiveRange *LR = LiveInts->getCachedRegUnit(*Units)) {
1013 LiveQueryResult LRQ = LR->Query(UseIdx);
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001014 if (!LRQ.valueIn()) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001015 report("No live segment at use", MO, MONum);
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001016 *OS << UseIdx << " is not live in " << PrintRegUnit(*Units, TRI)
Matthias Braun34e1be92013-10-10 21:29:02 +00001017 << ' ' << *LR << '\n';
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001018 }
1019 if (MO->isKill() && !LRQ.isKill()) {
1020 report("Live range continues after kill flag", MO, MONum);
Matthias Braun34e1be92013-10-10 21:29:02 +00001021 *OS << PrintRegUnit(*Units, TRI) << ' ' << *LR << '\n';
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001022 }
1023 }
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001024 }
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001025 }
1026
1027 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
1028 if (LiveInts->hasInterval(Reg)) {
1029 // This is a virtual register interval.
1030 const LiveInterval &LI = LiveInts->getInterval(Reg);
Matthias Braun88dd0ab2013-10-10 21:28:52 +00001031 LiveQueryResult LRQ = LI.Query(UseIdx);
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001032 if (!LRQ.valueIn()) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001033 report("No live segment at use", MO, MONum);
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001034 *OS << UseIdx << " is not live in " << LI << '\n';
1035 }
1036 // Check for extra kill flags.
1037 // Note that we allow missing kill flags for now.
1038 if (MO->isKill() && !LRQ.isKill()) {
1039 report("Live range continues after kill flag", MO, MONum);
1040 *OS << "Live range: " << LI << '\n';
1041 }
1042 } else {
1043 report("Virtual register has no live interval", MO, MONum);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001044 }
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001045 }
1046 }
1047
1048 // Use of a dead register.
1049 if (!regsLive.count(Reg)) {
1050 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
1051 // Reserved registers may be used even when 'dead'.
1052 if (!isReserved(Reg))
1053 report("Using an undefined physical register", MO, MONum);
Pete Cooperdcf94db2012-07-19 23:40:38 +00001054 } else if (MRI->def_empty(Reg)) {
1055 report("Reading virtual register without a def", MO, MONum);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001056 } else {
1057 BBInfo &MInfo = MBBInfoMap[MI->getParent()];
1058 // We don't know which virtual registers are live in, so only complain
1059 // if vreg was killed in this MBB. Otherwise keep track of vregs that
1060 // must be live in. PHI instructions are handled separately.
1061 if (MInfo.regsKilled.count(Reg))
1062 report("Using a killed virtual register", MO, MONum);
1063 else if (!MI->isPHI())
1064 MInfo.vregsLiveIn.insert(std::make_pair(Reg, MI));
1065 }
1066 }
1067 }
1068
1069 if (MO->isDef()) {
1070 // Register defined.
1071 // TODO: verify that earlyclobber ops are not used.
1072 if (MO->isDead())
1073 addRegWithSubRegs(regsDead, Reg);
1074 else
1075 addRegWithSubRegs(regsDefined, Reg);
1076
1077 // Verify SSA form.
1078 if (MRI->isSSA() && TargetRegisterInfo::isVirtualRegister(Reg) &&
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001079 std::next(MRI->def_begin(Reg)) != MRI->def_end())
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001080 report("Multiple virtual register defs in SSA form", MO, MONum);
1081
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001082 // Check LiveInts for a live segment, but only for virtual registers.
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001083 if (LiveInts && TargetRegisterInfo::isVirtualRegister(Reg) &&
1084 !LiveInts->isNotInMIMap(MI)) {
Jakob Stoklund Olesenb033ded2012-06-22 22:23:58 +00001085 SlotIndex DefIdx = LiveInts->getInstructionIndex(MI);
1086 DefIdx = DefIdx.getRegSlot(MO->isEarlyClobber());
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001087 if (LiveInts->hasInterval(Reg)) {
1088 const LiveInterval &LI = LiveInts->getInterval(Reg);
1089 if (const VNInfo *VNI = LI.getVNInfoAt(DefIdx)) {
1090 assert(VNI && "NULL valno is not allowed");
Jakob Stoklund Olesenb033ded2012-06-22 22:23:58 +00001091 if (VNI->def != DefIdx) {
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001092 report("Inconsistent valno->def", MO, MONum);
1093 *OS << "Valno " << VNI->id << " is not defined at "
1094 << DefIdx << " in " << LI << '\n';
1095 }
1096 } else {
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001097 report("No live segment at def", MO, MONum);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001098 *OS << DefIdx << " is not live in " << LI << '\n';
1099 }
Pedro Artigas71f87cb2013-11-08 22:46:28 +00001100 // Check that, if the dead def flag is present, LiveInts agree.
1101 if (MO->isDead()) {
1102 LiveQueryResult LRQ = LI.Query(DefIdx);
1103 if (!LRQ.isDeadDef()) {
1104 report("Live range continues after dead def flag", MO, MONum);
1105 *OS << "Live range: " << LI << '\n';
1106 }
1107 }
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001108 } else {
1109 report("Virtual register has no Live interval", MO, MONum);
1110 }
1111 }
1112 }
1113}
1114
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001115void MachineVerifier::visitMachineInstrAfter(const MachineInstr *MI) {
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +00001116}
1117
1118// This function gets called after visiting all instructions in a bundle. The
1119// argument points to the bundle header.
1120// Normal stand-alone instructions are also considered 'bundles', and this
1121// function is called for all of them.
1122void MachineVerifier::visitMachineBundleAfter(const MachineInstr *MI) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001123 BBInfo &MInfo = MBBInfoMap[MI->getParent()];
1124 set_union(MInfo.regsKilled, regsKilled);
Jakob Stoklund Olesen45833552010-08-05 18:59:59 +00001125 set_subtract(regsLive, regsKilled); regsKilled.clear();
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +00001126 // Kill any masked registers.
1127 while (!regMasks.empty()) {
1128 const uint32_t *Mask = regMasks.pop_back_val();
1129 for (RegSet::iterator I = regsLive.begin(), E = regsLive.end(); I != E; ++I)
1130 if (TargetRegisterInfo::isPhysicalRegister(*I) &&
1131 MachineOperand::clobbersPhysReg(Mask, *I))
1132 regsDead.push_back(*I);
1133 }
Jakob Stoklund Olesen45833552010-08-05 18:59:59 +00001134 set_subtract(regsLive, regsDead); regsDead.clear();
1135 set_union(regsLive, regsDefined); regsDefined.clear();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001136}
1137
1138void
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001139MachineVerifier::visitMachineBasicBlockAfter(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001140 MBBInfoMap[MBB].regsLiveOut = regsLive;
1141 regsLive.clear();
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +00001142
1143 if (Indexes) {
1144 SlotIndex stop = Indexes->getMBBEndIdx(MBB);
1145 if (!(stop > lastIndex)) {
1146 report("Block ends before last instruction index", MBB);
1147 *OS << "Block ends at " << stop
1148 << " last instruction was at " << lastIndex << '\n';
1149 }
1150 lastIndex = stop;
1151 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001152}
1153
1154// Calculate the largest possible vregsPassed sets. These are the registers that
1155// can pass through an MBB live, but may not be live every time. It is assumed
1156// that all vregsPassed sets are empty before the call.
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001157void MachineVerifier::calcRegsPassed() {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001158 // First push live-out regs to successors' vregsPassed. Remember the MBBs that
1159 // have any vregsPassed.
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001160 SmallPtrSet<const MachineBasicBlock*, 8> todo;
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001161 for (const auto &MBB : *MF) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001162 BBInfo &MInfo = MBBInfoMap[&MBB];
1163 if (!MInfo.reachable)
1164 continue;
1165 for (MachineBasicBlock::const_succ_iterator SuI = MBB.succ_begin(),
1166 SuE = MBB.succ_end(); SuI != SuE; ++SuI) {
1167 BBInfo &SInfo = MBBInfoMap[*SuI];
1168 if (SInfo.addPassed(MInfo.regsLiveOut))
1169 todo.insert(*SuI);
1170 }
1171 }
1172
1173 // Iteratively push vregsPassed to successors. This will converge to the same
1174 // final state regardless of DenseSet iteration order.
1175 while (!todo.empty()) {
1176 const MachineBasicBlock *MBB = *todo.begin();
1177 todo.erase(MBB);
1178 BBInfo &MInfo = MBBInfoMap[MBB];
1179 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(),
1180 SuE = MBB->succ_end(); SuI != SuE; ++SuI) {
1181 if (*SuI == MBB)
1182 continue;
1183 BBInfo &SInfo = MBBInfoMap[*SuI];
1184 if (SInfo.addPassed(MInfo.vregsPassed))
1185 todo.insert(*SuI);
1186 }
1187 }
1188}
1189
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001190// Calculate the set of virtual registers that must be passed through each basic
1191// block in order to satisfy the requirements of successor blocks. This is very
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001192// similar to calcRegsPassed, only backwards.
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001193void MachineVerifier::calcRegsRequired() {
1194 // First push live-in regs to predecessors' vregsRequired.
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001195 SmallPtrSet<const MachineBasicBlock*, 8> todo;
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001196 for (const auto &MBB : *MF) {
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001197 BBInfo &MInfo = MBBInfoMap[&MBB];
1198 for (MachineBasicBlock::const_pred_iterator PrI = MBB.pred_begin(),
1199 PrE = MBB.pred_end(); PrI != PrE; ++PrI) {
1200 BBInfo &PInfo = MBBInfoMap[*PrI];
1201 if (PInfo.addRequired(MInfo.vregsLiveIn))
1202 todo.insert(*PrI);
1203 }
1204 }
1205
1206 // Iteratively push vregsRequired to predecessors. This will converge to the
1207 // same final state regardless of DenseSet iteration order.
1208 while (!todo.empty()) {
1209 const MachineBasicBlock *MBB = *todo.begin();
1210 todo.erase(MBB);
1211 BBInfo &MInfo = MBBInfoMap[MBB];
1212 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(),
1213 PrE = MBB->pred_end(); PrI != PrE; ++PrI) {
1214 if (*PrI == MBB)
1215 continue;
1216 BBInfo &SInfo = MBBInfoMap[*PrI];
1217 if (SInfo.addRequired(MInfo.vregsRequired))
1218 todo.insert(*PrI);
1219 }
1220 }
1221}
1222
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001223// Check PHI instructions at the beginning of MBB. It is assumed that
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001224// calcRegsPassed has been run so BBInfo::isLiveOut is valid.
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001225void MachineVerifier::checkPHIOps(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001226 SmallPtrSet<const MachineBasicBlock*, 8> seen;
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001227 for (const auto &BBI : *MBB) {
1228 if (!BBI.isPHI())
1229 break;
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001230 seen.clear();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001231
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001232 for (unsigned i = 1, e = BBI.getNumOperands(); i != e; i += 2) {
1233 unsigned Reg = BBI.getOperand(i).getReg();
1234 const MachineBasicBlock *Pre = BBI.getOperand(i + 1).getMBB();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001235 if (!Pre->isSuccessor(MBB))
1236 continue;
1237 seen.insert(Pre);
1238 BBInfo &PrInfo = MBBInfoMap[Pre];
1239 if (PrInfo.reachable && !PrInfo.isLiveOut(Reg))
1240 report("PHI operand is not live-out from predecessor",
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001241 &BBI.getOperand(i), i);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001242 }
1243
1244 // Did we see all predecessors?
1245 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(),
1246 PrE = MBB->pred_end(); PrI != PrE; ++PrI) {
1247 if (!seen.count(*PrI)) {
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001248 report("Missing PHI operand", &BBI);
Dan Gohman34341e62009-10-31 20:19:03 +00001249 *OS << "BB#" << (*PrI)->getNumber()
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001250 << " is a predecessor according to the CFG.\n";
1251 }
1252 }
1253 }
1254}
1255
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001256void MachineVerifier::visitMachineFunctionAfter() {
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001257 calcRegsPassed();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001258
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001259 for (const auto &MBB : *MF) {
1260 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001261
1262 // Skip unreachable MBBs.
1263 if (!MInfo.reachable)
1264 continue;
1265
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001266 checkPHIOps(&MBB);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001267 }
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001268
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001269 // Now check liveness info if available
Jakob Stoklund Olesen9f3e5742012-03-10 00:36:06 +00001270 calcRegsRequired();
1271
Jakob Stoklund Olesenda9ea1d2012-06-29 21:00:00 +00001272 // Check for killed virtual registers that should be live out.
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001273 for (const auto &MBB : *MF) {
1274 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesenda9ea1d2012-06-29 21:00:00 +00001275 for (RegSet::iterator
1276 I = MInfo.vregsRequired.begin(), E = MInfo.vregsRequired.end(); I != E;
1277 ++I)
1278 if (MInfo.regsKilled.count(*I)) {
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001279 report("Virtual register killed in block, but needed live out.", &MBB);
Bill Wendlingd1634052012-07-19 00:04:14 +00001280 *OS << "Virtual register " << PrintReg(*I)
Jakob Stoklund Olesenda9ea1d2012-06-29 21:00:00 +00001281 << " is used after the block.\n";
1282 }
1283 }
1284
Jakob Stoklund Olesena57fc122012-06-25 18:18:27 +00001285 if (!MF->empty()) {
Jakob Stoklund Olesen9f3e5742012-03-10 00:36:06 +00001286 BBInfo &MInfo = MBBInfoMap[&MF->front()];
1287 for (RegSet::iterator
1288 I = MInfo.vregsRequired.begin(), E = MInfo.vregsRequired.end(); I != E;
Jakob Stoklund Olesen99014ff2012-03-10 00:44:11 +00001289 ++I)
1290 report("Virtual register def doesn't dominate all uses.",
1291 MRI->getVRegDef(*I));
Jakob Stoklund Olesen9f3e5742012-03-10 00:36:06 +00001292 }
1293
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001294 if (LiveVars)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001295 verifyLiveVariables();
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001296 if (LiveInts)
1297 verifyLiveIntervals();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001298}
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001299
1300void MachineVerifier::verifyLiveVariables() {
1301 assert(LiveVars && "Don't call verifyLiveVariables without LiveVars");
Jakob Stoklund Olesen6ff70ad32011-01-08 23:11:02 +00001302 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
1303 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001304 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg);
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001305 for (const auto &MBB : *MF) {
1306 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001307
1308 // Our vregsRequired should be identical to LiveVariables' AliveBlocks
1309 if (MInfo.vregsRequired.count(Reg)) {
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001310 if (!VI.AliveBlocks.test(MBB.getNumber())) {
1311 report("LiveVariables: Block missing from AliveBlocks", &MBB);
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00001312 *OS << "Virtual register " << PrintReg(Reg)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001313 << " must be live through the block.\n";
1314 }
1315 } else {
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001316 if (VI.AliveBlocks.test(MBB.getNumber())) {
1317 report("LiveVariables: Block should not be in AliveBlocks", &MBB);
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +00001318 *OS << "Virtual register " << PrintReg(Reg)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001319 << " is not needed live through the block.\n";
1320 }
1321 }
1322 }
1323 }
1324}
1325
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001326void MachineVerifier::verifyLiveIntervals() {
1327 assert(LiveInts && "Don't call verifyLiveIntervals without LiveInts");
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001328 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
1329 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen1a065e42010-10-06 23:54:35 +00001330
1331 // Spilling and splitting may leave unused registers around. Skip them.
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001332 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen1a065e42010-10-06 23:54:35 +00001333 continue;
1334
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001335 if (!LiveInts->hasInterval(Reg)) {
1336 report("Missing live interval for virtual register", MF);
1337 *OS << PrintReg(Reg, TRI) << " still has defs or uses\n";
Jakob Stoklund Olesendc5e7062010-10-28 20:44:22 +00001338 continue;
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001339 }
Jakob Stoklund Olesendc5e7062010-10-28 20:44:22 +00001340
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001341 const LiveInterval &LI = LiveInts->getInterval(Reg);
1342 assert(Reg == LI.reg && "Invalid reg to interval mapping");
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001343 verifyLiveInterval(LI);
1344 }
Jakob Stoklund Olesen637c4672012-08-02 16:36:50 +00001345
1346 // Verify all the cached regunit intervals.
1347 for (unsigned i = 0, e = TRI->getNumRegUnits(); i != e; ++i)
Matthias Braun34e1be92013-10-10 21:29:02 +00001348 if (const LiveRange *LR = LiveInts->getCachedRegUnit(i))
1349 verifyLiveRange(*LR, i);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001350}
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001351
Matthias Braun364e6e92013-10-10 21:28:54 +00001352void MachineVerifier::verifyLiveRangeValue(const LiveRange &LR,
1353 const VNInfo *VNI,
1354 unsigned Reg) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001355 if (VNI->isUnused())
1356 return;
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001357
Matthias Braun364e6e92013-10-10 21:28:54 +00001358 const VNInfo *DefVNI = LR.getVNInfoAt(VNI->def);
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001359
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001360 if (!DefVNI) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001361 report("Valno not live at def and not marked unused", MF, LR);
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +00001362 *OS << "Valno #" << VNI->id << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001363 return;
1364 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001365
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001366 if (DefVNI != VNI) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001367 report("Live segment at def has different valno", MF, LR);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001368 *OS << "Valno #" << VNI->id << " is defined at " << VNI->def
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +00001369 << " where valno #" << DefVNI->id << " is live\n";
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001370 return;
1371 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001372
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001373 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(VNI->def);
1374 if (!MBB) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001375 report("Invalid definition index", MF, LR);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001376 *OS << "Valno #" << VNI->id << " is defined at " << VNI->def
Matthias Braun364e6e92013-10-10 21:28:54 +00001377 << " in " << LR << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001378 return;
1379 }
Jakob Stoklund Olesen0fb303d2010-10-22 22:48:58 +00001380
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001381 if (VNI->isPHIDef()) {
1382 if (VNI->def != LiveInts->getMBBStartIdx(MBB)) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001383 report("PHIDef value is not defined at MBB start", MBB, LR);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001384 *OS << "Valno #" << VNI->id << " is defined at " << VNI->def
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +00001385 << ", not at the beginning of BB#" << MBB->getNumber() << '\n';
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001386 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001387 return;
1388 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001389
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001390 // Non-PHI def.
1391 const MachineInstr *MI = LiveInts->getInstructionFromIndex(VNI->def);
1392 if (!MI) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001393 report("No instruction at def index", MBB, LR);
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +00001394 *OS << "Valno #" << VNI->id << " is defined at " << VNI->def << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001395 return;
1396 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001397
Matthias Braun364e6e92013-10-10 21:28:54 +00001398 if (Reg != 0) {
1399 bool hasDef = false;
1400 bool isEarlyClobber = false;
1401 for (ConstMIBundleOperands MOI(MI); MOI.isValid(); ++MOI) {
1402 if (!MOI->isReg() || !MOI->isDef())
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001403 continue;
Matthias Braun364e6e92013-10-10 21:28:54 +00001404 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
1405 if (MOI->getReg() != Reg)
1406 continue;
1407 } else {
1408 if (!TargetRegisterInfo::isPhysicalRegister(MOI->getReg()) ||
1409 !TRI->hasRegUnit(MOI->getReg(), Reg))
1410 continue;
1411 }
1412 hasDef = true;
1413 if (MOI->isEarlyClobber())
1414 isEarlyClobber = true;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001415 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001416
Matthias Braun364e6e92013-10-10 21:28:54 +00001417 if (!hasDef) {
1418 report("Defining instruction does not modify register", MI);
1419 *OS << "Valno #" << VNI->id << " in " << LR << '\n';
1420 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001421
Matthias Braun364e6e92013-10-10 21:28:54 +00001422 // Early clobber defs begin at USE slots, but other defs must begin at
1423 // DEF slots.
1424 if (isEarlyClobber) {
1425 if (!VNI->def.isEarlyClobber()) {
1426 report("Early clobber def must be at an early-clobber slot", MBB, LR);
1427 *OS << "Valno #" << VNI->id << " is defined at " << VNI->def << '\n';
1428 }
1429 } else if (!VNI->def.isRegister()) {
1430 report("Non-PHI, non-early clobber def must be at a register slot",
1431 MBB, LR);
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +00001432 *OS << "Valno #" << VNI->id << " is defined at " << VNI->def << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001433 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001434 }
1435}
1436
Matthias Braun364e6e92013-10-10 21:28:54 +00001437void MachineVerifier::verifyLiveRangeSegment(const LiveRange &LR,
1438 const LiveRange::const_iterator I,
1439 unsigned Reg) {
1440 const LiveRange::Segment &S = *I;
1441 const VNInfo *VNI = S.valno;
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001442 assert(VNI && "Live segment has no valno");
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001443
Matthias Braun364e6e92013-10-10 21:28:54 +00001444 if (VNI->id >= LR.getNumValNums() || VNI != LR.getValNumInfo(VNI->id)) {
1445 report("Foreign valno in live segment", MF, LR);
1446 *OS << S << " has a bad valno\n";
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001447 }
1448
1449 if (VNI->isUnused()) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001450 report("Live segment valno is marked unused", MF, LR);
1451 *OS << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001452 }
1453
Matthias Braun364e6e92013-10-10 21:28:54 +00001454 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(S.start);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001455 if (!MBB) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001456 report("Bad start of live segment, no basic block", MF, LR);
1457 *OS << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001458 return;
1459 }
1460 SlotIndex MBBStartIdx = LiveInts->getMBBStartIdx(MBB);
Matthias Braun364e6e92013-10-10 21:28:54 +00001461 if (S.start != MBBStartIdx && S.start != VNI->def) {
1462 report("Live segment must begin at MBB entry or valno def", MBB, LR);
1463 *OS << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001464 }
1465
1466 const MachineBasicBlock *EndMBB =
Matthias Braun364e6e92013-10-10 21:28:54 +00001467 LiveInts->getMBBFromIndex(S.end.getPrevSlot());
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001468 if (!EndMBB) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001469 report("Bad end of live segment, no basic block", MF, LR);
1470 *OS << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001471 return;
1472 }
1473
1474 // No more checks for live-out segments.
Matthias Braun364e6e92013-10-10 21:28:54 +00001475 if (S.end == LiveInts->getMBBEndIdx(EndMBB))
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001476 return;
1477
Jakob Stoklund Olesen637c4672012-08-02 16:36:50 +00001478 // RegUnit intervals are allowed dead phis.
Matthias Braun364e6e92013-10-10 21:28:54 +00001479 if (!TargetRegisterInfo::isVirtualRegister(Reg) && VNI->isPHIDef() &&
1480 S.start == VNI->def && S.end == VNI->def.getDeadSlot())
Jakob Stoklund Olesen637c4672012-08-02 16:36:50 +00001481 return;
1482
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001483 // The live segment is ending inside EndMBB
1484 const MachineInstr *MI =
Matthias Braun364e6e92013-10-10 21:28:54 +00001485 LiveInts->getInstructionFromIndex(S.end.getPrevSlot());
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001486 if (!MI) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001487 report("Live segment doesn't end at a valid instruction", EndMBB, LR);
1488 *OS << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001489 return;
1490 }
1491
1492 // The block slot must refer to a basic block boundary.
Matthias Braun364e6e92013-10-10 21:28:54 +00001493 if (S.end.isBlock()) {
1494 report("Live segment ends at B slot of an instruction", EndMBB, LR);
1495 *OS << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001496 }
1497
Matthias Braun364e6e92013-10-10 21:28:54 +00001498 if (S.end.isDead()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001499 // Segment ends on the dead slot.
1500 // That means there must be a dead def.
Matthias Braun364e6e92013-10-10 21:28:54 +00001501 if (!SlotIndex::isSameInstr(S.start, S.end)) {
1502 report("Live segment ending at dead slot spans instructions", EndMBB, LR);
1503 *OS << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001504 }
1505 }
1506
1507 // A live segment can only end at an early-clobber slot if it is being
1508 // redefined by an early-clobber def.
Matthias Braun364e6e92013-10-10 21:28:54 +00001509 if (S.end.isEarlyClobber()) {
1510 if (I+1 == LR.end() || (I+1)->start != S.end) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001511 report("Live segment ending at early clobber slot must be "
Matthias Braun364e6e92013-10-10 21:28:54 +00001512 "redefined by an EC def in the same instruction", EndMBB, LR);
1513 *OS << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001514 }
1515 }
1516
1517 // The following checks only apply to virtual registers. Physreg liveness
1518 // is too weird to check.
Matthias Braun364e6e92013-10-10 21:28:54 +00001519 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001520 // A live segment can end with either a redefinition, a kill flag on a
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001521 // use, or a dead flag on a def.
1522 bool hasRead = false;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001523 for (ConstMIBundleOperands MOI(MI); MOI.isValid(); ++MOI) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001524 if (!MOI->isReg() || MOI->getReg() != Reg)
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001525 continue;
1526 if (MOI->readsReg())
1527 hasRead = true;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001528 }
Pedro Artigas71f87cb2013-11-08 22:46:28 +00001529 if (!S.end.isDead()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001530 if (!hasRead) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001531 report("Instruction ending live segment doesn't read the register", MI);
Matthias Braun364e6e92013-10-10 21:28:54 +00001532 *OS << S << " in " << LR << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001533 }
1534 }
1535 }
1536
1537 // Now check all the basic blocks in this live segment.
1538 MachineFunction::const_iterator MFI = MBB;
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001539 // Is this live segment the beginning of a non-PHIDef VN?
Matthias Braun364e6e92013-10-10 21:28:54 +00001540 if (S.start == VNI->def && !VNI->isPHIDef()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001541 // Not live-in to any blocks.
1542 if (MBB == EndMBB)
1543 return;
1544 // Skip this block.
1545 ++MFI;
1546 }
1547 for (;;) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001548 assert(LiveInts->isLiveInToMBB(LR, MFI));
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001549 // We don't know how to track physregs into a landing pad.
Matthias Braun364e6e92013-10-10 21:28:54 +00001550 if (!TargetRegisterInfo::isVirtualRegister(Reg) &&
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001551 MFI->isLandingPad()) {
1552 if (&*MFI == EndMBB)
1553 break;
1554 ++MFI;
1555 continue;
1556 }
1557
1558 // Is VNI a PHI-def in the current block?
1559 bool IsPHI = VNI->isPHIDef() &&
1560 VNI->def == LiveInts->getMBBStartIdx(MFI);
1561
1562 // Check that VNI is live-out of all predecessors.
1563 for (MachineBasicBlock::const_pred_iterator PI = MFI->pred_begin(),
1564 PE = MFI->pred_end(); PI != PE; ++PI) {
1565 SlotIndex PEnd = LiveInts->getMBBEndIdx(*PI);
Matthias Braun364e6e92013-10-10 21:28:54 +00001566 const VNInfo *PVNI = LR.getVNInfoBefore(PEnd);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001567
1568 // All predecessors must have a live-out value.
1569 if (!PVNI) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001570 report("Register not marked live out of predecessor", *PI, LR);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001571 *OS << "Valno #" << VNI->id << " live into BB#" << MFI->getNumber()
1572 << '@' << LiveInts->getMBBStartIdx(MFI) << ", not live before "
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +00001573 << PEnd << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001574 continue;
1575 }
1576
1577 // Only PHI-defs can take different predecessor values.
1578 if (!IsPHI && PVNI != VNI) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001579 report("Different value live out of predecessor", *PI, LR);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001580 *OS << "Valno #" << PVNI->id << " live out of BB#"
1581 << (*PI)->getNumber() << '@' << PEnd
1582 << "\nValno #" << VNI->id << " live into BB#" << MFI->getNumber()
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +00001583 << '@' << LiveInts->getMBBStartIdx(MFI) << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001584 }
1585 }
1586 if (&*MFI == EndMBB)
1587 break;
1588 ++MFI;
1589 }
1590}
1591
Matthias Braun364e6e92013-10-10 21:28:54 +00001592void MachineVerifier::verifyLiveRange(const LiveRange &LR, unsigned Reg) {
1593 for (LiveRange::const_vni_iterator I = LR.vni_begin(), E = LR.vni_end();
1594 I != E; ++I)
1595 verifyLiveRangeValue(LR, *I, Reg);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001596
Matthias Braun364e6e92013-10-10 21:28:54 +00001597 for (LiveRange::const_iterator I = LR.begin(), E = LR.end(); I != E; ++I)
1598 verifyLiveRangeSegment(LR, I, Reg);
1599}
1600
1601void MachineVerifier::verifyLiveInterval(const LiveInterval &LI) {
1602 verifyLiveRange(LI, LI.reg);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001603
1604 // Check the LI only has one connected component.
1605 if (TargetRegisterInfo::isVirtualRegister(LI.reg)) {
1606 ConnectedVNInfoEqClasses ConEQ(*LiveInts);
1607 unsigned NumComp = ConEQ.Classify(&LI);
1608 if (NumComp > 1) {
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +00001609 report("Multiple connected components in live interval", MF, LI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001610 for (unsigned comp = 0; comp != NumComp; ++comp) {
1611 *OS << comp << ": valnos";
1612 for (LiveInterval::const_vni_iterator I = LI.vni_begin(),
1613 E = LI.vni_end(); I!=E; ++I)
1614 if (comp == ConEQ.getEqClass(*I))
1615 *OS << ' ' << (*I)->id;
1616 *OS << '\n';
Jakob Stoklund Olesen0e7a0112010-10-27 00:39:01 +00001617 }
Jakob Stoklund Olesen260fa282010-10-26 22:36:07 +00001618 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001619 }
1620}
Manman Renaa6875b2013-07-15 21:26:31 +00001621
1622namespace {
1623 // FrameSetup and FrameDestroy can have zero adjustment, so using a single
1624 // integer, we can't tell whether it is a FrameSetup or FrameDestroy if the
1625 // value is zero.
1626 // We use a bool plus an integer to capture the stack state.
1627 struct StackStateOfBB {
1628 StackStateOfBB() : EntryValue(0), ExitValue(0), EntryIsSetup(false),
1629 ExitIsSetup(false) { }
1630 StackStateOfBB(int EntryVal, int ExitVal, bool EntrySetup, bool ExitSetup) :
1631 EntryValue(EntryVal), ExitValue(ExitVal), EntryIsSetup(EntrySetup),
1632 ExitIsSetup(ExitSetup) { }
1633 // Can be negative, which means we are setting up a frame.
1634 int EntryValue;
1635 int ExitValue;
1636 bool EntryIsSetup;
1637 bool ExitIsSetup;
1638 };
1639}
1640
1641/// Make sure on every path through the CFG, a FrameSetup <n> is always followed
1642/// by a FrameDestroy <n>, stack adjustments are identical on all
1643/// CFG edges to a merge point, and frame is destroyed at end of a return block.
1644void MachineVerifier::verifyStackFrame() {
1645 int FrameSetupOpcode = TII->getCallFrameSetupOpcode();
1646 int FrameDestroyOpcode = TII->getCallFrameDestroyOpcode();
1647
1648 SmallVector<StackStateOfBB, 8> SPState;
1649 SPState.resize(MF->getNumBlockIDs());
1650 SmallPtrSet<const MachineBasicBlock*, 8> Reachable;
1651
1652 // Visit the MBBs in DFS order.
1653 for (df_ext_iterator<const MachineFunction*,
1654 SmallPtrSet<const MachineBasicBlock*, 8> >
1655 DFI = df_ext_begin(MF, Reachable), DFE = df_ext_end(MF, Reachable);
1656 DFI != DFE; ++DFI) {
1657 const MachineBasicBlock *MBB = *DFI;
1658
1659 StackStateOfBB BBState;
1660 // Check the exit state of the DFS stack predecessor.
1661 if (DFI.getPathLength() >= 2) {
1662 const MachineBasicBlock *StackPred = DFI.getPath(DFI.getPathLength() - 2);
1663 assert(Reachable.count(StackPred) &&
1664 "DFS stack predecessor is already visited.\n");
1665 BBState.EntryValue = SPState[StackPred->getNumber()].ExitValue;
1666 BBState.EntryIsSetup = SPState[StackPred->getNumber()].ExitIsSetup;
1667 BBState.ExitValue = BBState.EntryValue;
1668 BBState.ExitIsSetup = BBState.EntryIsSetup;
1669 }
1670
1671 // Update stack state by checking contents of MBB.
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001672 for (const auto &I : *MBB) {
1673 if (I.getOpcode() == FrameSetupOpcode) {
Manman Renaa6875b2013-07-15 21:26:31 +00001674 // The first operand of a FrameOpcode should be i32.
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001675 int Size = I.getOperand(0).getImm();
Manman Renaa6875b2013-07-15 21:26:31 +00001676 assert(Size >= 0 &&
1677 "Value should be non-negative in FrameSetup and FrameDestroy.\n");
1678
1679 if (BBState.ExitIsSetup)
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001680 report("FrameSetup is after another FrameSetup", &I);
Manman Renaa6875b2013-07-15 21:26:31 +00001681 BBState.ExitValue -= Size;
1682 BBState.ExitIsSetup = true;
1683 }
1684
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001685 if (I.getOpcode() == FrameDestroyOpcode) {
Manman Renaa6875b2013-07-15 21:26:31 +00001686 // The first operand of a FrameOpcode should be i32.
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001687 int Size = I.getOperand(0).getImm();
Manman Renaa6875b2013-07-15 21:26:31 +00001688 assert(Size >= 0 &&
1689 "Value should be non-negative in FrameSetup and FrameDestroy.\n");
1690
1691 if (!BBState.ExitIsSetup)
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001692 report("FrameDestroy is not after a FrameSetup", &I);
Manman Renaa6875b2013-07-15 21:26:31 +00001693 int AbsSPAdj = BBState.ExitValue < 0 ? -BBState.ExitValue :
1694 BBState.ExitValue;
1695 if (BBState.ExitIsSetup && AbsSPAdj != Size) {
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001696 report("FrameDestroy <n> is after FrameSetup <m>", &I);
Manman Renaa6875b2013-07-15 21:26:31 +00001697 *OS << "FrameDestroy <" << Size << "> is after FrameSetup <"
1698 << AbsSPAdj << ">.\n";
1699 }
1700 BBState.ExitValue += Size;
1701 BBState.ExitIsSetup = false;
1702 }
1703 }
1704 SPState[MBB->getNumber()] = BBState;
1705
1706 // Make sure the exit state of any predecessor is consistent with the entry
1707 // state.
1708 for (MachineBasicBlock::const_pred_iterator I = MBB->pred_begin(),
1709 E = MBB->pred_end(); I != E; ++I) {
1710 if (Reachable.count(*I) &&
1711 (SPState[(*I)->getNumber()].ExitValue != BBState.EntryValue ||
1712 SPState[(*I)->getNumber()].ExitIsSetup != BBState.EntryIsSetup)) {
1713 report("The exit stack state of a predecessor is inconsistent.", MBB);
1714 *OS << "Predecessor BB#" << (*I)->getNumber() << " has exit state ("
1715 << SPState[(*I)->getNumber()].ExitValue << ", "
1716 << SPState[(*I)->getNumber()].ExitIsSetup
1717 << "), while BB#" << MBB->getNumber() << " has entry state ("
1718 << BBState.EntryValue << ", " << BBState.EntryIsSetup << ").\n";
1719 }
1720 }
1721
1722 // Make sure the entry state of any successor is consistent with the exit
1723 // state.
1724 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(),
1725 E = MBB->succ_end(); I != E; ++I) {
1726 if (Reachable.count(*I) &&
1727 (SPState[(*I)->getNumber()].EntryValue != BBState.ExitValue ||
1728 SPState[(*I)->getNumber()].EntryIsSetup != BBState.ExitIsSetup)) {
1729 report("The entry stack state of a successor is inconsistent.", MBB);
1730 *OS << "Successor BB#" << (*I)->getNumber() << " has entry state ("
1731 << SPState[(*I)->getNumber()].EntryValue << ", "
1732 << SPState[(*I)->getNumber()].EntryIsSetup
1733 << "), while BB#" << MBB->getNumber() << " has exit state ("
1734 << BBState.ExitValue << ", " << BBState.ExitIsSetup << ").\n";
1735 }
1736 }
1737
1738 // Make sure a basic block with return ends with zero stack adjustment.
1739 if (!MBB->empty() && MBB->back().isReturn()) {
1740 if (BBState.ExitIsSetup)
1741 report("A return block ends with a FrameSetup.", MBB);
1742 if (BBState.ExitValue)
1743 report("A return block ends with a nonzero stack adjustment.", MBB);
1744 }
1745 }
1746}