blob: 4cb6a5baefbe061478a434c1511d548ac52891c6 [file] [log] [blame]
Chris Lattnercab0b442003-01-13 20:01:16 +00001//===-- LiveVariables.cpp - Live Variable Analysis for Machine Code -------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00009//
Chris Lattner5ab42e52003-05-07 20:08:36 +000010// This file implements the LiveVariable analysis pass. For each machine
11// instruction in the function, this pass calculates the set of registers that
12// are immediately dead after the instruction (i.e., the instruction calculates
13// the value, but it is never used) and the set of registers that are used by
14// the instruction, but are never used after the instruction (i.e., they are
15// killed).
16//
17// This class computes live variables using are sparse implementation based on
18// the machine code SSA form. This class computes live variable information for
19// each virtual and _register allocatable_ physical register in a function. It
20// uses the dominance properties of SSA form to efficiently compute live
21// variables for virtual registers, and assumes that physical registers are only
22// live within a single basic block (allowing it to do a single local analysis
23// to resolve physical register lifetimes in each basic block). If a physical
24// register is not register allocatable, it is not tracked. This is useful for
25// things like the stack pointer and condition codes.
26//
Chris Lattnercab0b442003-01-13 20:01:16 +000027//===----------------------------------------------------------------------===//
28
29#include "llvm/CodeGen/LiveVariables.h"
30#include "llvm/CodeGen/MachineInstr.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000031#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman3a4be0f2008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattnerb4d58d72003-01-14 22:00:31 +000033#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnercab0b442003-01-13 20:01:16 +000034#include "llvm/Target/TargetMachine.h"
Reid Spencer7c16caa2004-09-01 22:55:40 +000035#include "llvm/ADT/DepthFirstIterator.h"
Evan Chenge66f8222007-06-27 05:23:00 +000036#include "llvm/ADT/SmallPtrSet.h"
Reid Spencer7c16caa2004-09-01 22:55:40 +000037#include "llvm/ADT/STLExtras.h"
Chris Lattner61808812004-10-25 18:44:14 +000038#include "llvm/Config/alloca.h"
Chris Lattnereeacce52005-08-24 00:09:33 +000039#include <algorithm>
Chris Lattner07708622004-01-30 22:08:53 +000040using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000041
Devang Patel8c78a0b2007-05-03 01:11:54 +000042char LiveVariables::ID = 0;
Chris Lattner3c9b2422006-08-27 22:30:17 +000043static RegisterPass<LiveVariables> X("livevars", "Live Variable Analysis");
Chris Lattnercab0b442003-01-13 20:01:16 +000044
Chris Lattnerbe45b5e2006-01-04 05:40:30 +000045void LiveVariables::VarInfo::dump() const {
Bill Wendling355fc5a2006-12-07 20:28:15 +000046 cerr << " Alive in blocks: ";
Chris Lattnerbe45b5e2006-01-04 05:40:30 +000047 for (unsigned i = 0, e = AliveBlocks.size(); i != e; ++i)
Bill Wendling355fc5a2006-12-07 20:28:15 +000048 if (AliveBlocks[i]) cerr << i << ", ";
Owen Anderson9d86ef12007-11-08 01:20:48 +000049 cerr << " Used in blocks: ";
50 for (unsigned i = 0, e = UsedBlocks.size(); i != e; ++i)
51 if (UsedBlocks[i]) cerr << i << ", ";
Bill Wendling355fc5a2006-12-07 20:28:15 +000052 cerr << "\n Killed by:";
Chris Lattnerbe45b5e2006-01-04 05:40:30 +000053 if (Kills.empty())
Bill Wendling355fc5a2006-12-07 20:28:15 +000054 cerr << " No instructions.\n";
Chris Lattnerbe45b5e2006-01-04 05:40:30 +000055 else {
56 for (unsigned i = 0, e = Kills.size(); i != e; ++i)
Bill Wendling355fc5a2006-12-07 20:28:15 +000057 cerr << "\n #" << i << ": " << *Kills[i];
58 cerr << "\n";
Chris Lattnerbe45b5e2006-01-04 05:40:30 +000059 }
60}
61
Bill Wendling59cc1592008-02-20 06:10:21 +000062/// getVarInfo - Get (possibly creating) a VarInfo object for the given vreg.
Chris Lattner584bae42003-05-12 14:24:00 +000063LiveVariables::VarInfo &LiveVariables::getVarInfo(unsigned RegIdx) {
Dan Gohman3a4be0f2008-02-10 18:45:23 +000064 assert(TargetRegisterInfo::isVirtualRegister(RegIdx) &&
Chris Lattner584bae42003-05-12 14:24:00 +000065 "getVarInfo: not a virtual register!");
Dan Gohman3a4be0f2008-02-10 18:45:23 +000066 RegIdx -= TargetRegisterInfo::FirstVirtualRegister;
Chris Lattner584bae42003-05-12 14:24:00 +000067 if (RegIdx >= VirtRegInfo.size()) {
68 if (RegIdx >= 2*VirtRegInfo.size())
69 VirtRegInfo.resize(RegIdx*2);
70 else
71 VirtRegInfo.resize(2*VirtRegInfo.size());
72 }
Evan Chengf6f04332007-03-17 09:29:54 +000073 VarInfo &VI = VirtRegInfo[RegIdx];
74 VI.AliveBlocks.resize(MF->getNumBlockIDs());
Owen Anderson9d86ef12007-11-08 01:20:48 +000075 VI.UsedBlocks.resize(MF->getNumBlockIDs());
Evan Chengf6f04332007-03-17 09:29:54 +000076 return VI;
Chris Lattner584bae42003-05-12 14:24:00 +000077}
78
Bill Wendling59cc1592008-02-20 06:10:21 +000079/// KillsRegister - Returns true if the machine instruction kills the specified
80/// register.
Chris Lattnereeacce52005-08-24 00:09:33 +000081bool LiveVariables::KillsRegister(MachineInstr *MI, unsigned Reg) const {
Evan Cheng70ec5282006-11-15 20:51:59 +000082 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Bill Wendling59cc1592008-02-20 06:10:21 +000083 const MachineOperand &MO = MI->getOperand(i);
Dan Gohman9da02f52007-09-14 20:33:02 +000084 if (MO.isRegister() && MO.isKill()) {
Bill Wendling59cc1592008-02-20 06:10:21 +000085 unsigned MOReg = MO.getReg();
86 if (MOReg == Reg ||
87 (TargetRegisterInfo::isPhysicalRegister(MOReg) &&
Dan Gohman3a4be0f2008-02-10 18:45:23 +000088 TargetRegisterInfo::isPhysicalRegister(Reg) &&
Bill Wendling59cc1592008-02-20 06:10:21 +000089 RegInfo->isSubRegister(MOReg, Reg)))
Evan Cheng70ec5282006-11-15 20:51:59 +000090 return true;
91 }
92 }
93 return false;
Chris Lattnereeacce52005-08-24 00:09:33 +000094}
95
Bill Wendling59cc1592008-02-20 06:10:21 +000096/// RegisterDefIsDead - Returns true if the register is dead in this machine
97/// instruction.
Chris Lattnereeacce52005-08-24 00:09:33 +000098bool LiveVariables::RegisterDefIsDead(MachineInstr *MI, unsigned Reg) const {
Evan Cheng70ec5282006-11-15 20:51:59 +000099 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Bill Wendling59cc1592008-02-20 06:10:21 +0000100 const MachineOperand &MO = MI->getOperand(i);
Dan Gohman9da02f52007-09-14 20:33:02 +0000101 if (MO.isRegister() && MO.isDead()) {
Bill Wendling59cc1592008-02-20 06:10:21 +0000102 unsigned MOReg = MO.getReg();
103 if ((MOReg == Reg) ||
104 (TargetRegisterInfo::isPhysicalRegister(MOReg) &&
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000105 TargetRegisterInfo::isPhysicalRegister(Reg) &&
Bill Wendling59cc1592008-02-20 06:10:21 +0000106 RegInfo->isSubRegister(MOReg, Reg)))
Evan Cheng70ec5282006-11-15 20:51:59 +0000107 return true;
Evan Cheng7818c032007-04-25 07:30:23 +0000108 }
Evan Cheng70ec5282006-11-15 20:51:59 +0000109 }
110 return false;
111}
112
Bill Wendling59cc1592008-02-20 06:10:21 +0000113/// ModifiesRegister - Returns true if the machine instruction modifies the
114/// register.
Evan Cheng70ec5282006-11-15 20:51:59 +0000115bool LiveVariables::ModifiesRegister(MachineInstr *MI, unsigned Reg) const {
116 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Bill Wendling59cc1592008-02-20 06:10:21 +0000117 const MachineOperand &MO = MI->getOperand(i);
Dan Gohman9da02f52007-09-14 20:33:02 +0000118 if (MO.isRegister() && MO.isDef() && MO.getReg() == Reg)
Evan Cheng7818c032007-04-25 07:30:23 +0000119 return true;
Evan Cheng70ec5282006-11-15 20:51:59 +0000120 }
121 return false;
Chris Lattnereeacce52005-08-24 00:09:33 +0000122}
Chris Lattner584bae42003-05-12 14:24:00 +0000123
Owen Anderson897aed92008-01-15 22:58:11 +0000124void LiveVariables::MarkVirtRegAliveInBlock(VarInfo& VRInfo,
125 MachineBasicBlock *DefBlock,
Evan Cheng9e178722007-05-08 19:00:00 +0000126 MachineBasicBlock *MBB,
127 std::vector<MachineBasicBlock*> &WorkList) {
Chris Lattner6c375e42004-07-01 04:29:47 +0000128 unsigned BBNum = MBB->getNumber();
Owen Anderson1ba66e02008-01-15 22:02:46 +0000129
Chris Lattnercab0b442003-01-13 20:01:16 +0000130 // Check to see if this basic block is one of the killing blocks. If so,
Bill Wendling59cc1592008-02-20 06:10:21 +0000131 // remove it.
Chris Lattnercab0b442003-01-13 20:01:16 +0000132 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattneraef6c2a2004-07-19 07:04:55 +0000133 if (VRInfo.Kills[i]->getParent() == MBB) {
Chris Lattnercab0b442003-01-13 20:01:16 +0000134 VRInfo.Kills.erase(VRInfo.Kills.begin()+i); // Erase entry
135 break;
136 }
Owen Anderson1ba66e02008-01-15 22:02:46 +0000137
Owen Anderson897aed92008-01-15 22:58:11 +0000138 if (MBB == DefBlock) return; // Terminate recursion
Chris Lattnercab0b442003-01-13 20:01:16 +0000139
Chris Lattnercab0b442003-01-13 20:01:16 +0000140 if (VRInfo.AliveBlocks[BBNum])
141 return; // We already know the block is live
142
143 // Mark the variable known alive in this bb
144 VRInfo.AliveBlocks[BBNum] = true;
145
Evan Cheng9e178722007-05-08 19:00:00 +0000146 for (MachineBasicBlock::const_pred_reverse_iterator PI = MBB->pred_rbegin(),
147 E = MBB->pred_rend(); PI != E; ++PI)
148 WorkList.push_back(*PI);
Chris Lattnercab0b442003-01-13 20:01:16 +0000149}
150
Bill Wendling406fdbd2008-02-20 07:36:31 +0000151void LiveVariables::MarkVirtRegAliveInBlock(VarInfo &VRInfo,
Owen Anderson897aed92008-01-15 22:58:11 +0000152 MachineBasicBlock *DefBlock,
Evan Cheng9e178722007-05-08 19:00:00 +0000153 MachineBasicBlock *MBB) {
154 std::vector<MachineBasicBlock*> WorkList;
Owen Anderson897aed92008-01-15 22:58:11 +0000155 MarkVirtRegAliveInBlock(VRInfo, DefBlock, MBB, WorkList);
Bill Wendling406fdbd2008-02-20 07:36:31 +0000156
Evan Cheng9e178722007-05-08 19:00:00 +0000157 while (!WorkList.empty()) {
158 MachineBasicBlock *Pred = WorkList.back();
159 WorkList.pop_back();
Owen Anderson897aed92008-01-15 22:58:11 +0000160 MarkVirtRegAliveInBlock(VRInfo, DefBlock, Pred, WorkList);
Evan Cheng9e178722007-05-08 19:00:00 +0000161 }
162}
163
164
Owen Anderson1ba66e02008-01-15 22:02:46 +0000165void LiveVariables::HandleVirtRegUse(unsigned reg, MachineBasicBlock *MBB,
Misha Brukman7d11fbf2004-06-24 21:31:16 +0000166 MachineInstr *MI) {
Bill Wendling406fdbd2008-02-20 07:36:31 +0000167 const MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
Owen Anderson1ba66e02008-01-15 22:02:46 +0000168 assert(MRI.getVRegDef(reg) && "Register use before def!");
Alkis Evlogimenos6a099d42004-09-01 22:34:52 +0000169
Owen Anderson9d86ef12007-11-08 01:20:48 +0000170 unsigned BBNum = MBB->getNumber();
171
Owen Anderson1ba66e02008-01-15 22:02:46 +0000172 VarInfo& VRInfo = getVarInfo(reg);
Owen Anderson9d86ef12007-11-08 01:20:48 +0000173 VRInfo.UsedBlocks[BBNum] = true;
Evan Cheng8387cf12007-04-17 20:22:11 +0000174 VRInfo.NumUses++;
Evan Chengf6f04332007-03-17 09:29:54 +0000175
Bill Wendling59cc1592008-02-20 06:10:21 +0000176 // Check to see if this basic block is already a kill block.
Chris Lattneraef6c2a2004-07-19 07:04:55 +0000177 if (!VRInfo.Kills.empty() && VRInfo.Kills.back()->getParent() == MBB) {
Bill Wendling59cc1592008-02-20 06:10:21 +0000178 // Yes, this register is killed in this basic block already. Increase the
Chris Lattnercab0b442003-01-13 20:01:16 +0000179 // live range by updating the kill instruction.
Chris Lattneraef6c2a2004-07-19 07:04:55 +0000180 VRInfo.Kills.back() = MI;
Chris Lattnercab0b442003-01-13 20:01:16 +0000181 return;
182 }
183
184#ifndef NDEBUG
185 for (unsigned i = 0, e = VRInfo.Kills.size(); i != e; ++i)
Chris Lattneraef6c2a2004-07-19 07:04:55 +0000186 assert(VRInfo.Kills[i]->getParent() != MBB && "entry should be at end!");
Chris Lattnercab0b442003-01-13 20:01:16 +0000187#endif
188
Owen Anderson1ba66e02008-01-15 22:02:46 +0000189 assert(MBB != MRI.getVRegDef(reg)->getParent() &&
Chris Lattner5027de32004-07-19 06:26:50 +0000190 "Should have kill for defblock!");
Chris Lattnercab0b442003-01-13 20:01:16 +0000191
Bill Wendling59cc1592008-02-20 06:10:21 +0000192 // Add a new kill entry for this basic block. If this virtual register is
193 // already marked as alive in this basic block, that means it is alive in at
194 // least one of the successor blocks, it's not a kill.
Owen Anderson9d86ef12007-11-08 01:20:48 +0000195 if (!VRInfo.AliveBlocks[BBNum])
Evan Chengdf7949a2007-03-09 09:48:56 +0000196 VRInfo.Kills.push_back(MI);
Chris Lattnercab0b442003-01-13 20:01:16 +0000197
Bill Wendling406fdbd2008-02-20 07:36:31 +0000198 // Update all dominating blocks to mark them as "known live".
Chris Lattnerc49a9a52004-05-01 21:24:24 +0000199 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
200 E = MBB->pred_end(); PI != E; ++PI)
Owen Anderson897aed92008-01-15 22:58:11 +0000201 MarkVirtRegAliveInBlock(VRInfo, MRI.getVRegDef(reg)->getParent(), *PI);
Chris Lattnercab0b442003-01-13 20:01:16 +0000202}
203
204void LiveVariables::HandlePhysRegUse(unsigned Reg, MachineInstr *MI) {
Evan Cheng7818c032007-04-25 07:30:23 +0000205 // Turn previous partial def's into read/mod/write.
206 for (unsigned i = 0, e = PhysRegPartDef[Reg].size(); i != e; ++i) {
207 MachineInstr *Def = PhysRegPartDef[Reg][i];
208 // First one is just a def. This means the use is reading some undef bits.
209 if (i != 0)
Chris Lattnere35dfb82007-12-30 00:41:17 +0000210 Def->addOperand(MachineOperand::CreateReg(Reg, false/*IsDef*/,
211 true/*IsImp*/,true/*IsKill*/));
212 Def->addOperand(MachineOperand::CreateReg(Reg,true/*IsDef*/,true/*IsImp*/));
Evan Cheng7818c032007-04-25 07:30:23 +0000213 }
Bill Wendling59cc1592008-02-20 06:10:21 +0000214
Evan Cheng7818c032007-04-25 07:30:23 +0000215 PhysRegPartDef[Reg].clear();
216
217 // There was an earlier def of a super-register. Add implicit def to that MI.
218 // A: EAX = ...
219 // B: = AX
220 // Add implicit def to A.
Evan Chengc16847b2007-09-11 22:34:47 +0000221 if (PhysRegInfo[Reg] && PhysRegInfo[Reg] != PhysRegPartUse[Reg] &&
222 !PhysRegUsed[Reg]) {
Evan Cheng7818c032007-04-25 07:30:23 +0000223 MachineInstr *Def = PhysRegInfo[Reg];
224 if (!Def->findRegisterDefOperand(Reg))
Chris Lattnere35dfb82007-12-30 00:41:17 +0000225 Def->addOperand(MachineOperand::CreateReg(Reg, true/*IsDef*/,
226 true/*IsImp*/));
Evan Cheng7818c032007-04-25 07:30:23 +0000227 }
228
Evan Chengc16847b2007-09-11 22:34:47 +0000229 // There is a now a proper use, forget about the last partial use.
230 PhysRegPartUse[Reg] = NULL;
Alkis Evlogimenos9d0c3d22004-01-13 21:16:25 +0000231 PhysRegInfo[Reg] = MI;
232 PhysRegUsed[Reg] = true;
Chris Lattner5eb80942004-05-10 05:12:43 +0000233
Evan Cheng7818c032007-04-25 07:30:23 +0000234 for (const unsigned *SubRegs = RegInfo->getSubRegisters(Reg);
235 unsigned SubReg = *SubRegs; ++SubRegs) {
236 PhysRegInfo[SubReg] = MI;
237 PhysRegUsed[SubReg] = true;
Chris Lattner5eb80942004-05-10 05:12:43 +0000238 }
Evan Cheng7818c032007-04-25 07:30:23 +0000239
Evan Cheng7818c032007-04-25 07:30:23 +0000240 for (const unsigned *SuperRegs = RegInfo->getSuperRegisters(Reg);
Evan Chengd8ded482007-08-01 20:18:21 +0000241 unsigned SuperReg = *SuperRegs; ++SuperRegs) {
242 // Remember the partial use of this superreg if it was previously defined.
243 bool HasPrevDef = PhysRegInfo[SuperReg] != NULL;
244 if (!HasPrevDef) {
245 for (const unsigned *SSRegs = RegInfo->getSuperRegisters(SuperReg);
246 unsigned SSReg = *SSRegs; ++SSRegs) {
247 if (PhysRegInfo[SSReg] != NULL) {
248 HasPrevDef = true;
249 break;
250 }
251 }
252 }
253 if (HasPrevDef) {
254 PhysRegInfo[SuperReg] = MI;
255 PhysRegPartUse[SuperReg] = MI;
256 }
257 }
Chris Lattnercab0b442003-01-13 20:01:16 +0000258}
259
Bill Wendling406fdbd2008-02-20 07:36:31 +0000260/// addRegisterKills - For all of a register's sub-registers that are killed in
261/// other instructions (?), indicate that they are killed in this machine
262/// instruction by marking the operand as "killed". (If the machine operand
263/// isn't found, add it first.)
264void LiveVariables::addRegisterKills(unsigned Reg, MachineInstr *MI,
265 SmallSet<unsigned, 4> &SubKills) {
266 if (SubKills.count(Reg) == 0) {
267 MI->addRegisterKilled(Reg, RegInfo, true);
268 return;
269 }
270
Evan Chengd8417d92007-06-26 21:03:35 +0000271 for (const unsigned *SubRegs = RegInfo->getImmediateSubRegisters(Reg);
Bill Wendling406fdbd2008-02-20 07:36:31 +0000272 unsigned SubReg = *SubRegs; ++SubRegs)
273 addRegisterKills(SubReg, MI, SubKills);
274}
275
276/// HandlePhysRegKill - The recursive version of HandlePhysRegKill. Returns true
277/// if:
278///
279/// - The register has no sub-registers and the machine instruction is the
280/// last def/use of the register, or
281/// - The register has sub-registers and none of them are killed elsewhere.
282///
283bool LiveVariables::HandlePhysRegKill(unsigned Reg, const MachineInstr *RefMI,
284 SmallSet<unsigned, 4> &SubKills) {
285 const unsigned *SubRegs = RegInfo->getImmediateSubRegisters(Reg);
286
287 for (; unsigned SubReg = *SubRegs; ++SubRegs) {
288 const MachineInstr *LastRef = PhysRegInfo[SubReg];
289
Evan Chengd8317962007-09-12 23:02:04 +0000290 if (LastRef != RefMI ||
291 !HandlePhysRegKill(SubReg, RefMI, SubKills))
Evan Chengd8417d92007-06-26 21:03:35 +0000292 SubKills.insert(SubReg);
293 }
294
Bill Wendling406fdbd2008-02-20 07:36:31 +0000295 if (*SubRegs == 0) {
Evan Chengd8417d92007-06-26 21:03:35 +0000296 // No sub-registers, just check if reg is killed by RefMI.
297 if (PhysRegInfo[Reg] == RefMI)
298 return true;
Bill Wendling406fdbd2008-02-20 07:36:31 +0000299 } else if (SubKills.empty()) {
300 // None of the sub-registers are killed elsewhere.
Evan Chengd8417d92007-06-26 21:03:35 +0000301 return true;
Bill Wendling406fdbd2008-02-20 07:36:31 +0000302 }
303
Evan Chengd8417d92007-06-26 21:03:35 +0000304 return false;
305}
306
Bill Wendling406fdbd2008-02-20 07:36:31 +0000307/// HandlePhysRegKill - Calls the recursive version of HandlePhysRegKill. (See
308/// above for details.)
Evan Chengd8417d92007-06-26 21:03:35 +0000309bool LiveVariables::HandlePhysRegKill(unsigned Reg, MachineInstr *RefMI) {
310 SmallSet<unsigned, 4> SubKills;
Bill Wendling406fdbd2008-02-20 07:36:31 +0000311
Evan Chengd8417d92007-06-26 21:03:35 +0000312 if (HandlePhysRegKill(Reg, RefMI, SubKills)) {
Bill Wendling406fdbd2008-02-20 07:36:31 +0000313 // This machine instruction kills this register.
Owen Anderson2a8a4852008-01-24 01:10:07 +0000314 RefMI->addRegisterKilled(Reg, RegInfo, true);
Evan Chengd8417d92007-06-26 21:03:35 +0000315 return true;
Evan Chengd8417d92007-06-26 21:03:35 +0000316 }
Bill Wendling406fdbd2008-02-20 07:36:31 +0000317
318 // Some sub-registers are killed by another machine instruction.
319 for (const unsigned *SubRegs = RegInfo->getImmediateSubRegisters(Reg);
320 unsigned SubReg = *SubRegs; ++SubRegs)
321 addRegisterKills(SubReg, RefMI, SubKills);
322
323 return false;
Evan Chengd8417d92007-06-26 21:03:35 +0000324}
325
Chris Lattnercab0b442003-01-13 20:01:16 +0000326void LiveVariables::HandlePhysRegDef(unsigned Reg, MachineInstr *MI) {
327 // Does this kill a previous version of this register?
Evan Cheng7818c032007-04-25 07:30:23 +0000328 if (MachineInstr *LastRef = PhysRegInfo[Reg]) {
Evan Chengd8417d92007-06-26 21:03:35 +0000329 if (PhysRegUsed[Reg]) {
330 if (!HandlePhysRegKill(Reg, LastRef)) {
331 if (PhysRegPartUse[Reg])
Owen Anderson2a8a4852008-01-24 01:10:07 +0000332 PhysRegPartUse[Reg]->addRegisterKilled(Reg, RegInfo, true);
Evan Chengd8417d92007-06-26 21:03:35 +0000333 }
Bill Wendling406fdbd2008-02-20 07:36:31 +0000334 } else if (PhysRegPartUse[Reg]) {
Evan Chengd8ded482007-08-01 20:18:21 +0000335 // Add implicit use / kill to last partial use.
Owen Anderson2a8a4852008-01-24 01:10:07 +0000336 PhysRegPartUse[Reg]->addRegisterKilled(Reg, RegInfo, true);
Bill Wendling406fdbd2008-02-20 07:36:31 +0000337 } else if (LastRef != MI) {
Evan Chenga406b472007-11-05 03:11:55 +0000338 // Defined, but not used. However, watch out for cases where a super-reg
339 // is also defined on the same MI.
Owen Anderson2a8a4852008-01-24 01:10:07 +0000340 LastRef->addRegisterDead(Reg, RegInfo);
Bill Wendling406fdbd2008-02-20 07:36:31 +0000341 }
Chris Lattnercab0b442003-01-13 20:01:16 +0000342 }
Alkis Evlogimenosebbd66c2004-01-13 06:24:30 +0000343
Evan Cheng7818c032007-04-25 07:30:23 +0000344 for (const unsigned *SubRegs = RegInfo->getSubRegisters(Reg);
345 unsigned SubReg = *SubRegs; ++SubRegs) {
346 if (MachineInstr *LastRef = PhysRegInfo[SubReg]) {
Evan Chengd8417d92007-06-26 21:03:35 +0000347 if (PhysRegUsed[SubReg]) {
348 if (!HandlePhysRegKill(SubReg, LastRef)) {
349 if (PhysRegPartUse[SubReg])
Owen Anderson2a8a4852008-01-24 01:10:07 +0000350 PhysRegPartUse[SubReg]->addRegisterKilled(SubReg, RegInfo, true);
Evan Chengd8417d92007-06-26 21:03:35 +0000351 }
Bill Wendling406fdbd2008-02-20 07:36:31 +0000352 } else if (PhysRegPartUse[SubReg]) {
Evan Cheng7818c032007-04-25 07:30:23 +0000353 // Add implicit use / kill to last use of a sub-register.
Owen Anderson2a8a4852008-01-24 01:10:07 +0000354 PhysRegPartUse[SubReg]->addRegisterKilled(SubReg, RegInfo, true);
Bill Wendling406fdbd2008-02-20 07:36:31 +0000355 } else if (LastRef != MI) {
Evan Chengc16847b2007-09-11 22:34:47 +0000356 // This must be a def of the subreg on the same MI.
Owen Anderson2a8a4852008-01-24 01:10:07 +0000357 LastRef->addRegisterDead(SubReg, RegInfo);
Bill Wendling406fdbd2008-02-20 07:36:31 +0000358 }
Alkis Evlogimenosebbd66c2004-01-13 06:24:30 +0000359 }
Evan Cheng7818c032007-04-25 07:30:23 +0000360 }
361
Evan Chengd8417d92007-06-26 21:03:35 +0000362 if (MI) {
Evan Cheng7818c032007-04-25 07:30:23 +0000363 for (const unsigned *SuperRegs = RegInfo->getSuperRegisters(Reg);
364 unsigned SuperReg = *SuperRegs; ++SuperRegs) {
Evan Chengc16847b2007-09-11 22:34:47 +0000365 if (PhysRegInfo[SuperReg] && PhysRegInfo[SuperReg] != MI) {
Evan Cheng7818c032007-04-25 07:30:23 +0000366 // The larger register is previously defined. Now a smaller part is
367 // being re-defined. Treat it as read/mod/write.
368 // EAX =
369 // AX = EAX<imp-use,kill>, EAX<imp-def>
Chris Lattnere35dfb82007-12-30 00:41:17 +0000370 MI->addOperand(MachineOperand::CreateReg(SuperReg, false/*IsDef*/,
371 true/*IsImp*/,true/*IsKill*/));
372 MI->addOperand(MachineOperand::CreateReg(SuperReg, true/*IsDef*/,
373 true/*IsImp*/));
Evan Cheng7818c032007-04-25 07:30:23 +0000374 PhysRegInfo[SuperReg] = MI;
375 PhysRegUsed[SuperReg] = false;
Evan Chengfc2377d2007-05-14 20:39:18 +0000376 PhysRegPartUse[SuperReg] = NULL;
Evan Cheng7818c032007-04-25 07:30:23 +0000377 } else {
378 // Remember this partial def.
379 PhysRegPartDef[SuperReg].push_back(MI);
380 }
Evan Chengd8417d92007-06-26 21:03:35 +0000381 }
382
383 PhysRegInfo[Reg] = MI;
384 PhysRegUsed[Reg] = false;
Evan Chengd8ded482007-08-01 20:18:21 +0000385 PhysRegPartDef[Reg].clear();
Evan Chengd8417d92007-06-26 21:03:35 +0000386 PhysRegPartUse[Reg] = NULL;
Bill Wendling406fdbd2008-02-20 07:36:31 +0000387
Evan Chengd8417d92007-06-26 21:03:35 +0000388 for (const unsigned *SubRegs = RegInfo->getSubRegisters(Reg);
389 unsigned SubReg = *SubRegs; ++SubRegs) {
390 PhysRegInfo[SubReg] = MI;
391 PhysRegUsed[SubReg] = false;
Evan Chengd8ded482007-08-01 20:18:21 +0000392 PhysRegPartDef[SubReg].clear();
Evan Chengd8417d92007-06-26 21:03:35 +0000393 PhysRegPartUse[SubReg] = NULL;
394 }
Alkis Evlogimenosebbd66c2004-01-13 06:24:30 +0000395 }
Chris Lattnercab0b442003-01-13 20:01:16 +0000396}
397
Evan Chengf6f04332007-03-17 09:29:54 +0000398bool LiveVariables::runOnMachineFunction(MachineFunction &mf) {
399 MF = &mf;
Evan Chengf6f04332007-03-17 09:29:54 +0000400 RegInfo = MF->getTarget().getRegisterInfo();
Owen Anderson897aed92008-01-15 22:58:11 +0000401 MachineRegisterInfo& MRI = mf.getRegInfo();
Chris Lattner26407382004-02-09 01:35:21 +0000402 assert(RegInfo && "Target doesn't have register information?");
403
Evan Chengf6f04332007-03-17 09:29:54 +0000404 ReservedRegisters = RegInfo->getReservedRegs(mf);
Chris Lattner5ab42e52003-05-07 20:08:36 +0000405
Evan Cheng0fbe14a2007-04-25 19:34:00 +0000406 unsigned NumRegs = RegInfo->getNumRegs();
407 PhysRegInfo = new MachineInstr*[NumRegs];
408 PhysRegUsed = new bool[NumRegs];
409 PhysRegPartUse = new MachineInstr*[NumRegs];
410 PhysRegPartDef = new SmallVector<MachineInstr*,4>[NumRegs];
411 PHIVarInfo = new SmallVector<unsigned, 4>[MF->getNumBlockIDs()];
412 std::fill(PhysRegInfo, PhysRegInfo + NumRegs, (MachineInstr*)0);
413 std::fill(PhysRegUsed, PhysRegUsed + NumRegs, false);
414 std::fill(PhysRegPartUse, PhysRegPartUse + NumRegs, (MachineInstr*)0);
Chris Lattnercab0b442003-01-13 20:01:16 +0000415
Chris Lattnercab0b442003-01-13 20:01:16 +0000416 /// Get some space for a respectable number of registers...
417 VirtRegInfo.resize(64);
Chris Lattner4c6ab012005-04-09 15:23:25 +0000418
Evan Chengf6f04332007-03-17 09:29:54 +0000419 analyzePHINodes(mf);
Bill Wendling984f0ce2006-10-03 07:20:20 +0000420
Chris Lattnercab0b442003-01-13 20:01:16 +0000421 // Calculate live variable information in depth first order on the CFG of the
422 // function. This guarantees that we will see the definition of a virtual
423 // register before its uses due to dominance properties of SSA (except for PHI
424 // nodes, which are treated as a special case).
425 //
Evan Chengf6f04332007-03-17 09:29:54 +0000426 MachineBasicBlock *Entry = MF->begin();
Evan Chenge66f8222007-06-27 05:23:00 +0000427 SmallPtrSet<MachineBasicBlock*,16> Visited;
428 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
429 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
430 DFI != E; ++DFI) {
Chris Lattnerc49a9a52004-05-01 21:24:24 +0000431 MachineBasicBlock *MBB = *DFI;
Chris Lattnercab0b442003-01-13 20:01:16 +0000432
Evan Chengf7ed82d2007-02-19 21:49:54 +0000433 // Mark live-in registers as live-in.
434 for (MachineBasicBlock::const_livein_iterator II = MBB->livein_begin(),
Evan Chengb612316f2007-02-13 01:30:55 +0000435 EE = MBB->livein_end(); II != EE; ++II) {
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000436 assert(TargetRegisterInfo::isPhysicalRegister(*II) &&
Evan Chengb612316f2007-02-13 01:30:55 +0000437 "Cannot have a live-in virtual register!");
438 HandlePhysRegDef(*II, 0);
439 }
440
Chris Lattnercab0b442003-01-13 20:01:16 +0000441 // Loop over all of the instructions, processing them.
442 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
Misha Brukman7d11fbf2004-06-24 21:31:16 +0000443 I != E; ++I) {
Alkis Evlogimenos80da8652004-02-12 02:27:10 +0000444 MachineInstr *MI = I;
Chris Lattnercab0b442003-01-13 20:01:16 +0000445
446 // Process all of the operands of the instruction...
447 unsigned NumOperandsToProcess = MI->getNumOperands();
448
449 // Unless it is a PHI node. In this case, ONLY process the DEF, not any
450 // of the uses. They will be handled in other basic blocks.
Misha Brukman835702a2005-04-21 22:36:52 +0000451 if (MI->getOpcode() == TargetInstrInfo::PHI)
Misha Brukman7d11fbf2004-06-24 21:31:16 +0000452 NumOperandsToProcess = 1;
Chris Lattnercab0b442003-01-13 20:01:16 +0000453
Evan Cheng8c9c6d72006-11-10 08:43:01 +0000454 // Process all uses...
Chris Lattnercab0b442003-01-13 20:01:16 +0000455 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Bill Wendling59cc1592008-02-20 06:10:21 +0000456 const MachineOperand &MO = MI->getOperand(i);
Bill Wendling406fdbd2008-02-20 07:36:31 +0000457
Chris Lattner2cb23832006-09-05 20:19:27 +0000458 if (MO.isRegister() && MO.isUse() && MO.getReg()) {
Bill Wendling59cc1592008-02-20 06:10:21 +0000459 unsigned MOReg = MO.getReg();
Bill Wendling406fdbd2008-02-20 07:36:31 +0000460
Bill Wendling59cc1592008-02-20 06:10:21 +0000461 if (TargetRegisterInfo::isVirtualRegister(MOReg))
462 HandleVirtRegUse(MOReg, MBB, MI);
463 else if (TargetRegisterInfo::isPhysicalRegister(MOReg) &&
464 !ReservedRegisters[MOReg])
465 HandlePhysRegUse(MOReg, MI);
Misha Brukman7d11fbf2004-06-24 21:31:16 +0000466 }
Chris Lattnercab0b442003-01-13 20:01:16 +0000467 }
468
Evan Cheng8c9c6d72006-11-10 08:43:01 +0000469 // Process all defs...
Chris Lattnercab0b442003-01-13 20:01:16 +0000470 for (unsigned i = 0; i != NumOperandsToProcess; ++i) {
Bill Wendling59cc1592008-02-20 06:10:21 +0000471 const MachineOperand &MO = MI->getOperand(i);
Bill Wendling406fdbd2008-02-20 07:36:31 +0000472
Chris Lattner2cb23832006-09-05 20:19:27 +0000473 if (MO.isRegister() && MO.isDef() && MO.getReg()) {
Bill Wendling59cc1592008-02-20 06:10:21 +0000474 unsigned MOReg = MO.getReg();
Bill Wendling406fdbd2008-02-20 07:36:31 +0000475
Bill Wendling59cc1592008-02-20 06:10:21 +0000476 if (TargetRegisterInfo::isVirtualRegister(MOReg)) {
477 VarInfo &VRInfo = getVarInfo(MOReg);
478
Evan Cheng8d78b052008-02-05 20:04:18 +0000479 if (VRInfo.AliveBlocks.none())
480 // If vr is not alive in any block, then defaults to dead.
481 VRInfo.Kills.push_back(MI);
Bill Wendling59cc1592008-02-20 06:10:21 +0000482 } else if (TargetRegisterInfo::isPhysicalRegister(MOReg) &&
483 !ReservedRegisters[MOReg]) {
484 HandlePhysRegDef(MOReg, MI);
Misha Brukman7d11fbf2004-06-24 21:31:16 +0000485 }
486 }
Chris Lattnercab0b442003-01-13 20:01:16 +0000487 }
488 }
489
490 // Handle any virtual assignments from PHI nodes which might be at the
491 // bottom of this basic block. We check all of our successor blocks to see
492 // if they have PHI nodes, and if so, we simulate an assignment at the end
493 // of the current block.
Evan Cheng0fbe14a2007-04-25 19:34:00 +0000494 if (!PHIVarInfo[MBB->getNumber()].empty()) {
495 SmallVector<unsigned, 4>& VarInfoVec = PHIVarInfo[MBB->getNumber()];
Misha Brukman835702a2005-04-21 22:36:52 +0000496
Evan Cheng0fbe14a2007-04-25 19:34:00 +0000497 for (SmallVector<unsigned, 4>::iterator I = VarInfoVec.begin(),
Bill Wendling406fdbd2008-02-20 07:36:31 +0000498 E = VarInfoVec.end(); I != E; ++I)
499 // Mark it alive only in the block we are representing.
Owen Anderson897aed92008-01-15 22:58:11 +0000500 MarkVirtRegAliveInBlock(getVarInfo(*I), MRI.getVRegDef(*I)->getParent(),
501 MBB);
Chris Lattnercab0b442003-01-13 20:01:16 +0000502 }
Misha Brukman835702a2005-04-21 22:36:52 +0000503
Evan Cheng70ec5282006-11-15 20:51:59 +0000504 // Finally, if the last instruction in the block is a return, make sure to mark
Chris Lattner4c6ab012005-04-09 15:23:25 +0000505 // it as using all of the live-out values in the function.
Chris Lattner03ad8852008-01-07 07:27:27 +0000506 if (!MBB->empty() && MBB->back().getDesc().isReturn()) {
Chris Lattner4c6ab012005-04-09 15:23:25 +0000507 MachineInstr *Ret = &MBB->back();
Bill Wendling406fdbd2008-02-20 07:36:31 +0000508
Chris Lattnera10fff52007-12-31 04:13:23 +0000509 for (MachineRegisterInfo::liveout_iterator
510 I = MF->getRegInfo().liveout_begin(),
511 E = MF->getRegInfo().liveout_end(); I != E; ++I) {
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000512 assert(TargetRegisterInfo::isPhysicalRegister(*I) &&
Chris Lattner4c6ab012005-04-09 15:23:25 +0000513 "Cannot have a live-in virtual register!");
514 HandlePhysRegUse(*I, Ret);
Bill Wendling406fdbd2008-02-20 07:36:31 +0000515
Evan Cheng70ec5282006-11-15 20:51:59 +0000516 // Add live-out registers as implicit uses.
Evan Cheng910c8082007-04-26 19:00:32 +0000517 if (Ret->findRegisterUseOperandIdx(*I) == -1)
Chris Lattnere35dfb82007-12-30 00:41:17 +0000518 Ret->addOperand(MachineOperand::CreateReg(*I, false, true));
Chris Lattner4c6ab012005-04-09 15:23:25 +0000519 }
520 }
521
Chris Lattnercab0b442003-01-13 20:01:16 +0000522 // Loop over PhysRegInfo, killing any registers that are available at the
523 // end of the basic block. This also resets the PhysRegInfo map.
Evan Cheng0fbe14a2007-04-25 19:34:00 +0000524 for (unsigned i = 0; i != NumRegs; ++i)
Chris Lattnercab0b442003-01-13 20:01:16 +0000525 if (PhysRegInfo[i])
Misha Brukman7d11fbf2004-06-24 21:31:16 +0000526 HandlePhysRegDef(i, 0);
Evan Cheng7818c032007-04-25 07:30:23 +0000527
528 // Clear some states between BB's. These are purely local information.
Evan Chengd4549c52007-04-25 21:34:08 +0000529 for (unsigned i = 0; i != NumRegs; ++i)
Evan Cheng7818c032007-04-25 07:30:23 +0000530 PhysRegPartDef[i].clear();
Bill Wendling406fdbd2008-02-20 07:36:31 +0000531
Evan Chengd8417d92007-06-26 21:03:35 +0000532 std::fill(PhysRegInfo, PhysRegInfo + NumRegs, (MachineInstr*)0);
533 std::fill(PhysRegUsed, PhysRegUsed + NumRegs, false);
Evan Cheng0fbe14a2007-04-25 19:34:00 +0000534 std::fill(PhysRegPartUse, PhysRegPartUse + NumRegs, (MachineInstr*)0);
Chris Lattnercab0b442003-01-13 20:01:16 +0000535 }
536
Evan Cheng70ec5282006-11-15 20:51:59 +0000537 // Convert and transfer the dead / killed information we have gathered into
538 // VirtRegInfo onto MI's.
Chris Lattnercab0b442003-01-13 20:01:16 +0000539 //
Evan Cheng91b07902007-03-09 06:02:17 +0000540 for (unsigned i = 0, e1 = VirtRegInfo.size(); i != e1; ++i)
Bill Wendling406fdbd2008-02-20 07:36:31 +0000541 for (unsigned j = 0, e2 = VirtRegInfo[i].Kills.size(); j != e2; ++j)
542 if (VirtRegInfo[i].Kills[j] ==
543 MRI.getVRegDef(i + TargetRegisterInfo::FirstVirtualRegister))
544 VirtRegInfo[i]
545 .Kills[j]->addRegisterDead(i +
546 TargetRegisterInfo::FirstVirtualRegister,
547 RegInfo);
Chris Lattnercab0b442003-01-13 20:01:16 +0000548 else
Bill Wendling406fdbd2008-02-20 07:36:31 +0000549 VirtRegInfo[i]
550 .Kills[j]->addRegisterKilled(i +
551 TargetRegisterInfo::FirstVirtualRegister,
552 RegInfo);
Chris Lattner7c77fd52004-07-01 04:24:29 +0000553
Chris Lattnerd47909e2004-07-09 16:44:37 +0000554 // Check to make sure there are no unreachable blocks in the MC CFG for the
555 // function. If so, it is due to a bug in the instruction selector or some
556 // other part of the code generator if this happens.
557#ifndef NDEBUG
Evan Chengf6f04332007-03-17 09:29:54 +0000558 for(MachineFunction::iterator i = MF->begin(), e = MF->end(); i != e; ++i)
Chris Lattnerd47909e2004-07-09 16:44:37 +0000559 assert(Visited.count(&*i) != 0 && "unreachable basic block found");
560#endif
561
Evan Cheng0fbe14a2007-04-25 19:34:00 +0000562 delete[] PhysRegInfo;
563 delete[] PhysRegUsed;
564 delete[] PhysRegPartUse;
565 delete[] PhysRegPartDef;
566 delete[] PHIVarInfo;
567
Chris Lattnercab0b442003-01-13 20:01:16 +0000568 return false;
569}
Chris Lattnerafa9d7e2004-02-19 18:28:02 +0000570
571/// instructionChanged - When the address of an instruction changes, this
572/// method should be called so that live variables can update its internal
573/// data structures. This removes the records for OldMI, transfering them to
574/// the records for NewMI.
575void LiveVariables::instructionChanged(MachineInstr *OldMI,
576 MachineInstr *NewMI) {
Evan Cheng70ec5282006-11-15 20:51:59 +0000577 // If the instruction defines any virtual registers, update the VarInfo,
578 // kill and dead information for the instruction.
Alkis Evlogimenosa333b132004-03-30 22:44:39 +0000579 for (unsigned i = 0, e = OldMI->getNumOperands(); i != e; ++i) {
580 MachineOperand &MO = OldMI->getOperand(i);
Chris Lattner00c43682005-01-19 17:09:15 +0000581 if (MO.isRegister() && MO.getReg() &&
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000582 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Chris Lattnerafa9d7e2004-02-19 18:28:02 +0000583 unsigned Reg = MO.getReg();
584 VarInfo &VI = getVarInfo(Reg);
Chris Lattner00c43682005-01-19 17:09:15 +0000585 if (MO.isDef()) {
Evan Cheng70ec5282006-11-15 20:51:59 +0000586 if (MO.isDead()) {
Chris Lattner60055892007-12-30 21:56:09 +0000587 MO.setIsDead(false);
Evan Cheng70ec5282006-11-15 20:51:59 +0000588 addVirtualRegisterDead(Reg, NewMI);
589 }
Chris Lattner1cffa732005-01-19 17:11:51 +0000590 }
Dan Gohman147d9fa2007-07-20 23:17:34 +0000591 if (MO.isKill()) {
Chris Lattner60055892007-12-30 21:56:09 +0000592 MO.setIsKill(false);
Dan Gohman147d9fa2007-07-20 23:17:34 +0000593 addVirtualRegisterKilled(Reg, NewMI);
Chris Lattner00c43682005-01-19 17:09:15 +0000594 }
Dan Gohman147d9fa2007-07-20 23:17:34 +0000595 // If this is a kill of the value, update the VI kills list.
596 if (VI.removeKill(OldMI))
597 VI.Kills.push_back(NewMI); // Yes, there was a kill of it
Chris Lattnerafa9d7e2004-02-19 18:28:02 +0000598 }
599 }
Chris Lattnerafa9d7e2004-02-19 18:28:02 +0000600}
Chris Lattnerf8f724a2006-09-03 00:05:09 +0000601
602/// removeVirtualRegistersKilled - Remove all killed info for the specified
603/// instruction.
604void LiveVariables::removeVirtualRegistersKilled(MachineInstr *MI) {
Evan Cheng70ec5282006-11-15 20:51:59 +0000605 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
606 MachineOperand &MO = MI->getOperand(i);
Dan Gohman9da02f52007-09-14 20:33:02 +0000607 if (MO.isRegister() && MO.isKill()) {
Chris Lattner60055892007-12-30 21:56:09 +0000608 MO.setIsKill(false);
Evan Cheng70ec5282006-11-15 20:51:59 +0000609 unsigned Reg = MO.getReg();
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000610 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng70ec5282006-11-15 20:51:59 +0000611 bool removed = getVarInfo(Reg).removeKill(MI);
612 assert(removed && "kill not in register's VarInfo?");
613 }
Chris Lattnerf8f724a2006-09-03 00:05:09 +0000614 }
615 }
Chris Lattnerf8f724a2006-09-03 00:05:09 +0000616}
617
618/// removeVirtualRegistersDead - Remove all of the dead registers for the
619/// specified instruction from the live variable information.
620void LiveVariables::removeVirtualRegistersDead(MachineInstr *MI) {
Evan Cheng70ec5282006-11-15 20:51:59 +0000621 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
622 MachineOperand &MO = MI->getOperand(i);
Dan Gohman9da02f52007-09-14 20:33:02 +0000623 if (MO.isRegister() && MO.isDead()) {
Chris Lattner60055892007-12-30 21:56:09 +0000624 MO.setIsDead(false);
Evan Cheng70ec5282006-11-15 20:51:59 +0000625 unsigned Reg = MO.getReg();
Dan Gohman3a4be0f2008-02-10 18:45:23 +0000626 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng70ec5282006-11-15 20:51:59 +0000627 bool removed = getVarInfo(Reg).removeKill(MI);
628 assert(removed && "kill not in register's VarInfo?");
629 }
Chris Lattnerf8f724a2006-09-03 00:05:09 +0000630 }
631 }
Chris Lattnerf8f724a2006-09-03 00:05:09 +0000632}
633
Bill Wendling984f0ce2006-10-03 07:20:20 +0000634/// analyzePHINodes - Gather information about the PHI nodes in here. In
635/// particular, we want to map the variable information of a virtual
636/// register which is used in a PHI node. We map that to the BB the vreg is
637/// coming from.
638///
639void LiveVariables::analyzePHINodes(const MachineFunction& Fn) {
640 for (MachineFunction::const_iterator I = Fn.begin(), E = Fn.end();
641 I != E; ++I)
642 for (MachineBasicBlock::const_iterator BBI = I->begin(), BBE = I->end();
643 BBI != BBE && BBI->getOpcode() == TargetInstrInfo::PHI; ++BBI)
644 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2)
Bill Wendling59cc1592008-02-20 06:10:21 +0000645 PHIVarInfo[BBI->getOperand(i + 1).getMBB()->getNumber()]
646 .push_back(BBI->getOperand(i).getReg());
Bill Wendling984f0ce2006-10-03 07:20:20 +0000647}