| Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- MLxExpansionPass.cpp - Expand MLx instrs to avoid hazards ---------===// | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 2 | // | 
| Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. | 
|  | 4 | // See https://llvm.org/LICENSE.txt for license information. | 
|  | 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 6 | // | 
|  | 7 | //===----------------------------------------------------------------------===// | 
|  | 8 | // | 
|  | 9 | // Expand VFP / NEON floating point MLA / MLS instructions (each to a pair of | 
|  | 10 | // multiple and add / sub instructions) when special VMLx hazards are detected. | 
|  | 11 | // | 
|  | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 14 | #include "ARM.h" | 
|  | 15 | #include "ARMBaseInstrInfo.h" | 
| Bob Wilson | 0858c3a | 2011-04-19 18:11:57 +0000 | [diff] [blame] | 16 | #include "ARMSubtarget.h" | 
| Bob Wilson | 0858c3a | 2011-04-19 18:11:57 +0000 | [diff] [blame] | 17 | #include "llvm/ADT/SmallPtrSet.h" | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 18 | #include "llvm/ADT/Statistic.h" | 
| Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineFunctionPass.h" | 
|  | 20 | #include "llvm/CodeGen/MachineInstr.h" | 
|  | 21 | #include "llvm/CodeGen/MachineInstrBuilder.h" | 
|  | 22 | #include "llvm/CodeGen/MachineRegisterInfo.h" | 
| David Blaikie | b3bde2e | 2017-11-17 01:07:10 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/TargetRegisterInfo.h" | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 24 | #include "llvm/Support/CommandLine.h" | 
|  | 25 | #include "llvm/Support/Debug.h" | 
|  | 26 | #include "llvm/Support/raw_ostream.h" | 
|  | 27 | using namespace llvm; | 
|  | 28 |  | 
| Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 29 | #define DEBUG_TYPE "mlx-expansion" | 
|  | 30 |  | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 31 | static cl::opt<bool> | 
|  | 32 | ForceExapnd("expand-all-fp-mlx", cl::init(false), cl::Hidden); | 
|  | 33 | static cl::opt<unsigned> | 
|  | 34 | ExpandLimit("expand-limit", cl::init(~0U), cl::Hidden); | 
|  | 35 |  | 
|  | 36 | STATISTIC(NumExpand, "Number of fp MLA / MLS instructions expanded"); | 
|  | 37 |  | 
|  | 38 | namespace { | 
|  | 39 | struct MLxExpansion : public MachineFunctionPass { | 
|  | 40 | static char ID; | 
|  | 41 | MLxExpansion() : MachineFunctionPass(ID) {} | 
|  | 42 |  | 
| Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 43 | bool runOnMachineFunction(MachineFunction &Fn) override; | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 44 |  | 
| Mehdi Amini | 117296c | 2016-10-01 02:56:57 +0000 | [diff] [blame] | 45 | StringRef getPassName() const override { | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 46 | return "ARM MLA / MLS expansion pass"; | 
|  | 47 | } | 
|  | 48 |  | 
|  | 49 | private: | 
|  | 50 | const ARMBaseInstrInfo *TII; | 
|  | 51 | const TargetRegisterInfo *TRI; | 
|  | 52 | MachineRegisterInfo *MRI; | 
|  | 53 |  | 
| Silviu Baranga | b47bb94 | 2012-09-13 15:05:10 +0000 | [diff] [blame] | 54 | bool isLikeA9; | 
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 55 | bool isSwift; | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 56 | unsigned MIIdx; | 
|  | 57 | MachineInstr* LastMIs[4]; | 
| Bob Wilson | 0858c3a | 2011-04-19 18:11:57 +0000 | [diff] [blame] | 58 | SmallPtrSet<MachineInstr*, 4> IgnoreStall; | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 59 |  | 
|  | 60 | void clearStack(); | 
|  | 61 | void pushStack(MachineInstr *MI); | 
|  | 62 | MachineInstr *getAccDefMI(MachineInstr *MI) const; | 
|  | 63 | unsigned getDefReg(MachineInstr *MI) const; | 
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 64 | bool hasLoopHazard(MachineInstr *MI) const; | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 65 | bool hasRAWHazard(unsigned Reg, MachineInstr *MI) const; | 
| Bob Wilson | 0858c3a | 2011-04-19 18:11:57 +0000 | [diff] [blame] | 66 | bool FindMLxHazard(MachineInstr *MI); | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 67 | void ExpandFPMLxInstruction(MachineBasicBlock &MBB, MachineInstr *MI, | 
|  | 68 | unsigned MulOpc, unsigned AddSubOpc, | 
|  | 69 | bool NegAcc, bool HasLane); | 
|  | 70 | bool ExpandFPMLxInstructions(MachineBasicBlock &MBB); | 
|  | 71 | }; | 
|  | 72 | char MLxExpansion::ID = 0; | 
| Alexander Kornienko | f00654e | 2015-06-23 09:49:53 +0000 | [diff] [blame] | 73 | } | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 74 |  | 
|  | 75 | void MLxExpansion::clearStack() { | 
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 76 | std::fill(LastMIs, LastMIs + 4, nullptr); | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 77 | MIIdx = 0; | 
|  | 78 | } | 
|  | 79 |  | 
|  | 80 | void MLxExpansion::pushStack(MachineInstr *MI) { | 
|  | 81 | LastMIs[MIIdx] = MI; | 
|  | 82 | if (++MIIdx == 4) | 
|  | 83 | MIIdx = 0; | 
|  | 84 | } | 
|  | 85 |  | 
|  | 86 | MachineInstr *MLxExpansion::getAccDefMI(MachineInstr *MI) const { | 
|  | 87 | // Look past COPY and INSERT_SUBREG instructions to find the | 
|  | 88 | // real definition MI. This is important for _sfp instructions. | 
|  | 89 | unsigned Reg = MI->getOperand(1).getReg(); | 
|  | 90 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) | 
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 91 | return nullptr; | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 92 |  | 
|  | 93 | MachineBasicBlock *MBB = MI->getParent(); | 
|  | 94 | MachineInstr *DefMI = MRI->getVRegDef(Reg); | 
|  | 95 | while (true) { | 
|  | 96 | if (DefMI->getParent() != MBB) | 
|  | 97 | break; | 
|  | 98 | if (DefMI->isCopyLike()) { | 
|  | 99 | Reg = DefMI->getOperand(1).getReg(); | 
|  | 100 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { | 
|  | 101 | DefMI = MRI->getVRegDef(Reg); | 
|  | 102 | continue; | 
|  | 103 | } | 
|  | 104 | } else if (DefMI->isInsertSubreg()) { | 
|  | 105 | Reg = DefMI->getOperand(2).getReg(); | 
|  | 106 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { | 
|  | 107 | DefMI = MRI->getVRegDef(Reg); | 
|  | 108 | continue; | 
|  | 109 | } | 
|  | 110 | } | 
|  | 111 | break; | 
|  | 112 | } | 
|  | 113 | return DefMI; | 
|  | 114 | } | 
|  | 115 |  | 
|  | 116 | unsigned MLxExpansion::getDefReg(MachineInstr *MI) const { | 
|  | 117 | unsigned Reg = MI->getOperand(0).getReg(); | 
|  | 118 | if (TargetRegisterInfo::isPhysicalRegister(Reg) || | 
|  | 119 | !MRI->hasOneNonDBGUse(Reg)) | 
|  | 120 | return Reg; | 
|  | 121 |  | 
|  | 122 | MachineBasicBlock *MBB = MI->getParent(); | 
| Owen Anderson | 16c6bf4 | 2014-03-13 23:12:04 +0000 | [diff] [blame] | 123 | MachineInstr *UseMI = &*MRI->use_instr_nodbg_begin(Reg); | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 124 | if (UseMI->getParent() != MBB) | 
|  | 125 | return Reg; | 
|  | 126 |  | 
|  | 127 | while (UseMI->isCopy() || UseMI->isInsertSubreg()) { | 
|  | 128 | Reg = UseMI->getOperand(0).getReg(); | 
|  | 129 | if (TargetRegisterInfo::isPhysicalRegister(Reg) || | 
|  | 130 | !MRI->hasOneNonDBGUse(Reg)) | 
|  | 131 | return Reg; | 
| Owen Anderson | 16c6bf4 | 2014-03-13 23:12:04 +0000 | [diff] [blame] | 132 | UseMI = &*MRI->use_instr_nodbg_begin(Reg); | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 133 | if (UseMI->getParent() != MBB) | 
|  | 134 | return Reg; | 
|  | 135 | } | 
|  | 136 |  | 
|  | 137 | return Reg; | 
|  | 138 | } | 
|  | 139 |  | 
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 140 | /// hasLoopHazard - Check whether an MLx instruction is chained to itself across | 
|  | 141 | /// a single-MBB loop. | 
|  | 142 | bool MLxExpansion::hasLoopHazard(MachineInstr *MI) const { | 
|  | 143 | unsigned Reg = MI->getOperand(1).getReg(); | 
|  | 144 | if (TargetRegisterInfo::isPhysicalRegister(Reg)) | 
|  | 145 | return false; | 
|  | 146 |  | 
|  | 147 | MachineBasicBlock *MBB = MI->getParent(); | 
|  | 148 | MachineInstr *DefMI = MRI->getVRegDef(Reg); | 
|  | 149 | while (true) { | 
|  | 150 | outer_continue: | 
|  | 151 | if (DefMI->getParent() != MBB) | 
|  | 152 | break; | 
|  | 153 |  | 
|  | 154 | if (DefMI->isPHI()) { | 
|  | 155 | for (unsigned i = 1, e = DefMI->getNumOperands(); i < e; i += 2) { | 
|  | 156 | if (DefMI->getOperand(i + 1).getMBB() == MBB) { | 
|  | 157 | unsigned SrcReg = DefMI->getOperand(i).getReg(); | 
|  | 158 | if (TargetRegisterInfo::isVirtualRegister(SrcReg)) { | 
|  | 159 | DefMI = MRI->getVRegDef(SrcReg); | 
|  | 160 | goto outer_continue; | 
|  | 161 | } | 
|  | 162 | } | 
|  | 163 | } | 
|  | 164 | } else if (DefMI->isCopyLike()) { | 
|  | 165 | Reg = DefMI->getOperand(1).getReg(); | 
|  | 166 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { | 
|  | 167 | DefMI = MRI->getVRegDef(Reg); | 
|  | 168 | continue; | 
|  | 169 | } | 
|  | 170 | } else if (DefMI->isInsertSubreg()) { | 
|  | 171 | Reg = DefMI->getOperand(2).getReg(); | 
|  | 172 | if (TargetRegisterInfo::isVirtualRegister(Reg)) { | 
|  | 173 | DefMI = MRI->getVRegDef(Reg); | 
|  | 174 | continue; | 
|  | 175 | } | 
|  | 176 | } | 
|  | 177 |  | 
|  | 178 | break; | 
|  | 179 | } | 
|  | 180 |  | 
|  | 181 | return DefMI == MI; | 
|  | 182 | } | 
|  | 183 |  | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 184 | bool MLxExpansion::hasRAWHazard(unsigned Reg, MachineInstr *MI) const { | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 185 | // FIXME: Detect integer instructions properly. | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 186 | const MCInstrDesc &MCID = MI->getDesc(); | 
|  | 187 | unsigned Domain = MCID.TSFlags & ARMII::DomainMask; | 
| Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 188 | if (MI->mayStore()) | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 189 | return false; | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 190 | unsigned Opcode = MCID.getOpcode(); | 
| Evan Cheng | 04ad35b | 2011-02-22 19:53:14 +0000 | [diff] [blame] | 191 | if (Opcode == ARM::VMOVRS || Opcode == ARM::VMOVRRD) | 
|  | 192 | return false; | 
|  | 193 | if ((Domain & ARMII::DomainVFP) || (Domain & ARMII::DomainNEON)) | 
|  | 194 | return MI->readsRegister(Reg, TRI); | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 195 | return false; | 
|  | 196 | } | 
|  | 197 |  | 
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 198 | static bool isFpMulInstruction(unsigned Opcode) { | 
|  | 199 | switch (Opcode) { | 
|  | 200 | case ARM::VMULS: | 
|  | 201 | case ARM::VMULfd: | 
|  | 202 | case ARM::VMULfq: | 
|  | 203 | case ARM::VMULD: | 
|  | 204 | case ARM::VMULslfd: | 
|  | 205 | case ARM::VMULslfq: | 
|  | 206 | return true; | 
|  | 207 | default: | 
|  | 208 | return false; | 
|  | 209 | } | 
|  | 210 | } | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 211 |  | 
| Bob Wilson | 0858c3a | 2011-04-19 18:11:57 +0000 | [diff] [blame] | 212 | bool MLxExpansion::FindMLxHazard(MachineInstr *MI) { | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 213 | if (NumExpand >= ExpandLimit) | 
|  | 214 | return false; | 
|  | 215 |  | 
|  | 216 | if (ForceExapnd) | 
|  | 217 | return true; | 
|  | 218 |  | 
|  | 219 | MachineInstr *DefMI = getAccDefMI(MI); | 
| Bob Wilson | 0858c3a | 2011-04-19 18:11:57 +0000 | [diff] [blame] | 220 | if (TII->isFpMLxInstruction(DefMI->getOpcode())) { | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 221 | // r0 = vmla | 
|  | 222 | // r3 = vmla r0, r1, r2 | 
|  | 223 | // takes 16 - 17 cycles | 
|  | 224 | // | 
|  | 225 | // r0 = vmla | 
|  | 226 | // r4 = vmul r1, r2 | 
|  | 227 | // r3 = vadd r0, r4 | 
|  | 228 | // takes about 14 - 15 cycles even with vmul stalling for 4 cycles. | 
| Bob Wilson | 0858c3a | 2011-04-19 18:11:57 +0000 | [diff] [blame] | 229 | IgnoreStall.insert(DefMI); | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 230 | return true; | 
| Bob Wilson | 0858c3a | 2011-04-19 18:11:57 +0000 | [diff] [blame] | 231 | } | 
|  | 232 |  | 
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 233 | // On Swift, we mostly care about hazards from multiplication instructions | 
|  | 234 | // writing the accumulator and the pipelining of loop iterations by out-of- | 
| Fangrui Song | f78650a | 2018-07-30 19:41:25 +0000 | [diff] [blame] | 235 | // order execution. | 
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 236 | if (isSwift) | 
|  | 237 | return isFpMulInstruction(DefMI->getOpcode()) || hasLoopHazard(MI); | 
|  | 238 |  | 
| Bob Wilson | 0858c3a | 2011-04-19 18:11:57 +0000 | [diff] [blame] | 239 | if (IgnoreStall.count(MI)) | 
|  | 240 | return false; | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 241 |  | 
|  | 242 | // If a VMLA.F is followed by an VADD.F or VMUL.F with no RAW hazard, the | 
|  | 243 | // VADD.F or VMUL.F will stall 4 cycles before issue. The 4 cycle stall | 
|  | 244 | // preserves the in-order retirement of the instructions. | 
|  | 245 | // Look at the next few instructions, if *most* of them can cause hazards, | 
|  | 246 | // then the scheduler can't *fix* this, we'd better break up the VMLA. | 
| Silviu Baranga | b47bb94 | 2012-09-13 15:05:10 +0000 | [diff] [blame] | 247 | unsigned Limit1 = isLikeA9 ? 1 : 4; | 
|  | 248 | unsigned Limit2 = isLikeA9 ? 1 : 4; | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 249 | for (unsigned i = 1; i <= 4; ++i) { | 
|  | 250 | int Idx = ((int)MIIdx - i + 4) % 4; | 
|  | 251 | MachineInstr *NextMI = LastMIs[Idx]; | 
|  | 252 | if (!NextMI) | 
|  | 253 | continue; | 
|  | 254 |  | 
| Bob Wilson | 0858c3a | 2011-04-19 18:11:57 +0000 | [diff] [blame] | 255 | if (TII->canCauseFpMLxStall(NextMI->getOpcode())) { | 
|  | 256 | if (i <= Limit1) | 
|  | 257 | return true; | 
|  | 258 | } | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 259 |  | 
|  | 260 | // Look for VMLx RAW hazard. | 
| Bob Wilson | 0858c3a | 2011-04-19 18:11:57 +0000 | [diff] [blame] | 261 | if (i <= Limit2 && hasRAWHazard(getDefReg(MI), NextMI)) | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 262 | return true; | 
|  | 263 | } | 
|  | 264 |  | 
|  | 265 | return false; | 
|  | 266 | } | 
|  | 267 |  | 
|  | 268 | /// ExpandFPMLxInstructions - Expand a MLA / MLS instruction into a pair | 
|  | 269 | /// of MUL + ADD / SUB instructions. | 
|  | 270 | void | 
|  | 271 | MLxExpansion::ExpandFPMLxInstruction(MachineBasicBlock &MBB, MachineInstr *MI, | 
|  | 272 | unsigned MulOpc, unsigned AddSubOpc, | 
|  | 273 | bool NegAcc, bool HasLane) { | 
|  | 274 | unsigned DstReg = MI->getOperand(0).getReg(); | 
|  | 275 | bool DstDead = MI->getOperand(0).isDead(); | 
|  | 276 | unsigned AccReg = MI->getOperand(1).getReg(); | 
|  | 277 | unsigned Src1Reg = MI->getOperand(2).getReg(); | 
|  | 278 | unsigned Src2Reg = MI->getOperand(3).getReg(); | 
|  | 279 | bool Src1Kill = MI->getOperand(2).isKill(); | 
|  | 280 | bool Src2Kill = MI->getOperand(3).isKill(); | 
|  | 281 | unsigned LaneImm = HasLane ? MI->getOperand(4).getImm() : 0; | 
|  | 282 | unsigned NextOp = HasLane ? 5 : 4; | 
|  | 283 | ARMCC::CondCodes Pred = (ARMCC::CondCodes)MI->getOperand(NextOp).getImm(); | 
|  | 284 | unsigned PredReg = MI->getOperand(++NextOp).getReg(); | 
|  | 285 |  | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 286 | const MCInstrDesc &MCID1 = TII->get(MulOpc); | 
|  | 287 | const MCInstrDesc &MCID2 = TII->get(AddSubOpc); | 
| Jakob Stoklund Olesen | 3c52f02 | 2012-05-07 22:10:26 +0000 | [diff] [blame] | 288 | const MachineFunction &MF = *MI->getParent()->getParent(); | 
|  | 289 | unsigned TmpReg = MRI->createVirtualRegister( | 
|  | 290 | TII->getRegClass(MCID1, 0, TRI, MF)); | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 291 |  | 
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 292 | MachineInstrBuilder MIB = BuildMI(MBB, MI, MI->getDebugLoc(), MCID1, TmpReg) | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 293 | .addReg(Src1Reg, getKillRegState(Src1Kill)) | 
|  | 294 | .addReg(Src2Reg, getKillRegState(Src2Kill)); | 
|  | 295 | if (HasLane) | 
|  | 296 | MIB.addImm(LaneImm); | 
|  | 297 | MIB.addImm(Pred).addReg(PredReg); | 
|  | 298 |  | 
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 299 | MIB = BuildMI(MBB, MI, MI->getDebugLoc(), MCID2) | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 300 | .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstDead)); | 
|  | 301 |  | 
|  | 302 | if (NegAcc) { | 
|  | 303 | bool AccKill = MRI->hasOneNonDBGUse(AccReg); | 
|  | 304 | MIB.addReg(TmpReg, getKillRegState(true)) | 
|  | 305 | .addReg(AccReg, getKillRegState(AccKill)); | 
|  | 306 | } else { | 
|  | 307 | MIB.addReg(AccReg).addReg(TmpReg, getKillRegState(true)); | 
|  | 308 | } | 
|  | 309 | MIB.addImm(Pred).addReg(PredReg); | 
|  | 310 |  | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 311 | LLVM_DEBUG({ | 
|  | 312 | dbgs() << "Expanding: " << *MI; | 
|  | 313 | dbgs() << "  to:\n"; | 
|  | 314 | MachineBasicBlock::iterator MII = MI; | 
|  | 315 | MII = std::prev(MII); | 
|  | 316 | MachineInstr &MI2 = *MII; | 
|  | 317 | MII = std::prev(MII); | 
|  | 318 | MachineInstr &MI1 = *MII; | 
|  | 319 | dbgs() << "    " << MI1; | 
|  | 320 | dbgs() << "    " << MI2; | 
|  | 321 | }); | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 322 |  | 
|  | 323 | MI->eraseFromParent(); | 
|  | 324 | ++NumExpand; | 
|  | 325 | } | 
|  | 326 |  | 
|  | 327 | bool MLxExpansion::ExpandFPMLxInstructions(MachineBasicBlock &MBB) { | 
|  | 328 | bool Changed = false; | 
|  | 329 |  | 
|  | 330 | clearStack(); | 
| Bob Wilson | 0858c3a | 2011-04-19 18:11:57 +0000 | [diff] [blame] | 331 | IgnoreStall.clear(); | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 332 |  | 
|  | 333 | unsigned Skip = 0; | 
|  | 334 | MachineBasicBlock::reverse_iterator MII = MBB.rbegin(), E = MBB.rend(); | 
|  | 335 | while (MII != E) { | 
| Duncan P. N. Exon Smith | 1872096 | 2016-09-11 18:51:28 +0000 | [diff] [blame] | 336 | MachineInstr *MI = &*MII++; | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 337 |  | 
| Duncan P. N. Exon Smith | 1872096 | 2016-09-11 18:51:28 +0000 | [diff] [blame] | 338 | if (MI->isPosition() || MI->isImplicitDef() || MI->isCopy()) | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 339 | continue; | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 340 |  | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 341 | const MCInstrDesc &MCID = MI->getDesc(); | 
| Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 342 | if (MI->isBarrier()) { | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 343 | clearStack(); | 
|  | 344 | Skip = 0; | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 345 | continue; | 
|  | 346 | } | 
|  | 347 |  | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 348 | unsigned Domain = MCID.TSFlags & ARMII::DomainMask; | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 349 | if (Domain == ARMII::DomainGeneral) { | 
|  | 350 | if (++Skip == 2) | 
|  | 351 | // Assume dual issues of non-VFP / NEON instructions. | 
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 352 | pushStack(nullptr); | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 353 | } else { | 
|  | 354 | Skip = 0; | 
|  | 355 |  | 
|  | 356 | unsigned MulOpc, AddSubOpc; | 
|  | 357 | bool NegAcc, HasLane; | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 358 | if (!TII->isFpMLxInstruction(MCID.getOpcode(), | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 359 | MulOpc, AddSubOpc, NegAcc, HasLane) || | 
|  | 360 | !FindMLxHazard(MI)) | 
|  | 361 | pushStack(MI); | 
|  | 362 | else { | 
|  | 363 | ExpandFPMLxInstruction(MBB, MI, MulOpc, AddSubOpc, NegAcc, HasLane); | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 364 | Changed = true; | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 365 | } | 
|  | 366 | } | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 367 | } | 
|  | 368 |  | 
|  | 369 | return Changed; | 
|  | 370 | } | 
|  | 371 |  | 
|  | 372 | bool MLxExpansion::runOnMachineFunction(MachineFunction &Fn) { | 
| Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 373 | if (skipFunction(Fn.getFunction())) | 
| Andrew Kaylor | a2b9111 | 2016-04-25 22:01:04 +0000 | [diff] [blame] | 374 | return false; | 
|  | 375 |  | 
| Eric Christopher | fc6de42 | 2014-08-05 02:39:49 +0000 | [diff] [blame] | 376 | TII = static_cast<const ARMBaseInstrInfo *>(Fn.getSubtarget().getInstrInfo()); | 
|  | 377 | TRI = Fn.getSubtarget().getRegisterInfo(); | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 378 | MRI = &Fn.getRegInfo(); | 
| Eric Christopher | 22b2ad2 | 2015-02-20 08:24:37 +0000 | [diff] [blame] | 379 | const ARMSubtarget *STI = &Fn.getSubtarget<ARMSubtarget>(); | 
| Diana Picus | 575f2bb | 2016-07-07 09:11:39 +0000 | [diff] [blame] | 380 | if (!STI->expandMLx()) | 
| Eric Christopher | 63b4488 | 2015-03-05 00:23:40 +0000 | [diff] [blame] | 381 | return false; | 
| Bob Wilson | e8a549c | 2012-09-29 21:43:49 +0000 | [diff] [blame] | 382 | isLikeA9 = STI->isLikeA9() || STI->isSwift(); | 
|  | 383 | isSwift = STI->isSwift(); | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 384 |  | 
|  | 385 | bool Modified = false; | 
| Owen Anderson | 56112b9 | 2014-03-11 17:37:48 +0000 | [diff] [blame] | 386 | for (MachineBasicBlock &MBB : Fn) | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 387 | Modified |= ExpandFPMLxInstructions(MBB); | 
| Evan Cheng | 62c7b5b | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 388 |  | 
|  | 389 | return Modified; | 
|  | 390 | } | 
|  | 391 |  | 
|  | 392 | FunctionPass *llvm::createMLxExpansionPass() { | 
|  | 393 | return new MLxExpansion(); | 
|  | 394 | } |