blob: 65548701f03ee24c5dcd6a85ee1c616463f918c5 [file] [log] [blame]
Chris Lattner7a60d912005-01-07 07:47:53 +00001//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
Chris Lattner7a60d912005-01-07 07:47:53 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
Chris Lattner7a60d912005-01-07 07:47:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the SelectionDAGISel class.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Jim Laskeydcb2b832006-10-16 20:52:31 +000015#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000016#include "llvm/CodeGen/SelectionDAGISel.h"
Evan Cheng739a6a42006-01-21 02:32:06 +000017#include "llvm/CodeGen/ScheduleDAG.h"
Chris Lattner2e77db62005-05-13 18:50:42 +000018#include "llvm/CallingConv.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000019#include "llvm/Constants.h"
20#include "llvm/DerivedTypes.h"
21#include "llvm/Function.h"
Chris Lattner435b4022005-11-29 06:21:05 +000022#include "llvm/GlobalVariable.h"
Chris Lattner476e67b2006-01-26 22:24:51 +000023#include "llvm/InlineAsm.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000024#include "llvm/Instructions.h"
25#include "llvm/Intrinsics.h"
Jim Laskeya8bdac82006-03-23 18:06:46 +000026#include "llvm/IntrinsicInst.h"
Chris Lattnerf2b62f32005-11-16 07:22:30 +000027#include "llvm/CodeGen/IntrinsicLowering.h"
Jim Laskey219d5592006-01-04 22:28:25 +000028#include "llvm/CodeGen/MachineDebugInfo.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000029#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineFrameInfo.h"
Nate Begeman4ca2ea52006-04-22 18:53:45 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000032#include "llvm/CodeGen/MachineInstrBuilder.h"
Jim Laskey29e635d2006-08-02 12:30:23 +000033#include "llvm/CodeGen/SchedulerRegistry.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000034#include "llvm/CodeGen/SelectionDAG.h"
35#include "llvm/CodeGen/SSARegMap.h"
Chris Lattnerd4382f02005-09-13 19:30:54 +000036#include "llvm/Target/MRegisterInfo.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000037#include "llvm/Target/TargetData.h"
38#include "llvm/Target/TargetFrameInfo.h"
39#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetLowering.h"
41#include "llvm/Target/TargetMachine.h"
Vladimir Prusdf1d4392006-05-23 13:43:15 +000042#include "llvm/Target/TargetOptions.h"
Chris Lattnerc9950c12005-08-17 06:37:43 +000043#include "llvm/Transforms/Utils/BasicBlockUtils.h"
Chris Lattner43535a12005-11-09 04:45:33 +000044#include "llvm/Support/MathExtras.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000045#include "llvm/Support/Debug.h"
Chris Lattner3d27be12006-08-27 12:54:02 +000046#include "llvm/Support/Compiler.h"
Chris Lattner7a60d912005-01-07 07:47:53 +000047#include <iostream>
Jeff Cohen83c22e02006-02-24 02:52:40 +000048#include <algorithm>
Chris Lattner7a60d912005-01-07 07:47:53 +000049using namespace llvm;
50
Chris Lattner975f5c92005-09-01 18:44:10 +000051#ifndef NDEBUG
Chris Lattnere05a4612005-01-12 03:41:21 +000052static cl::opt<bool>
Evan Cheng739a6a42006-01-21 02:32:06 +000053ViewISelDAGs("view-isel-dags", cl::Hidden,
54 cl::desc("Pop up a window to show isel dags as they are selected"));
55static cl::opt<bool>
56ViewSchedDAGs("view-sched-dags", cl::Hidden,
57 cl::desc("Pop up a window to show sched dags as they are processed"));
Chris Lattnere05a4612005-01-12 03:41:21 +000058#else
Chris Lattneref598052006-04-02 03:07:27 +000059static const bool ViewISelDAGs = 0, ViewSchedDAGs = 0;
Chris Lattnere05a4612005-01-12 03:41:21 +000060#endif
61
Jim Laskey29e635d2006-08-02 12:30:23 +000062
63//===---------------------------------------------------------------------===//
64///
65/// RegisterScheduler class - Track the registration of instruction schedulers.
66///
67//===---------------------------------------------------------------------===//
68MachinePassRegistry RegisterScheduler::Registry;
69
70//===---------------------------------------------------------------------===//
71///
72/// ISHeuristic command line option for instruction schedulers.
73///
74//===---------------------------------------------------------------------===//
Evan Chengc1e1d972006-01-23 07:01:07 +000075namespace {
Jim Laskey29e635d2006-08-02 12:30:23 +000076 cl::opt<RegisterScheduler::FunctionPassCtor, false,
77 RegisterPassParser<RegisterScheduler> >
Jim Laskey95eda5b2006-08-01 14:21:23 +000078 ISHeuristic("sched",
Chris Lattner524c1a22006-08-03 00:18:59 +000079 cl::init(&createDefaultScheduler),
Jim Laskey95eda5b2006-08-01 14:21:23 +000080 cl::desc("Instruction schedulers available:"));
81
Jim Laskey03593f72006-08-01 18:29:48 +000082 static RegisterScheduler
Jim Laskey17c67ef2006-08-01 19:14:14 +000083 defaultListDAGScheduler("default", " Best scheduler for the target",
84 createDefaultScheduler);
Evan Chengc1e1d972006-01-23 07:01:07 +000085} // namespace
86
Chris Lattner6f87d182006-02-22 22:37:12 +000087namespace {
88 /// RegsForValue - This struct represents the physical registers that a
89 /// particular value is assigned and the type information about the value.
90 /// This is needed because values can be promoted into larger registers and
91 /// expanded into multiple smaller registers than the value.
Chris Lattner996795b2006-06-28 23:17:24 +000092 struct VISIBILITY_HIDDEN RegsForValue {
Chris Lattner6f87d182006-02-22 22:37:12 +000093 /// Regs - This list hold the register (for legal and promoted values)
94 /// or register set (for expanded values) that the value should be assigned
95 /// to.
96 std::vector<unsigned> Regs;
97
98 /// RegVT - The value type of each register.
99 ///
100 MVT::ValueType RegVT;
101
102 /// ValueVT - The value type of the LLVM value, which may be promoted from
103 /// RegVT or made from merging the two expanded parts.
104 MVT::ValueType ValueVT;
105
106 RegsForValue() : RegVT(MVT::Other), ValueVT(MVT::Other) {}
107
108 RegsForValue(unsigned Reg, MVT::ValueType regvt, MVT::ValueType valuevt)
109 : RegVT(regvt), ValueVT(valuevt) {
110 Regs.push_back(Reg);
111 }
112 RegsForValue(const std::vector<unsigned> &regs,
113 MVT::ValueType regvt, MVT::ValueType valuevt)
114 : Regs(regs), RegVT(regvt), ValueVT(valuevt) {
115 }
116
117 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
118 /// this value and returns the result as a ValueVT value. This uses
119 /// Chain/Flag as the input and updates them for the output Chain/Flag.
120 SDOperand getCopyFromRegs(SelectionDAG &DAG,
Chris Lattnere7c0ffb2006-02-23 20:06:57 +0000121 SDOperand &Chain, SDOperand &Flag) const;
Chris Lattner571d9642006-02-23 19:21:04 +0000122
123 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
124 /// specified value into the registers specified by this object. This uses
125 /// Chain/Flag as the input and updates them for the output Chain/Flag.
126 void getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Evan Chengef9e07d2006-06-15 08:11:54 +0000127 SDOperand &Chain, SDOperand &Flag,
128 MVT::ValueType PtrVT) const;
Chris Lattner571d9642006-02-23 19:21:04 +0000129
130 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
131 /// operand list. This adds the code marker and includes the number of
132 /// values added into it.
133 void AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattnere7c0ffb2006-02-23 20:06:57 +0000134 std::vector<SDOperand> &Ops) const;
Chris Lattner6f87d182006-02-22 22:37:12 +0000135 };
136}
Evan Chengc1e1d972006-01-23 07:01:07 +0000137
Chris Lattner7a60d912005-01-07 07:47:53 +0000138namespace llvm {
139 //===--------------------------------------------------------------------===//
Jim Laskey17c67ef2006-08-01 19:14:14 +0000140 /// createDefaultScheduler - This creates an instruction scheduler appropriate
141 /// for the target.
142 ScheduleDAG* createDefaultScheduler(SelectionDAGISel *IS,
143 SelectionDAG *DAG,
144 MachineBasicBlock *BB) {
145 TargetLowering &TLI = IS->getTargetLowering();
146
147 if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency) {
148 return createTDListDAGScheduler(IS, DAG, BB);
149 } else {
150 assert(TLI.getSchedulingPreference() ==
151 TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
152 return createBURRListDAGScheduler(IS, DAG, BB);
153 }
154 }
155
156
157 //===--------------------------------------------------------------------===//
Chris Lattner7a60d912005-01-07 07:47:53 +0000158 /// FunctionLoweringInfo - This contains information that is global to a
159 /// function that is used when lowering a region of the function.
Chris Lattnerd0061952005-01-08 19:52:31 +0000160 class FunctionLoweringInfo {
161 public:
Chris Lattner7a60d912005-01-07 07:47:53 +0000162 TargetLowering &TLI;
163 Function &Fn;
164 MachineFunction &MF;
165 SSARegMap *RegMap;
166
167 FunctionLoweringInfo(TargetLowering &TLI, Function &Fn,MachineFunction &MF);
168
169 /// MBBMap - A mapping from LLVM basic blocks to their machine code entry.
170 std::map<const BasicBlock*, MachineBasicBlock *> MBBMap;
171
172 /// ValueMap - Since we emit code for the function a basic block at a time,
173 /// we must remember which virtual registers hold the values for
174 /// cross-basic-block values.
175 std::map<const Value*, unsigned> ValueMap;
176
177 /// StaticAllocaMap - Keep track of frame indices for fixed sized allocas in
178 /// the entry block. This allows the allocas to be efficiently referenced
179 /// anywhere in the function.
180 std::map<const AllocaInst*, int> StaticAllocaMap;
181
182 unsigned MakeReg(MVT::ValueType VT) {
183 return RegMap->createVirtualRegister(TLI.getRegClassFor(VT));
184 }
Chris Lattnered0110b2006-10-27 21:36:01 +0000185
186 /// isExportedInst - Return true if the specified value is an instruction
187 /// exported from its block.
188 bool isExportedInst(const Value *V) {
189 return ValueMap.count(V);
190 }
Misha Brukman835702a2005-04-21 22:36:52 +0000191
Chris Lattner49409cb2006-03-16 19:51:18 +0000192 unsigned CreateRegForValue(const Value *V);
193
Chris Lattner7a60d912005-01-07 07:47:53 +0000194 unsigned InitializeRegForValue(const Value *V) {
195 unsigned &R = ValueMap[V];
196 assert(R == 0 && "Already initialized this value register!");
197 return R = CreateRegForValue(V);
198 }
199 };
200}
201
202/// isUsedOutsideOfDefiningBlock - Return true if this instruction is used by
Nate Begemaned728c12006-03-27 01:32:24 +0000203/// PHI nodes or outside of the basic block that defines it, or used by a
204/// switch instruction, which may expand to multiple basic blocks.
Chris Lattner7a60d912005-01-07 07:47:53 +0000205static bool isUsedOutsideOfDefiningBlock(Instruction *I) {
206 if (isa<PHINode>(I)) return true;
207 BasicBlock *BB = I->getParent();
208 for (Value::use_iterator UI = I->use_begin(), E = I->use_end(); UI != E; ++UI)
Nate Begemaned728c12006-03-27 01:32:24 +0000209 if (cast<Instruction>(*UI)->getParent() != BB || isa<PHINode>(*UI) ||
Chris Lattnered0110b2006-10-27 21:36:01 +0000210 // FIXME: Remove switchinst special case.
Nate Begemaned728c12006-03-27 01:32:24 +0000211 isa<SwitchInst>(*UI))
Chris Lattner7a60d912005-01-07 07:47:53 +0000212 return true;
213 return false;
214}
215
Chris Lattner6871b232005-10-30 19:42:35 +0000216/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
Nate Begemaned728c12006-03-27 01:32:24 +0000217/// entry block, return true. This includes arguments used by switches, since
218/// the switch may expand into multiple basic blocks.
Chris Lattner6871b232005-10-30 19:42:35 +0000219static bool isOnlyUsedInEntryBlock(Argument *A) {
220 BasicBlock *Entry = A->getParent()->begin();
221 for (Value::use_iterator UI = A->use_begin(), E = A->use_end(); UI != E; ++UI)
Nate Begemaned728c12006-03-27 01:32:24 +0000222 if (cast<Instruction>(*UI)->getParent() != Entry || isa<SwitchInst>(*UI))
Chris Lattner6871b232005-10-30 19:42:35 +0000223 return false; // Use not in entry block.
224 return true;
225}
226
Chris Lattner7a60d912005-01-07 07:47:53 +0000227FunctionLoweringInfo::FunctionLoweringInfo(TargetLowering &tli,
Misha Brukman835702a2005-04-21 22:36:52 +0000228 Function &fn, MachineFunction &mf)
Chris Lattner7a60d912005-01-07 07:47:53 +0000229 : TLI(tli), Fn(fn), MF(mf), RegMap(MF.getSSARegMap()) {
230
Chris Lattner6871b232005-10-30 19:42:35 +0000231 // Create a vreg for each argument register that is not dead and is used
232 // outside of the entry block for the function.
233 for (Function::arg_iterator AI = Fn.arg_begin(), E = Fn.arg_end();
234 AI != E; ++AI)
235 if (!isOnlyUsedInEntryBlock(AI))
236 InitializeRegForValue(AI);
237
Chris Lattner7a60d912005-01-07 07:47:53 +0000238 // Initialize the mapping of values to registers. This is only set up for
239 // instruction values that are used outside of the block that defines
240 // them.
Jeff Cohenf8a5e5ae2005-10-01 03:57:14 +0000241 Function::iterator BB = Fn.begin(), EB = Fn.end();
Chris Lattner7a60d912005-01-07 07:47:53 +0000242 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
243 if (AllocaInst *AI = dyn_cast<AllocaInst>(I))
Reid Spencere0fc4df2006-10-20 07:07:24 +0000244 if (ConstantInt *CUI = dyn_cast<ConstantInt>(AI->getArraySize())) {
Chris Lattner7a60d912005-01-07 07:47:53 +0000245 const Type *Ty = AI->getAllocatedType();
Owen Anderson20a631f2006-05-03 01:29:57 +0000246 uint64_t TySize = TLI.getTargetData()->getTypeSize(Ty);
Nate Begeman3ee3e692005-11-06 09:00:38 +0000247 unsigned Align =
Owen Anderson20a631f2006-05-03 01:29:57 +0000248 std::max((unsigned)TLI.getTargetData()->getTypeAlignment(Ty),
Nate Begeman3ee3e692005-11-06 09:00:38 +0000249 AI->getAlignment());
Chris Lattnercbefe722005-05-13 23:14:17 +0000250
Reid Spencere0fc4df2006-10-20 07:07:24 +0000251 // If the alignment of the value is smaller than the size of the
252 // value, and if the size of the value is particularly small
253 // (<= 8 bytes), round up to the size of the value for potentially
254 // better performance.
Chris Lattnercbefe722005-05-13 23:14:17 +0000255 //
256 // FIXME: This could be made better with a preferred alignment hook in
257 // TargetData. It serves primarily to 8-byte align doubles for X86.
258 if (Align < TySize && TySize <= 8) Align = TySize;
Reid Spencere0fc4df2006-10-20 07:07:24 +0000259 TySize *= CUI->getZExtValue(); // Get total allocated size.
Chris Lattner0a71a9a2005-10-18 22:14:06 +0000260 if (TySize == 0) TySize = 1; // Don't create zero-sized stack objects.
Chris Lattner7a60d912005-01-07 07:47:53 +0000261 StaticAllocaMap[AI] =
Chris Lattnerd0061952005-01-08 19:52:31 +0000262 MF.getFrameInfo()->CreateStackObject((unsigned)TySize, Align);
Chris Lattner7a60d912005-01-07 07:47:53 +0000263 }
264
Jeff Cohenf8a5e5ae2005-10-01 03:57:14 +0000265 for (; BB != EB; ++BB)
266 for (BasicBlock::iterator I = BB->begin(), E = BB->end(); I != E; ++I)
Chris Lattner7a60d912005-01-07 07:47:53 +0000267 if (!I->use_empty() && isUsedOutsideOfDefiningBlock(I))
268 if (!isa<AllocaInst>(I) ||
269 !StaticAllocaMap.count(cast<AllocaInst>(I)))
270 InitializeRegForValue(I);
271
272 // Create an initial MachineBasicBlock for each LLVM BasicBlock in F. This
273 // also creates the initial PHI MachineInstrs, though none of the input
274 // operands are populated.
Jeff Cohenf8a5e5ae2005-10-01 03:57:14 +0000275 for (BB = Fn.begin(), EB = Fn.end(); BB != EB; ++BB) {
Chris Lattner7a60d912005-01-07 07:47:53 +0000276 MachineBasicBlock *MBB = new MachineBasicBlock(BB);
277 MBBMap[BB] = MBB;
278 MF.getBasicBlockList().push_back(MBB);
279
280 // Create Machine PHI nodes for LLVM PHI nodes, lowering them as
281 // appropriate.
282 PHINode *PN;
Chris Lattner84a03502006-10-27 23:50:33 +0000283 for (BasicBlock::iterator I = BB->begin();(PN = dyn_cast<PHINode>(I)); ++I){
284 if (PN->use_empty()) continue;
285
286 MVT::ValueType VT = TLI.getValueType(PN->getType());
287 unsigned NumElements;
288 if (VT != MVT::Vector)
289 NumElements = TLI.getNumElements(VT);
290 else {
291 MVT::ValueType VT1,VT2;
292 NumElements =
293 TLI.getPackedTypeBreakdown(cast<PackedType>(PN->getType()),
294 VT1, VT2);
Chris Lattner8ea875f2005-01-07 21:34:19 +0000295 }
Chris Lattner84a03502006-10-27 23:50:33 +0000296 unsigned PHIReg = ValueMap[PN];
297 assert(PHIReg && "PHI node does not have an assigned virtual register!");
298 for (unsigned i = 0; i != NumElements; ++i)
299 BuildMI(MBB, TargetInstrInfo::PHI, PN->getNumOperands(), PHIReg+i);
300 }
Chris Lattner7a60d912005-01-07 07:47:53 +0000301 }
302}
303
Chris Lattner49409cb2006-03-16 19:51:18 +0000304/// CreateRegForValue - Allocate the appropriate number of virtual registers of
305/// the correctly promoted or expanded types. Assign these registers
306/// consecutive vreg numbers and return the first assigned number.
307unsigned FunctionLoweringInfo::CreateRegForValue(const Value *V) {
308 MVT::ValueType VT = TLI.getValueType(V->getType());
309
310 // The number of multiples of registers that we need, to, e.g., split up
311 // a <2 x int64> -> 4 x i32 registers.
312 unsigned NumVectorRegs = 1;
313
314 // If this is a packed type, figure out what type it will decompose into
315 // and how many of the elements it will use.
316 if (VT == MVT::Vector) {
317 const PackedType *PTy = cast<PackedType>(V->getType());
318 unsigned NumElts = PTy->getNumElements();
319 MVT::ValueType EltTy = TLI.getValueType(PTy->getElementType());
320
321 // Divide the input until we get to a supported size. This will always
322 // end with a scalar if the target doesn't support vectors.
323 while (NumElts > 1 && !TLI.isTypeLegal(getVectorType(EltTy, NumElts))) {
324 NumElts >>= 1;
325 NumVectorRegs <<= 1;
326 }
Chris Lattner7ececaa2006-03-16 23:05:19 +0000327 if (NumElts == 1)
328 VT = EltTy;
329 else
330 VT = getVectorType(EltTy, NumElts);
Chris Lattner49409cb2006-03-16 19:51:18 +0000331 }
332
333 // The common case is that we will only create one register for this
334 // value. If we have that case, create and return the virtual register.
335 unsigned NV = TLI.getNumElements(VT);
336 if (NV == 1) {
337 // If we are promoting this value, pick the next largest supported type.
338 MVT::ValueType PromotedType = TLI.getTypeToTransformTo(VT);
339 unsigned Reg = MakeReg(PromotedType);
340 // If this is a vector of supported or promoted types (e.g. 4 x i16),
341 // create all of the registers.
342 for (unsigned i = 1; i != NumVectorRegs; ++i)
343 MakeReg(PromotedType);
344 return Reg;
345 }
346
347 // If this value is represented with multiple target registers, make sure
348 // to create enough consecutive registers of the right (smaller) type.
349 unsigned NT = VT-1; // Find the type to use.
350 while (TLI.getNumElements((MVT::ValueType)NT) != 1)
351 --NT;
352
353 unsigned R = MakeReg((MVT::ValueType)NT);
354 for (unsigned i = 1; i != NV*NumVectorRegs; ++i)
355 MakeReg((MVT::ValueType)NT);
356 return R;
357}
Chris Lattner7a60d912005-01-07 07:47:53 +0000358
359//===----------------------------------------------------------------------===//
360/// SelectionDAGLowering - This is the common target-independent lowering
361/// implementation that is parameterized by a TargetLowering object.
362/// Also, targets can overload any lowering method.
363///
364namespace llvm {
365class SelectionDAGLowering {
366 MachineBasicBlock *CurMBB;
367
368 std::map<const Value*, SDOperand> NodeMap;
369
Chris Lattner4d9651c2005-01-17 22:19:26 +0000370 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
371 /// them up and then emit token factor nodes when possible. This allows us to
372 /// get simple disambiguation between loads without worrying about alias
373 /// analysis.
374 std::vector<SDOperand> PendingLoads;
375
Nate Begemaned728c12006-03-27 01:32:24 +0000376 /// Case - A pair of values to record the Value for a switch case, and the
377 /// case's target basic block.
378 typedef std::pair<Constant*, MachineBasicBlock*> Case;
379 typedef std::vector<Case>::iterator CaseItr;
380 typedef std::pair<CaseItr, CaseItr> CaseRange;
381
382 /// CaseRec - A struct with ctor used in lowering switches to a binary tree
383 /// of conditional branches.
384 struct CaseRec {
385 CaseRec(MachineBasicBlock *bb, Constant *lt, Constant *ge, CaseRange r) :
386 CaseBB(bb), LT(lt), GE(ge), Range(r) {}
387
388 /// CaseBB - The MBB in which to emit the compare and branch
389 MachineBasicBlock *CaseBB;
390 /// LT, GE - If nonzero, we know the current case value must be less-than or
391 /// greater-than-or-equal-to these Constants.
392 Constant *LT;
393 Constant *GE;
394 /// Range - A pair of iterators representing the range of case values to be
395 /// processed at this point in the binary search tree.
396 CaseRange Range;
397 };
398
399 /// The comparison function for sorting Case values.
400 struct CaseCmp {
401 bool operator () (const Case& C1, const Case& C2) {
Reid Spencere0fc4df2006-10-20 07:07:24 +0000402 if (const ConstantInt* I1 = dyn_cast<const ConstantInt>(C1.first))
403 if (I1->getType()->isUnsigned())
404 return I1->getZExtValue() <
405 cast<const ConstantInt>(C2.first)->getZExtValue();
Nate Begemaned728c12006-03-27 01:32:24 +0000406
Reid Spencere0fc4df2006-10-20 07:07:24 +0000407 return cast<const ConstantInt>(C1.first)->getSExtValue() <
408 cast<const ConstantInt>(C2.first)->getSExtValue();
Nate Begemaned728c12006-03-27 01:32:24 +0000409 }
410 };
411
Chris Lattner7a60d912005-01-07 07:47:53 +0000412public:
413 // TLI - This is information that describes the available target features we
414 // need for lowering. This indicates when operations are unavailable,
415 // implemented with a libcall, etc.
416 TargetLowering &TLI;
417 SelectionDAG &DAG;
Owen Anderson20a631f2006-05-03 01:29:57 +0000418 const TargetData *TD;
Chris Lattner7a60d912005-01-07 07:47:53 +0000419
Nate Begemaned728c12006-03-27 01:32:24 +0000420 /// SwitchCases - Vector of CaseBlock structures used to communicate
421 /// SwitchInst code generation information.
422 std::vector<SelectionDAGISel::CaseBlock> SwitchCases;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000423 SelectionDAGISel::JumpTable JT;
Nate Begemaned728c12006-03-27 01:32:24 +0000424
Chris Lattner7a60d912005-01-07 07:47:53 +0000425 /// FuncInfo - Information about the function as a whole.
426 ///
427 FunctionLoweringInfo &FuncInfo;
428
429 SelectionDAGLowering(SelectionDAG &dag, TargetLowering &tli,
Misha Brukman835702a2005-04-21 22:36:52 +0000430 FunctionLoweringInfo &funcinfo)
Chris Lattner7a60d912005-01-07 07:47:53 +0000431 : TLI(tli), DAG(dag), TD(DAG.getTarget().getTargetData()),
Nate Begeman866b4b42006-04-23 06:26:20 +0000432 JT(0,0,0,0), FuncInfo(funcinfo) {
Chris Lattner7a60d912005-01-07 07:47:53 +0000433 }
434
Chris Lattner4108bb02005-01-17 19:43:36 +0000435 /// getRoot - Return the current virtual root of the Selection DAG.
436 ///
437 SDOperand getRoot() {
Chris Lattner4d9651c2005-01-17 22:19:26 +0000438 if (PendingLoads.empty())
439 return DAG.getRoot();
Misha Brukman835702a2005-04-21 22:36:52 +0000440
Chris Lattner4d9651c2005-01-17 22:19:26 +0000441 if (PendingLoads.size() == 1) {
442 SDOperand Root = PendingLoads[0];
443 DAG.setRoot(Root);
444 PendingLoads.clear();
445 return Root;
446 }
447
448 // Otherwise, we have to make a token factor node.
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000449 SDOperand Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
450 &PendingLoads[0], PendingLoads.size());
Chris Lattner4d9651c2005-01-17 22:19:26 +0000451 PendingLoads.clear();
452 DAG.setRoot(Root);
453 return Root;
Chris Lattner4108bb02005-01-17 19:43:36 +0000454 }
455
Chris Lattnered0110b2006-10-27 21:36:01 +0000456 SDOperand CopyValueToVirtualRegister(Value *V, unsigned Reg);
457
Chris Lattner7a60d912005-01-07 07:47:53 +0000458 void visit(Instruction &I) { visit(I.getOpcode(), I); }
459
460 void visit(unsigned Opcode, User &I) {
461 switch (Opcode) {
462 default: assert(0 && "Unknown instruction type encountered!");
463 abort();
464 // Build the switch statement using the Instruction.def file.
465#define HANDLE_INST(NUM, OPCODE, CLASS) \
466 case Instruction::OPCODE:return visit##OPCODE((CLASS&)I);
467#include "llvm/Instruction.def"
468 }
469 }
470
471 void setCurrentBasicBlock(MachineBasicBlock *MBB) { CurMBB = MBB; }
472
Chris Lattner4024c002006-03-15 22:19:46 +0000473 SDOperand getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Chenge71fe34d2006-10-09 20:57:25 +0000474 const Value *SV, SDOperand Root,
Chris Lattner4024c002006-03-15 22:19:46 +0000475 bool isVolatile);
Chris Lattner7a60d912005-01-07 07:47:53 +0000476
477 SDOperand getIntPtrConstant(uint64_t Val) {
478 return DAG.getConstant(Val, TLI.getPointerTy());
479 }
480
Chris Lattner8471b152006-03-16 19:57:50 +0000481 SDOperand getValue(const Value *V);
Chris Lattner7a60d912005-01-07 07:47:53 +0000482
483 const SDOperand &setValue(const Value *V, SDOperand NewN) {
484 SDOperand &N = NodeMap[V];
485 assert(N.Val == 0 && "Already set a value for this node!");
486 return N = NewN;
487 }
Chris Lattner1558fc62006-02-01 18:59:47 +0000488
Chris Lattner6f87d182006-02-22 22:37:12 +0000489 RegsForValue GetRegistersForValue(const std::string &ConstrCode,
490 MVT::ValueType VT,
491 bool OutReg, bool InReg,
492 std::set<unsigned> &OutputRegs,
493 std::set<unsigned> &InputRegs);
Nate Begemaned728c12006-03-27 01:32:24 +0000494
Chris Lattnered0110b2006-10-27 21:36:01 +0000495 void FindMergedConditions(Value *Cond, MachineBasicBlock *TBB,
496 MachineBasicBlock *FBB, MachineBasicBlock *CurBB,
497 unsigned Opc);
Chris Lattner84a03502006-10-27 23:50:33 +0000498 bool isExportableFromCurrentBlock(Value *V, const BasicBlock *FromBB);
Chris Lattnered0110b2006-10-27 21:36:01 +0000499 void ExportFromCurrentBlock(Value *V);
500
Chris Lattner7a60d912005-01-07 07:47:53 +0000501 // Terminator instructions.
502 void visitRet(ReturnInst &I);
503 void visitBr(BranchInst &I);
Nate Begemaned728c12006-03-27 01:32:24 +0000504 void visitSwitch(SwitchInst &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000505 void visitUnreachable(UnreachableInst &I) { /* noop */ }
506
Nate Begemaned728c12006-03-27 01:32:24 +0000507 // Helper for visitSwitch
508 void visitSwitchCase(SelectionDAGISel::CaseBlock &CB);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000509 void visitJumpTable(SelectionDAGISel::JumpTable &JT);
Nate Begemaned728c12006-03-27 01:32:24 +0000510
Chris Lattner7a60d912005-01-07 07:47:53 +0000511 // These all get lowered before this pass.
Chris Lattner7a60d912005-01-07 07:47:53 +0000512 void visitInvoke(InvokeInst &I) { assert(0 && "TODO"); }
513 void visitUnwind(UnwindInst &I) { assert(0 && "TODO"); }
514
Reid Spencer7e80b0b2006-10-26 06:15:43 +0000515 void visitIntBinary(User &I, unsigned IntOp, unsigned VecOp);
516 void visitFPBinary(User &I, unsigned FPOp, unsigned VecOp);
Nate Begeman127321b2005-11-18 07:42:56 +0000517 void visitShift(User &I, unsigned Opcode);
Nate Begemanb2e089c2005-11-19 00:36:38 +0000518 void visitAdd(User &I) {
Reid Spencer7e80b0b2006-10-26 06:15:43 +0000519 if (I.getType()->isFloatingPoint())
520 visitFPBinary(I, ISD::FADD, ISD::VADD);
521 else
522 visitIntBinary(I, ISD::ADD, ISD::VADD);
Chris Lattner6f3b5772005-09-28 22:28:18 +0000523 }
Chris Lattnerf68fd0b2005-04-02 05:04:50 +0000524 void visitSub(User &I);
Reid Spencer7e80b0b2006-10-26 06:15:43 +0000525 void visitMul(User &I) {
526 if (I.getType()->isFloatingPoint())
527 visitFPBinary(I, ISD::FMUL, ISD::VMUL);
528 else
529 visitIntBinary(I, ISD::MUL, ISD::VMUL);
Chris Lattner6f3b5772005-09-28 22:28:18 +0000530 }
Reid Spencer7e80b0b2006-10-26 06:15:43 +0000531 void visitUDiv(User &I) { visitIntBinary(I, ISD::UDIV, ISD::VUDIV); }
532 void visitSDiv(User &I) { visitIntBinary(I, ISD::SDIV, ISD::VSDIV); }
533 void visitFDiv(User &I) { visitFPBinary(I, ISD::FDIV, ISD::VSDIV); }
Chris Lattner7a60d912005-01-07 07:47:53 +0000534 void visitRem(User &I) {
Chris Lattner6f3b5772005-09-28 22:28:18 +0000535 const Type *Ty = I.getType();
Reid Spencer7e80b0b2006-10-26 06:15:43 +0000536 if (Ty->isFloatingPoint())
537 visitFPBinary(I, ISD::FREM, 0);
538 else
539 visitIntBinary(I, Ty->isSigned() ? ISD::SREM : ISD::UREM, 0);
Chris Lattner7a60d912005-01-07 07:47:53 +0000540 }
Reid Spencer7e80b0b2006-10-26 06:15:43 +0000541 void visitAnd(User &I) { visitIntBinary(I, ISD::AND, ISD::VAND); }
542 void visitOr (User &I) { visitIntBinary(I, ISD::OR, ISD::VOR); }
543 void visitXor(User &I) { visitIntBinary(I, ISD::XOR, ISD::VXOR); }
Nate Begeman127321b2005-11-18 07:42:56 +0000544 void visitShl(User &I) { visitShift(I, ISD::SHL); }
545 void visitShr(User &I) {
546 visitShift(I, I.getType()->isUnsigned() ? ISD::SRL : ISD::SRA);
Chris Lattner7a60d912005-01-07 07:47:53 +0000547 }
548
Evan Cheng1c5b7d12006-05-23 06:40:47 +0000549 void visitSetCC(User &I, ISD::CondCode SignedOpc, ISD::CondCode UnsignedOpc,
550 ISD::CondCode FPOpc);
551 void visitSetEQ(User &I) { visitSetCC(I, ISD::SETEQ, ISD::SETEQ,
552 ISD::SETOEQ); }
553 void visitSetNE(User &I) { visitSetCC(I, ISD::SETNE, ISD::SETNE,
554 ISD::SETUNE); }
555 void visitSetLE(User &I) { visitSetCC(I, ISD::SETLE, ISD::SETULE,
556 ISD::SETOLE); }
557 void visitSetGE(User &I) { visitSetCC(I, ISD::SETGE, ISD::SETUGE,
558 ISD::SETOGE); }
559 void visitSetLT(User &I) { visitSetCC(I, ISD::SETLT, ISD::SETULT,
560 ISD::SETOLT); }
561 void visitSetGT(User &I) { visitSetCC(I, ISD::SETGT, ISD::SETUGT,
562 ISD::SETOGT); }
Chris Lattner7a60d912005-01-07 07:47:53 +0000563
Chris Lattner67271862006-03-29 00:11:43 +0000564 void visitExtractElement(User &I);
565 void visitInsertElement(User &I);
Chris Lattner098c01e2006-04-08 04:15:24 +0000566 void visitShuffleVector(User &I);
Chris Lattner32206f52006-03-18 01:44:44 +0000567
Chris Lattner7a60d912005-01-07 07:47:53 +0000568 void visitGetElementPtr(User &I);
569 void visitCast(User &I);
570 void visitSelect(User &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000571
572 void visitMalloc(MallocInst &I);
573 void visitFree(FreeInst &I);
574 void visitAlloca(AllocaInst &I);
575 void visitLoad(LoadInst &I);
576 void visitStore(StoreInst &I);
577 void visitPHI(PHINode &I) { } // PHI nodes are handled specially.
578 void visitCall(CallInst &I);
Chris Lattner476e67b2006-01-26 22:24:51 +0000579 void visitInlineAsm(CallInst &I);
Chris Lattnercd6f0f42005-11-09 19:44:01 +0000580 const char *visitIntrinsicCall(CallInst &I, unsigned Intrinsic);
Chris Lattnerd96b09a2006-03-24 02:22:33 +0000581 void visitTargetIntrinsic(CallInst &I, unsigned Intrinsic);
Chris Lattner7a60d912005-01-07 07:47:53 +0000582
Chris Lattner7a60d912005-01-07 07:47:53 +0000583 void visitVAStart(CallInst &I);
Chris Lattner7a60d912005-01-07 07:47:53 +0000584 void visitVAArg(VAArgInst &I);
585 void visitVAEnd(CallInst &I);
586 void visitVACopy(CallInst &I);
Chris Lattner58cfd792005-01-09 00:00:49 +0000587 void visitFrameReturnAddress(CallInst &I, bool isFrameAddress);
Chris Lattner7a60d912005-01-07 07:47:53 +0000588
Chris Lattner875def92005-01-11 05:56:49 +0000589 void visitMemIntrinsic(CallInst &I, unsigned Op);
Chris Lattner7a60d912005-01-07 07:47:53 +0000590
591 void visitUserOp1(Instruction &I) {
592 assert(0 && "UserOp1 should not exist at instruction selection time!");
593 abort();
594 }
595 void visitUserOp2(Instruction &I) {
596 assert(0 && "UserOp2 should not exist at instruction selection time!");
597 abort();
598 }
599};
600} // end namespace llvm
601
Chris Lattner8471b152006-03-16 19:57:50 +0000602SDOperand SelectionDAGLowering::getValue(const Value *V) {
603 SDOperand &N = NodeMap[V];
604 if (N.Val) return N;
605
606 const Type *VTy = V->getType();
607 MVT::ValueType VT = TLI.getValueType(VTy);
608 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
609 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
610 visit(CE->getOpcode(), *CE);
611 assert(N.Val && "visit didn't populate the ValueMap!");
612 return N;
613 } else if (GlobalValue *GV = dyn_cast<GlobalValue>(C)) {
614 return N = DAG.getGlobalAddress(GV, VT);
615 } else if (isa<ConstantPointerNull>(C)) {
616 return N = DAG.getConstant(0, TLI.getPointerTy());
617 } else if (isa<UndefValue>(C)) {
Chris Lattnerc16b05e2006-03-19 00:20:20 +0000618 if (!isa<PackedType>(VTy))
619 return N = DAG.getNode(ISD::UNDEF, VT);
620
Chris Lattnerf4e1a532006-03-19 00:52:58 +0000621 // Create a VBUILD_VECTOR of undef nodes.
Chris Lattnerc16b05e2006-03-19 00:20:20 +0000622 const PackedType *PTy = cast<PackedType>(VTy);
623 unsigned NumElements = PTy->getNumElements();
624 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
625
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000626 SmallVector<SDOperand, 8> Ops;
Chris Lattnerc16b05e2006-03-19 00:20:20 +0000627 Ops.assign(NumElements, DAG.getNode(ISD::UNDEF, PVT));
628
629 // Create a VConstant node with generic Vector type.
630 Ops.push_back(DAG.getConstant(NumElements, MVT::i32));
631 Ops.push_back(DAG.getValueType(PVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000632 return N = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector,
633 &Ops[0], Ops.size());
Chris Lattner8471b152006-03-16 19:57:50 +0000634 } else if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
635 return N = DAG.getConstantFP(CFP->getValue(), VT);
636 } else if (const PackedType *PTy = dyn_cast<PackedType>(VTy)) {
637 unsigned NumElements = PTy->getNumElements();
638 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Chris Lattner8471b152006-03-16 19:57:50 +0000639
640 // Now that we know the number and type of the elements, push a
641 // Constant or ConstantFP node onto the ops list for each element of
642 // the packed constant.
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000643 SmallVector<SDOperand, 8> Ops;
Chris Lattner8471b152006-03-16 19:57:50 +0000644 if (ConstantPacked *CP = dyn_cast<ConstantPacked>(C)) {
Chris Lattner67271862006-03-29 00:11:43 +0000645 for (unsigned i = 0; i != NumElements; ++i)
646 Ops.push_back(getValue(CP->getOperand(i)));
Chris Lattner8471b152006-03-16 19:57:50 +0000647 } else {
648 assert(isa<ConstantAggregateZero>(C) && "Unknown packed constant!");
649 SDOperand Op;
650 if (MVT::isFloatingPoint(PVT))
651 Op = DAG.getConstantFP(0, PVT);
652 else
653 Op = DAG.getConstant(0, PVT);
654 Ops.assign(NumElements, Op);
655 }
656
Chris Lattnerf4e1a532006-03-19 00:52:58 +0000657 // Create a VBUILD_VECTOR node with generic Vector type.
Chris Lattnerc16b05e2006-03-19 00:20:20 +0000658 Ops.push_back(DAG.getConstant(NumElements, MVT::i32));
659 Ops.push_back(DAG.getValueType(PVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000660 return N = DAG.getNode(ISD::VBUILD_VECTOR,MVT::Vector,&Ops[0],Ops.size());
Chris Lattner8471b152006-03-16 19:57:50 +0000661 } else {
662 // Canonicalize all constant ints to be unsigned.
Reid Spencere0fc4df2006-10-20 07:07:24 +0000663 return N = DAG.getConstant(cast<ConstantIntegral>(C)->getZExtValue(),VT);
Chris Lattner8471b152006-03-16 19:57:50 +0000664 }
665 }
666
667 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
668 std::map<const AllocaInst*, int>::iterator SI =
669 FuncInfo.StaticAllocaMap.find(AI);
670 if (SI != FuncInfo.StaticAllocaMap.end())
671 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
672 }
673
674 std::map<const Value*, unsigned>::const_iterator VMI =
675 FuncInfo.ValueMap.find(V);
676 assert(VMI != FuncInfo.ValueMap.end() && "Value not in map!");
677
678 unsigned InReg = VMI->second;
679
680 // If this type is not legal, make it so now.
Chris Lattner5fe1f542006-03-31 02:06:56 +0000681 if (VT != MVT::Vector) {
682 MVT::ValueType DestVT = TLI.getTypeToTransformTo(VT);
Chris Lattner8471b152006-03-16 19:57:50 +0000683
Chris Lattner5fe1f542006-03-31 02:06:56 +0000684 N = DAG.getCopyFromReg(DAG.getEntryNode(), InReg, DestVT);
685 if (DestVT < VT) {
686 // Source must be expanded. This input value is actually coming from the
687 // register pair VMI->second and VMI->second+1.
688 N = DAG.getNode(ISD::BUILD_PAIR, VT, N,
689 DAG.getCopyFromReg(DAG.getEntryNode(), InReg+1, DestVT));
690 } else if (DestVT > VT) { // Promotion case
Chris Lattner8471b152006-03-16 19:57:50 +0000691 if (MVT::isFloatingPoint(VT))
692 N = DAG.getNode(ISD::FP_ROUND, VT, N);
693 else
694 N = DAG.getNode(ISD::TRUNCATE, VT, N);
695 }
Chris Lattner5fe1f542006-03-31 02:06:56 +0000696 } else {
697 // Otherwise, if this is a vector, make it available as a generic vector
698 // here.
699 MVT::ValueType PTyElementVT, PTyLegalElementVT;
Chris Lattner4a2413a2006-04-05 06:54:42 +0000700 const PackedType *PTy = cast<PackedType>(VTy);
701 unsigned NE = TLI.getPackedTypeBreakdown(PTy, PTyElementVT,
Chris Lattner5fe1f542006-03-31 02:06:56 +0000702 PTyLegalElementVT);
703
704 // Build a VBUILD_VECTOR with the input registers.
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000705 SmallVector<SDOperand, 8> Ops;
Chris Lattner5fe1f542006-03-31 02:06:56 +0000706 if (PTyElementVT == PTyLegalElementVT) {
707 // If the value types are legal, just VBUILD the CopyFromReg nodes.
708 for (unsigned i = 0; i != NE; ++i)
709 Ops.push_back(DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
710 PTyElementVT));
711 } else if (PTyElementVT < PTyLegalElementVT) {
712 // If the register was promoted, use TRUNCATE of FP_ROUND as appropriate.
713 for (unsigned i = 0; i != NE; ++i) {
714 SDOperand Op = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
715 PTyElementVT);
716 if (MVT::isFloatingPoint(PTyElementVT))
717 Op = DAG.getNode(ISD::FP_ROUND, PTyElementVT, Op);
718 else
719 Op = DAG.getNode(ISD::TRUNCATE, PTyElementVT, Op);
720 Ops.push_back(Op);
721 }
722 } else {
723 // If the register was expanded, use BUILD_PAIR.
724 assert((NE & 1) == 0 && "Must expand into a multiple of 2 elements!");
725 for (unsigned i = 0; i != NE/2; ++i) {
726 SDOperand Op0 = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
727 PTyElementVT);
728 SDOperand Op1 = DAG.getCopyFromReg(DAG.getEntryNode(), InReg++,
729 PTyElementVT);
730 Ops.push_back(DAG.getNode(ISD::BUILD_PAIR, VT, Op0, Op1));
731 }
732 }
733
734 Ops.push_back(DAG.getConstant(NE, MVT::i32));
735 Ops.push_back(DAG.getValueType(PTyLegalElementVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000736 N = DAG.getNode(ISD::VBUILD_VECTOR, MVT::Vector, &Ops[0], Ops.size());
Chris Lattner4a2413a2006-04-05 06:54:42 +0000737
738 // Finally, use a VBIT_CONVERT to make this available as the appropriate
739 // vector type.
740 N = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, N,
741 DAG.getConstant(PTy->getNumElements(),
742 MVT::i32),
743 DAG.getValueType(TLI.getValueType(PTy->getElementType())));
Chris Lattner8471b152006-03-16 19:57:50 +0000744 }
745
746 return N;
747}
748
749
Chris Lattner7a60d912005-01-07 07:47:53 +0000750void SelectionDAGLowering::visitRet(ReturnInst &I) {
751 if (I.getNumOperands() == 0) {
Chris Lattner4108bb02005-01-17 19:43:36 +0000752 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other, getRoot()));
Chris Lattner7a60d912005-01-07 07:47:53 +0000753 return;
754 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000755 SmallVector<SDOperand, 8> NewValues;
Nate Begeman8c47c3a2006-01-27 21:09:22 +0000756 NewValues.push_back(getRoot());
757 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
758 SDOperand RetOp = getValue(I.getOperand(i));
Evan Chenga2e99532006-05-26 23:09:09 +0000759 bool isSigned = I.getOperand(i)->getType()->isSigned();
Nate Begeman8c47c3a2006-01-27 21:09:22 +0000760
761 // If this is an integer return value, we need to promote it ourselves to
762 // the full width of a register, since LegalizeOp will use ANY_EXTEND rather
763 // than sign/zero.
Evan Chenga2e99532006-05-26 23:09:09 +0000764 // FIXME: C calling convention requires the return type to be promoted to
765 // at least 32-bit. But this is not necessary for non-C calling conventions.
Nate Begeman8c47c3a2006-01-27 21:09:22 +0000766 if (MVT::isInteger(RetOp.getValueType()) &&
767 RetOp.getValueType() < MVT::i64) {
768 MVT::ValueType TmpVT;
769 if (TLI.getTypeAction(MVT::i32) == TargetLowering::Promote)
770 TmpVT = TLI.getTypeToTransformTo(MVT::i32);
771 else
772 TmpVT = MVT::i32;
Chris Lattner7a60d912005-01-07 07:47:53 +0000773
Evan Chenga2e99532006-05-26 23:09:09 +0000774 if (isSigned)
Nate Begeman8c47c3a2006-01-27 21:09:22 +0000775 RetOp = DAG.getNode(ISD::SIGN_EXTEND, TmpVT, RetOp);
776 else
777 RetOp = DAG.getNode(ISD::ZERO_EXTEND, TmpVT, RetOp);
778 }
779 NewValues.push_back(RetOp);
Evan Chenga2e99532006-05-26 23:09:09 +0000780 NewValues.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattner7a60d912005-01-07 07:47:53 +0000781 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000782 DAG.setRoot(DAG.getNode(ISD::RET, MVT::Other,
783 &NewValues[0], NewValues.size()));
Chris Lattner7a60d912005-01-07 07:47:53 +0000784}
785
Chris Lattnered0110b2006-10-27 21:36:01 +0000786/// ExportFromCurrentBlock - If this condition isn't known to be exported from
787/// the current basic block, add it to ValueMap now so that we'll get a
788/// CopyTo/FromReg.
789void SelectionDAGLowering::ExportFromCurrentBlock(Value *V) {
790 // No need to export constants.
791 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
792
793 // Already exported?
794 if (FuncInfo.isExportedInst(V)) return;
795
796 unsigned Reg = FuncInfo.InitializeRegForValue(V);
797 PendingLoads.push_back(CopyValueToVirtualRegister(V, Reg));
798}
799
Chris Lattner84a03502006-10-27 23:50:33 +0000800bool SelectionDAGLowering::isExportableFromCurrentBlock(Value *V,
801 const BasicBlock *FromBB) {
802 // The operands of the setcc have to be in this block. We don't know
803 // how to export them from some other block.
804 if (Instruction *VI = dyn_cast<Instruction>(V)) {
805 // Can export from current BB.
806 if (VI->getParent() == FromBB)
807 return true;
808
809 // Is already exported, noop.
810 return FuncInfo.isExportedInst(V);
811 }
812
813 // If this is an argument, we can export it if the BB is the entry block or
814 // if it is already exported.
815 if (isa<Argument>(V)) {
816 if (FromBB == &FromBB->getParent()->getEntryBlock())
817 return true;
818
819 // Otherwise, can only export this if it is already exported.
820 return FuncInfo.isExportedInst(V);
821 }
822
823 // Otherwise, constants can always be exported.
824 return true;
825}
826
Chris Lattnere60ae822006-10-29 21:01:20 +0000827static bool InBlock(const Value *V, const BasicBlock *BB) {
828 if (const Instruction *I = dyn_cast<Instruction>(V))
829 return I->getParent() == BB;
830 return true;
831}
832
Chris Lattnered0110b2006-10-27 21:36:01 +0000833/// FindMergedConditions - If Cond is an expression like
834void SelectionDAGLowering::FindMergedConditions(Value *Cond,
835 MachineBasicBlock *TBB,
836 MachineBasicBlock *FBB,
837 MachineBasicBlock *CurBB,
838 unsigned Opc) {
Chris Lattnered0110b2006-10-27 21:36:01 +0000839 // If this node is not part of the or/and tree, emit it as a branch.
840 BinaryOperator *BOp = dyn_cast<BinaryOperator>(Cond);
841
842 if (!BOp || (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
Chris Lattnere60ae822006-10-29 21:01:20 +0000843 BOp->getParent() != CurBB->getBasicBlock() ||
844 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
845 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Chris Lattnered0110b2006-10-27 21:36:01 +0000846 const BasicBlock *BB = CurBB->getBasicBlock();
847
848 // If the leaf of the tree is a setcond inst, merge the condition into the
849 // caseblock.
850 if (BOp && isa<SetCondInst>(BOp) &&
851 // The operands of the setcc have to be in this block. We don't know
Chris Lattnerf31b9ef2006-10-29 18:23:37 +0000852 // how to export them from some other block. If this is the first block
853 // of the sequence, no exporting is needed.
854 (CurBB == CurMBB ||
855 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
856 isExportableFromCurrentBlock(BOp->getOperand(1), BB)))) {
Chris Lattnered0110b2006-10-27 21:36:01 +0000857 ISD::CondCode SignCond, UnsCond, FPCond, Condition;
858 switch (BOp->getOpcode()) {
859 default: assert(0 && "Unknown setcc opcode!");
860 case Instruction::SetEQ:
861 SignCond = ISD::SETEQ;
862 UnsCond = ISD::SETEQ;
863 FPCond = ISD::SETOEQ;
864 break;
865 case Instruction::SetNE:
866 SignCond = ISD::SETNE;
867 UnsCond = ISD::SETNE;
868 FPCond = ISD::SETUNE;
869 break;
870 case Instruction::SetLE:
871 SignCond = ISD::SETLE;
872 UnsCond = ISD::SETULE;
873 FPCond = ISD::SETOLE;
874 break;
875 case Instruction::SetGE:
876 SignCond = ISD::SETGE;
877 UnsCond = ISD::SETUGE;
878 FPCond = ISD::SETOGE;
879 break;
880 case Instruction::SetLT:
881 SignCond = ISD::SETLT;
882 UnsCond = ISD::SETULT;
883 FPCond = ISD::SETOLT;
884 break;
885 case Instruction::SetGT:
886 SignCond = ISD::SETGT;
887 UnsCond = ISD::SETUGT;
888 FPCond = ISD::SETOGT;
889 break;
890 }
891
892 const Type *OpType = BOp->getOperand(0)->getType();
893 if (const PackedType *PTy = dyn_cast<PackedType>(OpType))
894 OpType = PTy->getElementType();
895
896 if (!FiniteOnlyFPMath() && OpType->isFloatingPoint())
897 Condition = FPCond;
898 else if (OpType->isUnsigned())
899 Condition = UnsCond;
900 else
901 Condition = SignCond;
902
903 SelectionDAGISel::CaseBlock CB(Condition, BOp->getOperand(0),
904 BOp->getOperand(1), TBB, FBB, CurBB);
905 SwitchCases.push_back(CB);
906 return;
907 }
908
909 // Create a CaseBlock record representing this branch.
910 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, Cond, ConstantBool::getTrue(),
911 TBB, FBB, CurBB);
912 SwitchCases.push_back(CB);
Chris Lattnered0110b2006-10-27 21:36:01 +0000913 return;
914 }
915
Chris Lattnerf1b54fd2006-10-27 21:54:23 +0000916
917 // Create TmpBB after CurBB.
Chris Lattnered0110b2006-10-27 21:36:01 +0000918 MachineFunction::iterator BBI = CurBB;
919 MachineBasicBlock *TmpBB = new MachineBasicBlock(CurBB->getBasicBlock());
920 CurBB->getParent()->getBasicBlockList().insert(++BBI, TmpBB);
921
Chris Lattnerf1b54fd2006-10-27 21:54:23 +0000922 if (Opc == Instruction::Or) {
923 // Codegen X | Y as:
924 // jmp_if_X TBB
925 // jmp TmpBB
926 // TmpBB:
927 // jmp_if_Y TBB
928 // jmp FBB
929 //
Chris Lattnered0110b2006-10-27 21:36:01 +0000930
Chris Lattnerf1b54fd2006-10-27 21:54:23 +0000931 // Emit the LHS condition.
932 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
933
934 // Emit the RHS condition into TmpBB.
935 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
936 } else {
937 assert(Opc == Instruction::And && "Unknown merge op!");
938 // Codegen X & Y as:
939 // jmp_if_X TmpBB
940 // jmp FBB
941 // TmpBB:
942 // jmp_if_Y TBB
943 // jmp FBB
944 //
945 // This requires creation of TmpBB after CurBB.
946
947 // Emit the LHS condition.
948 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
949
950 // Emit the RHS condition into TmpBB.
951 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
952 }
Chris Lattnered0110b2006-10-27 21:36:01 +0000953}
954
Chris Lattner7a60d912005-01-07 07:47:53 +0000955void SelectionDAGLowering::visitBr(BranchInst &I) {
956 // Update machine-CFG edges.
957 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
Chris Lattner7a60d912005-01-07 07:47:53 +0000958
959 // Figure out which block is immediately after the current one.
960 MachineBasicBlock *NextBlock = 0;
961 MachineFunction::iterator BBI = CurMBB;
962 if (++BBI != CurMBB->getParent()->end())
963 NextBlock = BBI;
964
965 if (I.isUnconditional()) {
966 // If this is not a fall-through branch, emit the branch.
967 if (Succ0MBB != NextBlock)
Chris Lattner4108bb02005-01-17 19:43:36 +0000968 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Misha Brukman77451162005-04-22 04:01:18 +0000969 DAG.getBasicBlock(Succ0MBB)));
Chris Lattner7a60d912005-01-07 07:47:53 +0000970
Chris Lattner963ddad2006-10-24 17:57:59 +0000971 // Update machine-CFG edges.
972 CurMBB->addSuccessor(Succ0MBB);
973
974 return;
975 }
976
977 // If this condition is one of the special cases we handle, do special stuff
978 // now.
979 Value *CondVal = I.getCondition();
Chris Lattner963ddad2006-10-24 17:57:59 +0000980 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
Chris Lattnered0110b2006-10-27 21:36:01 +0000981
982 // If this is a series of conditions that are or'd or and'd together, emit
983 // this as a sequence of branches instead of setcc's with and/or operations.
984 // For example, instead of something like:
985 // cmp A, B
986 // C = seteq
987 // cmp D, E
988 // F = setle
989 // or C, F
990 // jnz foo
991 // Emit:
992 // cmp A, B
993 // je foo
994 // cmp D, E
995 // jle foo
996 //
997 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
998 if (BOp->hasOneUse() &&
Chris Lattnerf1b54fd2006-10-27 21:54:23 +0000999 (BOp->getOpcode() == Instruction::And ||
Chris Lattnered0110b2006-10-27 21:36:01 +00001000 BOp->getOpcode() == Instruction::Or)) {
1001 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
Chris Lattnerf31b9ef2006-10-29 18:23:37 +00001002
1003 // If the compares in later blocks need to use values not currently
1004 // exported from this block, export them now. This block should always be
1005 // the first entry.
1006 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
1007
1008 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1009 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1010 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1011 }
1012
1013 // Emit the branch for this block.
Chris Lattnered0110b2006-10-27 21:36:01 +00001014 visitSwitchCase(SwitchCases[0]);
1015 SwitchCases.erase(SwitchCases.begin());
1016 return;
1017 }
1018 }
Chris Lattner61bcf912006-10-24 18:07:37 +00001019
1020 // Create a CaseBlock record representing this branch.
Chris Lattnered0110b2006-10-27 21:36:01 +00001021 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, CondVal, ConstantBool::getTrue(),
Chris Lattner61bcf912006-10-24 18:07:37 +00001022 Succ0MBB, Succ1MBB, CurMBB);
1023 // Use visitSwitchCase to actually insert the fast branch sequence for this
1024 // cond branch.
1025 visitSwitchCase(CB);
Chris Lattner7a60d912005-01-07 07:47:53 +00001026}
1027
Nate Begemaned728c12006-03-27 01:32:24 +00001028/// visitSwitchCase - Emits the necessary code to represent a single node in
1029/// the binary search tree resulting from lowering a switch instruction.
1030void SelectionDAGLowering::visitSwitchCase(SelectionDAGISel::CaseBlock &CB) {
Chris Lattner963ddad2006-10-24 17:57:59 +00001031 SDOperand Cond;
1032 SDOperand CondLHS = getValue(CB.CmpLHS);
1033
Chris Lattnered0110b2006-10-27 21:36:01 +00001034 // Build the setcc now, fold "(X == true)" to X and "(X == false)" to !X to
1035 // handle common cases produced by branch lowering.
1036 if (CB.CmpRHS == ConstantBool::getTrue() && CB.CC == ISD::SETEQ)
Chris Lattner963ddad2006-10-24 17:57:59 +00001037 Cond = CondLHS;
Chris Lattnered0110b2006-10-27 21:36:01 +00001038 else if (CB.CmpRHS == ConstantBool::getFalse() && CB.CC == ISD::SETEQ) {
1039 SDOperand True = DAG.getConstant(1, CondLHS.getValueType());
1040 Cond = DAG.getNode(ISD::XOR, CondLHS.getValueType(), CondLHS, True);
1041 } else
1042 Cond = DAG.getSetCC(MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Nate Begemaned728c12006-03-27 01:32:24 +00001043
1044 // Set NextBlock to be the MBB immediately after the current one, if any.
1045 // This is used to avoid emitting unnecessary branches to the next block.
1046 MachineBasicBlock *NextBlock = 0;
1047 MachineFunction::iterator BBI = CurMBB;
1048 if (++BBI != CurMBB->getParent()->end())
1049 NextBlock = BBI;
1050
1051 // If the lhs block is the next block, invert the condition so that we can
1052 // fall through to the lhs instead of the rhs block.
Chris Lattner963ddad2006-10-24 17:57:59 +00001053 if (CB.TrueBB == NextBlock) {
1054 std::swap(CB.TrueBB, CB.FalseBB);
Nate Begemaned728c12006-03-27 01:32:24 +00001055 SDOperand True = DAG.getConstant(1, Cond.getValueType());
1056 Cond = DAG.getNode(ISD::XOR, Cond.getValueType(), Cond, True);
1057 }
1058 SDOperand BrCond = DAG.getNode(ISD::BRCOND, MVT::Other, getRoot(), Cond,
Chris Lattner963ddad2006-10-24 17:57:59 +00001059 DAG.getBasicBlock(CB.TrueBB));
1060 if (CB.FalseBB == NextBlock)
Nate Begemaned728c12006-03-27 01:32:24 +00001061 DAG.setRoot(BrCond);
1062 else
1063 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, BrCond,
Chris Lattner963ddad2006-10-24 17:57:59 +00001064 DAG.getBasicBlock(CB.FalseBB)));
Nate Begemaned728c12006-03-27 01:32:24 +00001065 // Update successor info
Chris Lattner963ddad2006-10-24 17:57:59 +00001066 CurMBB->addSuccessor(CB.TrueBB);
1067 CurMBB->addSuccessor(CB.FalseBB);
Nate Begemaned728c12006-03-27 01:32:24 +00001068}
1069
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001070void SelectionDAGLowering::visitJumpTable(SelectionDAGISel::JumpTable &JT) {
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001071 // Emit the code for the jump table
1072 MVT::ValueType PTy = TLI.getPointerTy();
Evan Cheng84a28d42006-10-30 08:00:44 +00001073 SDOperand Index = DAG.getCopyFromReg(getRoot(), JT.Reg, PTy);
1074 SDOperand Table = DAG.getJumpTable(JT.JTI, PTy);
1075 DAG.setRoot(DAG.getNode(ISD::BR_JT, MVT::Other, Index.getValue(1),
1076 Table, Index));
1077 return;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001078}
1079
Nate Begemaned728c12006-03-27 01:32:24 +00001080void SelectionDAGLowering::visitSwitch(SwitchInst &I) {
1081 // Figure out which block is immediately after the current one.
1082 MachineBasicBlock *NextBlock = 0;
1083 MachineFunction::iterator BBI = CurMBB;
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001084
Nate Begemaned728c12006-03-27 01:32:24 +00001085 if (++BBI != CurMBB->getParent()->end())
1086 NextBlock = BBI;
1087
Chris Lattner6d6fc262006-10-22 21:36:53 +00001088 MachineBasicBlock *Default = FuncInfo.MBBMap[I.getDefaultDest()];
1089
Nate Begemaned728c12006-03-27 01:32:24 +00001090 // If there is only the default destination, branch to it if it is not the
1091 // next basic block. Otherwise, just fall through.
1092 if (I.getNumOperands() == 2) {
1093 // Update machine-CFG edges.
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001094
Nate Begemaned728c12006-03-27 01:32:24 +00001095 // If this is not a fall-through branch, emit the branch.
Chris Lattner6d6fc262006-10-22 21:36:53 +00001096 if (Default != NextBlock)
Nate Begemaned728c12006-03-27 01:32:24 +00001097 DAG.setRoot(DAG.getNode(ISD::BR, MVT::Other, getRoot(),
Chris Lattner6d6fc262006-10-22 21:36:53 +00001098 DAG.getBasicBlock(Default)));
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001099
Chris Lattner6d6fc262006-10-22 21:36:53 +00001100 CurMBB->addSuccessor(Default);
Nate Begemaned728c12006-03-27 01:32:24 +00001101 return;
1102 }
1103
1104 // If there are any non-default case statements, create a vector of Cases
1105 // representing each one, and sort the vector so that we can efficiently
1106 // create a binary search tree from them.
1107 std::vector<Case> Cases;
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001108
Nate Begemaned728c12006-03-27 01:32:24 +00001109 for (unsigned i = 1; i < I.getNumSuccessors(); ++i) {
1110 MachineBasicBlock *SMBB = FuncInfo.MBBMap[I.getSuccessor(i)];
1111 Cases.push_back(Case(I.getSuccessorValue(i), SMBB));
1112 }
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001113
Nate Begemaned728c12006-03-27 01:32:24 +00001114 std::sort(Cases.begin(), Cases.end(), CaseCmp());
1115
1116 // Get the Value to be switched on and default basic blocks, which will be
1117 // inserted into CaseBlock records, representing basic blocks in the binary
1118 // search tree.
1119 Value *SV = I.getOperand(0);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001120
1121 // Get the MachineFunction which holds the current MBB. This is used during
1122 // emission of jump tables, and when inserting any additional MBBs necessary
1123 // to represent the switch.
Nate Begemaned728c12006-03-27 01:32:24 +00001124 MachineFunction *CurMF = CurMBB->getParent();
1125 const BasicBlock *LLVMBB = CurMBB->getBasicBlock();
Chris Lattner6d6fc262006-10-22 21:36:53 +00001126
1127 // If the switch has few cases (two or less) emit a series of specific
1128 // tests.
Chris Lattner76a7bc82006-10-22 23:00:53 +00001129 if (Cases.size() < 3) {
Chris Lattner6d6fc262006-10-22 21:36:53 +00001130 // TODO: If any two of the cases has the same destination, and if one value
1131 // is the same as the other, but has one bit unset that the other has set,
1132 // use bit manipulation to do two compares at once. For example:
1133 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
1134
Chris Lattner4c931502006-10-23 18:38:22 +00001135 // Rearrange the case blocks so that the last one falls through if possible.
1136 if (NextBlock && Default != NextBlock && Cases.back().second != NextBlock) {
1137 // The last case block won't fall through into 'NextBlock' if we emit the
1138 // branches in this order. See if rearranging a case value would help.
1139 for (unsigned i = 0, e = Cases.size()-1; i != e; ++i) {
1140 if (Cases[i].second == NextBlock) {
1141 std::swap(Cases[i], Cases.back());
1142 break;
1143 }
1144 }
1145 }
1146
Chris Lattner6d6fc262006-10-22 21:36:53 +00001147 // Create a CaseBlock record representing a conditional branch to
1148 // the Case's target mbb if the value being switched on SV is equal
1149 // to C.
1150 MachineBasicBlock *CurBlock = CurMBB;
1151 for (unsigned i = 0, e = Cases.size(); i != e; ++i) {
1152 MachineBasicBlock *FallThrough;
1153 if (i != e-1) {
1154 FallThrough = new MachineBasicBlock(CurMBB->getBasicBlock());
1155 CurMF->getBasicBlockList().insert(BBI, FallThrough);
1156 } else {
1157 // If the last case doesn't match, go to the default block.
1158 FallThrough = Default;
1159 }
1160
1161 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, SV, Cases[i].first,
1162 Cases[i].second, FallThrough, CurBlock);
1163
1164 // If emitting the first comparison, just call visitSwitchCase to emit the
1165 // code into the current block. Otherwise, push the CaseBlock onto the
1166 // vector to be later processed by SDISel, and insert the node's MBB
1167 // before the next MBB.
1168 if (CurBlock == CurMBB)
1169 visitSwitchCase(CB);
1170 else
1171 SwitchCases.push_back(CB);
1172
1173 CurBlock = FallThrough;
1174 }
1175 return;
1176 }
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001177
Nate Begemand7a19102006-05-08 16:51:36 +00001178 // If the switch has more than 5 blocks, and at least 31.25% dense, and the
1179 // target supports indirect branches, then emit a jump table rather than
1180 // lowering the switch to a binary tree of conditional branches.
Evan Cheng84a28d42006-10-30 08:00:44 +00001181 if ((TLI.isOperationLegal(ISD::BR_JT, MVT::Other) ||
1182 TLI.isOperationLegal(ISD::BRIND, MVT::Other)) &&
Nate Begemandf488392006-05-03 03:48:02 +00001183 Cases.size() > 5) {
Reid Spencere0fc4df2006-10-20 07:07:24 +00001184 uint64_t First =cast<ConstantIntegral>(Cases.front().first)->getZExtValue();
1185 uint64_t Last = cast<ConstantIntegral>(Cases.back().first)->getZExtValue();
Nate Begemandf488392006-05-03 03:48:02 +00001186 double Density = (double)Cases.size() / (double)((Last - First) + 1ULL);
1187
Nate Begemand7a19102006-05-08 16:51:36 +00001188 if (Density >= 0.3125) {
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001189 // Create a new basic block to hold the code for loading the address
1190 // of the jump table, and jumping to it. Update successor information;
1191 // we will either branch to the default case for the switch, or the jump
1192 // table.
1193 MachineBasicBlock *JumpTableBB = new MachineBasicBlock(LLVMBB);
1194 CurMF->getBasicBlockList().insert(BBI, JumpTableBB);
1195 CurMBB->addSuccessor(Default);
1196 CurMBB->addSuccessor(JumpTableBB);
1197
1198 // Subtract the lowest switch case value from the value being switched on
1199 // and conditional branch to default mbb if the result is greater than the
1200 // difference between smallest and largest cases.
1201 SDOperand SwitchOp = getValue(SV);
1202 MVT::ValueType VT = SwitchOp.getValueType();
1203 SDOperand SUB = DAG.getNode(ISD::SUB, VT, SwitchOp,
1204 DAG.getConstant(First, VT));
1205
1206 // The SDNode we just created, which holds the value being switched on
1207 // minus the the smallest case value, needs to be copied to a virtual
1208 // register so it can be used as an index into the jump table in a
1209 // subsequent basic block. This value may be smaller or larger than the
1210 // target's pointer type, and therefore require extension or truncating.
1211 if (VT > TLI.getPointerTy())
1212 SwitchOp = DAG.getNode(ISD::TRUNCATE, TLI.getPointerTy(), SUB);
1213 else
1214 SwitchOp = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(), SUB);
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001215
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001216 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
1217 SDOperand CopyTo = DAG.getCopyToReg(getRoot(), JumpTableReg, SwitchOp);
1218
1219 // Emit the range check for the jump table, and branch to the default
1220 // block for the switch statement if the value being switched on exceeds
1221 // the largest case in the switch.
1222 SDOperand CMP = DAG.getSetCC(TLI.getSetCCResultTy(), SUB,
1223 DAG.getConstant(Last-First,VT), ISD::SETUGT);
1224 DAG.setRoot(DAG.getNode(ISD::BRCOND, MVT::Other, CopyTo, CMP,
1225 DAG.getBasicBlock(Default)));
1226
Nate Begemandf488392006-05-03 03:48:02 +00001227 // Build a vector of destination BBs, corresponding to each target
1228 // of the jump table. If the value of the jump table slot corresponds to
1229 // a case statement, push the case's BB onto the vector, otherwise, push
1230 // the default BB.
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001231 std::vector<MachineBasicBlock*> DestBBs;
Nate Begemandf488392006-05-03 03:48:02 +00001232 uint64_t TEI = First;
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001233 for (CaseItr ii = Cases.begin(), ee = Cases.end(); ii != ee; ++TEI)
Reid Spencere0fc4df2006-10-20 07:07:24 +00001234 if (cast<ConstantIntegral>(ii->first)->getZExtValue() == TEI) {
Nate Begemandf488392006-05-03 03:48:02 +00001235 DestBBs.push_back(ii->second);
Nate Begemandf488392006-05-03 03:48:02 +00001236 ++ii;
1237 } else {
1238 DestBBs.push_back(Default);
Nate Begemandf488392006-05-03 03:48:02 +00001239 }
Nate Begemandf488392006-05-03 03:48:02 +00001240
Chris Lattner84a03502006-10-27 23:50:33 +00001241 // Update successor info. Add one edge to each unique successor.
1242 // Vector bool would be better, but vector<bool> is really slow.
1243 std::vector<unsigned char> SuccsHandled;
1244 SuccsHandled.resize(CurMBB->getParent()->getNumBlockIDs());
1245
Chris Lattner2e0dfb02006-09-10 06:36:57 +00001246 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Chris Lattner84a03502006-10-27 23:50:33 +00001247 E = DestBBs.end(); I != E; ++I) {
1248 if (!SuccsHandled[(*I)->getNumber()]) {
1249 SuccsHandled[(*I)->getNumber()] = true;
1250 JumpTableBB->addSuccessor(*I);
1251 }
1252 }
Nate Begemandf488392006-05-03 03:48:02 +00001253
1254 // Create a jump table index for this jump table, or return an existing
1255 // one.
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001256 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
1257
1258 // Set the jump table information so that we can codegen it as a second
1259 // MachineBasicBlock
1260 JT.Reg = JumpTableReg;
1261 JT.JTI = JTI;
1262 JT.MBB = JumpTableBB;
Nate Begeman866b4b42006-04-23 06:26:20 +00001263 JT.Default = Default;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001264 return;
1265 }
1266 }
Nate Begemaned728c12006-03-27 01:32:24 +00001267
1268 // Push the initial CaseRec onto the worklist
1269 std::vector<CaseRec> CaseVec;
1270 CaseVec.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
1271
1272 while (!CaseVec.empty()) {
1273 // Grab a record representing a case range to process off the worklist
1274 CaseRec CR = CaseVec.back();
1275 CaseVec.pop_back();
1276
1277 // Size is the number of Cases represented by this range. If Size is 1,
1278 // then we are processing a leaf of the binary search tree. Otherwise,
1279 // we need to pick a pivot, and push left and right ranges onto the
1280 // worklist.
1281 unsigned Size = CR.Range.second - CR.Range.first;
1282
1283 if (Size == 1) {
1284 // Create a CaseBlock record representing a conditional branch to
1285 // the Case's target mbb if the value being switched on SV is equal
1286 // to C. Otherwise, branch to default.
1287 Constant *C = CR.Range.first->first;
1288 MachineBasicBlock *Target = CR.Range.first->second;
1289 SelectionDAGISel::CaseBlock CB(ISD::SETEQ, SV, C, Target, Default,
1290 CR.CaseBB);
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001291
Nate Begemaned728c12006-03-27 01:32:24 +00001292 // If the MBB representing the leaf node is the current MBB, then just
1293 // call visitSwitchCase to emit the code into the current block.
1294 // Otherwise, push the CaseBlock onto the vector to be later processed
1295 // by SDISel, and insert the node's MBB before the next MBB.
1296 if (CR.CaseBB == CurMBB)
1297 visitSwitchCase(CB);
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001298 else
Nate Begemaned728c12006-03-27 01:32:24 +00001299 SwitchCases.push_back(CB);
Nate Begemaned728c12006-03-27 01:32:24 +00001300 } else {
1301 // split case range at pivot
1302 CaseItr Pivot = CR.Range.first + (Size / 2);
1303 CaseRange LHSR(CR.Range.first, Pivot);
1304 CaseRange RHSR(Pivot, CR.Range.second);
1305 Constant *C = Pivot->first;
Chris Lattner963ddad2006-10-24 17:57:59 +00001306 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001307
Nate Begemaned728c12006-03-27 01:32:24 +00001308 // We know that we branch to the LHS if the Value being switched on is
1309 // less than the Pivot value, C. We use this to optimize our binary
1310 // tree a bit, by recognizing that if SV is greater than or equal to the
1311 // LHS's Case Value, and that Case Value is exactly one less than the
1312 // Pivot's Value, then we can branch directly to the LHS's Target,
1313 // rather than creating a leaf node for it.
1314 if ((LHSR.second - LHSR.first) == 1 &&
1315 LHSR.first->first == CR.GE &&
Reid Spencere0fc4df2006-10-20 07:07:24 +00001316 cast<ConstantIntegral>(C)->getZExtValue() ==
1317 (cast<ConstantIntegral>(CR.GE)->getZExtValue() + 1ULL)) {
Chris Lattner963ddad2006-10-24 17:57:59 +00001318 TrueBB = LHSR.first->second;
Nate Begemaned728c12006-03-27 01:32:24 +00001319 } else {
Chris Lattner963ddad2006-10-24 17:57:59 +00001320 TrueBB = new MachineBasicBlock(LLVMBB);
1321 CurMF->getBasicBlockList().insert(BBI, TrueBB);
1322 CaseVec.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Nate Begemaned728c12006-03-27 01:32:24 +00001323 }
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001324
Nate Begemaned728c12006-03-27 01:32:24 +00001325 // Similar to the optimization above, if the Value being switched on is
1326 // known to be less than the Constant CR.LT, and the current Case Value
1327 // is CR.LT - 1, then we can branch directly to the target block for
1328 // the current Case Value, rather than emitting a RHS leaf node for it.
1329 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Reid Spencere0fc4df2006-10-20 07:07:24 +00001330 cast<ConstantIntegral>(RHSR.first->first)->getZExtValue() ==
1331 (cast<ConstantIntegral>(CR.LT)->getZExtValue() - 1ULL)) {
Chris Lattner963ddad2006-10-24 17:57:59 +00001332 FalseBB = RHSR.first->second;
Nate Begemaned728c12006-03-27 01:32:24 +00001333 } else {
Chris Lattner963ddad2006-10-24 17:57:59 +00001334 FalseBB = new MachineBasicBlock(LLVMBB);
1335 CurMF->getBasicBlockList().insert(BBI, FalseBB);
1336 CaseVec.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Nate Begemaned728c12006-03-27 01:32:24 +00001337 }
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001338
Nate Begemaned728c12006-03-27 01:32:24 +00001339 // Create a CaseBlock record representing a conditional branch to
1340 // the LHS node if the value being switched on SV is less than C.
1341 // Otherwise, branch to LHS.
1342 ISD::CondCode CC = C->getType()->isSigned() ? ISD::SETLT : ISD::SETULT;
Chris Lattner963ddad2006-10-24 17:57:59 +00001343 SelectionDAGISel::CaseBlock CB(CC, SV, C, TrueBB, FalseBB, CR.CaseBB);
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001344
Nate Begemaned728c12006-03-27 01:32:24 +00001345 if (CR.CaseBB == CurMBB)
1346 visitSwitchCase(CB);
Bill Wendlingbe96e1c2006-10-19 21:46:38 +00001347 else
Nate Begemaned728c12006-03-27 01:32:24 +00001348 SwitchCases.push_back(CB);
Nate Begemaned728c12006-03-27 01:32:24 +00001349 }
1350 }
1351}
1352
Chris Lattnerf68fd0b2005-04-02 05:04:50 +00001353void SelectionDAGLowering::visitSub(User &I) {
1354 // -0.0 - X --> fneg
Chris Lattner6f3b5772005-09-28 22:28:18 +00001355 if (I.getType()->isFloatingPoint()) {
1356 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
1357 if (CFP->isExactlyValue(-0.0)) {
1358 SDOperand Op2 = getValue(I.getOperand(1));
1359 setValue(&I, DAG.getNode(ISD::FNEG, Op2.getValueType(), Op2));
1360 return;
1361 }
Reid Spencer7e80b0b2006-10-26 06:15:43 +00001362 visitFPBinary(I, ISD::FSUB, ISD::VSUB);
1363 } else
1364 visitIntBinary(I, ISD::SUB, ISD::VSUB);
Chris Lattnerf68fd0b2005-04-02 05:04:50 +00001365}
1366
Reid Spencer7e80b0b2006-10-26 06:15:43 +00001367void
1368SelectionDAGLowering::visitIntBinary(User &I, unsigned IntOp, unsigned VecOp) {
Nate Begemanb2e089c2005-11-19 00:36:38 +00001369 const Type *Ty = I.getType();
Chris Lattner7a60d912005-01-07 07:47:53 +00001370 SDOperand Op1 = getValue(I.getOperand(0));
1371 SDOperand Op2 = getValue(I.getOperand(1));
Chris Lattner96c26752005-01-19 22:31:21 +00001372
Reid Spencer7e80b0b2006-10-26 06:15:43 +00001373 if (const PackedType *PTy = dyn_cast<PackedType>(Ty)) {
Chris Lattner32206f52006-03-18 01:44:44 +00001374 SDOperand Num = DAG.getConstant(PTy->getNumElements(), MVT::i32);
1375 SDOperand Typ = DAG.getValueType(TLI.getValueType(PTy->getElementType()));
1376 setValue(&I, DAG.getNode(VecOp, MVT::Vector, Op1, Op2, Num, Typ));
Reid Spencer7e80b0b2006-10-26 06:15:43 +00001377 } else {
1378 setValue(&I, DAG.getNode(IntOp, Op1.getValueType(), Op1, Op2));
1379 }
1380}
1381
1382void
1383SelectionDAGLowering::visitFPBinary(User &I, unsigned FPOp, unsigned VecOp) {
1384 const Type *Ty = I.getType();
1385 SDOperand Op1 = getValue(I.getOperand(0));
1386 SDOperand Op2 = getValue(I.getOperand(1));
1387
1388 if (const PackedType *PTy = dyn_cast<PackedType>(Ty)) {
1389 SDOperand Num = DAG.getConstant(PTy->getNumElements(), MVT::i32);
1390 SDOperand Typ = DAG.getValueType(TLI.getValueType(PTy->getElementType()));
1391 setValue(&I, DAG.getNode(VecOp, MVT::Vector, Op1, Op2, Num, Typ));
1392 } else {
1393 setValue(&I, DAG.getNode(FPOp, Op1.getValueType(), Op1, Op2));
Nate Begemanb2e089c2005-11-19 00:36:38 +00001394 }
Nate Begeman127321b2005-11-18 07:42:56 +00001395}
Chris Lattner96c26752005-01-19 22:31:21 +00001396
Nate Begeman127321b2005-11-18 07:42:56 +00001397void SelectionDAGLowering::visitShift(User &I, unsigned Opcode) {
1398 SDOperand Op1 = getValue(I.getOperand(0));
1399 SDOperand Op2 = getValue(I.getOperand(1));
1400
1401 Op2 = DAG.getNode(ISD::ANY_EXTEND, TLI.getShiftAmountTy(), Op2);
1402
Chris Lattner7a60d912005-01-07 07:47:53 +00001403 setValue(&I, DAG.getNode(Opcode, Op1.getValueType(), Op1, Op2));
1404}
1405
1406void SelectionDAGLowering::visitSetCC(User &I,ISD::CondCode SignedOpcode,
Evan Cheng1c5b7d12006-05-23 06:40:47 +00001407 ISD::CondCode UnsignedOpcode,
1408 ISD::CondCode FPOpcode) {
Chris Lattner7a60d912005-01-07 07:47:53 +00001409 SDOperand Op1 = getValue(I.getOperand(0));
1410 SDOperand Op2 = getValue(I.getOperand(1));
1411 ISD::CondCode Opcode = SignedOpcode;
Evan Chengac4f66f2006-05-23 18:18:46 +00001412 if (!FiniteOnlyFPMath() && I.getOperand(0)->getType()->isFloatingPoint())
Evan Cheng1c5b7d12006-05-23 06:40:47 +00001413 Opcode = FPOpcode;
1414 else if (I.getOperand(0)->getType()->isUnsigned())
Chris Lattner7a60d912005-01-07 07:47:53 +00001415 Opcode = UnsignedOpcode;
Chris Lattnerd47675e2005-08-09 20:20:18 +00001416 setValue(&I, DAG.getSetCC(MVT::i1, Op1, Op2, Opcode));
Chris Lattner7a60d912005-01-07 07:47:53 +00001417}
1418
1419void SelectionDAGLowering::visitSelect(User &I) {
1420 SDOperand Cond = getValue(I.getOperand(0));
1421 SDOperand TrueVal = getValue(I.getOperand(1));
1422 SDOperand FalseVal = getValue(I.getOperand(2));
Chris Lattner02274a52006-04-08 22:22:57 +00001423 if (!isa<PackedType>(I.getType())) {
1424 setValue(&I, DAG.getNode(ISD::SELECT, TrueVal.getValueType(), Cond,
1425 TrueVal, FalseVal));
1426 } else {
1427 setValue(&I, DAG.getNode(ISD::VSELECT, MVT::Vector, Cond, TrueVal, FalseVal,
1428 *(TrueVal.Val->op_end()-2),
1429 *(TrueVal.Val->op_end()-1)));
1430 }
Chris Lattner7a60d912005-01-07 07:47:53 +00001431}
1432
1433void SelectionDAGLowering::visitCast(User &I) {
1434 SDOperand N = getValue(I.getOperand(0));
Chris Lattner2f4119a2006-03-22 20:09:35 +00001435 MVT::ValueType SrcVT = N.getValueType();
Chris Lattner4024c002006-03-15 22:19:46 +00001436 MVT::ValueType DestVT = TLI.getValueType(I.getType());
Chris Lattner7a60d912005-01-07 07:47:53 +00001437
Chris Lattner2f4119a2006-03-22 20:09:35 +00001438 if (DestVT == MVT::Vector) {
1439 // This is a cast to a vector from something else. This is always a bit
1440 // convert. Get information about the input vector.
1441 const PackedType *DestTy = cast<PackedType>(I.getType());
1442 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
1443 setValue(&I, DAG.getNode(ISD::VBIT_CONVERT, DestVT, N,
1444 DAG.getConstant(DestTy->getNumElements(),MVT::i32),
1445 DAG.getValueType(EltVT)));
1446 } else if (SrcVT == DestVT) {
Chris Lattner7a60d912005-01-07 07:47:53 +00001447 setValue(&I, N); // noop cast.
Chris Lattner4024c002006-03-15 22:19:46 +00001448 } else if (DestVT == MVT::i1) {
Chris Lattner2d8b55c2005-05-09 22:17:13 +00001449 // Cast to bool is a comparison against zero, not truncation to zero.
Chris Lattner4024c002006-03-15 22:19:46 +00001450 SDOperand Zero = isInteger(SrcVT) ? DAG.getConstant(0, N.getValueType()) :
Chris Lattner2d8b55c2005-05-09 22:17:13 +00001451 DAG.getConstantFP(0.0, N.getValueType());
Chris Lattnerd47675e2005-08-09 20:20:18 +00001452 setValue(&I, DAG.getSetCC(MVT::i1, N, Zero, ISD::SETNE));
Chris Lattner4024c002006-03-15 22:19:46 +00001453 } else if (isInteger(SrcVT)) {
1454 if (isInteger(DestVT)) { // Int -> Int cast
1455 if (DestVT < SrcVT) // Truncating cast?
1456 setValue(&I, DAG.getNode(ISD::TRUNCATE, DestVT, N));
Chris Lattner2a6db3c2005-01-08 08:08:56 +00001457 else if (I.getOperand(0)->getType()->isSigned())
Chris Lattner4024c002006-03-15 22:19:46 +00001458 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, DestVT, N));
Chris Lattner2a6db3c2005-01-08 08:08:56 +00001459 else
Chris Lattner4024c002006-03-15 22:19:46 +00001460 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, DestVT, N));
Chris Lattnerb893d042006-03-22 22:20:49 +00001461 } else if (isFloatingPoint(DestVT)) { // Int -> FP cast
Chris Lattner2a6db3c2005-01-08 08:08:56 +00001462 if (I.getOperand(0)->getType()->isSigned())
Chris Lattner4024c002006-03-15 22:19:46 +00001463 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, DestVT, N));
Chris Lattner2a6db3c2005-01-08 08:08:56 +00001464 else
Chris Lattner4024c002006-03-15 22:19:46 +00001465 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, DestVT, N));
Chris Lattner2f4119a2006-03-22 20:09:35 +00001466 } else {
1467 assert(0 && "Unknown cast!");
Chris Lattner2a6db3c2005-01-08 08:08:56 +00001468 }
Chris Lattner4024c002006-03-15 22:19:46 +00001469 } else if (isFloatingPoint(SrcVT)) {
1470 if (isFloatingPoint(DestVT)) { // FP -> FP cast
1471 if (DestVT < SrcVT) // Rounding cast?
1472 setValue(&I, DAG.getNode(ISD::FP_ROUND, DestVT, N));
Chris Lattner2a6db3c2005-01-08 08:08:56 +00001473 else
Chris Lattner4024c002006-03-15 22:19:46 +00001474 setValue(&I, DAG.getNode(ISD::FP_EXTEND, DestVT, N));
Chris Lattner2f4119a2006-03-22 20:09:35 +00001475 } else if (isInteger(DestVT)) { // FP -> Int cast.
Chris Lattner2a6db3c2005-01-08 08:08:56 +00001476 if (I.getType()->isSigned())
Chris Lattner4024c002006-03-15 22:19:46 +00001477 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, DestVT, N));
Chris Lattner2a6db3c2005-01-08 08:08:56 +00001478 else
Chris Lattner4024c002006-03-15 22:19:46 +00001479 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, DestVT, N));
Chris Lattner2f4119a2006-03-22 20:09:35 +00001480 } else {
1481 assert(0 && "Unknown cast!");
Chris Lattner4024c002006-03-15 22:19:46 +00001482 }
1483 } else {
Chris Lattner2f4119a2006-03-22 20:09:35 +00001484 assert(SrcVT == MVT::Vector && "Unknown cast!");
1485 assert(DestVT != MVT::Vector && "Casts to vector already handled!");
1486 // This is a cast from a vector to something else. This is always a bit
1487 // convert. Get information about the input vector.
1488 setValue(&I, DAG.getNode(ISD::VBIT_CONVERT, DestVT, N));
Chris Lattner7a60d912005-01-07 07:47:53 +00001489 }
1490}
1491
Chris Lattner67271862006-03-29 00:11:43 +00001492void SelectionDAGLowering::visitInsertElement(User &I) {
Chris Lattner32206f52006-03-18 01:44:44 +00001493 SDOperand InVec = getValue(I.getOperand(0));
1494 SDOperand InVal = getValue(I.getOperand(1));
1495 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
1496 getValue(I.getOperand(2)));
1497
Chris Lattner29b23012006-03-19 01:17:20 +00001498 SDOperand Num = *(InVec.Val->op_end()-2);
1499 SDOperand Typ = *(InVec.Val->op_end()-1);
1500 setValue(&I, DAG.getNode(ISD::VINSERT_VECTOR_ELT, MVT::Vector,
1501 InVec, InVal, InIdx, Num, Typ));
Chris Lattner32206f52006-03-18 01:44:44 +00001502}
1503
Chris Lattner67271862006-03-29 00:11:43 +00001504void SelectionDAGLowering::visitExtractElement(User &I) {
Chris Lattner7c0cd8c2006-03-21 20:44:12 +00001505 SDOperand InVec = getValue(I.getOperand(0));
1506 SDOperand InIdx = DAG.getNode(ISD::ZERO_EXTEND, TLI.getPointerTy(),
1507 getValue(I.getOperand(1)));
1508 SDOperand Typ = *(InVec.Val->op_end()-1);
1509 setValue(&I, DAG.getNode(ISD::VEXTRACT_VECTOR_ELT,
1510 TLI.getValueType(I.getType()), InVec, InIdx));
1511}
Chris Lattner32206f52006-03-18 01:44:44 +00001512
Chris Lattner098c01e2006-04-08 04:15:24 +00001513void SelectionDAGLowering::visitShuffleVector(User &I) {
1514 SDOperand V1 = getValue(I.getOperand(0));
1515 SDOperand V2 = getValue(I.getOperand(1));
1516 SDOperand Mask = getValue(I.getOperand(2));
1517
1518 SDOperand Num = *(V1.Val->op_end()-2);
1519 SDOperand Typ = *(V2.Val->op_end()-1);
1520 setValue(&I, DAG.getNode(ISD::VVECTOR_SHUFFLE, MVT::Vector,
1521 V1, V2, Mask, Num, Typ));
1522}
1523
1524
Chris Lattner7a60d912005-01-07 07:47:53 +00001525void SelectionDAGLowering::visitGetElementPtr(User &I) {
1526 SDOperand N = getValue(I.getOperand(0));
1527 const Type *Ty = I.getOperand(0)->getType();
Chris Lattner7a60d912005-01-07 07:47:53 +00001528
1529 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
1530 OI != E; ++OI) {
1531 Value *Idx = *OI;
Chris Lattner35397782005-12-05 07:10:48 +00001532 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Reid Spencere0fc4df2006-10-20 07:07:24 +00001533 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
Chris Lattner7a60d912005-01-07 07:47:53 +00001534 if (Field) {
1535 // N = N + Offset
Owen Anderson20a631f2006-05-03 01:29:57 +00001536 uint64_t Offset = TD->getStructLayout(StTy)->MemberOffsets[Field];
Chris Lattner7a60d912005-01-07 07:47:53 +00001537 N = DAG.getNode(ISD::ADD, N.getValueType(), N,
Misha Brukman77451162005-04-22 04:01:18 +00001538 getIntPtrConstant(Offset));
Chris Lattner7a60d912005-01-07 07:47:53 +00001539 }
1540 Ty = StTy->getElementType(Field);
1541 } else {
1542 Ty = cast<SequentialType>(Ty)->getElementType();
Chris Lattner19a83992005-01-07 21:56:57 +00001543
Chris Lattner43535a12005-11-09 04:45:33 +00001544 // If this is a constant subscript, handle it quickly.
1545 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Reid Spencere0fc4df2006-10-20 07:07:24 +00001546 if (CI->getZExtValue() == 0) continue;
Chris Lattner43535a12005-11-09 04:45:33 +00001547 uint64_t Offs;
Reid Spencere0fc4df2006-10-20 07:07:24 +00001548 if (CI->getType()->isSigned())
1549 Offs = (int64_t)
1550 TD->getTypeSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Chris Lattner43535a12005-11-09 04:45:33 +00001551 else
Reid Spencere0fc4df2006-10-20 07:07:24 +00001552 Offs =
1553 TD->getTypeSize(Ty)*cast<ConstantInt>(CI)->getZExtValue();
Chris Lattner43535a12005-11-09 04:45:33 +00001554 N = DAG.getNode(ISD::ADD, N.getValueType(), N, getIntPtrConstant(Offs));
1555 continue;
Chris Lattner7a60d912005-01-07 07:47:53 +00001556 }
Chris Lattner43535a12005-11-09 04:45:33 +00001557
1558 // N = N + Idx * ElementSize;
Owen Anderson20a631f2006-05-03 01:29:57 +00001559 uint64_t ElementSize = TD->getTypeSize(Ty);
Chris Lattner43535a12005-11-09 04:45:33 +00001560 SDOperand IdxN = getValue(Idx);
1561
1562 // If the index is smaller or larger than intptr_t, truncate or extend
1563 // it.
1564 if (IdxN.getValueType() < N.getValueType()) {
1565 if (Idx->getType()->isSigned())
1566 IdxN = DAG.getNode(ISD::SIGN_EXTEND, N.getValueType(), IdxN);
1567 else
1568 IdxN = DAG.getNode(ISD::ZERO_EXTEND, N.getValueType(), IdxN);
1569 } else if (IdxN.getValueType() > N.getValueType())
1570 IdxN = DAG.getNode(ISD::TRUNCATE, N.getValueType(), IdxN);
1571
1572 // If this is a multiply by a power of two, turn it into a shl
1573 // immediately. This is a very common case.
1574 if (isPowerOf2_64(ElementSize)) {
1575 unsigned Amt = Log2_64(ElementSize);
1576 IdxN = DAG.getNode(ISD::SHL, N.getValueType(), IdxN,
Chris Lattner41fd6d52005-11-09 16:50:40 +00001577 DAG.getConstant(Amt, TLI.getShiftAmountTy()));
Chris Lattner43535a12005-11-09 04:45:33 +00001578 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
1579 continue;
1580 }
1581
1582 SDOperand Scale = getIntPtrConstant(ElementSize);
1583 IdxN = DAG.getNode(ISD::MUL, N.getValueType(), IdxN, Scale);
1584 N = DAG.getNode(ISD::ADD, N.getValueType(), N, IdxN);
Chris Lattner7a60d912005-01-07 07:47:53 +00001585 }
1586 }
1587 setValue(&I, N);
1588}
1589
1590void SelectionDAGLowering::visitAlloca(AllocaInst &I) {
1591 // If this is a fixed sized alloca in the entry block of the function,
1592 // allocate it statically on the stack.
1593 if (FuncInfo.StaticAllocaMap.count(&I))
1594 return; // getValue will auto-populate this.
1595
1596 const Type *Ty = I.getAllocatedType();
Owen Anderson20a631f2006-05-03 01:29:57 +00001597 uint64_t TySize = TLI.getTargetData()->getTypeSize(Ty);
1598 unsigned Align = std::max((unsigned)TLI.getTargetData()->getTypeAlignment(Ty),
Nate Begeman3ee3e692005-11-06 09:00:38 +00001599 I.getAlignment());
Chris Lattner7a60d912005-01-07 07:47:53 +00001600
1601 SDOperand AllocSize = getValue(I.getArraySize());
Chris Lattnereccb73d2005-01-22 23:04:37 +00001602 MVT::ValueType IntPtr = TLI.getPointerTy();
1603 if (IntPtr < AllocSize.getValueType())
1604 AllocSize = DAG.getNode(ISD::TRUNCATE, IntPtr, AllocSize);
1605 else if (IntPtr > AllocSize.getValueType())
1606 AllocSize = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, AllocSize);
Chris Lattner7a60d912005-01-07 07:47:53 +00001607
Chris Lattnereccb73d2005-01-22 23:04:37 +00001608 AllocSize = DAG.getNode(ISD::MUL, IntPtr, AllocSize,
Chris Lattner7a60d912005-01-07 07:47:53 +00001609 getIntPtrConstant(TySize));
1610
1611 // Handle alignment. If the requested alignment is less than or equal to the
1612 // stack alignment, ignore it and round the size of the allocation up to the
1613 // stack alignment size. If the size is greater than the stack alignment, we
1614 // note this in the DYNAMIC_STACKALLOC node.
1615 unsigned StackAlign =
1616 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
1617 if (Align <= StackAlign) {
1618 Align = 0;
1619 // Add SA-1 to the size.
1620 AllocSize = DAG.getNode(ISD::ADD, AllocSize.getValueType(), AllocSize,
1621 getIntPtrConstant(StackAlign-1));
1622 // Mask out the low bits for alignment purposes.
1623 AllocSize = DAG.getNode(ISD::AND, AllocSize.getValueType(), AllocSize,
1624 getIntPtrConstant(~(uint64_t)(StackAlign-1)));
1625 }
1626
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001627 SDOperand Ops[] = { getRoot(), AllocSize, getIntPtrConstant(Align) };
Chris Lattnerbd887772006-08-14 23:53:35 +00001628 const MVT::ValueType *VTs = DAG.getNodeValueTypes(AllocSize.getValueType(),
1629 MVT::Other);
1630 SDOperand DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, VTs, 2, Ops, 3);
Chris Lattner7a60d912005-01-07 07:47:53 +00001631 DAG.setRoot(setValue(&I, DSA).getValue(1));
1632
1633 // Inform the Frame Information that we have just allocated a variable-sized
1634 // object.
1635 CurMBB->getParent()->getFrameInfo()->CreateVariableSizedObject();
1636}
1637
Chris Lattner7a60d912005-01-07 07:47:53 +00001638void SelectionDAGLowering::visitLoad(LoadInst &I) {
1639 SDOperand Ptr = getValue(I.getOperand(0));
Misha Brukman835702a2005-04-21 22:36:52 +00001640
Chris Lattner4d9651c2005-01-17 22:19:26 +00001641 SDOperand Root;
1642 if (I.isVolatile())
1643 Root = getRoot();
1644 else {
1645 // Do not serialize non-volatile loads against each other.
1646 Root = DAG.getRoot();
1647 }
Chris Lattner4024c002006-03-15 22:19:46 +00001648
Evan Chenge71fe34d2006-10-09 20:57:25 +00001649 setValue(&I, getLoadFrom(I.getType(), Ptr, I.getOperand(0),
Chris Lattner4024c002006-03-15 22:19:46 +00001650 Root, I.isVolatile()));
1651}
1652
1653SDOperand SelectionDAGLowering::getLoadFrom(const Type *Ty, SDOperand Ptr,
Evan Chenge71fe34d2006-10-09 20:57:25 +00001654 const Value *SV, SDOperand Root,
Chris Lattner4024c002006-03-15 22:19:46 +00001655 bool isVolatile) {
Nate Begemanb2e089c2005-11-19 00:36:38 +00001656 SDOperand L;
Nate Begeman41b1cdc2005-12-06 06:18:55 +00001657 if (const PackedType *PTy = dyn_cast<PackedType>(Ty)) {
Nate Begeman07890bb2005-11-22 01:29:36 +00001658 MVT::ValueType PVT = TLI.getValueType(PTy->getElementType());
Evan Chenge71fe34d2006-10-09 20:57:25 +00001659 L = DAG.getVecLoad(PTy->getNumElements(), PVT, Root, Ptr,
1660 DAG.getSrcValue(SV));
Nate Begemanb2e089c2005-11-19 00:36:38 +00001661 } else {
Evan Chenge71fe34d2006-10-09 20:57:25 +00001662 L = DAG.getLoad(TLI.getValueType(Ty), Root, Ptr, SV, isVolatile);
Nate Begemanb2e089c2005-11-19 00:36:38 +00001663 }
Chris Lattner4d9651c2005-01-17 22:19:26 +00001664
Chris Lattner4024c002006-03-15 22:19:46 +00001665 if (isVolatile)
Chris Lattner4d9651c2005-01-17 22:19:26 +00001666 DAG.setRoot(L.getValue(1));
1667 else
1668 PendingLoads.push_back(L.getValue(1));
Chris Lattner4024c002006-03-15 22:19:46 +00001669
1670 return L;
Chris Lattner7a60d912005-01-07 07:47:53 +00001671}
1672
1673
1674void SelectionDAGLowering::visitStore(StoreInst &I) {
1675 Value *SrcV = I.getOperand(0);
1676 SDOperand Src = getValue(SrcV);
1677 SDOperand Ptr = getValue(I.getOperand(1));
Evan Chengab51cf22006-10-13 21:14:26 +00001678 DAG.setRoot(DAG.getStore(getRoot(), Src, Ptr, I.getOperand(1),
1679 I.isVolatile()));
Chris Lattner7a60d912005-01-07 07:47:53 +00001680}
1681
Chris Lattnerd96b09a2006-03-24 02:22:33 +00001682/// IntrinsicCannotAccessMemory - Return true if the specified intrinsic cannot
1683/// access memory and has no other side effects at all.
1684static bool IntrinsicCannotAccessMemory(unsigned IntrinsicID) {
1685#define GET_NO_MEMORY_INTRINSICS
1686#include "llvm/Intrinsics.gen"
1687#undef GET_NO_MEMORY_INTRINSICS
1688 return false;
1689}
1690
Chris Lattnera9c59156b2006-04-02 03:41:14 +00001691// IntrinsicOnlyReadsMemory - Return true if the specified intrinsic doesn't
1692// have any side-effects or if it only reads memory.
1693static bool IntrinsicOnlyReadsMemory(unsigned IntrinsicID) {
1694#define GET_SIDE_EFFECT_INFO
1695#include "llvm/Intrinsics.gen"
1696#undef GET_SIDE_EFFECT_INFO
1697 return false;
1698}
1699
Chris Lattnerd96b09a2006-03-24 02:22:33 +00001700/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
1701/// node.
1702void SelectionDAGLowering::visitTargetIntrinsic(CallInst &I,
1703 unsigned Intrinsic) {
Chris Lattner313229c2006-03-24 22:49:42 +00001704 bool HasChain = !IntrinsicCannotAccessMemory(Intrinsic);
Chris Lattnera9c59156b2006-04-02 03:41:14 +00001705 bool OnlyLoad = HasChain && IntrinsicOnlyReadsMemory(Intrinsic);
Chris Lattnerd96b09a2006-03-24 02:22:33 +00001706
1707 // Build the operand list.
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001708 SmallVector<SDOperand, 8> Ops;
Chris Lattnera9c59156b2006-04-02 03:41:14 +00001709 if (HasChain) { // If this intrinsic has side-effects, chainify it.
1710 if (OnlyLoad) {
1711 // We don't need to serialize loads against other loads.
1712 Ops.push_back(DAG.getRoot());
1713 } else {
1714 Ops.push_back(getRoot());
1715 }
1716 }
Chris Lattnerd96b09a2006-03-24 02:22:33 +00001717
1718 // Add the intrinsic ID as an integer operand.
1719 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
1720
1721 // Add all operands of the call to the operand list.
1722 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
1723 SDOperand Op = getValue(I.getOperand(i));
1724
1725 // If this is a vector type, force it to the right packed type.
1726 if (Op.getValueType() == MVT::Vector) {
1727 const PackedType *OpTy = cast<PackedType>(I.getOperand(i)->getType());
1728 MVT::ValueType EltVT = TLI.getValueType(OpTy->getElementType());
1729
1730 MVT::ValueType VVT = MVT::getVectorType(EltVT, OpTy->getNumElements());
1731 assert(VVT != MVT::Other && "Intrinsic uses a non-legal type?");
1732 Op = DAG.getNode(ISD::VBIT_CONVERT, VVT, Op);
1733 }
1734
1735 assert(TLI.isTypeLegal(Op.getValueType()) &&
1736 "Intrinsic uses a non-legal type?");
1737 Ops.push_back(Op);
1738 }
1739
1740 std::vector<MVT::ValueType> VTs;
1741 if (I.getType() != Type::VoidTy) {
1742 MVT::ValueType VT = TLI.getValueType(I.getType());
1743 if (VT == MVT::Vector) {
1744 const PackedType *DestTy = cast<PackedType>(I.getType());
1745 MVT::ValueType EltVT = TLI.getValueType(DestTy->getElementType());
1746
1747 VT = MVT::getVectorType(EltVT, DestTy->getNumElements());
1748 assert(VT != MVT::Other && "Intrinsic uses a non-legal type?");
1749 }
1750
1751 assert(TLI.isTypeLegal(VT) && "Intrinsic uses a non-legal type?");
1752 VTs.push_back(VT);
1753 }
1754 if (HasChain)
1755 VTs.push_back(MVT::Other);
1756
Chris Lattnerbd887772006-08-14 23:53:35 +00001757 const MVT::ValueType *VTList = DAG.getNodeValueTypes(VTs);
1758
Chris Lattnerd96b09a2006-03-24 02:22:33 +00001759 // Create the node.
Chris Lattnere55d1712006-03-28 00:40:33 +00001760 SDOperand Result;
1761 if (!HasChain)
Chris Lattnerbd887772006-08-14 23:53:35 +00001762 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, VTList, VTs.size(),
1763 &Ops[0], Ops.size());
Chris Lattnere55d1712006-03-28 00:40:33 +00001764 else if (I.getType() != Type::VoidTy)
Chris Lattnerbd887772006-08-14 23:53:35 +00001765 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, VTList, VTs.size(),
1766 &Ops[0], Ops.size());
Chris Lattnere55d1712006-03-28 00:40:33 +00001767 else
Chris Lattnerbd887772006-08-14 23:53:35 +00001768 Result = DAG.getNode(ISD::INTRINSIC_VOID, VTList, VTs.size(),
1769 &Ops[0], Ops.size());
Chris Lattnere55d1712006-03-28 00:40:33 +00001770
Chris Lattnera9c59156b2006-04-02 03:41:14 +00001771 if (HasChain) {
1772 SDOperand Chain = Result.getValue(Result.Val->getNumValues()-1);
1773 if (OnlyLoad)
1774 PendingLoads.push_back(Chain);
1775 else
1776 DAG.setRoot(Chain);
1777 }
Chris Lattnerd96b09a2006-03-24 02:22:33 +00001778 if (I.getType() != Type::VoidTy) {
1779 if (const PackedType *PTy = dyn_cast<PackedType>(I.getType())) {
1780 MVT::ValueType EVT = TLI.getValueType(PTy->getElementType());
1781 Result = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Result,
1782 DAG.getConstant(PTy->getNumElements(), MVT::i32),
1783 DAG.getValueType(EVT));
1784 }
1785 setValue(&I, Result);
1786 }
1787}
1788
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001789/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
1790/// we want to emit this as a call to a named external function, return the name
1791/// otherwise lower it and return null.
1792const char *
1793SelectionDAGLowering::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
1794 switch (Intrinsic) {
Chris Lattnerd96b09a2006-03-24 02:22:33 +00001795 default:
1796 // By default, turn this into a target intrinsic node.
1797 visitTargetIntrinsic(I, Intrinsic);
1798 return 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001799 case Intrinsic::vastart: visitVAStart(I); return 0;
1800 case Intrinsic::vaend: visitVAEnd(I); return 0;
1801 case Intrinsic::vacopy: visitVACopy(I); return 0;
1802 case Intrinsic::returnaddress: visitFrameReturnAddress(I, false); return 0;
1803 case Intrinsic::frameaddress: visitFrameReturnAddress(I, true); return 0;
1804 case Intrinsic::setjmp:
1805 return "_setjmp"+!TLI.usesUnderscoreSetJmpLongJmp();
1806 break;
1807 case Intrinsic::longjmp:
1808 return "_longjmp"+!TLI.usesUnderscoreSetJmpLongJmp();
1809 break;
Chris Lattner093c1592006-03-03 00:00:25 +00001810 case Intrinsic::memcpy_i32:
1811 case Intrinsic::memcpy_i64:
1812 visitMemIntrinsic(I, ISD::MEMCPY);
1813 return 0;
1814 case Intrinsic::memset_i32:
1815 case Intrinsic::memset_i64:
1816 visitMemIntrinsic(I, ISD::MEMSET);
1817 return 0;
1818 case Intrinsic::memmove_i32:
1819 case Intrinsic::memmove_i64:
1820 visitMemIntrinsic(I, ISD::MEMMOVE);
1821 return 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001822
Chris Lattner5d4e61d2005-12-13 17:40:33 +00001823 case Intrinsic::dbg_stoppoint: {
Jim Laskey5995d012006-02-11 01:01:30 +00001824 MachineDebugInfo *DebugInfo = DAG.getMachineDebugInfo();
Jim Laskeya8bdac82006-03-23 18:06:46 +00001825 DbgStopPointInst &SPI = cast<DbgStopPointInst>(I);
Jim Laskey70928882006-03-26 22:46:27 +00001826 if (DebugInfo && SPI.getContext() && DebugInfo->Verify(SPI.getContext())) {
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001827 SDOperand Ops[5];
Chris Lattner435b4022005-11-29 06:21:05 +00001828
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001829 Ops[0] = getRoot();
1830 Ops[1] = getValue(SPI.getLineValue());
1831 Ops[2] = getValue(SPI.getColumnValue());
Chris Lattner435b4022005-11-29 06:21:05 +00001832
Jim Laskeya8bdac82006-03-23 18:06:46 +00001833 DebugInfoDesc *DD = DebugInfo->getDescFor(SPI.getContext());
Jim Laskey5995d012006-02-11 01:01:30 +00001834 assert(DD && "Not a debug information descriptor");
Jim Laskeya8bdac82006-03-23 18:06:46 +00001835 CompileUnitDesc *CompileUnit = cast<CompileUnitDesc>(DD);
1836
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001837 Ops[3] = DAG.getString(CompileUnit->getFileName());
1838 Ops[4] = DAG.getString(CompileUnit->getDirectory());
Jim Laskey5995d012006-02-11 01:01:30 +00001839
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001840 DAG.setRoot(DAG.getNode(ISD::LOCATION, MVT::Other, Ops, 5));
Chris Lattner5d4e61d2005-12-13 17:40:33 +00001841 }
Jim Laskeya8bdac82006-03-23 18:06:46 +00001842
Chris Lattnerf2b62f32005-11-16 07:22:30 +00001843 return 0;
Chris Lattner435b4022005-11-29 06:21:05 +00001844 }
Jim Laskeya8bdac82006-03-23 18:06:46 +00001845 case Intrinsic::dbg_region_start: {
1846 MachineDebugInfo *DebugInfo = DAG.getMachineDebugInfo();
1847 DbgRegionStartInst &RSI = cast<DbgRegionStartInst>(I);
Jim Laskey70928882006-03-26 22:46:27 +00001848 if (DebugInfo && RSI.getContext() && DebugInfo->Verify(RSI.getContext())) {
Jim Laskeya8bdac82006-03-23 18:06:46 +00001849 unsigned LabelID = DebugInfo->RecordRegionStart(RSI.getContext());
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001850 DAG.setRoot(DAG.getNode(ISD::DEBUG_LABEL, MVT::Other, getRoot(),
1851 DAG.getConstant(LabelID, MVT::i32)));
Jim Laskeya8bdac82006-03-23 18:06:46 +00001852 }
1853
Chris Lattnerf2b62f32005-11-16 07:22:30 +00001854 return 0;
Jim Laskeya8bdac82006-03-23 18:06:46 +00001855 }
1856 case Intrinsic::dbg_region_end: {
1857 MachineDebugInfo *DebugInfo = DAG.getMachineDebugInfo();
1858 DbgRegionEndInst &REI = cast<DbgRegionEndInst>(I);
Jim Laskey70928882006-03-26 22:46:27 +00001859 if (DebugInfo && REI.getContext() && DebugInfo->Verify(REI.getContext())) {
Jim Laskeya8bdac82006-03-23 18:06:46 +00001860 unsigned LabelID = DebugInfo->RecordRegionEnd(REI.getContext());
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001861 DAG.setRoot(DAG.getNode(ISD::DEBUG_LABEL, MVT::Other,
1862 getRoot(), DAG.getConstant(LabelID, MVT::i32)));
Jim Laskeya8bdac82006-03-23 18:06:46 +00001863 }
1864
Chris Lattnerf2b62f32005-11-16 07:22:30 +00001865 return 0;
Jim Laskeya8bdac82006-03-23 18:06:46 +00001866 }
1867 case Intrinsic::dbg_func_start: {
1868 MachineDebugInfo *DebugInfo = DAG.getMachineDebugInfo();
1869 DbgFuncStartInst &FSI = cast<DbgFuncStartInst>(I);
Jim Laskey70928882006-03-26 22:46:27 +00001870 if (DebugInfo && FSI.getSubprogram() &&
1871 DebugInfo->Verify(FSI.getSubprogram())) {
Jim Laskeya8bdac82006-03-23 18:06:46 +00001872 unsigned LabelID = DebugInfo->RecordRegionStart(FSI.getSubprogram());
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001873 DAG.setRoot(DAG.getNode(ISD::DEBUG_LABEL, MVT::Other,
1874 getRoot(), DAG.getConstant(LabelID, MVT::i32)));
Jim Laskeya8bdac82006-03-23 18:06:46 +00001875 }
1876
Chris Lattnerf2b62f32005-11-16 07:22:30 +00001877 return 0;
Jim Laskeya8bdac82006-03-23 18:06:46 +00001878 }
1879 case Intrinsic::dbg_declare: {
1880 MachineDebugInfo *DebugInfo = DAG.getMachineDebugInfo();
1881 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Jim Laskey67a636c2006-03-28 13:45:20 +00001882 if (DebugInfo && DI.getVariable() && DebugInfo->Verify(DI.getVariable())) {
Jim Laskey53f1ecc2006-03-24 09:50:27 +00001883 SDOperand AddressOp = getValue(DI.getAddress());
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001884 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(AddressOp))
Jim Laskeya8bdac82006-03-23 18:06:46 +00001885 DebugInfo->RecordVariable(DI.getVariable(), FI->getIndex());
Jim Laskeya8bdac82006-03-23 18:06:46 +00001886 }
1887
1888 return 0;
1889 }
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001890
Reid Spencerb4f9a6f2006-01-16 21:12:35 +00001891 case Intrinsic::isunordered_f32:
1892 case Intrinsic::isunordered_f64:
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001893 setValue(&I, DAG.getSetCC(MVT::i1,getValue(I.getOperand(1)),
1894 getValue(I.getOperand(2)), ISD::SETUO));
1895 return 0;
1896
Reid Spencerb4f9a6f2006-01-16 21:12:35 +00001897 case Intrinsic::sqrt_f32:
1898 case Intrinsic::sqrt_f64:
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001899 setValue(&I, DAG.getNode(ISD::FSQRT,
1900 getValue(I.getOperand(1)).getValueType(),
1901 getValue(I.getOperand(1))));
1902 return 0;
Chris Lattnerf0359b32006-09-09 06:03:30 +00001903 case Intrinsic::powi_f32:
1904 case Intrinsic::powi_f64:
1905 setValue(&I, DAG.getNode(ISD::FPOWI,
1906 getValue(I.getOperand(1)).getValueType(),
1907 getValue(I.getOperand(1)),
1908 getValue(I.getOperand(2))));
1909 return 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001910 case Intrinsic::pcmarker: {
1911 SDOperand Tmp = getValue(I.getOperand(1));
1912 DAG.setRoot(DAG.getNode(ISD::PCMARKER, MVT::Other, getRoot(), Tmp));
1913 return 0;
1914 }
Andrew Lenharthde1b5d62005-11-11 22:48:54 +00001915 case Intrinsic::readcyclecounter: {
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001916 SDOperand Op = getRoot();
Chris Lattnerbd887772006-08-14 23:53:35 +00001917 SDOperand Tmp = DAG.getNode(ISD::READCYCLECOUNTER,
1918 DAG.getNodeValueTypes(MVT::i64, MVT::Other), 2,
1919 &Op, 1);
Andrew Lenharthde1b5d62005-11-11 22:48:54 +00001920 setValue(&I, Tmp);
1921 DAG.setRoot(Tmp.getValue(1));
Andrew Lenharth01aa5632005-11-11 16:47:30 +00001922 return 0;
Andrew Lenharthde1b5d62005-11-11 22:48:54 +00001923 }
Nate Begeman2fba8a32006-01-14 03:14:10 +00001924 case Intrinsic::bswap_i16:
Nate Begeman2fba8a32006-01-14 03:14:10 +00001925 case Intrinsic::bswap_i32:
Nate Begeman2fba8a32006-01-14 03:14:10 +00001926 case Intrinsic::bswap_i64:
1927 setValue(&I, DAG.getNode(ISD::BSWAP,
1928 getValue(I.getOperand(1)).getValueType(),
1929 getValue(I.getOperand(1))));
1930 return 0;
Reid Spencerb4f9a6f2006-01-16 21:12:35 +00001931 case Intrinsic::cttz_i8:
1932 case Intrinsic::cttz_i16:
1933 case Intrinsic::cttz_i32:
1934 case Intrinsic::cttz_i64:
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001935 setValue(&I, DAG.getNode(ISD::CTTZ,
1936 getValue(I.getOperand(1)).getValueType(),
1937 getValue(I.getOperand(1))));
1938 return 0;
Reid Spencerb4f9a6f2006-01-16 21:12:35 +00001939 case Intrinsic::ctlz_i8:
1940 case Intrinsic::ctlz_i16:
1941 case Intrinsic::ctlz_i32:
1942 case Intrinsic::ctlz_i64:
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001943 setValue(&I, DAG.getNode(ISD::CTLZ,
1944 getValue(I.getOperand(1)).getValueType(),
1945 getValue(I.getOperand(1))));
1946 return 0;
Reid Spencerb4f9a6f2006-01-16 21:12:35 +00001947 case Intrinsic::ctpop_i8:
1948 case Intrinsic::ctpop_i16:
1949 case Intrinsic::ctpop_i32:
1950 case Intrinsic::ctpop_i64:
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001951 setValue(&I, DAG.getNode(ISD::CTPOP,
1952 getValue(I.getOperand(1)).getValueType(),
1953 getValue(I.getOperand(1))));
1954 return 0;
Chris Lattnerb3266452006-01-13 02:50:02 +00001955 case Intrinsic::stacksave: {
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001956 SDOperand Op = getRoot();
Chris Lattnerbd887772006-08-14 23:53:35 +00001957 SDOperand Tmp = DAG.getNode(ISD::STACKSAVE,
1958 DAG.getNodeValueTypes(TLI.getPointerTy(), MVT::Other), 2, &Op, 1);
Chris Lattnerb3266452006-01-13 02:50:02 +00001959 setValue(&I, Tmp);
1960 DAG.setRoot(Tmp.getValue(1));
1961 return 0;
1962 }
Chris Lattnerdeda32a2006-01-23 05:22:07 +00001963 case Intrinsic::stackrestore: {
1964 SDOperand Tmp = getValue(I.getOperand(1));
1965 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, MVT::Other, getRoot(), Tmp));
Chris Lattnerb3266452006-01-13 02:50:02 +00001966 return 0;
Chris Lattnerdeda32a2006-01-23 05:22:07 +00001967 }
Chris Lattner9e8b6332005-12-12 22:51:16 +00001968 case Intrinsic::prefetch:
1969 // FIXME: Currently discarding prefetches.
1970 return 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001971 }
1972}
1973
1974
Chris Lattner7a60d912005-01-07 07:47:53 +00001975void SelectionDAGLowering::visitCall(CallInst &I) {
Chris Lattner18d2b342005-01-08 22:48:57 +00001976 const char *RenameFn = 0;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001977 if (Function *F = I.getCalledFunction()) {
Chris Lattner0c140002005-04-02 05:26:53 +00001978 if (F->isExternal())
Chris Lattnercd6f0f42005-11-09 19:44:01 +00001979 if (unsigned IID = F->getIntrinsicID()) {
1980 RenameFn = visitIntrinsicCall(I, IID);
1981 if (!RenameFn)
1982 return;
1983 } else { // Not an LLVM intrinsic.
1984 const std::string &Name = F->getName();
Chris Lattner5c1ba2a2006-03-05 05:09:38 +00001985 if (Name[0] == 'c' && (Name == "copysign" || Name == "copysignf")) {
1986 if (I.getNumOperands() == 3 && // Basic sanity checks.
1987 I.getOperand(1)->getType()->isFloatingPoint() &&
1988 I.getType() == I.getOperand(1)->getType() &&
1989 I.getType() == I.getOperand(2)->getType()) {
1990 SDOperand LHS = getValue(I.getOperand(1));
1991 SDOperand RHS = getValue(I.getOperand(2));
1992 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, LHS.getValueType(),
1993 LHS, RHS));
1994 return;
1995 }
1996 } else if (Name[0] == 'f' && (Name == "fabs" || Name == "fabsf")) {
Chris Lattner0c140002005-04-02 05:26:53 +00001997 if (I.getNumOperands() == 2 && // Basic sanity checks.
1998 I.getOperand(1)->getType()->isFloatingPoint() &&
1999 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002000 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattner0c140002005-04-02 05:26:53 +00002001 setValue(&I, DAG.getNode(ISD::FABS, Tmp.getValueType(), Tmp));
2002 return;
2003 }
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002004 } else if (Name[0] == 's' && (Name == "sin" || Name == "sinf")) {
Chris Lattner80026402005-04-30 04:43:14 +00002005 if (I.getNumOperands() == 2 && // Basic sanity checks.
2006 I.getOperand(1)->getType()->isFloatingPoint() &&
Chris Lattner1784a9d22006-02-14 05:39:35 +00002007 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002008 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattner80026402005-04-30 04:43:14 +00002009 setValue(&I, DAG.getNode(ISD::FSIN, Tmp.getValueType(), Tmp));
2010 return;
2011 }
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002012 } else if (Name[0] == 'c' && (Name == "cos" || Name == "cosf")) {
Chris Lattner80026402005-04-30 04:43:14 +00002013 if (I.getNumOperands() == 2 && // Basic sanity checks.
2014 I.getOperand(1)->getType()->isFloatingPoint() &&
Chris Lattner1784a9d22006-02-14 05:39:35 +00002015 I.getType() == I.getOperand(1)->getType()) {
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002016 SDOperand Tmp = getValue(I.getOperand(1));
Chris Lattner80026402005-04-30 04:43:14 +00002017 setValue(&I, DAG.getNode(ISD::FCOS, Tmp.getValueType(), Tmp));
2018 return;
2019 }
2020 }
Chris Lattnere4f71d02005-05-14 13:56:55 +00002021 }
Chris Lattner476e67b2006-01-26 22:24:51 +00002022 } else if (isa<InlineAsm>(I.getOperand(0))) {
2023 visitInlineAsm(I);
2024 return;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002025 }
Misha Brukman835702a2005-04-21 22:36:52 +00002026
Chris Lattner18d2b342005-01-08 22:48:57 +00002027 SDOperand Callee;
2028 if (!RenameFn)
2029 Callee = getValue(I.getOperand(0));
2030 else
2031 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Chris Lattner7a60d912005-01-07 07:47:53 +00002032 std::vector<std::pair<SDOperand, const Type*> > Args;
Chris Lattnercd6f0f42005-11-09 19:44:01 +00002033 Args.reserve(I.getNumOperands());
Chris Lattner7a60d912005-01-07 07:47:53 +00002034 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2035 Value *Arg = I.getOperand(i);
2036 SDOperand ArgNode = getValue(Arg);
2037 Args.push_back(std::make_pair(ArgNode, Arg->getType()));
2038 }
Misha Brukman835702a2005-04-21 22:36:52 +00002039
Nate Begemanf6565252005-03-26 01:29:23 +00002040 const PointerType *PT = cast<PointerType>(I.getCalledValue()->getType());
2041 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Misha Brukman835702a2005-04-21 22:36:52 +00002042
Chris Lattner1f45cd72005-01-08 19:26:18 +00002043 std::pair<SDOperand,SDOperand> Result =
Chris Lattner111778e2005-05-12 19:56:57 +00002044 TLI.LowerCallTo(getRoot(), I.getType(), FTy->isVarArg(), I.getCallingConv(),
Chris Lattner2e77db62005-05-13 18:50:42 +00002045 I.isTailCall(), Callee, Args, DAG);
Chris Lattner7a60d912005-01-07 07:47:53 +00002046 if (I.getType() != Type::VoidTy)
Chris Lattner1f45cd72005-01-08 19:26:18 +00002047 setValue(&I, Result.first);
2048 DAG.setRoot(Result.second);
Chris Lattner7a60d912005-01-07 07:47:53 +00002049}
2050
Chris Lattner6f87d182006-02-22 22:37:12 +00002051SDOperand RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
Chris Lattnere7c0ffb2006-02-23 20:06:57 +00002052 SDOperand &Chain, SDOperand &Flag)const{
Chris Lattner6f87d182006-02-22 22:37:12 +00002053 SDOperand Val = DAG.getCopyFromReg(Chain, Regs[0], RegVT, Flag);
2054 Chain = Val.getValue(1);
2055 Flag = Val.getValue(2);
2056
2057 // If the result was expanded, copy from the top part.
2058 if (Regs.size() > 1) {
2059 assert(Regs.size() == 2 &&
2060 "Cannot expand to more than 2 elts yet!");
2061 SDOperand Hi = DAG.getCopyFromReg(Chain, Regs[1], RegVT, Flag);
Evan Chengf80dfa82006-10-04 22:23:53 +00002062 Chain = Hi.getValue(1);
2063 Flag = Hi.getValue(2);
Chris Lattnere7c0ffb2006-02-23 20:06:57 +00002064 if (DAG.getTargetLoweringInfo().isLittleEndian())
2065 return DAG.getNode(ISD::BUILD_PAIR, ValueVT, Val, Hi);
2066 else
2067 return DAG.getNode(ISD::BUILD_PAIR, ValueVT, Hi, Val);
Chris Lattner6f87d182006-02-22 22:37:12 +00002068 }
Chris Lattner1558fc62006-02-01 18:59:47 +00002069
Chris Lattner705948d2006-06-08 18:22:48 +00002070 // Otherwise, if the return value was promoted or extended, truncate it to the
Chris Lattner6f87d182006-02-22 22:37:12 +00002071 // appropriate type.
2072 if (RegVT == ValueVT)
2073 return Val;
2074
Chris Lattner705948d2006-06-08 18:22:48 +00002075 if (MVT::isInteger(RegVT)) {
2076 if (ValueVT < RegVT)
2077 return DAG.getNode(ISD::TRUNCATE, ValueVT, Val);
2078 else
2079 return DAG.getNode(ISD::ANY_EXTEND, ValueVT, Val);
2080 } else {
Chris Lattner6f87d182006-02-22 22:37:12 +00002081 return DAG.getNode(ISD::FP_ROUND, ValueVT, Val);
Chris Lattner705948d2006-06-08 18:22:48 +00002082 }
Chris Lattner6f87d182006-02-22 22:37:12 +00002083}
2084
Chris Lattner571d9642006-02-23 19:21:04 +00002085/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
2086/// specified value into the registers specified by this object. This uses
2087/// Chain/Flag as the input and updates them for the output Chain/Flag.
2088void RegsForValue::getCopyToRegs(SDOperand Val, SelectionDAG &DAG,
Evan Chengef9e07d2006-06-15 08:11:54 +00002089 SDOperand &Chain, SDOperand &Flag,
2090 MVT::ValueType PtrVT) const {
Chris Lattner571d9642006-02-23 19:21:04 +00002091 if (Regs.size() == 1) {
2092 // If there is a single register and the types differ, this must be
2093 // a promotion.
2094 if (RegVT != ValueVT) {
Chris Lattnerc03a9252006-06-08 18:27:11 +00002095 if (MVT::isInteger(RegVT)) {
2096 if (RegVT < ValueVT)
2097 Val = DAG.getNode(ISD::TRUNCATE, RegVT, Val);
2098 else
2099 Val = DAG.getNode(ISD::ANY_EXTEND, RegVT, Val);
2100 } else
Chris Lattner571d9642006-02-23 19:21:04 +00002101 Val = DAG.getNode(ISD::FP_EXTEND, RegVT, Val);
2102 }
2103 Chain = DAG.getCopyToReg(Chain, Regs[0], Val, Flag);
2104 Flag = Chain.getValue(1);
2105 } else {
Chris Lattnere7c0ffb2006-02-23 20:06:57 +00002106 std::vector<unsigned> R(Regs);
2107 if (!DAG.getTargetLoweringInfo().isLittleEndian())
2108 std::reverse(R.begin(), R.end());
2109
2110 for (unsigned i = 0, e = R.size(); i != e; ++i) {
Chris Lattner571d9642006-02-23 19:21:04 +00002111 SDOperand Part = DAG.getNode(ISD::EXTRACT_ELEMENT, RegVT, Val,
Evan Chengef9e07d2006-06-15 08:11:54 +00002112 DAG.getConstant(i, PtrVT));
Chris Lattnere7c0ffb2006-02-23 20:06:57 +00002113 Chain = DAG.getCopyToReg(Chain, R[i], Part, Flag);
Chris Lattner571d9642006-02-23 19:21:04 +00002114 Flag = Chain.getValue(1);
2115 }
2116 }
2117}
Chris Lattner6f87d182006-02-22 22:37:12 +00002118
Chris Lattner571d9642006-02-23 19:21:04 +00002119/// AddInlineAsmOperands - Add this value to the specified inlineasm node
2120/// operand list. This adds the code marker and includes the number of
2121/// values added into it.
2122void RegsForValue::AddInlineAsmOperands(unsigned Code, SelectionDAG &DAG,
Chris Lattnere7c0ffb2006-02-23 20:06:57 +00002123 std::vector<SDOperand> &Ops) const {
Chris Lattner571d9642006-02-23 19:21:04 +00002124 Ops.push_back(DAG.getConstant(Code | (Regs.size() << 3), MVT::i32));
2125 for (unsigned i = 0, e = Regs.size(); i != e; ++i)
2126 Ops.push_back(DAG.getRegister(Regs[i], RegVT));
2127}
Chris Lattner6f87d182006-02-22 22:37:12 +00002128
2129/// isAllocatableRegister - If the specified register is safe to allocate,
2130/// i.e. it isn't a stack pointer or some other special register, return the
2131/// register class for the register. Otherwise, return null.
2132static const TargetRegisterClass *
Chris Lattnerb1124f32006-02-22 23:09:03 +00002133isAllocatableRegister(unsigned Reg, MachineFunction &MF,
2134 const TargetLowering &TLI, const MRegisterInfo *MRI) {
Chris Lattnerbec582f2006-04-02 00:24:45 +00002135 MVT::ValueType FoundVT = MVT::Other;
2136 const TargetRegisterClass *FoundRC = 0;
Chris Lattnerb1124f32006-02-22 23:09:03 +00002137 for (MRegisterInfo::regclass_iterator RCI = MRI->regclass_begin(),
2138 E = MRI->regclass_end(); RCI != E; ++RCI) {
Chris Lattnerbec582f2006-04-02 00:24:45 +00002139 MVT::ValueType ThisVT = MVT::Other;
2140
Chris Lattnerb1124f32006-02-22 23:09:03 +00002141 const TargetRegisterClass *RC = *RCI;
2142 // If none of the the value types for this register class are valid, we
2143 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Chris Lattnerb1124f32006-02-22 23:09:03 +00002144 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2145 I != E; ++I) {
2146 if (TLI.isTypeLegal(*I)) {
Chris Lattnerbec582f2006-04-02 00:24:45 +00002147 // If we have already found this register in a different register class,
2148 // choose the one with the largest VT specified. For example, on
2149 // PowerPC, we favor f64 register classes over f32.
2150 if (FoundVT == MVT::Other ||
2151 MVT::getSizeInBits(FoundVT) < MVT::getSizeInBits(*I)) {
2152 ThisVT = *I;
2153 break;
2154 }
Chris Lattnerb1124f32006-02-22 23:09:03 +00002155 }
2156 }
2157
Chris Lattnerbec582f2006-04-02 00:24:45 +00002158 if (ThisVT == MVT::Other) continue;
Chris Lattnerb1124f32006-02-22 23:09:03 +00002159
Chris Lattner6f87d182006-02-22 22:37:12 +00002160 // NOTE: This isn't ideal. In particular, this might allocate the
2161 // frame pointer in functions that need it (due to them not being taken
2162 // out of allocation, because a variable sized allocation hasn't been seen
2163 // yet). This is a slight code pessimization, but should still work.
Chris Lattnerb1124f32006-02-22 23:09:03 +00002164 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
2165 E = RC->allocation_order_end(MF); I != E; ++I)
Chris Lattnerbec582f2006-04-02 00:24:45 +00002166 if (*I == Reg) {
2167 // We found a matching register class. Keep looking at others in case
2168 // we find one with larger registers that this physreg is also in.
2169 FoundRC = RC;
2170 FoundVT = ThisVT;
2171 break;
2172 }
Chris Lattner1558fc62006-02-01 18:59:47 +00002173 }
Chris Lattnerbec582f2006-04-02 00:24:45 +00002174 return FoundRC;
Chris Lattner6f87d182006-02-22 22:37:12 +00002175}
2176
2177RegsForValue SelectionDAGLowering::
2178GetRegistersForValue(const std::string &ConstrCode,
2179 MVT::ValueType VT, bool isOutReg, bool isInReg,
2180 std::set<unsigned> &OutputRegs,
2181 std::set<unsigned> &InputRegs) {
2182 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
2183 TLI.getRegForInlineAsmConstraint(ConstrCode, VT);
2184 std::vector<unsigned> Regs;
2185
2186 unsigned NumRegs = VT != MVT::Other ? TLI.getNumElements(VT) : 1;
2187 MVT::ValueType RegVT;
2188 MVT::ValueType ValueVT = VT;
2189
2190 if (PhysReg.first) {
2191 if (VT == MVT::Other)
2192 ValueVT = *PhysReg.second->vt_begin();
Chris Lattner705948d2006-06-08 18:22:48 +00002193
2194 // Get the actual register value type. This is important, because the user
2195 // may have asked for (e.g.) the AX register in i32 type. We need to
2196 // remember that AX is actually i16 to get the right extension.
2197 RegVT = *PhysReg.second->vt_begin();
Chris Lattner6f87d182006-02-22 22:37:12 +00002198
2199 // This is a explicit reference to a physical register.
2200 Regs.push_back(PhysReg.first);
2201
2202 // If this is an expanded reference, add the rest of the regs to Regs.
2203 if (NumRegs != 1) {
Chris Lattner6f87d182006-02-22 22:37:12 +00002204 TargetRegisterClass::iterator I = PhysReg.second->begin();
2205 TargetRegisterClass::iterator E = PhysReg.second->end();
2206 for (; *I != PhysReg.first; ++I)
2207 assert(I != E && "Didn't find reg!");
2208
2209 // Already added the first reg.
2210 --NumRegs; ++I;
2211 for (; NumRegs; --NumRegs, ++I) {
2212 assert(I != E && "Ran out of registers to allocate!");
2213 Regs.push_back(*I);
2214 }
2215 }
2216 return RegsForValue(Regs, RegVT, ValueVT);
2217 }
2218
2219 // This is a reference to a register class. Allocate NumRegs consecutive,
2220 // available, registers from the class.
2221 std::vector<unsigned> RegClassRegs =
2222 TLI.getRegClassForInlineAsmConstraint(ConstrCode, VT);
2223
2224 const MRegisterInfo *MRI = DAG.getTarget().getRegisterInfo();
2225 MachineFunction &MF = *CurMBB->getParent();
2226 unsigned NumAllocated = 0;
2227 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
2228 unsigned Reg = RegClassRegs[i];
2229 // See if this register is available.
2230 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
2231 (isInReg && InputRegs.count(Reg))) { // Already used.
2232 // Make sure we find consecutive registers.
2233 NumAllocated = 0;
2234 continue;
2235 }
2236
2237 // Check to see if this register is allocatable (i.e. don't give out the
2238 // stack pointer).
Chris Lattnerb1124f32006-02-22 23:09:03 +00002239 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, MRI);
Chris Lattner6f87d182006-02-22 22:37:12 +00002240 if (!RC) {
2241 // Make sure we find consecutive registers.
2242 NumAllocated = 0;
2243 continue;
2244 }
2245
2246 // Okay, this register is good, we can use it.
2247 ++NumAllocated;
2248
2249 // If we allocated enough consecutive
2250 if (NumAllocated == NumRegs) {
2251 unsigned RegStart = (i-NumAllocated)+1;
2252 unsigned RegEnd = i+1;
2253 // Mark all of the allocated registers used.
2254 for (unsigned i = RegStart; i != RegEnd; ++i) {
2255 unsigned Reg = RegClassRegs[i];
2256 Regs.push_back(Reg);
2257 if (isOutReg) OutputRegs.insert(Reg); // Mark reg used.
2258 if (isInReg) InputRegs.insert(Reg); // Mark reg used.
2259 }
2260
2261 return RegsForValue(Regs, *RC->vt_begin(), VT);
2262 }
2263 }
2264
2265 // Otherwise, we couldn't allocate enough registers for this.
2266 return RegsForValue();
Chris Lattner1558fc62006-02-01 18:59:47 +00002267}
2268
Chris Lattner6f87d182006-02-22 22:37:12 +00002269
Chris Lattner476e67b2006-01-26 22:24:51 +00002270/// visitInlineAsm - Handle a call to an InlineAsm object.
2271///
2272void SelectionDAGLowering::visitInlineAsm(CallInst &I) {
2273 InlineAsm *IA = cast<InlineAsm>(I.getOperand(0));
2274
2275 SDOperand AsmStr = DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
2276 MVT::Other);
2277
2278 // Note, we treat inline asms both with and without side-effects as the same.
2279 // If an inline asm doesn't have side effects and doesn't access memory, we
2280 // could not choose to not chain it.
2281 bool hasSideEffects = IA->hasSideEffects();
2282
Chris Lattner3a5ed552006-02-01 01:28:23 +00002283 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
Chris Lattner7ad77df2006-02-22 00:56:39 +00002284 std::vector<MVT::ValueType> ConstraintVTs;
Chris Lattner476e67b2006-01-26 22:24:51 +00002285
2286 /// AsmNodeOperands - A list of pairs. The first element is a register, the
2287 /// second is a bitfield where bit #0 is set if it is a use and bit #1 is set
2288 /// if it is a def of that register.
2289 std::vector<SDOperand> AsmNodeOperands;
2290 AsmNodeOperands.push_back(SDOperand()); // reserve space for input chain
2291 AsmNodeOperands.push_back(AsmStr);
2292
2293 SDOperand Chain = getRoot();
2294 SDOperand Flag;
2295
Chris Lattner1558fc62006-02-01 18:59:47 +00002296 // We fully assign registers here at isel time. This is not optimal, but
2297 // should work. For register classes that correspond to LLVM classes, we
2298 // could let the LLVM RA do its thing, but we currently don't. Do a prepass
2299 // over the constraints, collecting fixed registers that we know we can't use.
2300 std::set<unsigned> OutputRegs, InputRegs;
Chris Lattner7ad77df2006-02-22 00:56:39 +00002301 unsigned OpNum = 1;
Chris Lattner1558fc62006-02-01 18:59:47 +00002302 for (unsigned i = 0, e = Constraints.size(); i != e; ++i) {
2303 assert(Constraints[i].Codes.size() == 1 && "Only handles one code so far!");
2304 std::string &ConstraintCode = Constraints[i].Codes[0];
Chris Lattner7f5880b2006-02-02 00:25:23 +00002305
Chris Lattner7ad77df2006-02-22 00:56:39 +00002306 MVT::ValueType OpVT;
2307
2308 // Compute the value type for each operand and add it to ConstraintVTs.
2309 switch (Constraints[i].Type) {
2310 case InlineAsm::isOutput:
2311 if (!Constraints[i].isIndirectOutput) {
2312 assert(I.getType() != Type::VoidTy && "Bad inline asm!");
2313 OpVT = TLI.getValueType(I.getType());
2314 } else {
Chris Lattner9fed5b62006-02-27 23:45:39 +00002315 const Type *OpTy = I.getOperand(OpNum)->getType();
Chris Lattner7ad77df2006-02-22 00:56:39 +00002316 OpVT = TLI.getValueType(cast<PointerType>(OpTy)->getElementType());
2317 OpNum++; // Consumes a call operand.
2318 }
2319 break;
2320 case InlineAsm::isInput:
2321 OpVT = TLI.getValueType(I.getOperand(OpNum)->getType());
2322 OpNum++; // Consumes a call operand.
2323 break;
2324 case InlineAsm::isClobber:
2325 OpVT = MVT::Other;
2326 break;
2327 }
2328
2329 ConstraintVTs.push_back(OpVT);
2330
Chris Lattner6f87d182006-02-22 22:37:12 +00002331 if (TLI.getRegForInlineAsmConstraint(ConstraintCode, OpVT).first == 0)
2332 continue; // Not assigned a fixed reg.
Chris Lattner7ad77df2006-02-22 00:56:39 +00002333
Chris Lattner6f87d182006-02-22 22:37:12 +00002334 // Build a list of regs that this operand uses. This always has a single
2335 // element for promoted/expanded operands.
2336 RegsForValue Regs = GetRegistersForValue(ConstraintCode, OpVT,
2337 false, false,
2338 OutputRegs, InputRegs);
Chris Lattner1558fc62006-02-01 18:59:47 +00002339
2340 switch (Constraints[i].Type) {
2341 case InlineAsm::isOutput:
2342 // We can't assign any other output to this register.
Chris Lattner6f87d182006-02-22 22:37:12 +00002343 OutputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner1558fc62006-02-01 18:59:47 +00002344 // If this is an early-clobber output, it cannot be assigned to the same
2345 // value as the input reg.
Chris Lattner7f5880b2006-02-02 00:25:23 +00002346 if (Constraints[i].isEarlyClobber || Constraints[i].hasMatchingInput)
Chris Lattner6f87d182006-02-22 22:37:12 +00002347 InputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner1558fc62006-02-01 18:59:47 +00002348 break;
Chris Lattner7ad77df2006-02-22 00:56:39 +00002349 case InlineAsm::isInput:
2350 // We can't assign any other input to this register.
Chris Lattner6f87d182006-02-22 22:37:12 +00002351 InputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner7ad77df2006-02-22 00:56:39 +00002352 break;
Chris Lattner1558fc62006-02-01 18:59:47 +00002353 case InlineAsm::isClobber:
2354 // Clobbered regs cannot be used as inputs or outputs.
Chris Lattner6f87d182006-02-22 22:37:12 +00002355 InputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
2356 OutputRegs.insert(Regs.Regs.begin(), Regs.Regs.end());
Chris Lattner1558fc62006-02-01 18:59:47 +00002357 break;
Chris Lattner1558fc62006-02-01 18:59:47 +00002358 }
2359 }
Chris Lattner3a5ed552006-02-01 01:28:23 +00002360
Chris Lattner5c79f982006-02-21 23:12:12 +00002361 // Loop over all of the inputs, copying the operand values into the
2362 // appropriate registers and processing the output regs.
Chris Lattner6f87d182006-02-22 22:37:12 +00002363 RegsForValue RetValRegs;
2364 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Chris Lattner7ad77df2006-02-22 00:56:39 +00002365 OpNum = 1;
Chris Lattner5c79f982006-02-21 23:12:12 +00002366
Chris Lattner2e56e892006-01-31 02:03:41 +00002367 for (unsigned i = 0, e = Constraints.size(); i != e; ++i) {
Chris Lattner3a5ed552006-02-01 01:28:23 +00002368 assert(Constraints[i].Codes.size() == 1 && "Only handles one code so far!");
2369 std::string &ConstraintCode = Constraints[i].Codes[0];
Chris Lattner7ad77df2006-02-22 00:56:39 +00002370
Chris Lattner3a5ed552006-02-01 01:28:23 +00002371 switch (Constraints[i].Type) {
2372 case InlineAsm::isOutput: {
Chris Lattner9fed5b62006-02-27 23:45:39 +00002373 TargetLowering::ConstraintType CTy = TargetLowering::C_RegisterClass;
2374 if (ConstraintCode.size() == 1) // not a physreg name.
2375 CTy = TLI.getConstraintType(ConstraintCode[0]);
2376
2377 if (CTy == TargetLowering::C_Memory) {
2378 // Memory output.
2379 SDOperand InOperandVal = getValue(I.getOperand(OpNum));
2380
2381 // Check that the operand (the address to store to) isn't a float.
2382 if (!MVT::isInteger(InOperandVal.getValueType()))
2383 assert(0 && "MATCH FAIL!");
2384
2385 if (!Constraints[i].isIndirectOutput)
2386 assert(0 && "MATCH FAIL!");
2387
2388 OpNum++; // Consumes a call operand.
2389
2390 // Extend/truncate to the right pointer type if needed.
2391 MVT::ValueType PtrType = TLI.getPointerTy();
2392 if (InOperandVal.getValueType() < PtrType)
2393 InOperandVal = DAG.getNode(ISD::ZERO_EXTEND, PtrType, InOperandVal);
2394 else if (InOperandVal.getValueType() > PtrType)
2395 InOperandVal = DAG.getNode(ISD::TRUNCATE, PtrType, InOperandVal);
2396
2397 // Add information to the INLINEASM node to know about this output.
2398 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
2399 AsmNodeOperands.push_back(DAG.getConstant(ResOpType, MVT::i32));
2400 AsmNodeOperands.push_back(InOperandVal);
2401 break;
2402 }
2403
2404 // Otherwise, this is a register output.
2405 assert(CTy == TargetLowering::C_RegisterClass && "Unknown op type!");
2406
Chris Lattner6f87d182006-02-22 22:37:12 +00002407 // If this is an early-clobber output, or if there is an input
2408 // constraint that matches this, we need to reserve the input register
2409 // so no other inputs allocate to it.
2410 bool UsesInputRegister = false;
2411 if (Constraints[i].isEarlyClobber || Constraints[i].hasMatchingInput)
2412 UsesInputRegister = true;
2413
2414 // Copy the output from the appropriate register. Find a register that
Chris Lattner7ad77df2006-02-22 00:56:39 +00002415 // we can use.
Chris Lattner6f87d182006-02-22 22:37:12 +00002416 RegsForValue Regs =
2417 GetRegistersForValue(ConstraintCode, ConstraintVTs[i],
2418 true, UsesInputRegister,
2419 OutputRegs, InputRegs);
Chris Lattner968f8032006-10-31 07:33:13 +00002420 if (Regs.Regs.empty()) {
2421 std::cerr << "Couldn't allocate output reg for contraint '"
2422 << ConstraintCode << "'!\n";
2423 exit(1);
2424 }
Chris Lattner7ad77df2006-02-22 00:56:39 +00002425
Chris Lattner3a5ed552006-02-01 01:28:23 +00002426 if (!Constraints[i].isIndirectOutput) {
Chris Lattner6f87d182006-02-22 22:37:12 +00002427 assert(RetValRegs.Regs.empty() &&
Chris Lattner3a5ed552006-02-01 01:28:23 +00002428 "Cannot have multiple output constraints yet!");
Chris Lattner3a5ed552006-02-01 01:28:23 +00002429 assert(I.getType() != Type::VoidTy && "Bad inline asm!");
Chris Lattner6f87d182006-02-22 22:37:12 +00002430 RetValRegs = Regs;
Chris Lattner3a5ed552006-02-01 01:28:23 +00002431 } else {
Chris Lattner9fed5b62006-02-27 23:45:39 +00002432 IndirectStoresToEmit.push_back(std::make_pair(Regs,
2433 I.getOperand(OpNum)));
Chris Lattner3a5ed552006-02-01 01:28:23 +00002434 OpNum++; // Consumes a call operand.
2435 }
Chris Lattner2e56e892006-01-31 02:03:41 +00002436
2437 // Add information to the INLINEASM node to know that this register is
2438 // set.
Chris Lattner571d9642006-02-23 19:21:04 +00002439 Regs.AddInlineAsmOperands(2 /*REGDEF*/, DAG, AsmNodeOperands);
Chris Lattner2e56e892006-01-31 02:03:41 +00002440 break;
2441 }
2442 case InlineAsm::isInput: {
Chris Lattner9fed5b62006-02-27 23:45:39 +00002443 SDOperand InOperandVal = getValue(I.getOperand(OpNum));
Chris Lattner1558fc62006-02-01 18:59:47 +00002444 OpNum++; // Consumes a call operand.
Chris Lattner65ad53f2006-02-04 02:16:44 +00002445
Chris Lattner7f5880b2006-02-02 00:25:23 +00002446 if (isdigit(ConstraintCode[0])) { // Matching constraint?
2447 // If this is required to match an output register we have already set,
2448 // just use its register.
2449 unsigned OperandNo = atoi(ConstraintCode.c_str());
Chris Lattner65ad53f2006-02-04 02:16:44 +00002450
Chris Lattner571d9642006-02-23 19:21:04 +00002451 // Scan until we find the definition we already emitted of this operand.
2452 // When we find it, create a RegsForValue operand.
2453 unsigned CurOp = 2; // The first operand.
2454 for (; OperandNo; --OperandNo) {
2455 // Advance to the next operand.
2456 unsigned NumOps =
2457 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
Chris Lattnerb0305322006-07-20 19:02:21 +00002458 assert(((NumOps & 7) == 2 /*REGDEF*/ ||
2459 (NumOps & 7) == 4 /*MEM*/) &&
Chris Lattner571d9642006-02-23 19:21:04 +00002460 "Skipped past definitions?");
2461 CurOp += (NumOps>>3)+1;
2462 }
2463
2464 unsigned NumOps =
2465 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getValue();
2466 assert((NumOps & 7) == 2 /*REGDEF*/ &&
2467 "Skipped past definitions?");
2468
2469 // Add NumOps>>3 registers to MatchedRegs.
2470 RegsForValue MatchedRegs;
2471 MatchedRegs.ValueVT = InOperandVal.getValueType();
2472 MatchedRegs.RegVT = AsmNodeOperands[CurOp+1].getValueType();
2473 for (unsigned i = 0, e = NumOps>>3; i != e; ++i) {
2474 unsigned Reg=cast<RegisterSDNode>(AsmNodeOperands[++CurOp])->getReg();
2475 MatchedRegs.Regs.push_back(Reg);
2476 }
2477
2478 // Use the produced MatchedRegs object to
Evan Chengef9e07d2006-06-15 08:11:54 +00002479 MatchedRegs.getCopyToRegs(InOperandVal, DAG, Chain, Flag,
2480 TLI.getPointerTy());
Chris Lattner571d9642006-02-23 19:21:04 +00002481 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/, DAG, AsmNodeOperands);
Chris Lattner571d9642006-02-23 19:21:04 +00002482 break;
Chris Lattner7f5880b2006-02-02 00:25:23 +00002483 }
Chris Lattner7ef7a642006-02-24 01:11:24 +00002484
2485 TargetLowering::ConstraintType CTy = TargetLowering::C_RegisterClass;
2486 if (ConstraintCode.size() == 1) // not a physreg name.
2487 CTy = TLI.getConstraintType(ConstraintCode[0]);
2488
2489 if (CTy == TargetLowering::C_Other) {
Chris Lattner6f043b92006-10-31 19:41:18 +00002490 InOperandVal = TLI.isOperandValidForConstraint(InOperandVal,
2491 ConstraintCode[0], DAG);
2492 if (!InOperandVal.Val) {
2493 std::cerr << "Invalid operand for inline asm constraint '"
2494 << ConstraintCode << "'!\n";
2495 exit(1);
2496 }
Chris Lattner7ef7a642006-02-24 01:11:24 +00002497
2498 // Add information to the INLINEASM node to know about this input.
2499 unsigned ResOpType = 3 /*IMM*/ | (1 << 3);
2500 AsmNodeOperands.push_back(DAG.getConstant(ResOpType, MVT::i32));
2501 AsmNodeOperands.push_back(InOperandVal);
2502 break;
2503 } else if (CTy == TargetLowering::C_Memory) {
2504 // Memory input.
2505
2506 // Check that the operand isn't a float.
2507 if (!MVT::isInteger(InOperandVal.getValueType()))
2508 assert(0 && "MATCH FAIL!");
2509
2510 // Extend/truncate to the right pointer type if needed.
2511 MVT::ValueType PtrType = TLI.getPointerTy();
2512 if (InOperandVal.getValueType() < PtrType)
2513 InOperandVal = DAG.getNode(ISD::ZERO_EXTEND, PtrType, InOperandVal);
2514 else if (InOperandVal.getValueType() > PtrType)
2515 InOperandVal = DAG.getNode(ISD::TRUNCATE, PtrType, InOperandVal);
2516
2517 // Add information to the INLINEASM node to know about this input.
2518 unsigned ResOpType = 4/*MEM*/ | (1 << 3);
2519 AsmNodeOperands.push_back(DAG.getConstant(ResOpType, MVT::i32));
2520 AsmNodeOperands.push_back(InOperandVal);
2521 break;
2522 }
2523
2524 assert(CTy == TargetLowering::C_RegisterClass && "Unknown op type!");
2525
2526 // Copy the input into the appropriate registers.
2527 RegsForValue InRegs =
2528 GetRegistersForValue(ConstraintCode, ConstraintVTs[i],
2529 false, true, OutputRegs, InputRegs);
2530 // FIXME: should be match fail.
2531 assert(!InRegs.Regs.empty() && "Couldn't allocate input reg!");
2532
Evan Chengef9e07d2006-06-15 08:11:54 +00002533 InRegs.getCopyToRegs(InOperandVal, DAG, Chain, Flag, TLI.getPointerTy());
Chris Lattner7ef7a642006-02-24 01:11:24 +00002534
2535 InRegs.AddInlineAsmOperands(1/*REGUSE*/, DAG, AsmNodeOperands);
Chris Lattner2e56e892006-01-31 02:03:41 +00002536 break;
2537 }
Chris Lattner571d9642006-02-23 19:21:04 +00002538 case InlineAsm::isClobber: {
2539 RegsForValue ClobberedRegs =
2540 GetRegistersForValue(ConstraintCode, MVT::Other, false, false,
2541 OutputRegs, InputRegs);
2542 // Add the clobbered value to the operand list, so that the register
2543 // allocator is aware that the physreg got clobbered.
2544 if (!ClobberedRegs.Regs.empty())
2545 ClobberedRegs.AddInlineAsmOperands(2/*REGDEF*/, DAG, AsmNodeOperands);
Chris Lattner2e56e892006-01-31 02:03:41 +00002546 break;
2547 }
Chris Lattner571d9642006-02-23 19:21:04 +00002548 }
Chris Lattner2e56e892006-01-31 02:03:41 +00002549 }
Chris Lattner476e67b2006-01-26 22:24:51 +00002550
2551 // Finish up input operands.
2552 AsmNodeOperands[0] = Chain;
2553 if (Flag.Val) AsmNodeOperands.push_back(Flag);
2554
Chris Lattnerbd887772006-08-14 23:53:35 +00002555 Chain = DAG.getNode(ISD::INLINEASM,
2556 DAG.getNodeValueTypes(MVT::Other, MVT::Flag), 2,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002557 &AsmNodeOperands[0], AsmNodeOperands.size());
Chris Lattner476e67b2006-01-26 22:24:51 +00002558 Flag = Chain.getValue(1);
2559
Chris Lattner2e56e892006-01-31 02:03:41 +00002560 // If this asm returns a register value, copy the result from that register
2561 // and set it as the value of the call.
Chris Lattner6f87d182006-02-22 22:37:12 +00002562 if (!RetValRegs.Regs.empty())
2563 setValue(&I, RetValRegs.getCopyFromRegs(DAG, Chain, Flag));
Chris Lattner476e67b2006-01-26 22:24:51 +00002564
Chris Lattner2e56e892006-01-31 02:03:41 +00002565 std::vector<std::pair<SDOperand, Value*> > StoresToEmit;
2566
2567 // Process indirect outputs, first output all of the flagged copies out of
2568 // physregs.
2569 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
Chris Lattner6f87d182006-02-22 22:37:12 +00002570 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Chris Lattner2e56e892006-01-31 02:03:41 +00002571 Value *Ptr = IndirectStoresToEmit[i].second;
Chris Lattner6f87d182006-02-22 22:37:12 +00002572 SDOperand OutVal = OutRegs.getCopyFromRegs(DAG, Chain, Flag);
2573 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner2e56e892006-01-31 02:03:41 +00002574 }
2575
2576 // Emit the non-flagged stores from the physregs.
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002577 SmallVector<SDOperand, 8> OutChains;
Chris Lattner2e56e892006-01-31 02:03:41 +00002578 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Evan Chengdf9ac472006-10-05 23:01:46 +00002579 OutChains.push_back(DAG.getStore(Chain, StoresToEmit[i].first,
Chris Lattner2e56e892006-01-31 02:03:41 +00002580 getValue(StoresToEmit[i].second),
Evan Chengab51cf22006-10-13 21:14:26 +00002581 StoresToEmit[i].second, 0));
Chris Lattner2e56e892006-01-31 02:03:41 +00002582 if (!OutChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002583 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2584 &OutChains[0], OutChains.size());
Chris Lattner476e67b2006-01-26 22:24:51 +00002585 DAG.setRoot(Chain);
2586}
2587
2588
Chris Lattner7a60d912005-01-07 07:47:53 +00002589void SelectionDAGLowering::visitMalloc(MallocInst &I) {
2590 SDOperand Src = getValue(I.getOperand(0));
2591
2592 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattnereccb73d2005-01-22 23:04:37 +00002593
2594 if (IntPtr < Src.getValueType())
2595 Src = DAG.getNode(ISD::TRUNCATE, IntPtr, Src);
2596 else if (IntPtr > Src.getValueType())
2597 Src = DAG.getNode(ISD::ZERO_EXTEND, IntPtr, Src);
Chris Lattner7a60d912005-01-07 07:47:53 +00002598
2599 // Scale the source by the type size.
Owen Anderson20a631f2006-05-03 01:29:57 +00002600 uint64_t ElementSize = TD->getTypeSize(I.getType()->getElementType());
Chris Lattner7a60d912005-01-07 07:47:53 +00002601 Src = DAG.getNode(ISD::MUL, Src.getValueType(),
2602 Src, getIntPtrConstant(ElementSize));
2603
2604 std::vector<std::pair<SDOperand, const Type*> > Args;
Owen Anderson20a631f2006-05-03 01:29:57 +00002605 Args.push_back(std::make_pair(Src, TLI.getTargetData()->getIntPtrType()));
Chris Lattner1f45cd72005-01-08 19:26:18 +00002606
2607 std::pair<SDOperand,SDOperand> Result =
Chris Lattner2e77db62005-05-13 18:50:42 +00002608 TLI.LowerCallTo(getRoot(), I.getType(), false, CallingConv::C, true,
Chris Lattner1f45cd72005-01-08 19:26:18 +00002609 DAG.getExternalSymbol("malloc", IntPtr),
2610 Args, DAG);
2611 setValue(&I, Result.first); // Pointers always fit in registers
2612 DAG.setRoot(Result.second);
Chris Lattner7a60d912005-01-07 07:47:53 +00002613}
2614
2615void SelectionDAGLowering::visitFree(FreeInst &I) {
2616 std::vector<std::pair<SDOperand, const Type*> > Args;
2617 Args.push_back(std::make_pair(getValue(I.getOperand(0)),
Owen Anderson20a631f2006-05-03 01:29:57 +00002618 TLI.getTargetData()->getIntPtrType()));
Chris Lattner7a60d912005-01-07 07:47:53 +00002619 MVT::ValueType IntPtr = TLI.getPointerTy();
Chris Lattner1f45cd72005-01-08 19:26:18 +00002620 std::pair<SDOperand,SDOperand> Result =
Chris Lattner2e77db62005-05-13 18:50:42 +00002621 TLI.LowerCallTo(getRoot(), Type::VoidTy, false, CallingConv::C, true,
Chris Lattner1f45cd72005-01-08 19:26:18 +00002622 DAG.getExternalSymbol("free", IntPtr), Args, DAG);
2623 DAG.setRoot(Result.second);
Chris Lattner7a60d912005-01-07 07:47:53 +00002624}
2625
Chris Lattner13d7c252005-08-26 20:54:47 +00002626// InsertAtEndOfBasicBlock - This method should be implemented by targets that
2627// mark instructions with the 'usesCustomDAGSchedInserter' flag. These
2628// instructions are special in various ways, which require special support to
2629// insert. The specified MachineInstr is created but not inserted into any
2630// basic blocks, and the scheduler passes ownership of it to this method.
2631MachineBasicBlock *TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
2632 MachineBasicBlock *MBB) {
2633 std::cerr << "If a target marks an instruction with "
2634 "'usesCustomDAGSchedInserter', it must implement "
2635 "TargetLowering::InsertAtEndOfBasicBlock!\n";
2636 abort();
2637 return 0;
2638}
2639
Chris Lattner58cfd792005-01-09 00:00:49 +00002640void SelectionDAGLowering::visitVAStart(CallInst &I) {
Nate Begemane74795c2006-01-25 18:21:52 +00002641 DAG.setRoot(DAG.getNode(ISD::VASTART, MVT::Other, getRoot(),
2642 getValue(I.getOperand(1)),
2643 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner58cfd792005-01-09 00:00:49 +00002644}
2645
2646void SelectionDAGLowering::visitVAArg(VAArgInst &I) {
Nate Begemane74795c2006-01-25 18:21:52 +00002647 SDOperand V = DAG.getVAArg(TLI.getValueType(I.getType()), getRoot(),
2648 getValue(I.getOperand(0)),
2649 DAG.getSrcValue(I.getOperand(0)));
2650 setValue(&I, V);
2651 DAG.setRoot(V.getValue(1));
Chris Lattner7a60d912005-01-07 07:47:53 +00002652}
2653
2654void SelectionDAGLowering::visitVAEnd(CallInst &I) {
Nate Begemane74795c2006-01-25 18:21:52 +00002655 DAG.setRoot(DAG.getNode(ISD::VAEND, MVT::Other, getRoot(),
2656 getValue(I.getOperand(1)),
2657 DAG.getSrcValue(I.getOperand(1))));
Chris Lattner7a60d912005-01-07 07:47:53 +00002658}
2659
2660void SelectionDAGLowering::visitVACopy(CallInst &I) {
Nate Begemane74795c2006-01-25 18:21:52 +00002661 DAG.setRoot(DAG.getNode(ISD::VACOPY, MVT::Other, getRoot(),
2662 getValue(I.getOperand(1)),
2663 getValue(I.getOperand(2)),
2664 DAG.getSrcValue(I.getOperand(1)),
2665 DAG.getSrcValue(I.getOperand(2))));
Chris Lattner7a60d912005-01-07 07:47:53 +00002666}
2667
Chris Lattnerd3b504a2006-04-12 16:20:43 +00002668/// TargetLowering::LowerArguments - This is the default LowerArguments
2669/// implementation, which just inserts a FORMAL_ARGUMENTS node. FIXME: When all
Chris Lattneraaa23d92006-05-16 22:53:20 +00002670/// targets are migrated to using FORMAL_ARGUMENTS, this hook should be
2671/// integrated into SDISel.
Chris Lattnerd3b504a2006-04-12 16:20:43 +00002672std::vector<SDOperand>
2673TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
2674 // Add CC# and isVararg as operands to the FORMAL_ARGUMENTS node.
2675 std::vector<SDOperand> Ops;
Chris Lattner3d826992006-05-16 06:45:34 +00002676 Ops.push_back(DAG.getRoot());
Chris Lattnerd3b504a2006-04-12 16:20:43 +00002677 Ops.push_back(DAG.getConstant(F.getCallingConv(), getPointerTy()));
2678 Ops.push_back(DAG.getConstant(F.isVarArg(), getPointerTy()));
2679
2680 // Add one result value for each formal argument.
2681 std::vector<MVT::ValueType> RetVals;
2682 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
2683 MVT::ValueType VT = getValueType(I->getType());
2684
2685 switch (getTypeAction(VT)) {
2686 default: assert(0 && "Unknown type action!");
2687 case Legal:
2688 RetVals.push_back(VT);
2689 break;
2690 case Promote:
2691 RetVals.push_back(getTypeToTransformTo(VT));
2692 break;
2693 case Expand:
2694 if (VT != MVT::Vector) {
2695 // If this is a large integer, it needs to be broken up into small
2696 // integers. Figure out what the destination type is and how many small
2697 // integers it turns into.
2698 MVT::ValueType NVT = getTypeToTransformTo(VT);
2699 unsigned NumVals = MVT::getSizeInBits(VT)/MVT::getSizeInBits(NVT);
2700 for (unsigned i = 0; i != NumVals; ++i)
2701 RetVals.push_back(NVT);
2702 } else {
2703 // Otherwise, this is a vector type. We only support legal vectors
2704 // right now.
2705 unsigned NumElems = cast<PackedType>(I->getType())->getNumElements();
2706 const Type *EltTy = cast<PackedType>(I->getType())->getElementType();
Evan Cheng3784f3c52006-04-27 08:29:42 +00002707
Chris Lattnerd3b504a2006-04-12 16:20:43 +00002708 // Figure out if there is a Packed type corresponding to this Vector
2709 // type. If so, convert to the packed type.
2710 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
2711 if (TVT != MVT::Other && isTypeLegal(TVT)) {
2712 RetVals.push_back(TVT);
2713 } else {
2714 assert(0 && "Don't support illegal by-val vector arguments yet!");
2715 }
2716 }
2717 break;
2718 }
2719 }
Evan Cheng9618df12006-04-25 23:03:35 +00002720
Chris Lattner3d826992006-05-16 06:45:34 +00002721 RetVals.push_back(MVT::Other);
Chris Lattnerd3b504a2006-04-12 16:20:43 +00002722
2723 // Create the node.
Chris Lattnerbd887772006-08-14 23:53:35 +00002724 SDNode *Result = DAG.getNode(ISD::FORMAL_ARGUMENTS,
2725 DAG.getNodeValueTypes(RetVals), RetVals.size(),
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002726 &Ops[0], Ops.size()).Val;
Chris Lattner3d826992006-05-16 06:45:34 +00002727
2728 DAG.setRoot(SDOperand(Result, Result->getNumValues()-1));
Chris Lattnerd3b504a2006-04-12 16:20:43 +00002729
2730 // Set up the return result vector.
2731 Ops.clear();
2732 unsigned i = 0;
2733 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
2734 MVT::ValueType VT = getValueType(I->getType());
2735
2736 switch (getTypeAction(VT)) {
2737 default: assert(0 && "Unknown type action!");
2738 case Legal:
2739 Ops.push_back(SDOperand(Result, i++));
2740 break;
2741 case Promote: {
2742 SDOperand Op(Result, i++);
2743 if (MVT::isInteger(VT)) {
2744 unsigned AssertOp = I->getType()->isSigned() ? ISD::AssertSext
2745 : ISD::AssertZext;
2746 Op = DAG.getNode(AssertOp, Op.getValueType(), Op, DAG.getValueType(VT));
2747 Op = DAG.getNode(ISD::TRUNCATE, VT, Op);
2748 } else {
2749 assert(MVT::isFloatingPoint(VT) && "Not int or FP?");
2750 Op = DAG.getNode(ISD::FP_ROUND, VT, Op);
2751 }
2752 Ops.push_back(Op);
2753 break;
2754 }
2755 case Expand:
2756 if (VT != MVT::Vector) {
2757 // If this is a large integer, it needs to be reassembled from small
2758 // integers. Figure out what the source elt type is and how many small
2759 // integers it is.
2760 MVT::ValueType NVT = getTypeToTransformTo(VT);
2761 unsigned NumVals = MVT::getSizeInBits(VT)/MVT::getSizeInBits(NVT);
2762 if (NumVals == 2) {
2763 SDOperand Lo = SDOperand(Result, i++);
2764 SDOperand Hi = SDOperand(Result, i++);
2765
2766 if (!isLittleEndian())
2767 std::swap(Lo, Hi);
2768
2769 Ops.push_back(DAG.getNode(ISD::BUILD_PAIR, VT, Lo, Hi));
2770 } else {
2771 // Value scalarized into many values. Unimp for now.
2772 assert(0 && "Cannot expand i64 -> i16 yet!");
2773 }
2774 } else {
2775 // Otherwise, this is a vector type. We only support legal vectors
2776 // right now.
Evan Chengd43c5c62006-04-28 05:25:15 +00002777 const PackedType *PTy = cast<PackedType>(I->getType());
2778 unsigned NumElems = PTy->getNumElements();
2779 const Type *EltTy = PTy->getElementType();
Evan Cheng3784f3c52006-04-27 08:29:42 +00002780
Chris Lattnerd3b504a2006-04-12 16:20:43 +00002781 // Figure out if there is a Packed type corresponding to this Vector
2782 // type. If so, convert to the packed type.
2783 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
Chris Lattner7949c2e2006-05-17 20:49:36 +00002784 if (TVT != MVT::Other && isTypeLegal(TVT)) {
Evan Chengd43c5c62006-04-28 05:25:15 +00002785 SDOperand N = SDOperand(Result, i++);
2786 // Handle copies from generic vectors to registers.
Chris Lattner7949c2e2006-05-17 20:49:36 +00002787 N = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, N,
2788 DAG.getConstant(NumElems, MVT::i32),
2789 DAG.getValueType(getValueType(EltTy)));
2790 Ops.push_back(N);
2791 } else {
Chris Lattnerd3b504a2006-04-12 16:20:43 +00002792 assert(0 && "Don't support illegal by-val vector arguments yet!");
Chris Lattnerb77ba732006-05-16 23:39:44 +00002793 abort();
Chris Lattnerd3b504a2006-04-12 16:20:43 +00002794 }
2795 }
2796 break;
2797 }
2798 }
2799 return Ops;
2800}
2801
Chris Lattneraaa23d92006-05-16 22:53:20 +00002802
2803/// TargetLowering::LowerCallTo - This is the default LowerCallTo
2804/// implementation, which just inserts an ISD::CALL node, which is later custom
2805/// lowered by the target to something concrete. FIXME: When all targets are
2806/// migrated to using ISD::CALL, this hook should be integrated into SDISel.
2807std::pair<SDOperand, SDOperand>
2808TargetLowering::LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg,
2809 unsigned CallingConv, bool isTailCall,
2810 SDOperand Callee,
2811 ArgListTy &Args, SelectionDAG &DAG) {
Chris Lattner65879ca2006-08-16 22:57:46 +00002812 SmallVector<SDOperand, 32> Ops;
Chris Lattneraaa23d92006-05-16 22:53:20 +00002813 Ops.push_back(Chain); // Op#0 - Chain
2814 Ops.push_back(DAG.getConstant(CallingConv, getPointerTy())); // Op#1 - CC
2815 Ops.push_back(DAG.getConstant(isVarArg, getPointerTy())); // Op#2 - VarArg
2816 Ops.push_back(DAG.getConstant(isTailCall, getPointerTy())); // Op#3 - Tail
2817 Ops.push_back(Callee);
2818
2819 // Handle all of the outgoing arguments.
2820 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
2821 MVT::ValueType VT = getValueType(Args[i].second);
2822 SDOperand Op = Args[i].first;
Evan Cheng45827712006-05-25 00:55:32 +00002823 bool isSigned = Args[i].second->isSigned();
Chris Lattneraaa23d92006-05-16 22:53:20 +00002824 switch (getTypeAction(VT)) {
2825 default: assert(0 && "Unknown type action!");
2826 case Legal:
2827 Ops.push_back(Op);
Evan Cheng21dee4e2006-05-26 23:13:20 +00002828 Ops.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattneraaa23d92006-05-16 22:53:20 +00002829 break;
2830 case Promote:
2831 if (MVT::isInteger(VT)) {
Evan Cheng45827712006-05-25 00:55:32 +00002832 unsigned ExtOp = isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Chris Lattneraaa23d92006-05-16 22:53:20 +00002833 Op = DAG.getNode(ExtOp, getTypeToTransformTo(VT), Op);
2834 } else {
2835 assert(MVT::isFloatingPoint(VT) && "Not int or FP?");
2836 Op = DAG.getNode(ISD::FP_EXTEND, getTypeToTransformTo(VT), Op);
2837 }
2838 Ops.push_back(Op);
Evan Cheng21dee4e2006-05-26 23:13:20 +00002839 Ops.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattneraaa23d92006-05-16 22:53:20 +00002840 break;
2841 case Expand:
2842 if (VT != MVT::Vector) {
2843 // If this is a large integer, it needs to be broken down into small
2844 // integers. Figure out what the source elt type is and how many small
2845 // integers it is.
2846 MVT::ValueType NVT = getTypeToTransformTo(VT);
2847 unsigned NumVals = MVT::getSizeInBits(VT)/MVT::getSizeInBits(NVT);
2848 if (NumVals == 2) {
2849 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, NVT, Op,
2850 DAG.getConstant(0, getPointerTy()));
2851 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, NVT, Op,
2852 DAG.getConstant(1, getPointerTy()));
2853 if (!isLittleEndian())
2854 std::swap(Lo, Hi);
2855
2856 Ops.push_back(Lo);
Evan Cheng21dee4e2006-05-26 23:13:20 +00002857 Ops.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattneraaa23d92006-05-16 22:53:20 +00002858 Ops.push_back(Hi);
Evan Cheng21dee4e2006-05-26 23:13:20 +00002859 Ops.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattneraaa23d92006-05-16 22:53:20 +00002860 } else {
2861 // Value scalarized into many values. Unimp for now.
2862 assert(0 && "Cannot expand i64 -> i16 yet!");
2863 }
2864 } else {
Chris Lattnerb77ba732006-05-16 23:39:44 +00002865 // Otherwise, this is a vector type. We only support legal vectors
2866 // right now.
2867 const PackedType *PTy = cast<PackedType>(Args[i].second);
2868 unsigned NumElems = PTy->getNumElements();
2869 const Type *EltTy = PTy->getElementType();
2870
2871 // Figure out if there is a Packed type corresponding to this Vector
2872 // type. If so, convert to the packed type.
2873 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
Chris Lattner938155c2006-05-17 20:43:21 +00002874 if (TVT != MVT::Other && isTypeLegal(TVT)) {
2875 // Insert a VBIT_CONVERT of the MVT::Vector type to the packed type.
2876 Op = DAG.getNode(ISD::VBIT_CONVERT, TVT, Op);
2877 Ops.push_back(Op);
Evan Cheng21dee4e2006-05-26 23:13:20 +00002878 Ops.push_back(DAG.getConstant(isSigned, MVT::i32));
Chris Lattner938155c2006-05-17 20:43:21 +00002879 } else {
Chris Lattnerb77ba732006-05-16 23:39:44 +00002880 assert(0 && "Don't support illegal by-val vector call args yet!");
2881 abort();
2882 }
Chris Lattneraaa23d92006-05-16 22:53:20 +00002883 }
2884 break;
2885 }
2886 }
2887
2888 // Figure out the result value types.
Chris Lattner65879ca2006-08-16 22:57:46 +00002889 SmallVector<MVT::ValueType, 4> RetTys;
Chris Lattneraaa23d92006-05-16 22:53:20 +00002890
2891 if (RetTy != Type::VoidTy) {
2892 MVT::ValueType VT = getValueType(RetTy);
2893 switch (getTypeAction(VT)) {
2894 default: assert(0 && "Unknown type action!");
2895 case Legal:
2896 RetTys.push_back(VT);
2897 break;
2898 case Promote:
2899 RetTys.push_back(getTypeToTransformTo(VT));
2900 break;
2901 case Expand:
2902 if (VT != MVT::Vector) {
2903 // If this is a large integer, it needs to be reassembled from small
2904 // integers. Figure out what the source elt type is and how many small
2905 // integers it is.
2906 MVT::ValueType NVT = getTypeToTransformTo(VT);
2907 unsigned NumVals = MVT::getSizeInBits(VT)/MVT::getSizeInBits(NVT);
2908 for (unsigned i = 0; i != NumVals; ++i)
2909 RetTys.push_back(NVT);
2910 } else {
Chris Lattnerb77ba732006-05-16 23:39:44 +00002911 // Otherwise, this is a vector type. We only support legal vectors
2912 // right now.
2913 const PackedType *PTy = cast<PackedType>(RetTy);
2914 unsigned NumElems = PTy->getNumElements();
2915 const Type *EltTy = PTy->getElementType();
2916
2917 // Figure out if there is a Packed type corresponding to this Vector
2918 // type. If so, convert to the packed type.
2919 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
2920 if (TVT != MVT::Other && isTypeLegal(TVT)) {
2921 RetTys.push_back(TVT);
2922 } else {
2923 assert(0 && "Don't support illegal by-val vector call results yet!");
2924 abort();
2925 }
Chris Lattneraaa23d92006-05-16 22:53:20 +00002926 }
2927 }
2928 }
2929
2930 RetTys.push_back(MVT::Other); // Always has a chain.
2931
2932 // Finally, create the CALL node.
Chris Lattner65879ca2006-08-16 22:57:46 +00002933 SDOperand Res = DAG.getNode(ISD::CALL,
2934 DAG.getVTList(&RetTys[0], RetTys.size()),
2935 &Ops[0], Ops.size());
Chris Lattneraaa23d92006-05-16 22:53:20 +00002936
2937 // This returns a pair of operands. The first element is the
2938 // return value for the function (if RetTy is not VoidTy). The second
2939 // element is the outgoing token chain.
2940 SDOperand ResVal;
2941 if (RetTys.size() != 1) {
2942 MVT::ValueType VT = getValueType(RetTy);
2943 if (RetTys.size() == 2) {
2944 ResVal = Res;
2945
2946 // If this value was promoted, truncate it down.
2947 if (ResVal.getValueType() != VT) {
Chris Lattnerb77ba732006-05-16 23:39:44 +00002948 if (VT == MVT::Vector) {
2949 // Insert a VBITCONVERT to convert from the packed result type to the
2950 // MVT::Vector type.
2951 unsigned NumElems = cast<PackedType>(RetTy)->getNumElements();
2952 const Type *EltTy = cast<PackedType>(RetTy)->getElementType();
2953
2954 // Figure out if there is a Packed type corresponding to this Vector
2955 // type. If so, convert to the packed type.
2956 MVT::ValueType TVT = MVT::getVectorType(getValueType(EltTy), NumElems);
2957 if (TVT != MVT::Other && isTypeLegal(TVT)) {
Chris Lattnerb77ba732006-05-16 23:39:44 +00002958 // Insert a VBIT_CONVERT of the FORMAL_ARGUMENTS to a
2959 // "N x PTyElementVT" MVT::Vector type.
2960 ResVal = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, ResVal,
Chris Lattner7949c2e2006-05-17 20:49:36 +00002961 DAG.getConstant(NumElems, MVT::i32),
2962 DAG.getValueType(getValueType(EltTy)));
Chris Lattnerb77ba732006-05-16 23:39:44 +00002963 } else {
2964 abort();
2965 }
2966 } else if (MVT::isInteger(VT)) {
Chris Lattneraaa23d92006-05-16 22:53:20 +00002967 unsigned AssertOp = RetTy->isSigned() ?
2968 ISD::AssertSext : ISD::AssertZext;
2969 ResVal = DAG.getNode(AssertOp, ResVal.getValueType(), ResVal,
2970 DAG.getValueType(VT));
2971 ResVal = DAG.getNode(ISD::TRUNCATE, VT, ResVal);
2972 } else {
2973 assert(MVT::isFloatingPoint(VT));
2974 ResVal = DAG.getNode(ISD::FP_ROUND, VT, ResVal);
2975 }
2976 }
2977 } else if (RetTys.size() == 3) {
2978 ResVal = DAG.getNode(ISD::BUILD_PAIR, VT,
2979 Res.getValue(0), Res.getValue(1));
2980
2981 } else {
2982 assert(0 && "Case not handled yet!");
2983 }
2984 }
2985
2986 return std::make_pair(ResVal, Res.getValue(Res.Val->getNumValues()-1));
2987}
2988
2989
2990
Chris Lattner58cfd792005-01-09 00:00:49 +00002991// It is always conservatively correct for llvm.returnaddress and
2992// llvm.frameaddress to return 0.
Chris Lattneraaa23d92006-05-16 22:53:20 +00002993//
2994// FIXME: Change this to insert a FRAMEADDR/RETURNADDR node, and have that be
2995// expanded to 0 if the target wants.
Chris Lattner58cfd792005-01-09 00:00:49 +00002996std::pair<SDOperand, SDOperand>
2997TargetLowering::LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain,
2998 unsigned Depth, SelectionDAG &DAG) {
2999 return std::make_pair(DAG.getConstant(0, getPointerTy()), Chain);
Chris Lattner7a60d912005-01-07 07:47:53 +00003000}
3001
Chris Lattner29dcc712005-05-14 05:50:48 +00003002SDOperand TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner897cd7d2005-01-16 07:28:41 +00003003 assert(0 && "LowerOperation not implemented for this target!");
3004 abort();
Misha Brukman73e929f2005-02-17 21:39:27 +00003005 return SDOperand();
Chris Lattner897cd7d2005-01-16 07:28:41 +00003006}
3007
Nate Begeman595ec732006-01-28 03:14:31 +00003008SDOperand TargetLowering::CustomPromoteOperation(SDOperand Op,
3009 SelectionDAG &DAG) {
3010 assert(0 && "CustomPromoteOperation not implemented for this target!");
3011 abort();
3012 return SDOperand();
3013}
3014
Chris Lattner58cfd792005-01-09 00:00:49 +00003015void SelectionDAGLowering::visitFrameReturnAddress(CallInst &I, bool isFrame) {
Reid Spencere0fc4df2006-10-20 07:07:24 +00003016 unsigned Depth = (unsigned)cast<ConstantInt>(I.getOperand(1))->getZExtValue();
Chris Lattner58cfd792005-01-09 00:00:49 +00003017 std::pair<SDOperand,SDOperand> Result =
Chris Lattner4108bb02005-01-17 19:43:36 +00003018 TLI.LowerFrameReturnAddress(isFrame, getRoot(), Depth, DAG);
Chris Lattner58cfd792005-01-09 00:00:49 +00003019 setValue(&I, Result.first);
3020 DAG.setRoot(Result.second);
Chris Lattner7a60d912005-01-07 07:47:53 +00003021}
3022
Evan Cheng6781b6e2006-02-15 21:59:04 +00003023/// getMemsetValue - Vectorized representation of the memset value
Evan Cheng81fcea82006-02-14 08:22:34 +00003024/// operand.
3025static SDOperand getMemsetValue(SDOperand Value, MVT::ValueType VT,
Evan Cheng93e48652006-02-15 22:12:35 +00003026 SelectionDAG &DAG) {
Evan Cheng81fcea82006-02-14 08:22:34 +00003027 MVT::ValueType CurVT = VT;
3028 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Value)) {
3029 uint64_t Val = C->getValue() & 255;
3030 unsigned Shift = 8;
3031 while (CurVT != MVT::i8) {
3032 Val = (Val << Shift) | Val;
3033 Shift <<= 1;
3034 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng81fcea82006-02-14 08:22:34 +00003035 }
3036 return DAG.getConstant(Val, VT);
3037 } else {
3038 Value = DAG.getNode(ISD::ZERO_EXTEND, VT, Value);
3039 unsigned Shift = 8;
3040 while (CurVT != MVT::i8) {
3041 Value =
3042 DAG.getNode(ISD::OR, VT,
3043 DAG.getNode(ISD::SHL, VT, Value,
3044 DAG.getConstant(Shift, MVT::i8)), Value);
3045 Shift <<= 1;
3046 CurVT = (MVT::ValueType)((unsigned)CurVT - 1);
Evan Cheng81fcea82006-02-14 08:22:34 +00003047 }
3048
3049 return Value;
3050 }
3051}
3052
Evan Cheng6781b6e2006-02-15 21:59:04 +00003053/// getMemsetStringVal - Similar to getMemsetValue. Except this is only
3054/// used when a memcpy is turned into a memset when the source is a constant
3055/// string ptr.
3056static SDOperand getMemsetStringVal(MVT::ValueType VT,
3057 SelectionDAG &DAG, TargetLowering &TLI,
3058 std::string &Str, unsigned Offset) {
3059 MVT::ValueType CurVT = VT;
3060 uint64_t Val = 0;
3061 unsigned MSB = getSizeInBits(VT) / 8;
3062 if (TLI.isLittleEndian())
3063 Offset = Offset + MSB - 1;
3064 for (unsigned i = 0; i != MSB; ++i) {
3065 Val = (Val << 8) | Str[Offset];
3066 Offset += TLI.isLittleEndian() ? -1 : 1;
3067 }
3068 return DAG.getConstant(Val, VT);
3069}
3070
Evan Cheng81fcea82006-02-14 08:22:34 +00003071/// getMemBasePlusOffset - Returns base and offset node for the
3072static SDOperand getMemBasePlusOffset(SDOperand Base, unsigned Offset,
3073 SelectionDAG &DAG, TargetLowering &TLI) {
3074 MVT::ValueType VT = Base.getValueType();
3075 return DAG.getNode(ISD::ADD, VT, Base, DAG.getConstant(Offset, VT));
3076}
3077
Evan Chengdb2a7a72006-02-14 20:12:38 +00003078/// MeetsMaxMemopRequirement - Determines if the number of memory ops required
Evan Chengd5026102006-02-14 09:11:59 +00003079/// to replace the memset / memcpy is below the threshold. It also returns the
3080/// types of the sequence of memory ops to perform memset / memcpy.
Evan Chengdb2a7a72006-02-14 20:12:38 +00003081static bool MeetsMaxMemopRequirement(std::vector<MVT::ValueType> &MemOps,
3082 unsigned Limit, uint64_t Size,
3083 unsigned Align, TargetLowering &TLI) {
Evan Cheng81fcea82006-02-14 08:22:34 +00003084 MVT::ValueType VT;
3085
3086 if (TLI.allowsUnalignedMemoryAccesses()) {
3087 VT = MVT::i64;
3088 } else {
3089 switch (Align & 7) {
3090 case 0:
3091 VT = MVT::i64;
3092 break;
3093 case 4:
3094 VT = MVT::i32;
3095 break;
3096 case 2:
3097 VT = MVT::i16;
3098 break;
3099 default:
3100 VT = MVT::i8;
3101 break;
3102 }
3103 }
3104
Evan Chengd5026102006-02-14 09:11:59 +00003105 MVT::ValueType LVT = MVT::i64;
3106 while (!TLI.isTypeLegal(LVT))
3107 LVT = (MVT::ValueType)((unsigned)LVT - 1);
3108 assert(MVT::isInteger(LVT));
Evan Cheng81fcea82006-02-14 08:22:34 +00003109
Evan Chengd5026102006-02-14 09:11:59 +00003110 if (VT > LVT)
3111 VT = LVT;
3112
Evan Cheng04514992006-02-14 23:05:54 +00003113 unsigned NumMemOps = 0;
Evan Cheng81fcea82006-02-14 08:22:34 +00003114 while (Size != 0) {
3115 unsigned VTSize = getSizeInBits(VT) / 8;
3116 while (VTSize > Size) {
3117 VT = (MVT::ValueType)((unsigned)VT - 1);
Evan Cheng81fcea82006-02-14 08:22:34 +00003118 VTSize >>= 1;
3119 }
Evan Chengd5026102006-02-14 09:11:59 +00003120 assert(MVT::isInteger(VT));
3121
3122 if (++NumMemOps > Limit)
3123 return false;
Evan Cheng81fcea82006-02-14 08:22:34 +00003124 MemOps.push_back(VT);
3125 Size -= VTSize;
3126 }
Evan Chengd5026102006-02-14 09:11:59 +00003127
3128 return true;
Evan Cheng81fcea82006-02-14 08:22:34 +00003129}
3130
Chris Lattner875def92005-01-11 05:56:49 +00003131void SelectionDAGLowering::visitMemIntrinsic(CallInst &I, unsigned Op) {
Evan Cheng81fcea82006-02-14 08:22:34 +00003132 SDOperand Op1 = getValue(I.getOperand(1));
3133 SDOperand Op2 = getValue(I.getOperand(2));
3134 SDOperand Op3 = getValue(I.getOperand(3));
3135 SDOperand Op4 = getValue(I.getOperand(4));
3136 unsigned Align = (unsigned)cast<ConstantSDNode>(Op4)->getValue();
3137 if (Align == 0) Align = 1;
3138
3139 if (ConstantSDNode *Size = dyn_cast<ConstantSDNode>(Op3)) {
3140 std::vector<MVT::ValueType> MemOps;
Evan Cheng81fcea82006-02-14 08:22:34 +00003141
3142 // Expand memset / memcpy to a series of load / store ops
3143 // if the size operand falls below a certain threshold.
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003144 SmallVector<SDOperand, 8> OutChains;
Evan Cheng81fcea82006-02-14 08:22:34 +00003145 switch (Op) {
Evan Cheng038521e2006-02-14 19:45:56 +00003146 default: break; // Do nothing for now.
Evan Cheng81fcea82006-02-14 08:22:34 +00003147 case ISD::MEMSET: {
Evan Chengdb2a7a72006-02-14 20:12:38 +00003148 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemset(),
3149 Size->getValue(), Align, TLI)) {
Evan Chengd5026102006-02-14 09:11:59 +00003150 unsigned NumMemOps = MemOps.size();
Evan Cheng81fcea82006-02-14 08:22:34 +00003151 unsigned Offset = 0;
3152 for (unsigned i = 0; i < NumMemOps; i++) {
3153 MVT::ValueType VT = MemOps[i];
3154 unsigned VTSize = getSizeInBits(VT) / 8;
Evan Cheng93e48652006-02-15 22:12:35 +00003155 SDOperand Value = getMemsetValue(Op2, VT, DAG);
Evan Chengdf9ac472006-10-05 23:01:46 +00003156 SDOperand Store = DAG.getStore(getRoot(), Value,
Chris Lattner6f87d182006-02-22 22:37:12 +00003157 getMemBasePlusOffset(Op1, Offset, DAG, TLI),
Evan Chengab51cf22006-10-13 21:14:26 +00003158 I.getOperand(1), Offset);
Evan Chenge2038bd2006-02-15 01:54:51 +00003159 OutChains.push_back(Store);
Evan Cheng81fcea82006-02-14 08:22:34 +00003160 Offset += VTSize;
3161 }
Evan Cheng81fcea82006-02-14 08:22:34 +00003162 }
Evan Chenge2038bd2006-02-15 01:54:51 +00003163 break;
Evan Cheng81fcea82006-02-14 08:22:34 +00003164 }
Evan Chenge2038bd2006-02-15 01:54:51 +00003165 case ISD::MEMCPY: {
3166 if (MeetsMaxMemopRequirement(MemOps, TLI.getMaxStoresPerMemcpy(),
3167 Size->getValue(), Align, TLI)) {
3168 unsigned NumMemOps = MemOps.size();
Evan Chengc3dcf5a2006-02-16 23:11:42 +00003169 unsigned SrcOff = 0, DstOff = 0, SrcDelta = 0;
Evan Cheng6781b6e2006-02-15 21:59:04 +00003170 GlobalAddressSDNode *G = NULL;
3171 std::string Str;
Evan Chengc3dcf5a2006-02-16 23:11:42 +00003172 bool CopyFromStr = false;
Evan Cheng6781b6e2006-02-15 21:59:04 +00003173
3174 if (Op2.getOpcode() == ISD::GlobalAddress)
3175 G = cast<GlobalAddressSDNode>(Op2);
3176 else if (Op2.getOpcode() == ISD::ADD &&
3177 Op2.getOperand(0).getOpcode() == ISD::GlobalAddress &&
3178 Op2.getOperand(1).getOpcode() == ISD::Constant) {
3179 G = cast<GlobalAddressSDNode>(Op2.getOperand(0));
Evan Chengc3dcf5a2006-02-16 23:11:42 +00003180 SrcDelta = cast<ConstantSDNode>(Op2.getOperand(1))->getValue();
Evan Cheng6781b6e2006-02-15 21:59:04 +00003181 }
3182 if (G) {
3183 GlobalVariable *GV = dyn_cast<GlobalVariable>(G->getGlobal());
Evan Chengc3dcf5a2006-02-16 23:11:42 +00003184 if (GV) {
Evan Cheng38280c02006-03-10 23:52:03 +00003185 Str = GV->getStringValue(false);
Evan Chengc3dcf5a2006-02-16 23:11:42 +00003186 if (!Str.empty()) {
3187 CopyFromStr = true;
3188 SrcOff += SrcDelta;
3189 }
3190 }
Evan Cheng6781b6e2006-02-15 21:59:04 +00003191 }
3192
Evan Chenge2038bd2006-02-15 01:54:51 +00003193 for (unsigned i = 0; i < NumMemOps; i++) {
3194 MVT::ValueType VT = MemOps[i];
3195 unsigned VTSize = getSizeInBits(VT) / 8;
Evan Cheng6781b6e2006-02-15 21:59:04 +00003196 SDOperand Value, Chain, Store;
3197
Evan Chengc3dcf5a2006-02-16 23:11:42 +00003198 if (CopyFromStr) {
Evan Cheng6781b6e2006-02-15 21:59:04 +00003199 Value = getMemsetStringVal(VT, DAG, TLI, Str, SrcOff);
3200 Chain = getRoot();
3201 Store =
Evan Chengdf9ac472006-10-05 23:01:46 +00003202 DAG.getStore(Chain, Value,
3203 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Evan Chengab51cf22006-10-13 21:14:26 +00003204 I.getOperand(1), DstOff);
Evan Cheng6781b6e2006-02-15 21:59:04 +00003205 } else {
3206 Value = DAG.getLoad(VT, getRoot(),
3207 getMemBasePlusOffset(Op2, SrcOff, DAG, TLI),
Evan Chenge71fe34d2006-10-09 20:57:25 +00003208 I.getOperand(2), SrcOff);
Evan Cheng6781b6e2006-02-15 21:59:04 +00003209 Chain = Value.getValue(1);
3210 Store =
Evan Chengdf9ac472006-10-05 23:01:46 +00003211 DAG.getStore(Chain, Value,
3212 getMemBasePlusOffset(Op1, DstOff, DAG, TLI),
Evan Chengab51cf22006-10-13 21:14:26 +00003213 I.getOperand(1), DstOff);
Evan Cheng6781b6e2006-02-15 21:59:04 +00003214 }
Evan Chenge2038bd2006-02-15 01:54:51 +00003215 OutChains.push_back(Store);
Evan Cheng6781b6e2006-02-15 21:59:04 +00003216 SrcOff += VTSize;
3217 DstOff += VTSize;
Evan Chenge2038bd2006-02-15 01:54:51 +00003218 }
3219 }
3220 break;
3221 }
3222 }
3223
3224 if (!OutChains.empty()) {
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003225 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
3226 &OutChains[0], OutChains.size()));
Evan Chenge2038bd2006-02-15 01:54:51 +00003227 return;
Evan Cheng81fcea82006-02-14 08:22:34 +00003228 }
3229 }
3230
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003231 DAG.setRoot(DAG.getNode(Op, MVT::Other, getRoot(), Op1, Op2, Op3, Op4));
Chris Lattner7a60d912005-01-07 07:47:53 +00003232}
3233
Chris Lattner875def92005-01-11 05:56:49 +00003234//===----------------------------------------------------------------------===//
3235// SelectionDAGISel code
3236//===----------------------------------------------------------------------===//
Chris Lattner7a60d912005-01-07 07:47:53 +00003237
3238unsigned SelectionDAGISel::MakeReg(MVT::ValueType VT) {
3239 return RegMap->createVirtualRegister(TLI.getRegClassFor(VT));
3240}
3241
Chris Lattnerc9950c12005-08-17 06:37:43 +00003242void SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
Chris Lattner1a908c82005-08-18 17:35:14 +00003243 // FIXME: we only modify the CFG to split critical edges. This
3244 // updates dom and loop info.
Jim Laskeydcb2b832006-10-16 20:52:31 +00003245 AU.addRequired<AliasAnalysis>();
Chris Lattnerc9950c12005-08-17 06:37:43 +00003246}
Chris Lattner7a60d912005-01-07 07:47:53 +00003247
Chris Lattner35397782005-12-05 07:10:48 +00003248
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003249/// OptimizeNoopCopyExpression - We have determined that the specified cast
3250/// instruction is a noop copy (e.g. it's casting from one pointer type to
3251/// another, int->uint, or int->sbyte on PPC.
3252///
3253/// Return true if any changes are made.
3254static bool OptimizeNoopCopyExpression(CastInst *CI) {
3255 BasicBlock *DefBB = CI->getParent();
3256
3257 /// InsertedCasts - Only insert a cast in each block once.
3258 std::map<BasicBlock*, CastInst*> InsertedCasts;
3259
3260 bool MadeChange = false;
3261 for (Value::use_iterator UI = CI->use_begin(), E = CI->use_end();
3262 UI != E; ) {
3263 Use &TheUse = UI.getUse();
3264 Instruction *User = cast<Instruction>(*UI);
3265
3266 // Figure out which BB this cast is used in. For PHI's this is the
3267 // appropriate predecessor block.
3268 BasicBlock *UserBB = User->getParent();
3269 if (PHINode *PN = dyn_cast<PHINode>(User)) {
3270 unsigned OpVal = UI.getOperandNo()/2;
3271 UserBB = PN->getIncomingBlock(OpVal);
3272 }
3273
3274 // Preincrement use iterator so we don't invalidate it.
3275 ++UI;
3276
3277 // If this user is in the same block as the cast, don't change the cast.
3278 if (UserBB == DefBB) continue;
3279
3280 // If we have already inserted a cast into this block, use it.
3281 CastInst *&InsertedCast = InsertedCasts[UserBB];
3282
3283 if (!InsertedCast) {
3284 BasicBlock::iterator InsertPt = UserBB->begin();
3285 while (isa<PHINode>(InsertPt)) ++InsertPt;
3286
3287 InsertedCast =
3288 new CastInst(CI->getOperand(0), CI->getType(), "", InsertPt);
3289 MadeChange = true;
3290 }
3291
3292 // Replace a use of the cast with a use of the new casat.
3293 TheUse = InsertedCast;
3294 }
3295
3296 // If we removed all uses, nuke the cast.
3297 if (CI->use_empty())
3298 CI->eraseFromParent();
3299
3300 return MadeChange;
3301}
3302
Chris Lattner35397782005-12-05 07:10:48 +00003303/// InsertGEPComputeCode - Insert code into BB to compute Ptr+PtrOffset,
3304/// casting to the type of GEPI.
Chris Lattner21cd9902006-05-06 09:10:37 +00003305static Instruction *InsertGEPComputeCode(Instruction *&V, BasicBlock *BB,
3306 Instruction *GEPI, Value *Ptr,
3307 Value *PtrOffset) {
Chris Lattner35397782005-12-05 07:10:48 +00003308 if (V) return V; // Already computed.
3309
3310 BasicBlock::iterator InsertPt;
3311 if (BB == GEPI->getParent()) {
3312 // If insert into the GEP's block, insert right after the GEP.
3313 InsertPt = GEPI;
3314 ++InsertPt;
3315 } else {
3316 // Otherwise, insert at the top of BB, after any PHI nodes
3317 InsertPt = BB->begin();
3318 while (isa<PHINode>(InsertPt)) ++InsertPt;
3319 }
3320
Chris Lattnerbe73d6e2005-12-08 08:00:12 +00003321 // If Ptr is itself a cast, but in some other BB, emit a copy of the cast into
3322 // BB so that there is only one value live across basic blocks (the cast
3323 // operand).
3324 if (CastInst *CI = dyn_cast<CastInst>(Ptr))
3325 if (CI->getParent() != BB && isa<PointerType>(CI->getOperand(0)->getType()))
3326 Ptr = new CastInst(CI->getOperand(0), CI->getType(), "", InsertPt);
3327
Chris Lattner35397782005-12-05 07:10:48 +00003328 // Add the offset, cast it to the right type.
3329 Ptr = BinaryOperator::createAdd(Ptr, PtrOffset, "", InsertPt);
Chris Lattner21cd9902006-05-06 09:10:37 +00003330 return V = new CastInst(Ptr, GEPI->getType(), "", InsertPt);
Chris Lattner35397782005-12-05 07:10:48 +00003331}
3332
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003333/// ReplaceUsesOfGEPInst - Replace all uses of RepPtr with inserted code to
3334/// compute its value. The RepPtr value can be computed with Ptr+PtrOffset. One
3335/// trivial way of doing this would be to evaluate Ptr+PtrOffset in RepPtr's
3336/// block, then ReplaceAllUsesWith'ing everything. However, we would prefer to
3337/// sink PtrOffset into user blocks where doing so will likely allow us to fold
3338/// the constant add into a load or store instruction. Additionally, if a user
3339/// is a pointer-pointer cast, we look through it to find its users.
3340static void ReplaceUsesOfGEPInst(Instruction *RepPtr, Value *Ptr,
3341 Constant *PtrOffset, BasicBlock *DefBB,
3342 GetElementPtrInst *GEPI,
Chris Lattner21cd9902006-05-06 09:10:37 +00003343 std::map<BasicBlock*,Instruction*> &InsertedExprs) {
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003344 while (!RepPtr->use_empty()) {
3345 Instruction *User = cast<Instruction>(RepPtr->use_back());
Chris Lattner7a3ecf72006-05-05 01:04:50 +00003346
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003347 // If the user is a Pointer-Pointer cast, recurse.
3348 if (isa<CastInst>(User) && isa<PointerType>(User->getType())) {
3349 ReplaceUsesOfGEPInst(User, Ptr, PtrOffset, DefBB, GEPI, InsertedExprs);
Chris Lattner7a3ecf72006-05-05 01:04:50 +00003350
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003351 // Drop the use of RepPtr. The cast is dead. Don't delete it now, else we
3352 // could invalidate an iterator.
3353 User->setOperand(0, UndefValue::get(RepPtr->getType()));
3354 continue;
Chris Lattner7a3ecf72006-05-05 01:04:50 +00003355 }
3356
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003357 // If this is a load of the pointer, or a store through the pointer, emit
3358 // the increment into the load/store block.
Chris Lattner21cd9902006-05-06 09:10:37 +00003359 Instruction *NewVal;
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003360 if (isa<LoadInst>(User) ||
3361 (isa<StoreInst>(User) && User->getOperand(0) != RepPtr)) {
3362 NewVal = InsertGEPComputeCode(InsertedExprs[User->getParent()],
3363 User->getParent(), GEPI,
3364 Ptr, PtrOffset);
3365 } else {
3366 // If this use is not foldable into the addressing mode, use a version
3367 // emitted in the GEP block.
3368 NewVal = InsertGEPComputeCode(InsertedExprs[DefBB], DefBB, GEPI,
3369 Ptr, PtrOffset);
3370 }
3371
Chris Lattner21cd9902006-05-06 09:10:37 +00003372 if (GEPI->getType() != RepPtr->getType()) {
3373 BasicBlock::iterator IP = NewVal;
3374 ++IP;
3375 NewVal = new CastInst(NewVal, RepPtr->getType(), "", IP);
3376 }
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003377 User->replaceUsesOfWith(RepPtr, NewVal);
Chris Lattner7a3ecf72006-05-05 01:04:50 +00003378 }
3379}
Chris Lattner35397782005-12-05 07:10:48 +00003380
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003381
Chris Lattner35397782005-12-05 07:10:48 +00003382/// OptimizeGEPExpression - Since we are doing basic-block-at-a-time instruction
3383/// selection, we want to be a bit careful about some things. In particular, if
3384/// we have a GEP instruction that is used in a different block than it is
3385/// defined, the addressing expression of the GEP cannot be folded into loads or
3386/// stores that use it. In this case, decompose the GEP and move constant
3387/// indices into blocks that use it.
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003388static bool OptimizeGEPExpression(GetElementPtrInst *GEPI,
Owen Anderson20a631f2006-05-03 01:29:57 +00003389 const TargetData *TD) {
Chris Lattner35397782005-12-05 07:10:48 +00003390 // If this GEP is only used inside the block it is defined in, there is no
3391 // need to rewrite it.
3392 bool isUsedOutsideDefBB = false;
3393 BasicBlock *DefBB = GEPI->getParent();
3394 for (Value::use_iterator UI = GEPI->use_begin(), E = GEPI->use_end();
3395 UI != E; ++UI) {
3396 if (cast<Instruction>(*UI)->getParent() != DefBB) {
3397 isUsedOutsideDefBB = true;
3398 break;
3399 }
3400 }
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003401 if (!isUsedOutsideDefBB) return false;
Chris Lattner35397782005-12-05 07:10:48 +00003402
3403 // If this GEP has no non-zero constant indices, there is nothing we can do,
3404 // ignore it.
3405 bool hasConstantIndex = false;
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003406 bool hasVariableIndex = false;
Chris Lattner35397782005-12-05 07:10:48 +00003407 for (GetElementPtrInst::op_iterator OI = GEPI->op_begin()+1,
3408 E = GEPI->op_end(); OI != E; ++OI) {
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003409 if (ConstantInt *CI = dyn_cast<ConstantInt>(*OI)) {
Reid Spencere0fc4df2006-10-20 07:07:24 +00003410 if (CI->getZExtValue()) {
Chris Lattner35397782005-12-05 07:10:48 +00003411 hasConstantIndex = true;
3412 break;
3413 }
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003414 } else {
3415 hasVariableIndex = true;
3416 }
Chris Lattner35397782005-12-05 07:10:48 +00003417 }
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003418
3419 // If this is a "GEP X, 0, 0, 0", turn this into a cast.
3420 if (!hasConstantIndex && !hasVariableIndex) {
3421 Value *NC = new CastInst(GEPI->getOperand(0), GEPI->getType(),
3422 GEPI->getName(), GEPI);
3423 GEPI->replaceAllUsesWith(NC);
3424 GEPI->eraseFromParent();
3425 return true;
3426 }
3427
Chris Lattnerf1a54c02005-12-11 09:05:13 +00003428 // If this is a GEP &Alloca, 0, 0, forward subst the frame index into uses.
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003429 if (!hasConstantIndex && !isa<AllocaInst>(GEPI->getOperand(0)))
3430 return false;
Chris Lattner35397782005-12-05 07:10:48 +00003431
3432 // Otherwise, decompose the GEP instruction into multiplies and adds. Sum the
3433 // constant offset (which we now know is non-zero) and deal with it later.
3434 uint64_t ConstantOffset = 0;
Owen Anderson20a631f2006-05-03 01:29:57 +00003435 const Type *UIntPtrTy = TD->getIntPtrType();
Chris Lattner35397782005-12-05 07:10:48 +00003436 Value *Ptr = new CastInst(GEPI->getOperand(0), UIntPtrTy, "", GEPI);
3437 const Type *Ty = GEPI->getOperand(0)->getType();
3438
3439 for (GetElementPtrInst::op_iterator OI = GEPI->op_begin()+1,
3440 E = GEPI->op_end(); OI != E; ++OI) {
3441 Value *Idx = *OI;
3442 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
Reid Spencere0fc4df2006-10-20 07:07:24 +00003443 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
Chris Lattner35397782005-12-05 07:10:48 +00003444 if (Field)
Owen Anderson20a631f2006-05-03 01:29:57 +00003445 ConstantOffset += TD->getStructLayout(StTy)->MemberOffsets[Field];
Chris Lattner35397782005-12-05 07:10:48 +00003446 Ty = StTy->getElementType(Field);
3447 } else {
3448 Ty = cast<SequentialType>(Ty)->getElementType();
3449
3450 // Handle constant subscripts.
3451 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Reid Spencere0fc4df2006-10-20 07:07:24 +00003452 if (CI->getZExtValue() == 0) continue;
3453 if (CI->getType()->isSigned())
3454 ConstantOffset += (int64_t)TD->getTypeSize(Ty)*CI->getSExtValue();
Chris Lattner35397782005-12-05 07:10:48 +00003455 else
Reid Spencere0fc4df2006-10-20 07:07:24 +00003456 ConstantOffset += TD->getTypeSize(Ty)*CI->getZExtValue();
Chris Lattner35397782005-12-05 07:10:48 +00003457 continue;
3458 }
3459
3460 // Ptr = Ptr + Idx * ElementSize;
3461
3462 // Cast Idx to UIntPtrTy if needed.
3463 Idx = new CastInst(Idx, UIntPtrTy, "", GEPI);
3464
Owen Anderson20a631f2006-05-03 01:29:57 +00003465 uint64_t ElementSize = TD->getTypeSize(Ty);
Chris Lattner35397782005-12-05 07:10:48 +00003466 // Mask off bits that should not be set.
3467 ElementSize &= ~0ULL >> (64-UIntPtrTy->getPrimitiveSizeInBits());
Reid Spencere0fc4df2006-10-20 07:07:24 +00003468 Constant *SizeCst = ConstantInt::get(UIntPtrTy, ElementSize);
Chris Lattner35397782005-12-05 07:10:48 +00003469
3470 // Multiply by the element size and add to the base.
3471 Idx = BinaryOperator::createMul(Idx, SizeCst, "", GEPI);
3472 Ptr = BinaryOperator::createAdd(Ptr, Idx, "", GEPI);
3473 }
3474 }
3475
3476 // Make sure that the offset fits in uintptr_t.
3477 ConstantOffset &= ~0ULL >> (64-UIntPtrTy->getPrimitiveSizeInBits());
Reid Spencere0fc4df2006-10-20 07:07:24 +00003478 Constant *PtrOffset = ConstantInt::get(UIntPtrTy, ConstantOffset);
Chris Lattner35397782005-12-05 07:10:48 +00003479
3480 // Okay, we have now emitted all of the variable index parts to the BB that
3481 // the GEP is defined in. Loop over all of the using instructions, inserting
3482 // an "add Ptr, ConstantOffset" into each block that uses it and update the
Chris Lattnerbe73d6e2005-12-08 08:00:12 +00003483 // instruction to use the newly computed value, making GEPI dead. When the
3484 // user is a load or store instruction address, we emit the add into the user
3485 // block, otherwise we use a canonical version right next to the gep (these
3486 // won't be foldable as addresses, so we might as well share the computation).
3487
Chris Lattner21cd9902006-05-06 09:10:37 +00003488 std::map<BasicBlock*,Instruction*> InsertedExprs;
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003489 ReplaceUsesOfGEPInst(GEPI, Ptr, PtrOffset, DefBB, GEPI, InsertedExprs);
Chris Lattner35397782005-12-05 07:10:48 +00003490
3491 // Finally, the GEP is dead, remove it.
3492 GEPI->eraseFromParent();
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003493
3494 return true;
Chris Lattner35397782005-12-05 07:10:48 +00003495}
3496
Chris Lattnerbba52192006-10-28 19:22:10 +00003497
3498/// SplitEdgeNicely - Split the critical edge from TI to it's specified
3499/// successor if it will improve codegen. We only do this if the successor has
3500/// phi nodes (otherwise critical edges are ok). If there is already another
3501/// predecessor of the succ that is empty (and thus has no phi nodes), use it
3502/// instead of introducing a new block.
3503static void SplitEdgeNicely(TerminatorInst *TI, unsigned SuccNum, Pass *P) {
3504 BasicBlock *TIBB = TI->getParent();
3505 BasicBlock *Dest = TI->getSuccessor(SuccNum);
3506 assert(isa<PHINode>(Dest->begin()) &&
3507 "This should only be called if Dest has a PHI!");
3508
3509 /// TIPHIValues - This array is lazily computed to determine the values of
3510 /// PHIs in Dest that TI would provide.
3511 std::vector<Value*> TIPHIValues;
3512
3513 // Check to see if Dest has any blocks that can be used as a split edge for
3514 // this terminator.
3515 for (pred_iterator PI = pred_begin(Dest), E = pred_end(Dest); PI != E; ++PI) {
3516 BasicBlock *Pred = *PI;
3517 // To be usable, the pred has to end with an uncond branch to the dest.
3518 BranchInst *PredBr = dyn_cast<BranchInst>(Pred->getTerminator());
3519 if (!PredBr || !PredBr->isUnconditional() ||
3520 // Must be empty other than the branch.
3521 &Pred->front() != PredBr)
3522 continue;
3523
3524 // Finally, since we know that Dest has phi nodes in it, we have to make
3525 // sure that jumping to Pred will have the same affect as going to Dest in
3526 // terms of PHI values.
3527 PHINode *PN;
3528 unsigned PHINo = 0;
3529 bool FoundMatch = true;
3530 for (BasicBlock::iterator I = Dest->begin();
3531 (PN = dyn_cast<PHINode>(I)); ++I, ++PHINo) {
3532 if (PHINo == TIPHIValues.size())
3533 TIPHIValues.push_back(PN->getIncomingValueForBlock(TIBB));
3534
3535 // If the PHI entry doesn't work, we can't use this pred.
3536 if (TIPHIValues[PHINo] != PN->getIncomingValueForBlock(Pred)) {
3537 FoundMatch = false;
3538 break;
3539 }
3540 }
3541
3542 // If we found a workable predecessor, change TI to branch to Succ.
3543 if (FoundMatch) {
3544 Dest->removePredecessor(TIBB);
3545 TI->setSuccessor(SuccNum, Pred);
3546 return;
3547 }
3548 }
3549
3550 SplitCriticalEdge(TI, SuccNum, P, true);
3551}
3552
3553
Chris Lattner7a60d912005-01-07 07:47:53 +00003554bool SelectionDAGISel::runOnFunction(Function &Fn) {
3555 MachineFunction &MF = MachineFunction::construct(&Fn, TLI.getTargetMachine());
3556 RegMap = MF.getSSARegMap();
3557 DEBUG(std::cerr << "\n\n\n=== " << Fn.getName() << "\n");
3558
Chris Lattner3e6b1c62006-10-28 17:04:37 +00003559 // First, split all critical edges.
Chris Lattner35397782005-12-05 07:10:48 +00003560 //
Chris Lattner7a3ecf72006-05-05 01:04:50 +00003561 // In this pass we also look for GEP and cast instructions that are used
3562 // across basic blocks and rewrite them to improve basic-block-at-a-time
3563 // selection.
3564 //
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003565 bool MadeChange = true;
3566 while (MadeChange) {
3567 MadeChange = false;
Chris Lattner1a908c82005-08-18 17:35:14 +00003568 for (Function::iterator BB = Fn.begin(), E = Fn.end(); BB != E; ++BB) {
Chris Lattnerbba52192006-10-28 19:22:10 +00003569 // Split all critical edges where the dest block has a PHI.
Chris Lattner3e6b1c62006-10-28 17:04:37 +00003570 TerminatorInst *BBTI = BB->getTerminator();
3571 if (BBTI->getNumSuccessors() > 1) {
3572 for (unsigned i = 0, e = BBTI->getNumSuccessors(); i != e; ++i)
Chris Lattnerbba52192006-10-28 19:22:10 +00003573 if (isa<PHINode>(BBTI->getSuccessor(i)->begin()) &&
3574 isCriticalEdge(BBTI, i, true))
3575 SplitEdgeNicely(BBTI, i, this);
Chris Lattner3e6b1c62006-10-28 17:04:37 +00003576 }
3577
Chris Lattner35397782005-12-05 07:10:48 +00003578
Chris Lattnera9caf952006-09-28 06:17:10 +00003579 for (BasicBlock::iterator BBI = BB->begin(), E = BB->end(); BBI != E; ) {
Chris Lattner7a3ecf72006-05-05 01:04:50 +00003580 Instruction *I = BBI++;
3581 if (GetElementPtrInst *GEPI = dyn_cast<GetElementPtrInst>(I)) {
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003582 MadeChange |= OptimizeGEPExpression(GEPI, TLI.getTargetData());
Chris Lattner7a3ecf72006-05-05 01:04:50 +00003583 } else if (CastInst *CI = dyn_cast<CastInst>(I)) {
Chris Lattner84cc1f72006-09-13 06:02:42 +00003584 // If the source of the cast is a constant, then this should have
3585 // already been constant folded. The only reason NOT to constant fold
3586 // it is if something (e.g. LSR) was careful to place the constant
3587 // evaluation in a block other than then one that uses it (e.g. to hoist
3588 // the address of globals out of a loop). If this is the case, we don't
3589 // want to forward-subst the cast.
3590 if (isa<Constant>(CI->getOperand(0)))
3591 continue;
3592
Chris Lattner7a3ecf72006-05-05 01:04:50 +00003593 // If this is a noop copy, sink it into user blocks to reduce the number
3594 // of virtual registers that must be created and coallesced.
3595 MVT::ValueType SrcVT = TLI.getValueType(CI->getOperand(0)->getType());
3596 MVT::ValueType DstVT = TLI.getValueType(CI->getType());
3597
3598 // This is an fp<->int conversion?
3599 if (MVT::isInteger(SrcVT) != MVT::isInteger(DstVT))
3600 continue;
3601
3602 // If this is an extension, it will be a zero or sign extension, which
3603 // isn't a noop.
3604 if (SrcVT < DstVT) continue;
3605
3606 // If these values will be promoted, find out what they will be promoted
3607 // to. This helps us consider truncates on PPC as noop copies when they
3608 // are.
3609 if (TLI.getTypeAction(SrcVT) == TargetLowering::Promote)
3610 SrcVT = TLI.getTypeToTransformTo(SrcVT);
3611 if (TLI.getTypeAction(DstVT) == TargetLowering::Promote)
3612 DstVT = TLI.getTypeToTransformTo(DstVT);
3613
3614 // If, after promotion, these are the same types, this is a noop copy.
3615 if (SrcVT == DstVT)
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003616 MadeChange |= OptimizeNoopCopyExpression(CI);
Chris Lattner7a3ecf72006-05-05 01:04:50 +00003617 }
3618 }
Chris Lattner1a908c82005-08-18 17:35:14 +00003619 }
Chris Lattner3e3f2c62006-05-05 21:17:49 +00003620 }
Chris Lattnercd6f0f42005-11-09 19:44:01 +00003621
Chris Lattner7a60d912005-01-07 07:47:53 +00003622 FunctionLoweringInfo FuncInfo(TLI, Fn, MF);
3623
3624 for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
3625 SelectBasicBlock(I, MF, FuncInfo);
Misha Brukman835702a2005-04-21 22:36:52 +00003626
Chris Lattner7a60d912005-01-07 07:47:53 +00003627 return true;
3628}
3629
Chris Lattnered0110b2006-10-27 21:36:01 +00003630SDOperand SelectionDAGLowering::CopyValueToVirtualRegister(Value *V,
3631 unsigned Reg) {
3632 SDOperand Op = getValue(V);
Chris Lattnere727af02005-01-13 20:50:02 +00003633 assert((Op.getOpcode() != ISD::CopyFromReg ||
Chris Lattner33182322005-08-16 21:55:35 +00003634 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
Chris Lattnere727af02005-01-13 20:50:02 +00003635 "Copy from a reg to the same reg!");
Chris Lattner33182322005-08-16 21:55:35 +00003636
3637 // If this type is not legal, we must make sure to not create an invalid
3638 // register use.
3639 MVT::ValueType SrcVT = Op.getValueType();
3640 MVT::ValueType DestVT = TLI.getTypeToTransformTo(SrcVT);
Chris Lattner33182322005-08-16 21:55:35 +00003641 if (SrcVT == DestVT) {
Chris Lattnered0110b2006-10-27 21:36:01 +00003642 return DAG.getCopyToReg(getRoot(), Reg, Op);
Chris Lattner672a42d2006-03-21 19:20:37 +00003643 } else if (SrcVT == MVT::Vector) {
Chris Lattner5fe1f542006-03-31 02:06:56 +00003644 // Handle copies from generic vectors to registers.
3645 MVT::ValueType PTyElementVT, PTyLegalElementVT;
3646 unsigned NE = TLI.getPackedTypeBreakdown(cast<PackedType>(V->getType()),
3647 PTyElementVT, PTyLegalElementVT);
Chris Lattner672a42d2006-03-21 19:20:37 +00003648
Chris Lattner5fe1f542006-03-31 02:06:56 +00003649 // Insert a VBIT_CONVERT of the input vector to a "N x PTyElementVT"
3650 // MVT::Vector type.
3651 Op = DAG.getNode(ISD::VBIT_CONVERT, MVT::Vector, Op,
3652 DAG.getConstant(NE, MVT::i32),
3653 DAG.getValueType(PTyElementVT));
Chris Lattner672a42d2006-03-21 19:20:37 +00003654
Chris Lattner5fe1f542006-03-31 02:06:56 +00003655 // Loop over all of the elements of the resultant vector,
3656 // VEXTRACT_VECTOR_ELT'ing them, converting them to PTyLegalElementVT, then
3657 // copying them into output registers.
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003658 SmallVector<SDOperand, 8> OutChains;
Chris Lattnered0110b2006-10-27 21:36:01 +00003659 SDOperand Root = getRoot();
Chris Lattner5fe1f542006-03-31 02:06:56 +00003660 for (unsigned i = 0; i != NE; ++i) {
3661 SDOperand Elt = DAG.getNode(ISD::VEXTRACT_VECTOR_ELT, PTyElementVT,
Evan Chengef9e07d2006-06-15 08:11:54 +00003662 Op, DAG.getConstant(i, TLI.getPointerTy()));
Chris Lattner5fe1f542006-03-31 02:06:56 +00003663 if (PTyElementVT == PTyLegalElementVT) {
3664 // Elements are legal.
3665 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Elt));
3666 } else if (PTyLegalElementVT > PTyElementVT) {
3667 // Elements are promoted.
3668 if (MVT::isFloatingPoint(PTyLegalElementVT))
3669 Elt = DAG.getNode(ISD::FP_EXTEND, PTyLegalElementVT, Elt);
3670 else
3671 Elt = DAG.getNode(ISD::ANY_EXTEND, PTyLegalElementVT, Elt);
3672 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Elt));
3673 } else {
3674 // Elements are expanded.
3675 // The src value is expanded into multiple registers.
3676 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, PTyLegalElementVT,
Evan Chengef9e07d2006-06-15 08:11:54 +00003677 Elt, DAG.getConstant(0, TLI.getPointerTy()));
Chris Lattner5fe1f542006-03-31 02:06:56 +00003678 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, PTyLegalElementVT,
Evan Chengef9e07d2006-06-15 08:11:54 +00003679 Elt, DAG.getConstant(1, TLI.getPointerTy()));
Chris Lattner5fe1f542006-03-31 02:06:56 +00003680 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Lo));
3681 OutChains.push_back(DAG.getCopyToReg(Root, Reg++, Hi));
3682 }
Chris Lattner672a42d2006-03-21 19:20:37 +00003683 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003684 return DAG.getNode(ISD::TokenFactor, MVT::Other,
3685 &OutChains[0], OutChains.size());
Chris Lattner33182322005-08-16 21:55:35 +00003686 } else if (SrcVT < DestVT) {
3687 // The src value is promoted to the register.
Chris Lattnerba28c272005-08-17 06:06:25 +00003688 if (MVT::isFloatingPoint(SrcVT))
3689 Op = DAG.getNode(ISD::FP_EXTEND, DestVT, Op);
3690 else
Chris Lattnera66403d2005-09-02 00:19:37 +00003691 Op = DAG.getNode(ISD::ANY_EXTEND, DestVT, Op);
Chris Lattnered0110b2006-10-27 21:36:01 +00003692 return DAG.getCopyToReg(getRoot(), Reg, Op);
Chris Lattner33182322005-08-16 21:55:35 +00003693 } else {
3694 // The src value is expanded into multiple registers.
3695 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DestVT,
Evan Chengef9e07d2006-06-15 08:11:54 +00003696 Op, DAG.getConstant(0, TLI.getPointerTy()));
Chris Lattner33182322005-08-16 21:55:35 +00003697 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DestVT,
Evan Chengef9e07d2006-06-15 08:11:54 +00003698 Op, DAG.getConstant(1, TLI.getPointerTy()));
Chris Lattnered0110b2006-10-27 21:36:01 +00003699 Op = DAG.getCopyToReg(getRoot(), Reg, Lo);
Chris Lattner33182322005-08-16 21:55:35 +00003700 return DAG.getCopyToReg(Op, Reg+1, Hi);
3701 }
Chris Lattner7a60d912005-01-07 07:47:53 +00003702}
3703
Chris Lattner16f64df2005-01-17 17:15:02 +00003704void SelectionDAGISel::
3705LowerArguments(BasicBlock *BB, SelectionDAGLowering &SDL,
3706 std::vector<SDOperand> &UnorderedChains) {
3707 // If this is the entry block, emit arguments.
3708 Function &F = *BB->getParent();
Chris Lattnere3c2cf42005-01-17 17:55:19 +00003709 FunctionLoweringInfo &FuncInfo = SDL.FuncInfo;
Chris Lattner6871b232005-10-30 19:42:35 +00003710 SDOperand OldRoot = SDL.DAG.getRoot();
3711 std::vector<SDOperand> Args = TLI.LowerArguments(F, SDL.DAG);
Chris Lattner16f64df2005-01-17 17:15:02 +00003712
Chris Lattner6871b232005-10-30 19:42:35 +00003713 unsigned a = 0;
3714 for (Function::arg_iterator AI = F.arg_begin(), E = F.arg_end();
3715 AI != E; ++AI, ++a)
3716 if (!AI->use_empty()) {
3717 SDL.setValue(AI, Args[a]);
Evan Cheng3784f3c52006-04-27 08:29:42 +00003718
Chris Lattner6871b232005-10-30 19:42:35 +00003719 // If this argument is live outside of the entry block, insert a copy from
3720 // whereever we got it to the vreg that other BB's will reference it as.
3721 if (FuncInfo.ValueMap.count(AI)) {
3722 SDOperand Copy =
Chris Lattnered0110b2006-10-27 21:36:01 +00003723 SDL.CopyValueToVirtualRegister(AI, FuncInfo.ValueMap[AI]);
Chris Lattner6871b232005-10-30 19:42:35 +00003724 UnorderedChains.push_back(Copy);
3725 }
Chris Lattnere3c2cf42005-01-17 17:55:19 +00003726 }
Chris Lattner6871b232005-10-30 19:42:35 +00003727
Chris Lattner6871b232005-10-30 19:42:35 +00003728 // Finally, if the target has anything special to do, allow it to do so.
Chris Lattner957cb672006-05-16 06:10:58 +00003729 // FIXME: this should insert code into the DAG!
Chris Lattner6871b232005-10-30 19:42:35 +00003730 EmitFunctionEntryCode(F, SDL.DAG.getMachineFunction());
Chris Lattner16f64df2005-01-17 17:15:02 +00003731}
3732
Chris Lattner7a60d912005-01-07 07:47:53 +00003733void SelectionDAGISel::BuildSelectionDAG(SelectionDAG &DAG, BasicBlock *LLVMBB,
3734 std::vector<std::pair<MachineInstr*, unsigned> > &PHINodesToUpdate,
Nate Begemaned728c12006-03-27 01:32:24 +00003735 FunctionLoweringInfo &FuncInfo) {
Chris Lattner7a60d912005-01-07 07:47:53 +00003736 SelectionDAGLowering SDL(DAG, TLI, FuncInfo);
Chris Lattner718b5c22005-01-13 17:59:43 +00003737
3738 std::vector<SDOperand> UnorderedChains;
Misha Brukman835702a2005-04-21 22:36:52 +00003739
Chris Lattner6871b232005-10-30 19:42:35 +00003740 // Lower any arguments needed in this block if this is the entry block.
3741 if (LLVMBB == &LLVMBB->getParent()->front())
3742 LowerArguments(LLVMBB, SDL, UnorderedChains);
Chris Lattner7a60d912005-01-07 07:47:53 +00003743
3744 BB = FuncInfo.MBBMap[LLVMBB];
3745 SDL.setCurrentBasicBlock(BB);
3746
3747 // Lower all of the non-terminator instructions.
3748 for (BasicBlock::iterator I = LLVMBB->begin(), E = --LLVMBB->end();
3749 I != E; ++I)
3750 SDL.visit(*I);
Nate Begemaned728c12006-03-27 01:32:24 +00003751
Chris Lattner7a60d912005-01-07 07:47:53 +00003752 // Ensure that all instructions which are used outside of their defining
3753 // blocks are available as virtual registers.
3754 for (BasicBlock::iterator I = LLVMBB->begin(), E = LLVMBB->end(); I != E;++I)
Chris Lattner613f79f2005-01-11 22:03:46 +00003755 if (!I->use_empty() && !isa<PHINode>(I)) {
Chris Lattnera2c5d912005-01-09 01:16:24 +00003756 std::map<const Value*, unsigned>::iterator VMI =FuncInfo.ValueMap.find(I);
Chris Lattner7a60d912005-01-07 07:47:53 +00003757 if (VMI != FuncInfo.ValueMap.end())
Chris Lattner718b5c22005-01-13 17:59:43 +00003758 UnorderedChains.push_back(
Chris Lattnered0110b2006-10-27 21:36:01 +00003759 SDL.CopyValueToVirtualRegister(I, VMI->second));
Chris Lattner7a60d912005-01-07 07:47:53 +00003760 }
3761
3762 // Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
3763 // ensure constants are generated when needed. Remember the virtual registers
3764 // that need to be added to the Machine PHI nodes as input. We cannot just
3765 // directly add them, because expansion might result in multiple MBB's for one
3766 // BB. As such, the start of the BB might correspond to a different MBB than
3767 // the end.
Misha Brukman835702a2005-04-21 22:36:52 +00003768 //
Chris Lattner84a03502006-10-27 23:50:33 +00003769 TerminatorInst *TI = LLVMBB->getTerminator();
Chris Lattner7a60d912005-01-07 07:47:53 +00003770
3771 // Emit constants only once even if used by multiple PHI nodes.
3772 std::map<Constant*, unsigned> ConstantsOut;
Chris Lattner707339a52006-09-07 01:59:34 +00003773
Chris Lattner84a03502006-10-27 23:50:33 +00003774 // Vector bool would be better, but vector<bool> is really slow.
3775 std::vector<unsigned char> SuccsHandled;
3776 if (TI->getNumSuccessors())
3777 SuccsHandled.resize(BB->getParent()->getNumBlockIDs());
3778
Chris Lattner7a60d912005-01-07 07:47:53 +00003779 // Check successor nodes PHI nodes that expect a constant to be available from
3780 // this block.
Chris Lattner7a60d912005-01-07 07:47:53 +00003781 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
3782 BasicBlock *SuccBB = TI->getSuccessor(succ);
Chris Lattner707339a52006-09-07 01:59:34 +00003783 if (!isa<PHINode>(SuccBB->begin())) continue;
Chris Lattner84a03502006-10-27 23:50:33 +00003784 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Chris Lattner707339a52006-09-07 01:59:34 +00003785
Chris Lattner84a03502006-10-27 23:50:33 +00003786 // If this terminator has multiple identical successors (common for
3787 // switches), only handle each succ once.
3788 unsigned SuccMBBNo = SuccMBB->getNumber();
3789 if (SuccsHandled[SuccMBBNo]) continue;
3790 SuccsHandled[SuccMBBNo] = true;
3791
3792 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Chris Lattner7a60d912005-01-07 07:47:53 +00003793 PHINode *PN;
3794
3795 // At this point we know that there is a 1-1 correspondence between LLVM PHI
3796 // nodes and Machine PHI nodes, but the incoming operands have not been
3797 // emitted yet.
3798 for (BasicBlock::iterator I = SuccBB->begin();
Chris Lattner84a03502006-10-27 23:50:33 +00003799 (PN = dyn_cast<PHINode>(I)); ++I) {
3800 // Ignore dead phi's.
3801 if (PN->use_empty()) continue;
3802
3803 unsigned Reg;
3804 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
3805 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
3806 unsigned &RegOut = ConstantsOut[C];
3807 if (RegOut == 0) {
3808 RegOut = FuncInfo.CreateRegForValue(C);
3809 UnorderedChains.push_back(
3810 SDL.CopyValueToVirtualRegister(C, RegOut));
Chris Lattner7a60d912005-01-07 07:47:53 +00003811 }
Chris Lattner84a03502006-10-27 23:50:33 +00003812 Reg = RegOut;
3813 } else {
3814 Reg = FuncInfo.ValueMap[PHIOp];
3815 if (Reg == 0) {
3816 assert(isa<AllocaInst>(PHIOp) &&
3817 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
3818 "Didn't codegen value into a register!??");
3819 Reg = FuncInfo.CreateRegForValue(PHIOp);
3820 UnorderedChains.push_back(
3821 SDL.CopyValueToVirtualRegister(PHIOp, Reg));
Chris Lattnerba380352006-03-31 02:12:18 +00003822 }
Chris Lattner7a60d912005-01-07 07:47:53 +00003823 }
Chris Lattner84a03502006-10-27 23:50:33 +00003824
3825 // Remember that this register needs to added to the machine PHI node as
3826 // the input for this MBB.
3827 MVT::ValueType VT = TLI.getValueType(PN->getType());
3828 unsigned NumElements;
3829 if (VT != MVT::Vector)
3830 NumElements = TLI.getNumElements(VT);
3831 else {
3832 MVT::ValueType VT1,VT2;
3833 NumElements =
3834 TLI.getPackedTypeBreakdown(cast<PackedType>(PN->getType()),
3835 VT1, VT2);
3836 }
3837 for (unsigned i = 0, e = NumElements; i != e; ++i)
3838 PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
3839 }
Chris Lattner7a60d912005-01-07 07:47:53 +00003840 }
3841 ConstantsOut.clear();
3842
Chris Lattner718b5c22005-01-13 17:59:43 +00003843 // Turn all of the unordered chains into one factored node.
Chris Lattner24516842005-01-13 19:53:14 +00003844 if (!UnorderedChains.empty()) {
Chris Lattnerb7cad902005-11-09 05:03:03 +00003845 SDOperand Root = SDL.getRoot();
3846 if (Root.getOpcode() != ISD::EntryToken) {
3847 unsigned i = 0, e = UnorderedChains.size();
3848 for (; i != e; ++i) {
3849 assert(UnorderedChains[i].Val->getNumOperands() > 1);
3850 if (UnorderedChains[i].Val->getOperand(0) == Root)
3851 break; // Don't add the root if we already indirectly depend on it.
3852 }
3853
3854 if (i == e)
3855 UnorderedChains.push_back(Root);
3856 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003857 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other,
3858 &UnorderedChains[0], UnorderedChains.size()));
Chris Lattner718b5c22005-01-13 17:59:43 +00003859 }
3860
Chris Lattner7a60d912005-01-07 07:47:53 +00003861 // Lower the terminator after the copies are emitted.
3862 SDL.visit(*LLVMBB->getTerminator());
Chris Lattner4108bb02005-01-17 19:43:36 +00003863
Nate Begemaned728c12006-03-27 01:32:24 +00003864 // Copy over any CaseBlock records that may now exist due to SwitchInst
Nate Begeman4ca2ea52006-04-22 18:53:45 +00003865 // lowering, as well as any jump table information.
Nate Begemaned728c12006-03-27 01:32:24 +00003866 SwitchCases.clear();
3867 SwitchCases = SDL.SwitchCases;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00003868 JT = SDL.JT;
Nate Begemaned728c12006-03-27 01:32:24 +00003869
Chris Lattner4108bb02005-01-17 19:43:36 +00003870 // Make sure the root of the DAG is up-to-date.
3871 DAG.setRoot(SDL.getRoot());
Chris Lattner7a60d912005-01-07 07:47:53 +00003872}
3873
Nate Begemaned728c12006-03-27 01:32:24 +00003874void SelectionDAGISel::CodeGenAndEmitDAG(SelectionDAG &DAG) {
Jim Laskeydcb2b832006-10-16 20:52:31 +00003875 // Get alias analysis for load/store combining.
3876 AliasAnalysis &AA = getAnalysis<AliasAnalysis>();
3877
Chris Lattnerbcfebeb2005-10-10 16:47:10 +00003878 // Run the DAG combiner in pre-legalize mode.
Jim Laskeydcb2b832006-10-16 20:52:31 +00003879 DAG.Combine(false, AA);
Nate Begeman007c6502005-09-07 00:15:36 +00003880
Chris Lattner7a60d912005-01-07 07:47:53 +00003881 DEBUG(std::cerr << "Lowered selection DAG:\n");
3882 DEBUG(DAG.dump());
Nate Begemaned728c12006-03-27 01:32:24 +00003883
Chris Lattner7a60d912005-01-07 07:47:53 +00003884 // Second step, hack on the DAG until it only uses operations and types that
3885 // the target supports.
Chris Lattnerffcb0ae2005-01-23 04:36:26 +00003886 DAG.Legalize();
Nate Begemaned728c12006-03-27 01:32:24 +00003887
Chris Lattner7a60d912005-01-07 07:47:53 +00003888 DEBUG(std::cerr << "Legalized selection DAG:\n");
3889 DEBUG(DAG.dump());
Nate Begemaned728c12006-03-27 01:32:24 +00003890
Chris Lattnerbcfebeb2005-10-10 16:47:10 +00003891 // Run the DAG combiner in post-legalize mode.
Jim Laskeydcb2b832006-10-16 20:52:31 +00003892 DAG.Combine(true, AA);
Nate Begeman007c6502005-09-07 00:15:36 +00003893
Evan Cheng739a6a42006-01-21 02:32:06 +00003894 if (ViewISelDAGs) DAG.viewGraph();
Evan Cheng51ab4492006-04-28 02:09:19 +00003895
Chris Lattner5ca31d92005-03-30 01:10:47 +00003896 // Third, instruction select all of the operations to machine code, adding the
3897 // code to the MachineBasicBlock.
Chris Lattner7a60d912005-01-07 07:47:53 +00003898 InstructionSelectBasicBlock(DAG);
Nate Begemaned728c12006-03-27 01:32:24 +00003899
Chris Lattner7a60d912005-01-07 07:47:53 +00003900 DEBUG(std::cerr << "Selected machine code:\n");
3901 DEBUG(BB->dump());
Nate Begemaned728c12006-03-27 01:32:24 +00003902}
Chris Lattner7a60d912005-01-07 07:47:53 +00003903
Nate Begemaned728c12006-03-27 01:32:24 +00003904void SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB, MachineFunction &MF,
3905 FunctionLoweringInfo &FuncInfo) {
3906 std::vector<std::pair<MachineInstr*, unsigned> > PHINodesToUpdate;
3907 {
3908 SelectionDAG DAG(TLI, MF, getAnalysisToUpdate<MachineDebugInfo>());
3909 CurDAG = &DAG;
3910
3911 // First step, lower LLVM code to some DAG. This DAG may use operations and
3912 // types that are not supported by the target.
3913 BuildSelectionDAG(DAG, LLVMBB, PHINodesToUpdate, FuncInfo);
3914
3915 // Second step, emit the lowered DAG as machine code.
3916 CodeGenAndEmitDAG(DAG);
3917 }
3918
Chris Lattner5ca31d92005-03-30 01:10:47 +00003919 // Next, now that we know what the last MBB the LLVM BB expanded is, update
Chris Lattner7a60d912005-01-07 07:47:53 +00003920 // PHI nodes in successors.
Nate Begeman4ca2ea52006-04-22 18:53:45 +00003921 if (SwitchCases.empty() && JT.Reg == 0) {
Nate Begemaned728c12006-03-27 01:32:24 +00003922 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
3923 MachineInstr *PHI = PHINodesToUpdate[i].first;
3924 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
3925 "This is not a machine PHI node that we are updating!");
Chris Lattneraf23f9b2006-09-05 02:31:13 +00003926 PHI->addRegOperand(PHINodesToUpdate[i].second, false);
Nate Begemaned728c12006-03-27 01:32:24 +00003927 PHI->addMachineBasicBlockOperand(BB);
3928 }
3929 return;
Chris Lattner7a60d912005-01-07 07:47:53 +00003930 }
Nate Begemaned728c12006-03-27 01:32:24 +00003931
Nate Begeman866b4b42006-04-23 06:26:20 +00003932 // If the JumpTable record is filled in, then we need to emit a jump table.
3933 // Updating the PHI nodes is tricky in this case, since we need to determine
3934 // whether the PHI is a successor of the range check MBB or the jump table MBB
Nate Begeman4ca2ea52006-04-22 18:53:45 +00003935 if (JT.Reg) {
3936 assert(SwitchCases.empty() && "Cannot have jump table and lowered switch");
3937 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineDebugInfo>());
3938 CurDAG = &SDAG;
3939 SelectionDAGLowering SDL(SDAG, TLI, FuncInfo);
Nate Begeman866b4b42006-04-23 06:26:20 +00003940 MachineBasicBlock *RangeBB = BB;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00003941 // Set the current basic block to the mbb we wish to insert the code into
3942 BB = JT.MBB;
3943 SDL.setCurrentBasicBlock(BB);
3944 // Emit the code
3945 SDL.visitJumpTable(JT);
3946 SDAG.setRoot(SDL.getRoot());
3947 CodeGenAndEmitDAG(SDAG);
3948 // Update PHI Nodes
3949 for (unsigned pi = 0, pe = PHINodesToUpdate.size(); pi != pe; ++pi) {
3950 MachineInstr *PHI = PHINodesToUpdate[pi].first;
3951 MachineBasicBlock *PHIBB = PHI->getParent();
3952 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
3953 "This is not a machine PHI node that we are updating!");
Nate Begemandf488392006-05-03 03:48:02 +00003954 if (PHIBB == JT.Default) {
Chris Lattneraf23f9b2006-09-05 02:31:13 +00003955 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Nate Begemandf488392006-05-03 03:48:02 +00003956 PHI->addMachineBasicBlockOperand(RangeBB);
3957 }
3958 if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
Chris Lattneraf23f9b2006-09-05 02:31:13 +00003959 PHI->addRegOperand(PHINodesToUpdate[pi].second, false);
Nate Begemandf488392006-05-03 03:48:02 +00003960 PHI->addMachineBasicBlockOperand(BB);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00003961 }
3962 }
3963 return;
3964 }
3965
Chris Lattner76a7bc82006-10-22 23:00:53 +00003966 // If the switch block involved a branch to one of the actual successors, we
3967 // need to update PHI nodes in that block.
3968 for (unsigned i = 0, e = PHINodesToUpdate.size(); i != e; ++i) {
3969 MachineInstr *PHI = PHINodesToUpdate[i].first;
3970 assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
3971 "This is not a machine PHI node that we are updating!");
3972 if (BB->isSuccessor(PHI->getParent())) {
3973 PHI->addRegOperand(PHINodesToUpdate[i].second, false);
3974 PHI->addMachineBasicBlockOperand(BB);
3975 }
3976 }
3977
Nate Begemaned728c12006-03-27 01:32:24 +00003978 // If we generated any switch lowering information, build and codegen any
3979 // additional DAGs necessary.
Chris Lattner707339a52006-09-07 01:59:34 +00003980 for (unsigned i = 0, e = SwitchCases.size(); i != e; ++i) {
Nate Begemaned728c12006-03-27 01:32:24 +00003981 SelectionDAG SDAG(TLI, MF, getAnalysisToUpdate<MachineDebugInfo>());
3982 CurDAG = &SDAG;
3983 SelectionDAGLowering SDL(SDAG, TLI, FuncInfo);
Chris Lattner707339a52006-09-07 01:59:34 +00003984
Nate Begemaned728c12006-03-27 01:32:24 +00003985 // Set the current basic block to the mbb we wish to insert the code into
3986 BB = SwitchCases[i].ThisBB;
3987 SDL.setCurrentBasicBlock(BB);
Chris Lattner707339a52006-09-07 01:59:34 +00003988
Nate Begemaned728c12006-03-27 01:32:24 +00003989 // Emit the code
3990 SDL.visitSwitchCase(SwitchCases[i]);
3991 SDAG.setRoot(SDL.getRoot());
3992 CodeGenAndEmitDAG(SDAG);
Chris Lattner707339a52006-09-07 01:59:34 +00003993
3994 // Handle any PHI nodes in successors of this chunk, as if we were coming
3995 // from the original BB before switch expansion. Note that PHI nodes can
3996 // occur multiple times in PHINodesToUpdate. We have to be very careful to
3997 // handle them the right number of times.
Chris Lattner963ddad2006-10-24 17:57:59 +00003998 while ((BB = SwitchCases[i].TrueBB)) { // Handle LHS and RHS.
Chris Lattner707339a52006-09-07 01:59:34 +00003999 for (MachineBasicBlock::iterator Phi = BB->begin();
4000 Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
4001 // This value for this PHI node is recorded in PHINodesToUpdate, get it.
4002 for (unsigned pn = 0; ; ++pn) {
4003 assert(pn != PHINodesToUpdate.size() && "Didn't find PHI entry!");
4004 if (PHINodesToUpdate[pn].first == Phi) {
4005 Phi->addRegOperand(PHINodesToUpdate[pn].second, false);
4006 Phi->addMachineBasicBlockOperand(SwitchCases[i].ThisBB);
4007 break;
4008 }
4009 }
Nate Begemaned728c12006-03-27 01:32:24 +00004010 }
Chris Lattner707339a52006-09-07 01:59:34 +00004011
4012 // Don't process RHS if same block as LHS.
Chris Lattner963ddad2006-10-24 17:57:59 +00004013 if (BB == SwitchCases[i].FalseBB)
4014 SwitchCases[i].FalseBB = 0;
Chris Lattner707339a52006-09-07 01:59:34 +00004015
4016 // If we haven't handled the RHS, do so now. Otherwise, we're done.
Chris Lattner61bcf912006-10-24 18:07:37 +00004017 SwitchCases[i].TrueBB = SwitchCases[i].FalseBB;
Chris Lattner963ddad2006-10-24 17:57:59 +00004018 SwitchCases[i].FalseBB = 0;
Nate Begemaned728c12006-03-27 01:32:24 +00004019 }
Chris Lattner963ddad2006-10-24 17:57:59 +00004020 assert(SwitchCases[i].TrueBB == 0 && SwitchCases[i].FalseBB == 0);
Chris Lattner5ca31d92005-03-30 01:10:47 +00004021 }
Chris Lattner7a60d912005-01-07 07:47:53 +00004022}
Evan Cheng739a6a42006-01-21 02:32:06 +00004023
Jim Laskey95eda5b2006-08-01 14:21:23 +00004024
Evan Cheng739a6a42006-01-21 02:32:06 +00004025//===----------------------------------------------------------------------===//
4026/// ScheduleAndEmitDAG - Pick a safe ordering and emit instructions for each
4027/// target node in the graph.
4028void SelectionDAGISel::ScheduleAndEmitDAG(SelectionDAG &DAG) {
4029 if (ViewSchedDAGs) DAG.viewGraph();
Evan Chengc1e1d972006-01-23 07:01:07 +00004030
Jim Laskey29e635d2006-08-02 12:30:23 +00004031 RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
Jim Laskey95eda5b2006-08-01 14:21:23 +00004032
4033 if (!Ctor) {
Jim Laskey29e635d2006-08-02 12:30:23 +00004034 Ctor = ISHeuristic;
Jim Laskey17c67ef2006-08-01 19:14:14 +00004035 RegisterScheduler::setDefault(Ctor);
Evan Chengc1e1d972006-01-23 07:01:07 +00004036 }
Jim Laskey95eda5b2006-08-01 14:21:23 +00004037
Jim Laskey03593f72006-08-01 18:29:48 +00004038 ScheduleDAG *SL = Ctor(this, &DAG, BB);
Chris Lattnere23928c2006-01-21 19:12:11 +00004039 BB = SL->Run();
Evan Chengf9adce92006-02-04 06:49:00 +00004040 delete SL;
Evan Cheng739a6a42006-01-21 02:32:06 +00004041}
Chris Lattnerdcf785b2006-02-24 02:13:54 +00004042
Chris Lattner47639db2006-03-06 00:22:00 +00004043
Jim Laskey03593f72006-08-01 18:29:48 +00004044HazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
4045 return new HazardRecognizer();
4046}
4047
Chris Lattner6df34962006-10-11 03:58:02 +00004048//===----------------------------------------------------------------------===//
4049// Helper functions used by the generated instruction selector.
4050//===----------------------------------------------------------------------===//
4051// Calls to these methods are generated by tblgen.
4052
4053/// CheckAndMask - The isel is trying to match something like (and X, 255). If
4054/// the dag combiner simplified the 255, we still want to match. RHS is the
4055/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
4056/// specified in the .td file (e.g. 255).
4057bool SelectionDAGISel::CheckAndMask(SDOperand LHS, ConstantSDNode *RHS,
4058 int64_t DesiredMaskS) {
4059 uint64_t ActualMask = RHS->getValue();
4060 uint64_t DesiredMask =DesiredMaskS & MVT::getIntVTBitMask(LHS.getValueType());
4061
4062 // If the actual mask exactly matches, success!
4063 if (ActualMask == DesiredMask)
4064 return true;
4065
4066 // If the actual AND mask is allowing unallowed bits, this doesn't match.
4067 if (ActualMask & ~DesiredMask)
4068 return false;
4069
4070 // Otherwise, the DAG Combiner may have proven that the value coming in is
4071 // either already zero or is not demanded. Check for known zero input bits.
4072 uint64_t NeededMask = DesiredMask & ~ActualMask;
4073 if (getTargetLowering().MaskedValueIsZero(LHS, NeededMask))
4074 return true;
4075
4076 // TODO: check to see if missing bits are just not demanded.
4077
4078 // Otherwise, this pattern doesn't match.
4079 return false;
4080}
4081
4082/// CheckOrMask - The isel is trying to match something like (or X, 255). If
4083/// the dag combiner simplified the 255, we still want to match. RHS is the
4084/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
4085/// specified in the .td file (e.g. 255).
4086bool SelectionDAGISel::CheckOrMask(SDOperand LHS, ConstantSDNode *RHS,
4087 int64_t DesiredMaskS) {
4088 uint64_t ActualMask = RHS->getValue();
4089 uint64_t DesiredMask =DesiredMaskS & MVT::getIntVTBitMask(LHS.getValueType());
4090
4091 // If the actual mask exactly matches, success!
4092 if (ActualMask == DesiredMask)
4093 return true;
4094
4095 // If the actual AND mask is allowing unallowed bits, this doesn't match.
4096 if (ActualMask & ~DesiredMask)
4097 return false;
4098
4099 // Otherwise, the DAG Combiner may have proven that the value coming in is
4100 // either already zero or is not demanded. Check for known zero input bits.
4101 uint64_t NeededMask = DesiredMask & ~ActualMask;
4102
4103 uint64_t KnownZero, KnownOne;
4104 getTargetLowering().ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
4105
4106 // If all the missing bits in the or are already known to be set, match!
4107 if ((NeededMask & KnownOne) == NeededMask)
4108 return true;
4109
4110 // TODO: check to see if missing bits are just not demanded.
4111
4112 // Otherwise, this pattern doesn't match.
4113 return false;
4114}
4115
Jim Laskey03593f72006-08-01 18:29:48 +00004116
Chris Lattnerdcf785b2006-02-24 02:13:54 +00004117/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
4118/// by tblgen. Others should not call it.
4119void SelectionDAGISel::
4120SelectInlineAsmMemoryOperands(std::vector<SDOperand> &Ops, SelectionDAG &DAG) {
4121 std::vector<SDOperand> InOps;
4122 std::swap(InOps, Ops);
4123
4124 Ops.push_back(InOps[0]); // input chain.
4125 Ops.push_back(InOps[1]); // input asm string.
4126
Chris Lattnerdcf785b2006-02-24 02:13:54 +00004127 unsigned i = 2, e = InOps.size();
4128 if (InOps[e-1].getValueType() == MVT::Flag)
4129 --e; // Don't process a flag operand if it is here.
4130
4131 while (i != e) {
4132 unsigned Flags = cast<ConstantSDNode>(InOps[i])->getValue();
4133 if ((Flags & 7) != 4 /*MEM*/) {
4134 // Just skip over this operand, copying the operands verbatim.
4135 Ops.insert(Ops.end(), InOps.begin()+i, InOps.begin()+i+(Flags >> 3) + 1);
4136 i += (Flags >> 3) + 1;
4137 } else {
4138 assert((Flags >> 3) == 1 && "Memory operand with multiple values?");
4139 // Otherwise, this is a memory operand. Ask the target to select it.
4140 std::vector<SDOperand> SelOps;
4141 if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps, DAG)) {
4142 std::cerr << "Could not match memory address. Inline asm failure!\n";
4143 exit(1);
4144 }
4145
4146 // Add this to the output node.
4147 Ops.push_back(DAG.getConstant(4/*MEM*/ | (SelOps.size() << 3), MVT::i32));
4148 Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
4149 i += 2;
4150 }
4151 }
4152
4153 // Add the flag input back if present.
4154 if (e != InOps.size())
4155 Ops.push_back(InOps.back());
4156}