blob: 0874702c2e119ace77ab7ebbfc26070071b0e5d1 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===- AMDGPUMCInstLower.cpp - Lower AMDGPU MachineInstr to an MCInst -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// Code to lower AMDGPU MachineInstrs to their corresponding MCInst.
Tom Stellard75aadc22012-12-11 21:25:42 +000012//
13//===----------------------------------------------------------------------===//
14//
15
16#include "AMDGPUMCInstLower.h"
17#include "AMDGPUAsmPrinter.h"
Matt Arsenault43e92fe2016-06-24 06:30:11 +000018#include "AMDGPUSubtarget.h"
Tom Stellard2e59a452014-06-13 01:32:00 +000019#include "AMDGPUTargetMachine.h"
Tom Stellarded699252013-10-12 05:02:51 +000020#include "InstPrinter/AMDGPUInstPrinter.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000021#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Tom Stellardc721a232014-05-16 20:56:47 +000022#include "SIInstrInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineInstr.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000025#include "llvm/IR/Constants.h"
Marek Olsaka93603d2015-01-15 18:42:51 +000026#include "llvm/IR/Function.h"
Tom Stellard067c8152014-07-21 14:01:14 +000027#include "llvm/IR/GlobalVariable.h"
Tom Stellarded699252013-10-12 05:02:51 +000028#include "llvm/MC/MCCodeEmitter.h"
Tom Stellard067c8152014-07-21 14:01:14 +000029#include "llvm/MC/MCContext.h"
Chandler Carruthbe810232013-01-02 10:22:59 +000030#include "llvm/MC/MCExpr.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000031#include "llvm/MC/MCInst.h"
Tom Stellarded699252013-10-12 05:02:51 +000032#include "llvm/MC/MCObjectStreamer.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000033#include "llvm/MC/MCStreamer.h"
34#include "llvm/Support/ErrorHandling.h"
Tom Stellarded699252013-10-12 05:02:51 +000035#include "llvm/Support/Format.h"
36#include <algorithm>
Tom Stellard75aadc22012-12-11 21:25:42 +000037
38using namespace llvm;
39
Matt Arsenault11f74022016-10-06 17:19:11 +000040#include "AMDGPUGenMCPseudoLowering.inc"
41
Tom Stellard1b9748c2016-09-26 17:29:25 +000042AMDGPUMCInstLower::AMDGPUMCInstLower(MCContext &ctx, const AMDGPUSubtarget &st,
43 const AsmPrinter &ap):
44 Ctx(ctx), ST(st), AP(ap) { }
Tom Stellard75aadc22012-12-11 21:25:42 +000045
Tom Stellard418beb72016-07-13 14:23:33 +000046static MCSymbolRefExpr::VariantKind getVariantKind(unsigned MOFlags) {
47 switch (MOFlags) {
Konstantin Zhuravlyovc96b5d72016-10-14 04:37:34 +000048 default:
49 return MCSymbolRefExpr::VK_None;
50 case SIInstrInfo::MO_GOTPCREL:
51 return MCSymbolRefExpr::VK_GOTPCREL;
52 case SIInstrInfo::MO_GOTPCREL32_LO:
53 return MCSymbolRefExpr::VK_AMDGPU_GOTPCREL32_LO;
54 case SIInstrInfo::MO_GOTPCREL32_HI:
55 return MCSymbolRefExpr::VK_AMDGPU_GOTPCREL32_HI;
56 case SIInstrInfo::MO_REL32_LO:
57 return MCSymbolRefExpr::VK_AMDGPU_REL32_LO;
58 case SIInstrInfo::MO_REL32_HI:
59 return MCSymbolRefExpr::VK_AMDGPU_REL32_HI;
Tom Stellard418beb72016-07-13 14:23:33 +000060 }
61}
62
Matt Arsenault6bc43d82016-10-06 16:20:41 +000063const MCExpr *AMDGPUMCInstLower::getLongBranchBlockExpr(
64 const MachineBasicBlock &SrcBB,
65 const MachineOperand &MO) const {
66 const MCExpr *DestBBSym
67 = MCSymbolRefExpr::create(MO.getMBB()->getSymbol(), Ctx);
68 const MCExpr *SrcBBSym = MCSymbolRefExpr::create(SrcBB.getSymbol(), Ctx);
69
70 assert(SrcBB.front().getOpcode() == AMDGPU::S_GETPC_B64 &&
71 ST.getInstrInfo()->get(AMDGPU::S_GETPC_B64).Size == 4);
72
73 // s_getpc_b64 returns the address of next instruction.
74 const MCConstantExpr *One = MCConstantExpr::create(4, Ctx);
75 SrcBBSym = MCBinaryExpr::createAdd(SrcBBSym, One, Ctx);
76
77 if (MO.getTargetFlags() == AMDGPU::TF_LONG_BRANCH_FORWARD)
78 return MCBinaryExpr::createSub(DestBBSym, SrcBBSym, Ctx);
79
80 assert(MO.getTargetFlags() == AMDGPU::TF_LONG_BRANCH_BACKWARD);
81 return MCBinaryExpr::createSub(SrcBBSym, DestBBSym, Ctx);
82}
83
Matt Arsenault11f74022016-10-06 17:19:11 +000084bool AMDGPUMCInstLower::lowerOperand(const MachineOperand &MO,
85 MCOperand &MCOp) const {
86 switch (MO.getType()) {
87 default:
88 llvm_unreachable("unknown operand type");
89 case MachineOperand::MO_Immediate:
90 MCOp = MCOperand::createImm(MO.getImm());
91 return true;
92 case MachineOperand::MO_Register:
93 MCOp = MCOperand::createReg(AMDGPU::getMCReg(MO.getReg(), ST));
94 return true;
95 case MachineOperand::MO_MachineBasicBlock: {
96 if (MO.getTargetFlags() != 0) {
97 MCOp = MCOperand::createExpr(
98 getLongBranchBlockExpr(*MO.getParent()->getParent(), MO));
99 } else {
100 MCOp = MCOperand::createExpr(
101 MCSymbolRefExpr::create(MO.getMBB()->getSymbol(), Ctx));
102 }
103
104 return true;
105 }
106 case MachineOperand::MO_GlobalAddress: {
107 const GlobalValue *GV = MO.getGlobal();
108 SmallString<128> SymbolName;
109 AP.getNameWithPrefix(SymbolName, GV);
110 MCSymbol *Sym = Ctx.getOrCreateSymbol(SymbolName);
111 const MCExpr *SymExpr =
112 MCSymbolRefExpr::create(Sym, getVariantKind(MO.getTargetFlags()),Ctx);
113 const MCExpr *Expr = MCBinaryExpr::createAdd(SymExpr,
114 MCConstantExpr::create(MO.getOffset(), Ctx), Ctx);
115 MCOp = MCOperand::createExpr(Expr);
116 return true;
117 }
118 case MachineOperand::MO_ExternalSymbol: {
119 MCSymbol *Sym = Ctx.getOrCreateSymbol(StringRef(MO.getSymbolName()));
120 Sym->setExternal(true);
121 const MCSymbolRefExpr *Expr = MCSymbolRefExpr::create(Sym, Ctx);
122 MCOp = MCOperand::createExpr(Expr);
123 return true;
124 }
Matt Arsenaultb62a4eb2017-08-01 19:54:18 +0000125 case MachineOperand::MO_RegisterMask:
126 // Regmasks are like implicit defs.
127 return false;
Matt Arsenault11f74022016-10-06 17:19:11 +0000128 }
129}
130
Tom Stellard75aadc22012-12-11 21:25:42 +0000131void AMDGPUMCInstLower::lower(const MachineInstr *MI, MCInst &OutMI) const {
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000132 unsigned Opcode = MI->getOpcode();
Matt Arsenault1d6317c2017-08-02 01:42:04 +0000133 const auto *TII = ST.getInstrInfo();
Tom Stellardc721a232014-05-16 20:56:47 +0000134
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +0000135 // FIXME: Should be able to handle this with emitPseudoExpansionLowering. We
136 // need to select it to the subtarget specific version, and there's no way to
137 // do that with a single pseudo source operation.
138 if (Opcode == AMDGPU::S_SETPC_B64_return)
139 Opcode = AMDGPU::S_SETPC_B64;
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000140 else if (Opcode == AMDGPU::SI_CALL) {
141 // SI_CALL is just S_SWAPPC_B64 with an additional operand to track the
Matt Arsenault1d6317c2017-08-02 01:42:04 +0000142 // called function (which we need to remove here).
143 OutMI.setOpcode(TII->pseudoToMCOpcode(AMDGPU::S_SWAPPC_B64));
144 MCOperand Dest, Src;
145 lowerOperand(MI->getOperand(0), Dest);
146 lowerOperand(MI->getOperand(1), Src);
147 OutMI.addOperand(Dest);
148 OutMI.addOperand(Src);
149 return;
Matt Arsenault71bcbd42017-08-11 20:42:08 +0000150 } else if (Opcode == AMDGPU::SI_TCRETURN) {
151 // TODO: How to use branch immediate and avoid register+add?
152 Opcode = AMDGPU::S_SETPC_B64;
Matt Arsenault6ed7b9b2017-08-02 01:31:28 +0000153 }
Marek Olsaka93603d2015-01-15 18:42:51 +0000154
Matt Arsenault1d6317c2017-08-02 01:42:04 +0000155 int MCOpcode = TII->pseudoToMCOpcode(Opcode);
Marek Olsaka93603d2015-01-15 18:42:51 +0000156 if (MCOpcode == -1) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000157 LLVMContext &C = MI->getParent()->getParent()->getFunction().getContext();
Marek Olsaka93603d2015-01-15 18:42:51 +0000158 C.emitError("AMDGPUMCInstLower::lower - Pseudo instruction doesn't have "
159 "a target-specific version: " + Twine(MI->getOpcode()));
160 }
161
162 OutMI.setOpcode(MCOpcode);
Tom Stellard75aadc22012-12-11 21:25:42 +0000163
David Blaikie2f771122014-04-05 22:42:04 +0000164 for (const MachineOperand &MO : MI->explicit_operands()) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000165 MCOperand MCOp;
Matt Arsenault11f74022016-10-06 17:19:11 +0000166 lowerOperand(MO, MCOp);
Tom Stellard75aadc22012-12-11 21:25:42 +0000167 OutMI.addOperand(MCOp);
168 }
169}
170
Matt Arsenault11f74022016-10-06 17:19:11 +0000171bool AMDGPUAsmPrinter::lowerOperand(const MachineOperand &MO,
172 MCOperand &MCOp) const {
173 const AMDGPUSubtarget &STI = MF->getSubtarget<AMDGPUSubtarget>();
174 AMDGPUMCInstLower MCInstLowering(OutContext, STI, *this);
175 return MCInstLowering.lowerOperand(MO, MCOp);
176}
177
Yaxun Liu8f844f32017-02-07 00:43:21 +0000178const MCExpr *AMDGPUAsmPrinter::lowerConstant(const Constant *CV) {
179 // TargetMachine does not support llvm-style cast. Use C++-style cast.
180 // This is safe since TM is always of type AMDGPUTargetMachine or its
181 // derived class.
182 auto *AT = static_cast<AMDGPUTargetMachine*>(&TM);
183 auto *CE = dyn_cast<ConstantExpr>(CV);
184
185 // Lower null pointers in private and local address space.
186 // Clang generates addrspacecast for null pointers in private and local
187 // address space, which needs to be lowered.
188 if (CE && CE->getOpcode() == Instruction::AddrSpaceCast) {
189 auto Op = CE->getOperand(0);
190 auto SrcAddr = Op->getType()->getPointerAddressSpace();
191 if (Op->isNullValue() && AT->getNullPointerValue(SrcAddr) == 0) {
192 auto DstAddr = CE->getType()->getPointerAddressSpace();
193 return MCConstantExpr::create(AT->getNullPointerValue(DstAddr),
194 OutContext);
195 }
196 }
197 return AsmPrinter::lowerConstant(CV);
198}
199
Tom Stellard75aadc22012-12-11 21:25:42 +0000200void AMDGPUAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Matt Arsenault11f74022016-10-06 17:19:11 +0000201 if (emitPseudoExpansionLowering(*OutStreamer, MI))
202 return;
203
Eric Christopher7edca432015-02-19 01:10:53 +0000204 const AMDGPUSubtarget &STI = MF->getSubtarget<AMDGPUSubtarget>();
Tom Stellard1b9748c2016-09-26 17:29:25 +0000205 AMDGPUMCInstLower MCInstLowering(OutContext, STI, *this);
Tom Stellard75aadc22012-12-11 21:25:42 +0000206
Tom Stellard9b9e9262014-02-28 21:36:41 +0000207 StringRef Err;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000208 if (!STI.getInstrInfo()->verifyInstruction(*MI, Err)) {
Matthias Braunf1caa282017-12-15 22:22:58 +0000209 LLVMContext &C = MI->getParent()->getParent()->getFunction().getContext();
Michel Danzer302f83a2016-03-16 09:10:42 +0000210 C.emitError("Illegal instruction detected: " + Err);
Matthias Braun8c209aa2017-01-28 02:02:38 +0000211 MI->print(errs());
Tom Stellard9b9e9262014-02-28 21:36:41 +0000212 }
Michel Danzer302f83a2016-03-16 09:10:42 +0000213
Tom Stellard75aadc22012-12-11 21:25:42 +0000214 if (MI->isBundle()) {
215 const MachineBasicBlock *MBB = MI->getParent();
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000216 MachineBasicBlock::const_instr_iterator I = ++MI->getIterator();
Duncan P. N. Exon Smitha73371a2015-10-13 20:07:10 +0000217 while (I != MBB->instr_end() && I->isInsideBundle()) {
218 EmitInstruction(&*I);
Tom Stellard75aadc22012-12-11 21:25:42 +0000219 ++I;
220 }
221 } else {
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000222 // We don't want SI_MASK_BRANCH/SI_RETURN_TO_EPILOG encoded. They are
223 // placeholder terminator instructions and should only be printed as
224 // comments.
Matt Arsenault9babdf42016-06-22 20:15:28 +0000225 if (MI->getOpcode() == AMDGPU::SI_MASK_BRANCH) {
226 if (isVerbose()) {
227 SmallVector<char, 16> BBStr;
228 raw_svector_ostream Str(BBStr);
229
Matt Arsenaulta74374a2016-07-08 00:55:44 +0000230 const MachineBasicBlock *MBB = MI->getOperand(0).getMBB();
Matt Arsenault9babdf42016-06-22 20:15:28 +0000231 const MCSymbolRefExpr *Expr
232 = MCSymbolRefExpr::create(MBB->getSymbol(), OutContext);
233 Expr->print(Str, MAI);
Reid Klecknerc18c12e2017-10-11 23:53:36 +0000234 OutStreamer->emitRawComment(Twine(" mask branch ") + BBStr);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000235 }
236
237 return;
238 }
239
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000240 if (MI->getOpcode() == AMDGPU::SI_RETURN_TO_EPILOG) {
Matt Arsenault9babdf42016-06-22 20:15:28 +0000241 if (isVerbose())
Matt Arsenault5b20fbb2017-03-21 22:18:10 +0000242 OutStreamer->emitRawComment(" return to shader part epilog");
Matt Arsenault9babdf42016-06-22 20:15:28 +0000243 return;
244 }
245
Stanislav Mekhanoshinea91cca2016-11-15 19:00:15 +0000246 if (MI->getOpcode() == AMDGPU::WAVE_BARRIER) {
247 if (isVerbose())
248 OutStreamer->emitRawComment(" wave barrier");
249 return;
250 }
251
Yaxun Liu15a96b12017-04-21 19:32:02 +0000252 if (MI->getOpcode() == AMDGPU::SI_MASKED_UNREACHABLE) {
253 if (isVerbose())
254 OutStreamer->emitRawComment(" divergent unreachable");
255 return;
256 }
257
Tom Stellard75aadc22012-12-11 21:25:42 +0000258 MCInst TmpInst;
259 MCInstLowering.lower(MI, TmpInst);
Lang Hames9ff69c82015-04-24 19:11:51 +0000260 EmitToStreamer(*OutStreamer, TmpInst);
Tom Stellarded699252013-10-12 05:02:51 +0000261
Eric Christopher7edca432015-02-19 01:10:53 +0000262 if (STI.dumpCode()) {
Tom Stellarded699252013-10-12 05:02:51 +0000263 // Disassemble instruction/operands to text.
264 DisasmLines.resize(DisasmLines.size() + 1);
265 std::string &DisasmLine = DisasmLines.back();
266 raw_string_ostream DisasmStream(DisasmLine);
267
Eric Christopherd9134482014-08-04 21:25:23 +0000268 AMDGPUInstPrinter InstPrinter(*TM.getMCAsmInfo(),
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000269 *STI.getInstrInfo(),
270 *STI.getRegisterInfo());
271 InstPrinter.printInst(&TmpInst, DisasmStream, StringRef(), STI);
Tom Stellarded699252013-10-12 05:02:51 +0000272
273 // Disassemble instruction/operands to hex representation.
274 SmallVector<MCFixup, 4> Fixups;
275 SmallVector<char, 16> CodeBytes;
276 raw_svector_ostream CodeStream(CodeBytes);
277
Tom Stellardb81f4aa2015-05-04 16:45:08 +0000278 auto &ObjStreamer = static_cast<MCObjectStreamer&>(*OutStreamer);
279 MCCodeEmitter &InstEmitter = ObjStreamer.getAssembler().getEmitter();
Jim Grosbach91df21f2015-05-15 19:13:16 +0000280 InstEmitter.encodeInstruction(TmpInst, CodeStream, Fixups,
Eric Christopher7792e322015-01-30 23:24:40 +0000281 MF->getSubtarget<MCSubtargetInfo>());
Tom Stellarded699252013-10-12 05:02:51 +0000282 HexLines.resize(HexLines.size() + 1);
283 std::string &HexLine = HexLines.back();
284 raw_string_ostream HexStream(HexLine);
285
286 for (size_t i = 0; i < CodeBytes.size(); i += 4) {
287 unsigned int CodeDWord = *(unsigned int *)&CodeBytes[i];
288 HexStream << format("%s%08X", (i > 0 ? " " : ""), CodeDWord);
289 }
290
291 DisasmStream.flush();
292 DisasmLineMaxLen = std::max(DisasmLineMaxLen, DisasmLine.size());
293 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000294 }
295}