blob: 72d3c49f76ec008b89d064a15ddf9b3f7294541b [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SILowerControlFlow.cpp - Use predicates for control flow ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// This pass lowers the pseudo control flow instructions to real
Tom Stellardf8794352012-12-19 22:10:31 +000012/// machine instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +000013///
Tom Stellardf8794352012-12-19 22:10:31 +000014/// All control flow is handled using predicated instructions and
Tom Stellard75aadc22012-12-11 21:25:42 +000015/// a predicate stack. Each Scalar ALU controls the operations of 64 Vector
16/// ALUs. The Scalar ALU can update the predicate for any of the Vector ALUs
17/// by writting to the 64-bit EXEC register (each bit corresponds to a
18/// single vector ALU). Typically, for predicates, a vector ALU will write
19/// to its bit of the VCC register (like EXEC VCC is 64-bits, one for each
20/// Vector ALU) and then the ScalarALU will AND the VCC register with the
21/// EXEC to update the predicates.
22///
23/// For example:
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000024/// %vcc = V_CMP_GT_F32 %vgpr1, %vgpr2
25/// %sgpr0 = SI_IF %vcc
26/// %vgpr0 = V_ADD_F32 %vgpr0, %vgpr0
27/// %sgpr0 = SI_ELSE %sgpr0
28/// %vgpr0 = V_SUB_F32 %vgpr0, %vgpr0
29/// SI_END_CF %sgpr0
Tom Stellard75aadc22012-12-11 21:25:42 +000030///
31/// becomes:
32///
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000033/// %sgpr0 = S_AND_SAVEEXEC_B64 %vcc // Save and update the exec mask
34/// %sgpr0 = S_XOR_B64 %sgpr0, %exec // Clear live bits from saved exec mask
Tom Stellardf8794352012-12-19 22:10:31 +000035/// S_CBRANCH_EXECZ label0 // This instruction is an optional
Tom Stellard75aadc22012-12-11 21:25:42 +000036/// // optimization which allows us to
37/// // branch if all the bits of
38/// // EXEC are zero.
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000039/// %vgpr0 = V_ADD_F32 %vgpr0, %vgpr0 // Do the IF block of the branch
Tom Stellard75aadc22012-12-11 21:25:42 +000040///
41/// label0:
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000042/// %sgpr0 = S_OR_SAVEEXEC_B64 %exec // Restore the exec mask for the Then block
43/// %exec = S_XOR_B64 %sgpr0, %exec // Clear live bits from saved exec mask
Tom Stellard75aadc22012-12-11 21:25:42 +000044/// S_BRANCH_EXECZ label1 // Use our branch optimization
45/// // instruction again.
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000046/// %vgpr0 = V_SUB_F32 %vgpr0, %vgpr // Do the THEN block
Tom Stellard75aadc22012-12-11 21:25:42 +000047/// label1:
Francis Visoiu Mistrih9d7bb0c2017-11-28 17:15:09 +000048/// %exec = S_OR_B64 %exec, %sgpr0 // Re-enable saved exec mask bits
Tom Stellard75aadc22012-12-11 21:25:42 +000049//===----------------------------------------------------------------------===//
50
51#include "AMDGPU.h"
Eric Christopherd9134482014-08-04 21:25:23 +000052#include "AMDGPUSubtarget.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000053#include "SIInstrInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000054#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000055#include "llvm/ADT/SmallVector.h"
56#include "llvm/ADT/StringRef.h"
Matthias Braunf8422972017-12-13 02:51:04 +000057#include "llvm/CodeGen/LiveIntervals.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000058#include "llvm/CodeGen/MachineBasicBlock.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000059#include "llvm/CodeGen/MachineFunction.h"
60#include "llvm/CodeGen/MachineFunctionPass.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000061#include "llvm/CodeGen/MachineInstr.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000062#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000063#include "llvm/CodeGen/MachineOperand.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000064#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000065#include "llvm/CodeGen/Passes.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000066#include "llvm/CodeGen/SlotIndexes.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000067#include "llvm/CodeGen/TargetRegisterInfo.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000068#include "llvm/MC/MCRegisterInfo.h"
69#include "llvm/Pass.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000070#include <cassert>
71#include <iterator>
Tom Stellard75aadc22012-12-11 21:25:42 +000072
73using namespace llvm;
74
Matt Arsenault55d49cf2016-02-12 02:16:10 +000075#define DEBUG_TYPE "si-lower-control-flow"
76
Tom Stellard75aadc22012-12-11 21:25:42 +000077namespace {
78
Matt Arsenault55d49cf2016-02-12 02:16:10 +000079class SILowerControlFlow : public MachineFunctionPass {
Tom Stellard75aadc22012-12-11 21:25:42 +000080private:
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000081 const SIRegisterInfo *TRI = nullptr;
82 const SIInstrInfo *TII = nullptr;
83 LiveIntervals *LIS = nullptr;
84 MachineRegisterInfo *MRI = nullptr;
Tom Stellard75aadc22012-12-11 21:25:42 +000085
Matt Arsenault78fc9da2016-08-22 19:33:16 +000086 void emitIf(MachineInstr &MI);
87 void emitElse(MachineInstr &MI);
88 void emitBreak(MachineInstr &MI);
89 void emitIfBreak(MachineInstr &MI);
90 void emitElseBreak(MachineInstr &MI);
91 void emitLoop(MachineInstr &MI);
92 void emitEndCf(MachineInstr &MI);
Tom Stellardbe8ebee2013-01-18 21:15:50 +000093
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +000094 void findMaskOperands(MachineInstr &MI, unsigned OpNo,
95 SmallVectorImpl<MachineOperand> &Src) const;
96
97 void combineMasks(MachineInstr &MI);
98
Tom Stellard75aadc22012-12-11 21:25:42 +000099public:
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000100 static char ID;
101
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000102 SILowerControlFlow() : MachineFunctionPass(ID) {}
Tom Stellard75aadc22012-12-11 21:25:42 +0000103
Craig Topper5656db42014-04-29 07:57:24 +0000104 bool runOnMachineFunction(MachineFunction &MF) override;
Tom Stellard75aadc22012-12-11 21:25:42 +0000105
Mehdi Amini117296c2016-10-01 02:56:57 +0000106 StringRef getPassName() const override {
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000107 return "SI Lower control flow pseudo instructions";
Tom Stellard75aadc22012-12-11 21:25:42 +0000108 }
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000109
110 void getAnalysisUsage(AnalysisUsage &AU) const override {
Matt Arsenaulte6740752016-09-29 01:44:16 +0000111 // Should preserve the same set that TwoAddressInstructions does.
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000112 AU.addPreserved<SlotIndexes>();
Matt Arsenaulte6740752016-09-29 01:44:16 +0000113 AU.addPreserved<LiveIntervals>();
114 AU.addPreservedID(LiveVariablesID);
115 AU.addPreservedID(MachineLoopInfoID);
116 AU.addPreservedID(MachineDominatorsID);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000117 AU.setPreservesCFG();
118 MachineFunctionPass::getAnalysisUsage(AU);
119 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000120};
121
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000122} // end anonymous namespace
Tom Stellard75aadc22012-12-11 21:25:42 +0000123
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000124char SILowerControlFlow::ID = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000125
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000126INITIALIZE_PASS(SILowerControlFlow, DEBUG_TYPE,
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000127 "SI lower control flow", false, false)
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000128
Matt Arsenaulte6740752016-09-29 01:44:16 +0000129static void setImpSCCDefDead(MachineInstr &MI, bool IsDead) {
130 MachineOperand &ImpDefSCC = MI.getOperand(3);
131 assert(ImpDefSCC.getReg() == AMDGPU::SCC && ImpDefSCC.isDef());
132
133 ImpDefSCC.setIsDead(IsDead);
134}
135
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000136char &llvm::SILowerControlFlowID = SILowerControlFlow::ID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000137
Marek Olsakce76ea02017-10-24 10:27:13 +0000138static bool isSimpleIf(const MachineInstr &MI, const MachineRegisterInfo *MRI,
139 const SIInstrInfo *TII) {
Stanislav Mekhanoshin6c7a8d02017-08-04 06:58:42 +0000140 unsigned SaveExecReg = MI.getOperand(0).getReg();
141 auto U = MRI->use_instr_nodbg_begin(SaveExecReg);
142
143 if (U == MRI->use_instr_nodbg_end() ||
144 std::next(U) != MRI->use_instr_nodbg_end() ||
145 U->getOpcode() != AMDGPU::SI_END_CF)
146 return false;
147
Marek Olsakce76ea02017-10-24 10:27:13 +0000148 // Check for SI_KILL_*_TERMINATOR on path from if to endif.
Stanislav Mekhanoshin6c7a8d02017-08-04 06:58:42 +0000149 // if there is any such terminator simplififcations are not safe.
150 auto SMBB = MI.getParent();
151 auto EMBB = U->getParent();
152 DenseSet<const MachineBasicBlock*> Visited;
153 SmallVector<MachineBasicBlock*, 4> Worklist(SMBB->succ_begin(),
154 SMBB->succ_end());
155
156 while (!Worklist.empty()) {
157 MachineBasicBlock *MBB = Worklist.pop_back_val();
158
159 if (MBB == EMBB || !Visited.insert(MBB).second)
160 continue;
161 for(auto &Term : MBB->terminators())
Marek Olsakce76ea02017-10-24 10:27:13 +0000162 if (TII->isKillTerminator(Term.getOpcode()))
Stanislav Mekhanoshin6c7a8d02017-08-04 06:58:42 +0000163 return false;
164
165 Worklist.append(MBB->succ_begin(), MBB->succ_end());
166 }
167
168 return true;
169}
170
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000171void SILowerControlFlow::emitIf(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000172 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000173 const DebugLoc &DL = MI.getDebugLoc();
174 MachineBasicBlock::iterator I(&MI);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000175
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000176 MachineOperand &SaveExec = MI.getOperand(0);
177 MachineOperand &Cond = MI.getOperand(1);
178 assert(SaveExec.getSubReg() == AMDGPU::NoSubRegister &&
179 Cond.getSubReg() == AMDGPU::NoSubRegister);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000180
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000181 unsigned SaveExecReg = SaveExec.getReg();
Matt Arsenault657f8712016-07-12 19:01:23 +0000182
Matt Arsenaulte6740752016-09-29 01:44:16 +0000183 MachineOperand &ImpDefSCC = MI.getOperand(4);
184 assert(ImpDefSCC.getReg() == AMDGPU::SCC && ImpDefSCC.isDef());
185
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000186 // If there is only one use of save exec register and that use is SI_END_CF,
187 // we can optimize SI_IF by returning the full saved exec mask instead of
188 // just cleared bits.
Marek Olsakce76ea02017-10-24 10:27:13 +0000189 bool SimpleIf = isSimpleIf(MI, MRI, TII);
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000190
Matt Arsenaulte6740752016-09-29 01:44:16 +0000191 // Add an implicit def of exec to discourage scheduling VALU after this which
192 // will interfere with trying to form s_and_saveexec_b64 later.
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000193 unsigned CopyReg = SimpleIf ? SaveExecReg
194 : MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000195 MachineInstr *CopyExec =
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000196 BuildMI(MBB, I, DL, TII->get(AMDGPU::COPY), CopyReg)
Matt Arsenaulte6740752016-09-29 01:44:16 +0000197 .addReg(AMDGPU::EXEC)
198 .addReg(AMDGPU::EXEC, RegState::ImplicitDefine);
199
200 unsigned Tmp = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass);
201
202 MachineInstr *And =
203 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_AND_B64), Tmp)
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000204 .addReg(CopyReg)
Matt Arsenaulte6740752016-09-29 01:44:16 +0000205 //.addReg(AMDGPU::EXEC)
206 .addReg(Cond.getReg());
207 setImpSCCDefDead(*And, true);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000208
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000209 MachineInstr *Xor = nullptr;
210 if (!SimpleIf) {
211 Xor =
212 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_XOR_B64), SaveExecReg)
213 .addReg(Tmp)
214 .addReg(CopyReg);
215 setImpSCCDefDead(*Xor, ImpDefSCC.isDead());
216 }
Matt Arsenaulte6740752016-09-29 01:44:16 +0000217
218 // Use a copy that is a terminator to get correct spill code placement it with
219 // fast regalloc.
220 MachineInstr *SetExec =
221 BuildMI(MBB, I, DL, TII->get(AMDGPU::S_MOV_B64_term), AMDGPU::EXEC)
222 .addReg(Tmp, RegState::Kill);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000223
224 // Insert a pseudo terminator to help keep the verifier happy. This will also
225 // be used later when inserting skips.
Diana Picus116bbab2017-01-13 09:58:52 +0000226 MachineInstr *NewBr = BuildMI(MBB, I, DL, TII->get(AMDGPU::SI_MASK_BRANCH))
227 .add(MI.getOperand(2));
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000228
229 if (!LIS) {
230 MI.eraseFromParent();
231 return;
232 }
233
Matt Arsenaulte6740752016-09-29 01:44:16 +0000234 LIS->InsertMachineInstrInMaps(*CopyExec);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000235
Matt Arsenaulte6740752016-09-29 01:44:16 +0000236 // Replace with and so we don't need to fix the live interval for condition
237 // register.
238 LIS->ReplaceMachineInstrInMaps(MI, *And);
239
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000240 if (!SimpleIf)
241 LIS->InsertMachineInstrInMaps(*Xor);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000242 LIS->InsertMachineInstrInMaps(*SetExec);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000243 LIS->InsertMachineInstrInMaps(*NewBr);
244
Matt Arsenaulte6740752016-09-29 01:44:16 +0000245 LIS->removeRegUnit(*MCRegUnitIterator(AMDGPU::EXEC, TRI));
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000246 MI.eraseFromParent();
247
248 // FIXME: Is there a better way of adjusting the liveness? It shouldn't be
249 // hard to add another def here but I'm not sure how to correctly update the
250 // valno.
251 LIS->removeInterval(SaveExecReg);
252 LIS->createAndComputeVirtRegInterval(SaveExecReg);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000253 LIS->createAndComputeVirtRegInterval(Tmp);
Stanislav Mekhanoshin3197eb62017-07-26 21:29:15 +0000254 if (!SimpleIf)
255 LIS->createAndComputeVirtRegInterval(CopyReg);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000256}
257
258void SILowerControlFlow::emitElse(MachineInstr &MI) {
259 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenault657f8712016-07-12 19:01:23 +0000260 const DebugLoc &DL = MI.getDebugLoc();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000261
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000262 unsigned DstReg = MI.getOperand(0).getReg();
263 assert(MI.getOperand(0).getSubReg() == AMDGPU::NoSubRegister);
Matt Arsenault657f8712016-07-12 19:01:23 +0000264
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000265 bool ExecModified = MI.getOperand(3).getImm() != 0;
266 MachineBasicBlock::iterator Start = MBB.begin();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000267
Matt Arsenaulte6740752016-09-29 01:44:16 +0000268 // We are running before TwoAddressInstructions, and si_else's operands are
269 // tied. In order to correctly tie the registers, split this into a copy of
270 // the src like it does.
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000271 unsigned CopyReg = MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass);
Stanislav Mekhanoshin68257702017-01-19 21:26:22 +0000272 MachineInstr *CopyExec =
273 BuildMI(MBB, Start, DL, TII->get(AMDGPU::COPY), CopyReg)
Diana Picus116bbab2017-01-13 09:58:52 +0000274 .add(MI.getOperand(1)); // Saved EXEC
Matt Arsenaulte6740752016-09-29 01:44:16 +0000275
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000276 // This must be inserted before phis and any spill code inserted before the
277 // else.
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000278 unsigned SaveReg = ExecModified ?
279 MRI->createVirtualRegister(&AMDGPU::SReg_64RegClass) : DstReg;
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000280 MachineInstr *OrSaveExec =
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000281 BuildMI(MBB, Start, DL, TII->get(AMDGPU::S_OR_SAVEEXEC_B64), SaveReg)
282 .addReg(CopyReg);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000283
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000284 MachineBasicBlock *DestBB = MI.getOperand(2).getMBB();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000285
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000286 MachineBasicBlock::iterator ElsePt(MI);
Matt Arsenault657f8712016-07-12 19:01:23 +0000287
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000288 if (ExecModified) {
289 MachineInstr *And =
290 BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::S_AND_B64), DstReg)
291 .addReg(AMDGPU::EXEC)
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000292 .addReg(SaveReg);
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000293
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000294 if (LIS)
295 LIS->InsertMachineInstrInMaps(*And);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000296 }
297
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000298 MachineInstr *Xor =
Matt Arsenaulte6740752016-09-29 01:44:16 +0000299 BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::S_XOR_B64_term), AMDGPU::EXEC)
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000300 .addReg(AMDGPU::EXEC)
301 .addReg(DstReg);
Tom Stellardf8794352012-12-19 22:10:31 +0000302
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000303 MachineInstr *Branch =
Matt Arsenaulte6740752016-09-29 01:44:16 +0000304 BuildMI(MBB, ElsePt, DL, TII->get(AMDGPU::SI_MASK_BRANCH))
Matt Arsenaultf98a5962016-08-27 00:42:21 +0000305 .addMBB(DestBB);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000306
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000307 if (!LIS) {
308 MI.eraseFromParent();
309 return;
310 }
311
312 LIS->RemoveMachineInstrFromMaps(MI);
Tom Stellardf8794352012-12-19 22:10:31 +0000313 MI.eraseFromParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000314
Stanislav Mekhanoshin68257702017-01-19 21:26:22 +0000315 LIS->InsertMachineInstrInMaps(*CopyExec);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000316 LIS->InsertMachineInstrInMaps(*OrSaveExec);
317
318 LIS->InsertMachineInstrInMaps(*Xor);
319 LIS->InsertMachineInstrInMaps(*Branch);
320
321 // src reg is tied to dst reg.
322 LIS->removeInterval(DstReg);
323 LIS->createAndComputeVirtRegInterval(DstReg);
Stanislav Mekhanoshinae0f66202016-11-22 01:42:34 +0000324 LIS->createAndComputeVirtRegInterval(CopyReg);
325 if (ExecModified)
326 LIS->createAndComputeVirtRegInterval(SaveReg);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000327
328 // Let this be recomputed.
329 LIS->removeRegUnit(*MCRegUnitIterator(AMDGPU::EXEC, TRI));
Tom Stellardf8794352012-12-19 22:10:31 +0000330}
331
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000332void SILowerControlFlow::emitBreak(MachineInstr &MI) {
Matt Arsenault48d70cb2016-07-09 17:18:39 +0000333 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000334 const DebugLoc &DL = MI.getDebugLoc();
Matt Arsenault48d70cb2016-07-09 17:18:39 +0000335 unsigned Dst = MI.getOperand(0).getReg();
Matt Arsenault48d70cb2016-07-09 17:18:39 +0000336
Diana Picus116bbab2017-01-13 09:58:52 +0000337 MachineInstr *Or = BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_OR_B64), Dst)
338 .addReg(AMDGPU::EXEC)
339 .add(MI.getOperand(1));
Tom Stellardf8794352012-12-19 22:10:31 +0000340
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000341 if (LIS)
342 LIS->ReplaceMachineInstrInMaps(MI, *Or);
Tom Stellardf8794352012-12-19 22:10:31 +0000343 MI.eraseFromParent();
344}
345
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000346void SILowerControlFlow::emitIfBreak(MachineInstr &MI) {
347 MI.setDesc(TII->get(AMDGPU::S_OR_B64));
Tom Stellardf8794352012-12-19 22:10:31 +0000348}
349
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000350void SILowerControlFlow::emitElseBreak(MachineInstr &MI) {
351 MI.setDesc(TII->get(AMDGPU::S_OR_B64));
Tom Stellarde7b907d2012-12-19 22:10:33 +0000352}
353
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000354void SILowerControlFlow::emitLoop(MachineInstr &MI) {
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000355 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000356 const DebugLoc &DL = MI.getDebugLoc();
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000357
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000358 MachineInstr *AndN2 =
Diana Picus116bbab2017-01-13 09:58:52 +0000359 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_ANDN2_B64_term), AMDGPU::EXEC)
360 .addReg(AMDGPU::EXEC)
361 .add(MI.getOperand(0));
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000362
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000363 MachineInstr *Branch =
Diana Picus116bbab2017-01-13 09:58:52 +0000364 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_CBRANCH_EXECNZ))
365 .add(MI.getOperand(1));
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000366
367 if (LIS) {
368 LIS->ReplaceMachineInstrInMaps(MI, *AndN2);
369 LIS->InsertMachineInstrInMaps(*Branch);
Michel Danzer9e61c4b2014-02-27 01:47:09 +0000370 }
Tom Stellardbe8ebee2013-01-18 21:15:50 +0000371
372 MI.eraseFromParent();
373}
374
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000375void SILowerControlFlow::emitEndCf(MachineInstr &MI) {
376 MachineBasicBlock &MBB = *MI.getParent();
377 const DebugLoc &DL = MI.getDebugLoc();
Matt Arsenault786724a2016-07-12 21:41:32 +0000378
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000379 MachineBasicBlock::iterator InsPt = MBB.begin();
380 MachineInstr *NewMI =
Diana Picus116bbab2017-01-13 09:58:52 +0000381 BuildMI(MBB, InsPt, DL, TII->get(AMDGPU::S_OR_B64), AMDGPU::EXEC)
382 .addReg(AMDGPU::EXEC)
383 .add(MI.getOperand(0));
Matt Arsenault786724a2016-07-12 21:41:32 +0000384
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000385 if (LIS)
386 LIS->ReplaceMachineInstrInMaps(MI, *NewMI);
Matt Arsenault786724a2016-07-12 21:41:32 +0000387
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000388 MI.eraseFromParent();
389
390 if (LIS)
391 LIS->handleMove(*NewMI);
Matt Arsenault786724a2016-07-12 21:41:32 +0000392}
393
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000394// Returns replace operands for a logical operation, either single result
395// for exec or two operands if source was another equivalent operation.
396void SILowerControlFlow::findMaskOperands(MachineInstr &MI, unsigned OpNo,
397 SmallVectorImpl<MachineOperand> &Src) const {
398 MachineOperand &Op = MI.getOperand(OpNo);
399 if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg())) {
400 Src.push_back(Op);
401 return;
402 }
403
404 MachineInstr *Def = MRI->getUniqueVRegDef(Op.getReg());
405 if (!Def || Def->getParent() != MI.getParent() ||
406 !(Def->isFullCopy() || (Def->getOpcode() == MI.getOpcode())))
407 return;
408
409 // Make sure we do not modify exec between def and use.
410 // A copy with implcitly defined exec inserted earlier is an exclusion, it
411 // does not really modify exec.
412 for (auto I = Def->getIterator(); I != MI.getIterator(); ++I)
413 if (I->modifiesRegister(AMDGPU::EXEC, TRI) &&
414 !(I->isCopy() && I->getOperand(0).getReg() != AMDGPU::EXEC))
415 return;
416
417 for (const auto &SrcOp : Def->explicit_operands())
418 if (SrcOp.isUse() && (!SrcOp.isReg() ||
419 TargetRegisterInfo::isVirtualRegister(SrcOp.getReg()) ||
420 SrcOp.getReg() == AMDGPU::EXEC))
421 Src.push_back(SrcOp);
422}
423
424// Search and combine pairs of equivalent instructions, like
425// S_AND_B64 x, (S_AND_B64 x, y) => S_AND_B64 x, y
426// S_OR_B64 x, (S_OR_B64 x, y) => S_OR_B64 x, y
427// One of the operands is exec mask.
428void SILowerControlFlow::combineMasks(MachineInstr &MI) {
429 assert(MI.getNumExplicitOperands() == 3);
430 SmallVector<MachineOperand, 4> Ops;
431 unsigned OpToReplace = 1;
432 findMaskOperands(MI, 1, Ops);
433 if (Ops.size() == 1) OpToReplace = 2; // First operand can be exec or its copy
434 findMaskOperands(MI, 2, Ops);
435 if (Ops.size() != 3) return;
436
437 unsigned UniqueOpndIdx;
438 if (Ops[0].isIdenticalTo(Ops[1])) UniqueOpndIdx = 2;
439 else if (Ops[0].isIdenticalTo(Ops[2])) UniqueOpndIdx = 1;
440 else if (Ops[1].isIdenticalTo(Ops[2])) UniqueOpndIdx = 1;
441 else return;
442
443 unsigned Reg = MI.getOperand(OpToReplace).getReg();
444 MI.RemoveOperand(OpToReplace);
445 MI.addOperand(Ops[UniqueOpndIdx]);
446 if (MRI->use_empty(Reg))
447 MRI->getUniqueVRegDef(Reg)->eraseFromParent();
448}
449
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000450bool SILowerControlFlow::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000451 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
452 TII = ST.getInstrInfo();
453 TRI = &TII->getRegisterInfo();
454
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000455 // This doesn't actually need LiveIntervals, but we can preserve them.
456 LIS = getAnalysisIfAvailable<LiveIntervals>();
Matt Arsenaulte6740752016-09-29 01:44:16 +0000457 MRI = &MF.getRegInfo();
Tom Stellard75aadc22012-12-11 21:25:42 +0000458
Matt Arsenault9babdf42016-06-22 20:15:28 +0000459 MachineFunction::iterator NextBB;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000460 for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
461 BI != BE; BI = NextBB) {
462 NextBB = std::next(BI);
Tom Stellardf8794352012-12-19 22:10:31 +0000463 MachineBasicBlock &MBB = *BI;
Matt Arsenault9babdf42016-06-22 20:15:28 +0000464
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000465 MachineBasicBlock::iterator I, Next, Last;
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000466
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000467 for (I = MBB.begin(), Last = MBB.end(); I != MBB.end(); I = Next) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000468 Next = std::next(I);
Tom Stellard75aadc22012-12-11 21:25:42 +0000469 MachineInstr &MI = *I;
Tom Stellard5d7aaae2014-02-10 16:58:30 +0000470
Tom Stellard75aadc22012-12-11 21:25:42 +0000471 switch (MI.getOpcode()) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000472 case AMDGPU::SI_IF:
473 emitIf(MI);
474 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000475
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000476 case AMDGPU::SI_ELSE:
477 emitElse(MI);
478 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000479
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000480 case AMDGPU::SI_BREAK:
481 emitBreak(MI);
482 break;
Matt Arsenault48d70cb2016-07-09 17:18:39 +0000483
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000484 case AMDGPU::SI_IF_BREAK:
485 emitIfBreak(MI);
486 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000487
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000488 case AMDGPU::SI_ELSE_BREAK:
489 emitElseBreak(MI);
490 break;
Tom Stellard75aadc22012-12-11 21:25:42 +0000491
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000492 case AMDGPU::SI_LOOP:
493 emitLoop(MI);
494 break;
Tom Stellardf8794352012-12-19 22:10:31 +0000495
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000496 case AMDGPU::SI_END_CF:
497 emitEndCf(MI);
498 break;
Matt Arsenaultb91805e2016-07-15 00:58:15 +0000499
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000500 case AMDGPU::S_AND_B64:
501 case AMDGPU::S_OR_B64:
502 // Cleanup bit manipulations on exec mask
503 combineMasks(MI);
504 Last = I;
505 continue;
506
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000507 default:
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000508 Last = I;
509 continue;
Tom Stellard75aadc22012-12-11 21:25:42 +0000510 }
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000511
512 // Replay newly inserted code to combine masks
513 Next = (Last == MBB.end()) ? MBB.begin() : Last;
Tom Stellard75aadc22012-12-11 21:25:42 +0000514 }
515 }
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000516
Tom Stellard75aadc22012-12-11 21:25:42 +0000517 return true;
518}