blob: 8a9fef41f68fcfda9a1fe6f3db83d58ea8889d00 [file] [log] [blame]
Tom Stellard1bd80722014-04-30 15:31:33 +00001//===-- SILowerI1Copies.cpp - Lower I1 Copies -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// i1 values are usually inserted by the CFG Structurize pass and they are
9/// unique in that they can be copied from VALU to SALU registers.
10/// This is not possible for any other value type. Since there are no
11/// MOV instructions for i1, we to use V_CMP_* and V_CNDMASK to move the i1.
12///
13//===----------------------------------------------------------------------===//
14//
15
16#define DEBUG_TYPE "si-i1-copies"
17#include "AMDGPU.h"
Eric Christopherd9134482014-08-04 21:25:23 +000018#include "AMDGPUSubtarget.h"
Tom Stellard1bd80722014-04-30 15:31:33 +000019#include "SIInstrInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000020#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Nicolai Haehnle3ffd3832018-04-04 10:57:58 +000021#include "Utils/AMDGPULaneDominator.h"
Matthias Braunf8422972017-12-13 02:51:04 +000022#include "llvm/CodeGen/LiveIntervals.h"
Tom Stellard1bd80722014-04-30 15:31:33 +000023#include "llvm/CodeGen/MachineFunctionPass.h"
24#include "llvm/CodeGen/MachineInstrBuilder.h"
25#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard1bd80722014-04-30 15:31:33 +000026#include "llvm/IR/Function.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000027#include "llvm/IR/LLVMContext.h"
Tom Stellard1bd80722014-04-30 15:31:33 +000028#include "llvm/Support/Debug.h"
29#include "llvm/Target/TargetMachine.h"
30
31using namespace llvm;
32
33namespace {
34
35class SILowerI1Copies : public MachineFunctionPass {
36public:
37 static char ID;
38
39public:
40 SILowerI1Copies() : MachineFunctionPass(ID) {
41 initializeSILowerI1CopiesPass(*PassRegistry::getPassRegistry());
42 }
43
Craig Topperfd38cbe2014-08-30 16:48:34 +000044 bool runOnMachineFunction(MachineFunction &MF) override;
Tom Stellard1bd80722014-04-30 15:31:33 +000045
Mehdi Amini117296c2016-10-01 02:56:57 +000046 StringRef getPassName() const override { return "SI Lower i1 Copies"; }
Tom Stellard1bd80722014-04-30 15:31:33 +000047
Craig Topperfd38cbe2014-08-30 16:48:34 +000048 void getAnalysisUsage(AnalysisUsage &AU) const override {
Tom Stellard1bd80722014-04-30 15:31:33 +000049 AU.setPreservesCFG();
50 MachineFunctionPass::getAnalysisUsage(AU);
51 }
52};
53
54} // End anonymous namespace.
55
Matt Arsenault427c5482016-02-11 06:15:34 +000056INITIALIZE_PASS(SILowerI1Copies, DEBUG_TYPE,
57 "SI Lower i1 Copies", false, false)
Tom Stellard1bd80722014-04-30 15:31:33 +000058
59char SILowerI1Copies::ID = 0;
60
61char &llvm::SILowerI1CopiesID = SILowerI1Copies::ID;
62
63FunctionPass *llvm::createSILowerI1CopiesPass() {
64 return new SILowerI1Copies();
65}
66
67bool SILowerI1Copies::runOnMachineFunction(MachineFunction &MF) {
68 MachineRegisterInfo &MRI = MF.getRegInfo();
Matt Arsenault43e92fe2016-06-24 06:30:11 +000069 const SISubtarget &ST = MF.getSubtarget<SISubtarget>();
70 const SIInstrInfo *TII = ST.getInstrInfo();
71 const TargetRegisterInfo *TRI = &TII->getRegisterInfo();
72
Tom Stellard365a2b42014-05-15 14:41:50 +000073 std::vector<unsigned> I1Defs;
Tom Stellard1bd80722014-04-30 15:31:33 +000074
75 for (MachineFunction::iterator BI = MF.begin(), BE = MF.end();
76 BI != BE; ++BI) {
77
78 MachineBasicBlock &MBB = *BI;
79 MachineBasicBlock::iterator I, Next;
80 for (I = MBB.begin(); I != MBB.end(); I = Next) {
81 Next = std::next(I);
82 MachineInstr &MI = *I;
83
Matt Arsenault72858932014-11-14 18:43:41 +000084 if (MI.getOpcode() == AMDGPU::IMPLICIT_DEF) {
85 unsigned Reg = MI.getOperand(0).getReg();
86 const TargetRegisterClass *RC = MRI.getRegClass(Reg);
87 if (RC == &AMDGPU::VReg_1RegClass)
88 MRI.setRegClass(Reg, &AMDGPU::SReg_64RegClass);
89 continue;
90 }
91
Matt Arsenaultbecd6562014-12-03 05:22:35 +000092 if (MI.getOpcode() != AMDGPU::COPY)
Tom Stellard1bd80722014-04-30 15:31:33 +000093 continue;
94
Matt Arsenaultbecd6562014-12-03 05:22:35 +000095 const MachineOperand &Dst = MI.getOperand(0);
96 const MachineOperand &Src = MI.getOperand(1);
Tom Stellard1bd80722014-04-30 15:31:33 +000097
Matt Arsenaultbecd6562014-12-03 05:22:35 +000098 if (!TargetRegisterInfo::isVirtualRegister(Src.getReg()) ||
99 !TargetRegisterInfo::isVirtualRegister(Dst.getReg()))
100 continue;
101
102 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst.getReg());
103 const TargetRegisterClass *SrcRC = MRI.getRegClass(Src.getReg());
Tom Stellard1bd80722014-04-30 15:31:33 +0000104
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000105 DebugLoc DL = MI.getDebugLoc();
106 MachineInstr *DefInst = MRI.getUniqueVRegDef(Src.getReg());
Tom Stellard1bd80722014-04-30 15:31:33 +0000107 if (DstRC == &AMDGPU::VReg_1RegClass &&
108 TRI->getCommonSubClass(SrcRC, &AMDGPU::SGPR_64RegClass)) {
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000109 I1Defs.push_back(Dst.getReg());
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000110
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000111 if (DefInst->getOpcode() == AMDGPU::S_MOV_B64) {
112 if (DefInst->getOperand(1).isImm()) {
113 I1Defs.push_back(Dst.getReg());
114
115 int64_t Val = DefInst->getOperand(1).getImm();
116 assert(Val == 0 || Val == -1);
117
118 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_MOV_B32_e32))
Diana Picus116bbab2017-01-13 09:58:52 +0000119 .add(Dst)
120 .addImm(Val);
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000121 MI.eraseFromParent();
122 continue;
123 }
124 }
125
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +0000126 unsigned int TmpSrc = MRI.createVirtualRegister(&AMDGPU::SReg_64_XEXECRegClass);
127 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::COPY), TmpSrc)
128 .add(Src);
Stanislav Mekhanoshin6fc8a1c2016-11-11 00:22:34 +0000129 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_CNDMASK_B32_e64))
Diana Picus116bbab2017-01-13 09:58:52 +0000130 .add(Dst)
131 .addImm(0)
132 .addImm(-1)
Nicolai Haehnlece4ddd02017-09-29 15:37:31 +0000133 .addReg(TmpSrc);
Tom Stellard1bd80722014-04-30 15:31:33 +0000134 MI.eraseFromParent();
135 } else if (TRI->getCommonSubClass(DstRC, &AMDGPU::SGPR_64RegClass) &&
136 SrcRC == &AMDGPU::VReg_1RegClass) {
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000137 if (DefInst->getOpcode() == AMDGPU::V_CNDMASK_B32_e64 &&
138 DefInst->getOperand(1).isImm() && DefInst->getOperand(2).isImm() &&
139 DefInst->getOperand(1).getImm() == 0 &&
140 DefInst->getOperand(2).getImm() != 0 &&
141 DefInst->getOperand(3).isReg() &&
142 TargetRegisterInfo::isVirtualRegister(
143 DefInst->getOperand(3).getReg()) &&
144 TRI->getCommonSubClass(
145 MRI.getRegClass(DefInst->getOperand(3).getReg()),
Nicolai Haehnle3ffd3832018-04-04 10:57:58 +0000146 &AMDGPU::SGPR_64RegClass) &&
147 AMDGPU::laneDominates(DefInst->getParent(), &MBB)) {
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000148 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::S_AND_B64))
Diana Picus116bbab2017-01-13 09:58:52 +0000149 .add(Dst)
150 .addReg(AMDGPU::EXEC)
151 .add(DefInst->getOperand(3));
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000152 } else {
153 BuildMI(MBB, &MI, DL, TII->get(AMDGPU::V_CMP_NE_U32_e64))
Diana Picus116bbab2017-01-13 09:58:52 +0000154 .add(Dst)
155 .add(Src)
156 .addImm(0);
Stanislav Mekhanoshin0ee250e2016-11-28 18:58:49 +0000157 }
Tom Stellard1bd80722014-04-30 15:31:33 +0000158 MI.eraseFromParent();
159 }
Tom Stellard1bd80722014-04-30 15:31:33 +0000160 }
161 }
Tom Stellard365a2b42014-05-15 14:41:50 +0000162
163 for (unsigned Reg : I1Defs)
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000164 MRI.setRegClass(Reg, &AMDGPU::VGPR_32RegClass);
Tom Stellard365a2b42014-05-15 14:41:50 +0000165
Tom Stellard1bd80722014-04-30 15:31:33 +0000166 return false;
167}