blob: 283d84629f8eede8d37d5d16bfd09b5336269920 [file] [log] [blame]
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001//===-- RegAllocFast.cpp - A fast register allocator for debug code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This register allocator allocates registers to a basic block at a time,
11// attempting to keep values in registers and reusing registers as appropriate.
12//
13//===----------------------------------------------------------------------===//
14
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000015#include "llvm/ADT/DenseMap.h"
16#include "llvm/ADT/IndexedMap.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000018#include "llvm/ADT/SmallSet.h"
19#include "llvm/ADT/SmallVector.h"
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000020#include "llvm/ADT/SparseSet.h"
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000021#include "llvm/ADT/Statistic.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunctionPass.h"
24#include "llvm/CodeGen/MachineInstr.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
26#include "llvm/CodeGen/MachineRegisterInfo.h"
Mehdi Amini47b292d2016-04-16 07:51:28 +000027#include "llvm/CodeGen/Passes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000028#include "llvm/CodeGen/RegAllocRegistry.h"
29#include "llvm/CodeGen/RegisterClassInfo.h"
Reid Kleckner28865802016-04-14 18:29:59 +000030#include "llvm/IR/DebugInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/Support/Debug.h"
32#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/Target/TargetInstrInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000034#include "llvm/Target/TargetSubtargetInfo.h"
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000035#include <algorithm>
36using namespace llvm;
37
Chandler Carruth1b9dde02014-04-22 02:02:50 +000038#define DEBUG_TYPE "regalloc"
39
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000040STATISTIC(NumStores, "Number of stores added");
41STATISTIC(NumLoads , "Number of loads added");
Jakob Stoklund Olesen6c038e32010-05-14 21:55:50 +000042STATISTIC(NumCopies, "Number of copies coalesced");
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000043
44static RegisterRegAlloc
45 fastRegAlloc("fast", "fast register allocator", createFastRegisterAllocator);
46
47namespace {
48 class RAFast : public MachineFunctionPass {
49 public:
50 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +000051 RAFast() : MachineFunctionPass(ID), StackSlotForVirtReg(-1),
Andrew Trickd3f8fe82012-02-10 04:10:36 +000052 isBulkSpilling(false) {}
Derek Schuffad154c82016-03-28 17:05:30 +000053
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000054 private:
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000055 MachineFunction *MF;
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +000056 MachineRegisterInfo *MRI;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000057 const TargetRegisterInfo *TRI;
58 const TargetInstrInfo *TII;
Jakob Stoklund Olesen50663b72011-06-02 18:35:30 +000059 RegisterClassInfo RegClassInfo;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000060
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +000061 // Basic block currently being allocated.
62 MachineBasicBlock *MBB;
63
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000064 // StackSlotForVirtReg - Maps virtual regs to the frame index where these
65 // values are spilled.
66 IndexedMap<int, VirtReg2IndexFunctor> StackSlotForVirtReg;
67
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000068 // Everything we know about a live virtual register.
69 struct LiveReg {
Jakob Stoklund Olesen11f1ba12010-05-11 23:24:47 +000070 MachineInstr *LastUse; // Last instr to use reg.
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000071 unsigned VirtReg; // Virtual register number.
Jakob Stoklund Olesen11f1ba12010-05-11 23:24:47 +000072 unsigned PhysReg; // Currently held here.
73 unsigned short LastOpNum; // OpNum on LastUse.
74 bool Dirty; // Register needs spill.
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000075
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000076 explicit LiveReg(unsigned v)
Craig Topperc0196b12014-04-14 00:51:57 +000077 : LastUse(nullptr), VirtReg(v), PhysReg(0), LastOpNum(0), Dirty(false){}
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000078
Andrew Trick1eb4a0d2012-04-20 20:05:28 +000079 unsigned getSparseSetIndex() const {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000080 return TargetRegisterInfo::virtReg2Index(VirtReg);
81 }
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000082 };
83
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +000084 typedef SparseSet<LiveReg> LiveRegMap;
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000085
86 // LiveVirtRegs - This map contains entries for each virtual register
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000087 // that is currently available in a physical register.
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +000088 LiveRegMap LiveVirtRegs;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000089
Devang Patel0ab77672011-06-21 22:36:03 +000090 DenseMap<unsigned, SmallVector<MachineInstr *, 4> > LiveDbgValueMap;
Devang Pateld71bc1a2010-08-04 18:42:02 +000091
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +000092 // RegState - Track the state of a physical register.
93 enum RegState {
94 // A disabled register is not available for allocation, but an alias may
95 // be in use. A register can only be moved out of the disabled state if
96 // all aliases are disabled.
97 regDisabled,
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +000098
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +000099 // A free register is not currently in use and can be allocated
100 // immediately without checking aliases.
101 regFree,
102
Evan Cheng8ea3af42011-04-22 01:40:20 +0000103 // A reserved register has been assigned explicitly (e.g., setting up a
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000104 // call parameter), and it remains reserved until it is used.
105 regReserved
106
107 // A register state may also be a virtual register number, indication that
108 // the physical register is currently allocated to a virtual register. In
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +0000109 // that case, LiveVirtRegs contains the inverse mapping.
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000110 };
111
112 // PhysRegState - One of the RegState enums, or a virtreg.
113 std::vector<unsigned> PhysRegState;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000114
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000115 // Set of register units.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000116 typedef SparseSet<unsigned> UsedInInstrSet;
117
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000118 // Set of register units that are used in the current instruction, and so
119 // cannot be allocated.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000120 UsedInInstrSet UsedInInstr;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000121
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000122 // Mark a physreg as used in this instruction.
123 void markRegUsedInInstr(unsigned PhysReg) {
124 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units)
125 UsedInInstr.insert(*Units);
126 }
127
128 // Check if a physreg or any of its aliases are used in this instruction.
129 bool isRegUsedInInstr(unsigned PhysReg) const {
130 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units)
131 if (UsedInInstr.count(*Units))
132 return true;
133 return false;
134 }
135
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000136 // SkippedInstrs - Descriptors of instructions whose clobber list was
137 // ignored because all registers were spilled. It is still necessary to
138 // mark all the clobbered registers as used by the function.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000139 SmallPtrSet<const MCInstrDesc*, 4> SkippedInstrs;
Jakob Stoklund Olesen864827a2010-06-04 18:08:29 +0000140
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000141 // isBulkSpilling - This flag is set when LiveRegMap will be cleared
142 // completely after spilling all live registers. LiveRegMap entries should
143 // not be erased.
144 bool isBulkSpilling;
Jakob Stoklund Olesen41f8dc82010-05-14 00:02:20 +0000145
Alp Toker61007d82014-03-02 03:20:38 +0000146 enum : unsigned {
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000147 spillClean = 1,
148 spillDirty = 100,
149 spillImpossible = ~0u
150 };
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000151 public:
Mehdi Amini117296c2016-10-01 02:56:57 +0000152 StringRef getPassName() const override { return "Fast Register Allocator"; }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000153
Craig Topper4584cd52014-03-07 09:26:03 +0000154 void getAnalysisUsage(AnalysisUsage &AU) const override {
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000155 AU.setPreservesCFG();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000156 MachineFunctionPass::getAnalysisUsage(AU);
157 }
158
Matthias Braun90799ce2016-08-23 21:19:49 +0000159 MachineFunctionProperties getRequiredProperties() const override {
160 return MachineFunctionProperties().set(
161 MachineFunctionProperties::Property::NoPHIs);
162 }
163
Derek Schuffad154c82016-03-28 17:05:30 +0000164 MachineFunctionProperties getSetProperties() const override {
165 return MachineFunctionProperties().set(
Matthias Braun1eb47362016-08-25 01:27:13 +0000166 MachineFunctionProperties::Property::NoVRegs);
Derek Schuffad154c82016-03-28 17:05:30 +0000167 }
168
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000169 private:
Craig Topper4584cd52014-03-07 09:26:03 +0000170 bool runOnMachineFunction(MachineFunction &Fn) override;
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000171 void AllocateBasicBlock();
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000172 void handleThroughOperands(MachineInstr *MI,
173 SmallVectorImpl<unsigned> &VirtDead);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000174 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000175 bool isLastUseOfLocalReg(MachineOperand&);
176
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000177 void addKillFlag(const LiveReg&);
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000178 void killVirtReg(LiveRegMap::iterator);
Jakob Stoklund Olesen955a0e72010-05-12 18:46:03 +0000179 void killVirtReg(unsigned VirtReg);
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000180 void spillVirtReg(MachineBasicBlock::iterator MI, LiveRegMap::iterator);
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000181 void spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg);
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000182
183 void usePhysReg(MachineOperand&);
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000184 void definePhysReg(MachineInstr &MI, unsigned PhysReg, RegState NewState);
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000185 unsigned calcSpillCost(unsigned PhysReg) const;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000186 void assignVirtToPhysReg(LiveReg&, unsigned PhysReg);
187 LiveRegMap::iterator findLiveVirtReg(unsigned VirtReg) {
188 return LiveVirtRegs.find(TargetRegisterInfo::virtReg2Index(VirtReg));
189 }
190 LiveRegMap::const_iterator findLiveVirtReg(unsigned VirtReg) const {
191 return LiveVirtRegs.find(TargetRegisterInfo::virtReg2Index(VirtReg));
192 }
193 LiveRegMap::iterator assignVirtToPhysReg(unsigned VReg, unsigned PhysReg);
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000194 LiveRegMap::iterator allocVirtReg(MachineInstr &MI, LiveRegMap::iterator,
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000195 unsigned Hint);
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000196 LiveRegMap::iterator defineVirtReg(MachineInstr &MI, unsigned OpNum,
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000197 unsigned VirtReg, unsigned Hint);
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000198 LiveRegMap::iterator reloadVirtReg(MachineInstr &MI, unsigned OpNum,
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000199 unsigned VirtReg, unsigned Hint);
Akira Hatanakad837be72012-10-31 00:56:01 +0000200 void spillAll(MachineBasicBlock::iterator MI);
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000201 bool setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000202 };
203 char RAFast::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000204}
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000205
206/// getStackSpaceFor - This allocates space for the specified virtual register
207/// to be held on the stack.
208int RAFast::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) {
209 // Find the location Reg would belong...
210 int SS = StackSlotForVirtReg[VirtReg];
211 if (SS != -1)
212 return SS; // Already has space allocated?
213
214 // Allocate a new stack object for this spill location...
Matthias Braun941a7052016-07-28 18:40:00 +0000215 int FrameIdx = MF->getFrameInfo().CreateSpillStackObject(RC->getSize(),
216 RC->getAlignment());
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000217
218 // Assign the slot.
219 StackSlotForVirtReg[VirtReg] = FrameIdx;
220 return FrameIdx;
221}
222
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000223/// isLastUseOfLocalReg - Return true if MO is the only remaining reference to
224/// its virtual register, and it is guaranteed to be a block-local register.
225///
226bool RAFast::isLastUseOfLocalReg(MachineOperand &MO) {
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000227 // If the register has ever been spilled or reloaded, we conservatively assume
228 // it is a global register used in multiple blocks.
229 if (StackSlotForVirtReg[MO.getReg()] != -1)
230 return false;
231
232 // Check that the use/def chain has exactly one operand - MO.
Jakob Stoklund Olesenf71bc7b2012-08-08 23:44:01 +0000233 MachineRegisterInfo::reg_nodbg_iterator I = MRI->reg_nodbg_begin(MO.getReg());
Owen Anderson16c6bf42014-03-13 23:12:04 +0000234 if (&*I != &MO)
Jakob Stoklund Olesenf71bc7b2012-08-08 23:44:01 +0000235 return false;
236 return ++I == MRI->reg_nodbg_end();
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000237}
238
Jakob Stoklund Olesen955a0e72010-05-12 18:46:03 +0000239/// addKillFlag - Set kill flags on last use of a virtual register.
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000240void RAFast::addKillFlag(const LiveReg &LR) {
241 if (!LR.LastUse) return;
242 MachineOperand &MO = LR.LastUse->getOperand(LR.LastOpNum);
Jakob Stoklund Olesene0eddb22010-05-19 21:36:05 +0000243 if (MO.isUse() && !LR.LastUse->isRegTiedToDefOperand(LR.LastOpNum)) {
244 if (MO.getReg() == LR.PhysReg)
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000245 MO.setIsKill();
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000246 else
247 LR.LastUse->addRegisterKilled(LR.PhysReg, TRI, true);
248 }
Jakob Stoklund Olesen955a0e72010-05-12 18:46:03 +0000249}
250
251/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000252void RAFast::killVirtReg(LiveRegMap::iterator LRI) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000253 addKillFlag(*LRI);
Jakob Stoklund Olesenbd5e0762012-02-22 16:50:46 +0000254 assert(PhysRegState[LRI->PhysReg] == LRI->VirtReg &&
255 "Broken RegState mapping");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000256 PhysRegState[LRI->PhysReg] = regFree;
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000257 // Erase from LiveVirtRegs unless we're spilling in bulk.
258 if (!isBulkSpilling)
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000259 LiveVirtRegs.erase(LRI);
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +0000260}
261
262/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000263void RAFast::killVirtReg(unsigned VirtReg) {
264 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
265 "killVirtReg needs a virtual register");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000266 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000267 if (LRI != LiveVirtRegs.end())
268 killVirtReg(LRI);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000269}
270
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000271/// spillVirtReg - This method spills the value specified by VirtReg into the
Eli Friedmanac305d22010-08-21 20:19:51 +0000272/// corresponding stack slot if needed.
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000273void RAFast::spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000274 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
275 "Spilling a physical register is illegal!");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000276 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000277 assert(LRI != LiveVirtRegs.end() && "Spilling unmapped virtual register");
278 spillVirtReg(MI, LRI);
Jakob Stoklund Olesen41f8dc82010-05-14 00:02:20 +0000279}
280
281/// spillVirtReg - Do the actual work of spilling.
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000282void RAFast::spillVirtReg(MachineBasicBlock::iterator MI,
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000283 LiveRegMap::iterator LRI) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000284 LiveReg &LR = *LRI;
285 assert(PhysRegState[LR.PhysReg] == LRI->VirtReg && "Broken RegState mapping");
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000286
Jakob Stoklund Olesen11f1ba12010-05-11 23:24:47 +0000287 if (LR.Dirty) {
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000288 // If this physreg is used by the instruction, we want to kill it on the
289 // instruction, not on the spill.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000290 bool SpillKill = MachineBasicBlock::iterator(LR.LastUse) != MI;
Jakob Stoklund Olesen11f1ba12010-05-11 23:24:47 +0000291 LR.Dirty = false;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000292 DEBUG(dbgs() << "Spilling " << PrintReg(LRI->VirtReg, TRI)
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000293 << " in " << PrintReg(LR.PhysReg, TRI));
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000294 const TargetRegisterClass *RC = MRI->getRegClass(LRI->VirtReg);
295 int FI = getStackSpaceFor(LRI->VirtReg, RC);
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000296 DEBUG(dbgs() << " to stack slot #" << FI << "\n");
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000297 TII->storeRegToStackSlot(*MBB, MI, LR.PhysReg, SpillKill, FI, RC, TRI);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000298 ++NumStores; // Update statistics
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +0000299
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000300 // If this register is used by DBG_VALUE then insert new DBG_VALUE to
Devang Pateld71bc1a2010-08-04 18:42:02 +0000301 // identify spilled location as the place to find corresponding variable's
302 // value.
Craig Topperb94011f2013-07-14 04:42:23 +0000303 SmallVectorImpl<MachineInstr *> &LRIDbgValues =
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000304 LiveDbgValueMap[LRI->VirtReg];
Devang Patel0ab77672011-06-21 22:36:03 +0000305 for (unsigned li = 0, le = LRIDbgValues.size(); li != le; ++li) {
306 MachineInstr *DBG = LRIDbgValues[li];
Adrian Prantl6825fb62017-04-18 01:21:53 +0000307 MachineInstr *NewDV = buildDbgValueForSpill(*MBB, MI, *DBG, FI);
Adrian Prantle5e8ce62014-09-05 17:10:10 +0000308 assert(NewDV->getParent() == MBB && "dangling parent pointer");
David Blaikie0252265b2013-06-16 20:34:15 +0000309 (void)NewDV;
310 DEBUG(dbgs() << "Inserting debug info due to spill:" << "\n" << *NewDV);
Devang Pateld71bc1a2010-08-04 18:42:02 +0000311 }
Jakob Stoklund Olesenbd5e0762012-02-22 16:50:46 +0000312 // Now this register is spilled there is should not be any DBG_VALUE
313 // pointing to this register because they are all pointing to spilled value
314 // now.
Devang Pateld88b8ba2011-06-21 23:02:36 +0000315 LRIDbgValues.clear();
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000316 if (SpillKill)
Craig Topperc0196b12014-04-14 00:51:57 +0000317 LR.LastUse = nullptr; // Don't kill register again
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000318 }
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000319 killVirtReg(LRI);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000320}
321
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000322/// spillAll - Spill all dirty virtregs without killing them.
Akira Hatanakad837be72012-10-31 00:56:01 +0000323void RAFast::spillAll(MachineBasicBlock::iterator MI) {
Jakob Stoklund Olesenf5e8c862010-05-17 15:30:37 +0000324 if (LiveVirtRegs.empty()) return;
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000325 isBulkSpilling = true;
Jakob Stoklund Olesen70563bb2010-05-17 20:01:22 +0000326 // The LiveRegMap is keyed by an unsigned (the virtreg number), so the order
327 // of spilling here is deterministic, if arbitrary.
328 for (LiveRegMap::iterator i = LiveVirtRegs.begin(), e = LiveVirtRegs.end();
329 i != e; ++i)
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000330 spillVirtReg(MI, i);
331 LiveVirtRegs.clear();
332 isBulkSpilling = false;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000333}
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000334
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000335/// usePhysReg - Handle the direct use of a physical register.
336/// Check that the register is not used by a virtreg.
337/// Kill the physreg, marking it free.
338/// This may add implicit kills to MO->getParent() and invalidate MO.
339void RAFast::usePhysReg(MachineOperand &MO) {
340 unsigned PhysReg = MO.getReg();
341 assert(TargetRegisterInfo::isPhysicalRegister(PhysReg) &&
342 "Bad usePhysReg operand");
Hans Wennborg8eb336c2016-05-18 16:10:17 +0000343
344 // Ignore undef uses.
345 if (MO.isUndef())
346 return;
347
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000348 markRegUsedInInstr(PhysReg);
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000349 switch (PhysRegState[PhysReg]) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000350 case regDisabled:
351 break;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000352 case regReserved:
353 PhysRegState[PhysReg] = regFree;
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000354 LLVM_FALLTHROUGH;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000355 case regFree:
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000356 MO.setIsKill();
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000357 return;
358 default:
Eric Christopher66a8bf52010-12-08 21:35:09 +0000359 // The physreg was allocated to a virtual register. That means the value we
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000360 // wanted has been clobbered.
361 llvm_unreachable("Instruction uses an allocated register");
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000362 }
363
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000364 // Maybe a superregister is reserved?
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000365 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
366 unsigned Alias = *AI;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000367 switch (PhysRegState[Alias]) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000368 case regDisabled:
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000369 break;
370 case regReserved:
Quentin Colombet079aba72014-12-03 23:38:08 +0000371 // Either PhysReg is a subregister of Alias and we mark the
372 // whole register as free, or PhysReg is the superregister of
373 // Alias and we mark all the aliases as disabled before freeing
374 // PhysReg.
375 // In the latter case, since PhysReg was disabled, this means that
376 // its value is defined only by physical sub-registers. This check
377 // is performed by the assert of the default case in this loop.
378 // Note: The value of the superregister may only be partial
379 // defined, that is why regDisabled is a valid state for aliases.
380 assert((TRI->isSuperRegister(PhysReg, Alias) ||
381 TRI->isSuperRegister(Alias, PhysReg)) &&
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000382 "Instruction is not using a subregister of a reserved register");
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000383 LLVM_FALLTHROUGH;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000384 case regFree:
385 if (TRI->isSuperRegister(PhysReg, Alias)) {
386 // Leave the superregister in the working set.
Quentin Colombet079aba72014-12-03 23:38:08 +0000387 PhysRegState[Alias] = regFree;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000388 MO.getParent()->addRegisterKilled(Alias, TRI, true);
389 return;
390 }
391 // Some other alias was in the working set - clear it.
392 PhysRegState[Alias] = regDisabled;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000393 break;
394 default:
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000395 llvm_unreachable("Instruction uses an alias of an allocated register");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000396 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000397 }
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000398
399 // All aliases are disabled, bring register into working set.
400 PhysRegState[PhysReg] = regFree;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000401 MO.setIsKill();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000402}
403
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000404/// definePhysReg - Mark PhysReg as reserved or free after spilling any
405/// virtregs. This is very similar to defineVirtReg except the physreg is
406/// reserved instead of allocated.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000407void RAFast::definePhysReg(MachineInstr &MI, unsigned PhysReg,
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000408 RegState NewState) {
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000409 markRegUsedInInstr(PhysReg);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000410 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
411 case regDisabled:
412 break;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000413 default:
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000414 spillVirtReg(MI, VirtReg);
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000415 LLVM_FALLTHROUGH;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000416 case regFree:
417 case regReserved:
418 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000419 return;
420 }
421
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000422 // This is a disabled register, disable all aliases.
423 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000424 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
425 unsigned Alias = *AI;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000426 switch (unsigned VirtReg = PhysRegState[Alias]) {
427 case regDisabled:
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000428 break;
429 default:
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +0000430 spillVirtReg(MI, VirtReg);
Justin Bognercd1d5aa2016-08-17 20:30:52 +0000431 LLVM_FALLTHROUGH;
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000432 case regFree:
433 case regReserved:
434 PhysRegState[Alias] = regDisabled;
435 if (TRI->isSuperRegister(PhysReg, Alias))
436 return;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000437 break;
438 }
439 }
440}
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000441
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000442
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000443// calcSpillCost - Return the cost of spilling clearing out PhysReg and
444// aliases so it is free for allocation.
445// Returns 0 when PhysReg is free or disabled with all aliases disabled - it
446// can be allocated directly.
447// Returns spillImpossible when PhysReg or an alias can't be spilled.
448unsigned RAFast::calcSpillCost(unsigned PhysReg) const {
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000449 if (isRegUsedInInstr(PhysReg)) {
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000450 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is already used in instr.\n");
Jakob Stoklund Olesen58579272010-05-17 21:02:08 +0000451 return spillImpossible;
Eric Christopherde9d5852011-04-12 22:17:44 +0000452 }
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000453 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
454 case regDisabled:
455 break;
456 case regFree:
457 return 0;
458 case regReserved:
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000459 DEBUG(dbgs() << PrintReg(VirtReg, TRI) << " corresponding "
460 << PrintReg(PhysReg, TRI) << " is reserved already.\n");
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000461 return spillImpossible;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000462 default: {
463 LiveRegMap::const_iterator I = findLiveVirtReg(VirtReg);
464 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
465 return I->Dirty ? spillDirty : spillClean;
466 }
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000467 }
468
Eric Christopherc3783362011-04-12 00:48:08 +0000469 // This is a disabled register, add up cost of aliases.
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000470 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is disabled.\n");
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000471 unsigned Cost = 0;
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000472 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
473 unsigned Alias = *AI;
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000474 switch (unsigned VirtReg = PhysRegState[Alias]) {
475 case regDisabled:
476 break;
477 case regFree:
478 ++Cost;
479 break;
480 case regReserved:
481 return spillImpossible;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000482 default: {
483 LiveRegMap::const_iterator I = findLiveVirtReg(VirtReg);
484 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
485 Cost += I->Dirty ? spillDirty : spillClean;
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000486 break;
487 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000488 }
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000489 }
490 return Cost;
491}
492
493
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000494/// assignVirtToPhysReg - This method updates local state so that we know
495/// that PhysReg is the proper container for VirtReg now. The physical
496/// register must not be used for anything else when this is called.
497///
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000498void RAFast::assignVirtToPhysReg(LiveReg &LR, unsigned PhysReg) {
499 DEBUG(dbgs() << "Assigning " << PrintReg(LR.VirtReg, TRI) << " to "
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000500 << PrintReg(PhysReg, TRI) << "\n");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000501 PhysRegState[PhysReg] = LR.VirtReg;
502 assert(!LR.PhysReg && "Already assigned a physreg");
503 LR.PhysReg = PhysReg;
504}
505
506RAFast::LiveRegMap::iterator
507RAFast::assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg) {
508 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
509 assert(LRI != LiveVirtRegs.end() && "VirtReg disappeared");
510 assignVirtToPhysReg(*LRI, PhysReg);
511 return LRI;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000512}
513
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000514/// allocVirtReg - Allocate a physical register for VirtReg.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000515RAFast::LiveRegMap::iterator RAFast::allocVirtReg(MachineInstr &MI,
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000516 LiveRegMap::iterator LRI,
517 unsigned Hint) {
518 const unsigned VirtReg = LRI->VirtReg;
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000519
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000520 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
521 "Can only allocate virtual registers");
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000522
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000523 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000524
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000525 // Ignore invalid hints.
526 if (Hint && (!TargetRegisterInfo::isPhysicalRegister(Hint) ||
Jakob Stoklund Olesenf67bf3e2012-10-15 22:41:03 +0000527 !RC->contains(Hint) || !MRI->isAllocatable(Hint)))
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000528 Hint = 0;
529
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000530 // Take hint when possible.
531 if (Hint) {
Jakob Stoklund Olesenfb03a922011-06-13 03:26:46 +0000532 // Ignore the hint if we would have to spill a dirty register.
533 unsigned Cost = calcSpillCost(Hint);
534 if (Cost < spillDirty) {
535 if (Cost)
536 definePhysReg(MI, Hint, regFree);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000537 // definePhysReg may kill virtual registers and modify LiveVirtRegs.
538 // That invalidates LRI, so run a new lookup for VirtReg.
539 return assignVirtToPhysReg(VirtReg, Hint);
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000540 }
541 }
542
Jakob Stoklund Olesenbdb55e02012-11-29 03:34:17 +0000543 ArrayRef<MCPhysReg> AO = RegClassInfo.getOrder(RC);
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000544
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000545 // First try to find a completely free register.
Jakob Stoklund Olesenbdb55e02012-11-29 03:34:17 +0000546 for (ArrayRef<MCPhysReg>::iterator I = AO.begin(), E = AO.end(); I != E; ++I){
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000547 unsigned PhysReg = *I;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000548 if (PhysRegState[PhysReg] == regFree && !isRegUsedInInstr(PhysReg)) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000549 assignVirtToPhysReg(*LRI, PhysReg);
550 return LRI;
551 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000552 }
553
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000554 DEBUG(dbgs() << "Allocating " << PrintReg(VirtReg) << " from "
Craig Toppercf0444b2014-11-17 05:50:14 +0000555 << TRI->getRegClassName(RC) << "\n");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000556
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000557 unsigned BestReg = 0, BestCost = spillImpossible;
Jakob Stoklund Olesenbdb55e02012-11-29 03:34:17 +0000558 for (ArrayRef<MCPhysReg>::iterator I = AO.begin(), E = AO.end(); I != E; ++I){
Jakob Stoklund Olesen6649cda2010-05-17 15:30:32 +0000559 unsigned Cost = calcSpillCost(*I);
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000560 DEBUG(dbgs() << "\tRegister: " << PrintReg(*I, TRI) << "\n");
Eric Christopherde9d5852011-04-12 22:17:44 +0000561 DEBUG(dbgs() << "\tCost: " << Cost << "\n");
562 DEBUG(dbgs() << "\tBestCost: " << BestCost << "\n");
Jakob Stoklund Olesenf5e8c862010-05-17 15:30:37 +0000563 // Cost is 0 when all aliases are already disabled.
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000564 if (Cost == 0) {
565 assignVirtToPhysReg(*LRI, *I);
566 return LRI;
567 }
Jakob Stoklund Olesenf5e8c862010-05-17 15:30:37 +0000568 if (Cost < BestCost)
569 BestReg = *I, BestCost = Cost;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000570 }
571
572 if (BestReg) {
Jakob Stoklund Olesenf5e8c862010-05-17 15:30:37 +0000573 definePhysReg(MI, BestReg, regFree);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000574 // definePhysReg may kill virtual registers and modify LiveVirtRegs.
575 // That invalidates LRI, so run a new lookup for VirtReg.
576 return assignVirtToPhysReg(VirtReg, BestReg);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000577 }
578
Jakob Stoklund Olesen54f7c592011-07-02 07:17:37 +0000579 // Nothing we can do. Report an error and keep going with a bad allocation.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000580 if (MI.isInlineAsm())
581 MI.emitError("inline assembly requires more registers than available");
Benjamin Kramer7200a462013-10-05 19:33:37 +0000582 else
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000583 MI.emitError("ran out of registers during register allocation");
Jakob Stoklund Olesen54f7c592011-07-02 07:17:37 +0000584 definePhysReg(MI, *AO.begin(), regFree);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000585 return assignVirtToPhysReg(VirtReg, *AO.begin());
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000586}
587
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000588/// defineVirtReg - Allocate a register for VirtReg and mark it as dirty.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000589RAFast::LiveRegMap::iterator RAFast::defineVirtReg(MachineInstr &MI,
590 unsigned OpNum,
591 unsigned VirtReg,
592 unsigned Hint) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000593 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
594 "Not a virtual register");
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000595 LiveRegMap::iterator LRI;
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000596 bool New;
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000597 std::tie(LRI, New) = LiveVirtRegs.insert(LiveReg(VirtReg));
Jakob Stoklund Olesen7d22a81b2010-05-17 04:50:57 +0000598 if (New) {
599 // If there is no hint, peek at the only use of this register.
600 if ((!Hint || !TargetRegisterInfo::isPhysicalRegister(Hint)) &&
601 MRI->hasOneNonDBGUse(VirtReg)) {
Owen Anderson16c6bf42014-03-13 23:12:04 +0000602 const MachineInstr &UseMI = *MRI->use_instr_nodbg_begin(VirtReg);
Jakob Stoklund Olesen7d22a81b2010-05-17 04:50:57 +0000603 // It's a copy, use the destination register as a hint.
Jakob Stoklund Olesen4c82a9e2010-07-03 00:04:37 +0000604 if (UseMI.isCopyLike())
605 Hint = UseMI.getOperand(0).getReg();
Jakob Stoklund Olesen7d22a81b2010-05-17 04:50:57 +0000606 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000607 LRI = allocVirtReg(MI, LRI, Hint);
608 } else if (LRI->LastUse) {
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000609 // Redefining a live register - kill at the last use, unless it is this
610 // instruction defining VirtReg multiple times.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000611 if (LRI->LastUse != &MI || LRI->LastUse->getOperand(LRI->LastOpNum).isUse())
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000612 addKillFlag(*LRI);
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000613 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000614 assert(LRI->PhysReg && "Register not assigned");
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000615 LRI->LastUse = &MI;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000616 LRI->LastOpNum = OpNum;
617 LRI->Dirty = true;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000618 markRegUsedInInstr(LRI->PhysReg);
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000619 return LRI;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000620}
621
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000622/// reloadVirtReg - Make sure VirtReg is available in a physreg and return it.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000623RAFast::LiveRegMap::iterator RAFast::reloadVirtReg(MachineInstr &MI,
624 unsigned OpNum,
625 unsigned VirtReg,
626 unsigned Hint) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000627 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
628 "Not a virtual register");
Jakob Stoklund Olesen397068d2010-05-17 02:49:15 +0000629 LiveRegMap::iterator LRI;
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000630 bool New;
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000631 std::tie(LRI, New) = LiveVirtRegs.insert(LiveReg(VirtReg));
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000632 MachineOperand &MO = MI.getOperand(OpNum);
Jakob Stoklund Olesend2ef1fb2010-05-17 02:07:29 +0000633 if (New) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000634 LRI = allocVirtReg(MI, LRI, Hint);
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000635 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000636 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000637 DEBUG(dbgs() << "Reloading " << PrintReg(VirtReg, TRI) << " into "
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000638 << PrintReg(LRI->PhysReg, TRI) << "\n");
639 TII->loadRegFromStackSlot(*MBB, MI, LRI->PhysReg, FrameIndex, RC, TRI);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000640 ++NumLoads;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000641 } else if (LRI->Dirty) {
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000642 if (isLastUseOfLocalReg(MO)) {
643 DEBUG(dbgs() << "Killing last use: " << MO << "\n");
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000644 if (MO.isUse())
645 MO.setIsKill();
646 else
647 MO.setIsDead();
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000648 } else if (MO.isKill()) {
649 DEBUG(dbgs() << "Clearing dubious kill: " << MO << "\n");
650 MO.setIsKill(false);
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000651 } else if (MO.isDead()) {
652 DEBUG(dbgs() << "Clearing dubious dead: " << MO << "\n");
653 MO.setIsDead(false);
Jakob Stoklund Olesen84ce2902010-05-15 06:09:08 +0000654 }
Jakob Stoklund Olesenedd3d9d2010-05-17 03:26:06 +0000655 } else if (MO.isKill()) {
656 // We must remove kill flags from uses of reloaded registers because the
657 // register would be killed immediately, and there might be a second use:
658 // %foo = OR %x<kill>, %x
659 // This would cause a second reload of %x into a different register.
660 DEBUG(dbgs() << "Clearing clean kill: " << MO << "\n");
661 MO.setIsKill(false);
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000662 } else if (MO.isDead()) {
663 DEBUG(dbgs() << "Clearing clean dead: " << MO << "\n");
664 MO.setIsDead(false);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000665 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000666 assert(LRI->PhysReg && "Register not assigned");
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000667 LRI->LastUse = &MI;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000668 LRI->LastOpNum = OpNum;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000669 markRegUsedInInstr(LRI->PhysReg);
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000670 return LRI;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000671}
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000672
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000673// setPhysReg - Change operand OpNum in MI the refer the PhysReg, considering
674// subregs. This may invalidate any operand pointers.
675// Return true if the operand kills its register.
676bool RAFast::setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg) {
677 MachineOperand &MO = MI->getOperand(OpNum);
Jakob Stoklund Olesena13fd122012-05-14 21:30:58 +0000678 bool Dead = MO.isDead();
Jakob Stoklund Olesene07a4082010-05-17 02:49:21 +0000679 if (!MO.getSubReg()) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000680 MO.setReg(PhysReg);
Jakob Stoklund Olesena13fd122012-05-14 21:30:58 +0000681 return MO.isKill() || Dead;
Jakob Stoklund Olesene07a4082010-05-17 02:49:21 +0000682 }
683
684 // Handle subregister index.
685 MO.setReg(PhysReg ? TRI->getSubReg(PhysReg, MO.getSubReg()) : 0);
686 MO.setSubReg(0);
Jakob Stoklund Olesene0eddb22010-05-19 21:36:05 +0000687
688 // A kill flag implies killing the full register. Add corresponding super
689 // register kill.
690 if (MO.isKill()) {
691 MI->addRegisterKilled(PhysReg, TRI, true);
Jakob Stoklund Olesene07a4082010-05-17 02:49:21 +0000692 return true;
693 }
Jakob Stoklund Olesendc2e0cd2012-05-14 21:10:25 +0000694
695 // A <def,read-undef> of a sub-register requires an implicit def of the full
696 // register.
697 if (MO.isDef() && MO.isUndef())
698 MI->addRegisterDefined(PhysReg, TRI);
699
Jakob Stoklund Olesena13fd122012-05-14 21:30:58 +0000700 return Dead;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000701}
702
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000703// Handle special instruction operand like early clobbers and tied ops when
704// there are additional physreg defines.
705void RAFast::handleThroughOperands(MachineInstr *MI,
706 SmallVectorImpl<unsigned> &VirtDead) {
707 DEBUG(dbgs() << "Scanning for through registers:");
708 SmallSet<unsigned, 8> ThroughRegs;
709 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
710 MachineOperand &MO = MI->getOperand(i);
711 if (!MO.isReg()) continue;
712 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +0000713 if (!TargetRegisterInfo::isVirtualRegister(Reg))
714 continue;
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000715 if (MO.isEarlyClobber() || MI->isRegTiedToDefOperand(i) ||
716 (MO.getSubReg() && MI->readsVirtualRegister(Reg))) {
David Blaikie70573dc2014-11-19 07:49:26 +0000717 if (ThroughRegs.insert(Reg).second)
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000718 DEBUG(dbgs() << ' ' << PrintReg(Reg));
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000719 }
720 }
721
722 // If any physreg defines collide with preallocated through registers,
723 // we must spill and reallocate.
724 DEBUG(dbgs() << "\nChecking for physdef collisions.\n");
725 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
726 MachineOperand &MO = MI->getOperand(i);
727 if (!MO.isReg() || !MO.isDef()) continue;
728 unsigned Reg = MO.getReg();
729 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000730 markRegUsedInInstr(Reg);
Jakob Stoklund Olesen9b09cf02012-06-01 22:38:17 +0000731 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) {
Jakob Stoklund Olesen9b09cf02012-06-01 22:38:17 +0000732 if (ThroughRegs.count(PhysRegState[*AI]))
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000733 definePhysReg(*MI, *AI, regFree);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000734 }
735 }
736
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000737 SmallVector<unsigned, 8> PartialDefs;
Rafael Espindola2021f382011-11-22 06:27:18 +0000738 DEBUG(dbgs() << "Allocating tied uses.\n");
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000739 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
740 MachineOperand &MO = MI->getOperand(i);
741 if (!MO.isReg()) continue;
742 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +0000743 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000744 if (MO.isUse()) {
745 unsigned DefIdx = 0;
746 if (!MI->isRegTiedToDefOperand(i, &DefIdx)) continue;
747 DEBUG(dbgs() << "Operand " << i << "("<< MO << ") is tied to operand "
748 << DefIdx << ".\n");
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000749 LiveRegMap::iterator LRI = reloadVirtReg(*MI, i, Reg, 0);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000750 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000751 setPhysReg(MI, i, PhysReg);
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000752 // Note: we don't update the def operand yet. That would cause the normal
753 // def-scan to attempt spilling.
754 } else if (MO.getSubReg() && MI->readsVirtualRegister(Reg)) {
755 DEBUG(dbgs() << "Partial redefine: " << MO << "\n");
756 // Reload the register, but don't assign to the operand just yet.
757 // That would confuse the later phys-def processing pass.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000758 LiveRegMap::iterator LRI = reloadVirtReg(*MI, i, Reg, 0);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000759 PartialDefs.push_back(LRI->PhysReg);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000760 }
761 }
762
Rafael Espindola2021f382011-11-22 06:27:18 +0000763 DEBUG(dbgs() << "Allocating early clobbers.\n");
764 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
765 MachineOperand &MO = MI->getOperand(i);
766 if (!MO.isReg()) continue;
767 unsigned Reg = MO.getReg();
768 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
769 if (!MO.isEarlyClobber())
770 continue;
771 // Note: defineVirtReg may invalidate MO.
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000772 LiveRegMap::iterator LRI = defineVirtReg(*MI, i, Reg, 0);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000773 unsigned PhysReg = LRI->PhysReg;
Rafael Espindola2021f382011-11-22 06:27:18 +0000774 if (setPhysReg(MI, i, PhysReg))
775 VirtDead.push_back(Reg);
776 }
777
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000778 // Restore UsedInInstr to a state usable for allocating normal virtual uses.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000779 UsedInInstr.clear();
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000780 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
781 MachineOperand &MO = MI->getOperand(i);
782 if (!MO.isReg() || (MO.isDef() && !MO.isEarlyClobber())) continue;
783 unsigned Reg = MO.getReg();
784 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesena1dceb02011-06-28 17:24:32 +0000785 DEBUG(dbgs() << "\tSetting " << PrintReg(Reg, TRI)
786 << " as used in instr\n");
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000787 markRegUsedInInstr(Reg);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000788 }
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000789
790 // Also mark PartialDefs as used to avoid reallocation.
791 for (unsigned i = 0, e = PartialDefs.size(); i != e; ++i)
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +0000792 markRegUsedInInstr(PartialDefs[i]);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000793}
794
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000795void RAFast::AllocateBasicBlock() {
796 DEBUG(dbgs() << "\nAllocating " << *MBB);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000797
798 PhysRegState.assign(TRI->getNumRegs(), regDisabled);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000799 assert(LiveVirtRegs.empty() && "Mapping not cleared from last block?");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000800
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000801 MachineBasicBlock::iterator MII = MBB->begin();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000802
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000803 // Add live-in registers as live.
Matthias Braund9da1622015-09-09 18:08:03 +0000804 for (const auto &LI : MBB->liveins())
805 if (MRI->isAllocatable(LI.PhysReg))
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000806 definePhysReg(*MII, LI.PhysReg, regReserved);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000807
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000808 SmallVector<unsigned, 8> VirtDead;
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +0000809 SmallVector<MachineInstr*, 32> Coalesced;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000810
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000811 // Otherwise, sequentially allocate each instruction in the MBB.
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +0000812 while (MII != MBB->end()) {
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000813 MachineInstr *MI = &*MII++;
Evan Cheng6cc775f2011-06-28 19:10:37 +0000814 const MCInstrDesc &MCID = MI->getDesc();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000815 DEBUG({
Jakob Stoklund Olesend74a5642010-05-13 20:43:17 +0000816 dbgs() << "\n>> " << *MI << "Regs:";
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000817 for (unsigned Reg = 1, E = TRI->getNumRegs(); Reg != E; ++Reg) {
818 if (PhysRegState[Reg] == regDisabled) continue;
819 dbgs() << " " << TRI->getName(Reg);
820 switch(PhysRegState[Reg]) {
821 case regFree:
822 break;
823 case regReserved:
Jakob Stoklund Olesend74a5642010-05-13 20:43:17 +0000824 dbgs() << "*";
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000825 break;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000826 default: {
Jakob Stoklund Olesen1331a152011-01-09 03:05:53 +0000827 dbgs() << '=' << PrintReg(PhysRegState[Reg]);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000828 LiveRegMap::iterator I = findLiveVirtReg(PhysRegState[Reg]);
829 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
830 if (I->Dirty)
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000831 dbgs() << "*";
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000832 assert(I->PhysReg == Reg && "Bad inverse map");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000833 break;
834 }
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000835 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000836 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000837 dbgs() << '\n';
Jakob Stoklund Olesen13266812010-05-11 23:24:45 +0000838 // Check that LiveVirtRegs is the inverse.
839 for (LiveRegMap::iterator i = LiveVirtRegs.begin(),
840 e = LiveVirtRegs.end(); i != e; ++i) {
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000841 assert(TargetRegisterInfo::isVirtualRegister(i->VirtReg) &&
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000842 "Bad map key");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000843 assert(TargetRegisterInfo::isPhysicalRegister(i->PhysReg) &&
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000844 "Bad map value");
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000845 assert(PhysRegState[i->PhysReg] == i->VirtReg && "Bad inverse map");
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000846 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000847 });
848
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000849 // Debug values are not allowed to change codegen in any way.
850 if (MI->isDebugValue()) {
Devang Pateld61b7352010-07-19 23:25:39 +0000851 bool ScanDbgValue = true;
852 while (ScanDbgValue) {
853 ScanDbgValue = false;
854 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
855 MachineOperand &MO = MI->getOperand(i);
856 if (!MO.isReg()) continue;
857 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +0000858 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000859 LiveRegMap::iterator LRI = findLiveVirtReg(Reg);
Devang Pateld61b7352010-07-19 23:25:39 +0000860 if (LRI != LiveVirtRegs.end())
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000861 setPhysReg(MI, i, LRI->PhysReg);
Devang Patel57e72372010-07-09 21:48:31 +0000862 else {
Devang Pateld61b7352010-07-19 23:25:39 +0000863 int SS = StackSlotForVirtReg[Reg];
Devang Patel6095d812010-09-10 20:32:09 +0000864 if (SS == -1) {
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000865 // We can't allocate a physreg for a DebugValue, sorry!
Devang Patel6095d812010-09-10 20:32:09 +0000866 DEBUG(dbgs() << "Unable to allocate vreg used by DBG_VALUE");
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000867 MO.setReg(0);
Devang Patel6095d812010-09-10 20:32:09 +0000868 }
Devang Pateld61b7352010-07-19 23:25:39 +0000869 else {
870 // Modify DBG_VALUE now that the value is in a spill slot.
Adrian Prantldb3e26d2013-09-16 23:29:03 +0000871 bool IsIndirect = MI->isIndirectDebugValue();
Adrian Prantld3f6fe52013-07-10 16:56:52 +0000872 uint64_t Offset = IsIndirect ? MI->getOperand(1).getImm() : 0;
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000873 const MDNode *Var = MI->getDebugVariable();
874 const MDNode *Expr = MI->getDebugExpression();
Devang Pateld61b7352010-07-19 23:25:39 +0000875 DebugLoc DL = MI->getDebugLoc();
David Blaikie0252265b2013-06-16 20:34:15 +0000876 MachineBasicBlock *MBB = MI->getParent();
Duncan P. N. Exon Smithe686f152015-04-06 23:27:40 +0000877 assert(
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +0000878 cast<DILocalVariable>(Var)->isValidLocationForIntrinsic(DL) &&
Duncan P. N. Exon Smithe686f152015-04-06 23:27:40 +0000879 "Expected inlined-at fields to agree");
David Blaikie0252265b2013-06-16 20:34:15 +0000880 MachineInstr *NewDV = BuildMI(*MBB, MBB->erase(MI), DL,
881 TII->get(TargetOpcode::DBG_VALUE))
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000882 .addFrameIndex(SS)
883 .addImm(Offset)
884 .addMetadata(Var)
885 .addMetadata(Expr);
David Blaikie0252265b2013-06-16 20:34:15 +0000886 DEBUG(dbgs() << "Modifying debug info due to spill:"
887 << "\t" << *NewDV);
888 // Scan NewDV operands from the beginning.
889 MI = NewDV;
890 ScanDbgValue = true;
891 break;
Devang Pateld61b7352010-07-19 23:25:39 +0000892 }
Devang Patel57e72372010-07-09 21:48:31 +0000893 }
Devang Patel43bde962011-11-15 21:03:58 +0000894 LiveDbgValueMap[Reg].push_back(MI);
Devang Patel57e72372010-07-09 21:48:31 +0000895 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000896 }
897 // Next instruction.
898 continue;
899 }
900
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000901 // If this is a copy, we may be able to coalesce.
Jakob Stoklund Olesen37c42a32010-07-16 04:45:42 +0000902 unsigned CopySrc = 0, CopyDst = 0, CopySrcSub = 0, CopyDstSub = 0;
Jakob Stoklund Olesen4c82a9e2010-07-03 00:04:37 +0000903 if (MI->isCopy()) {
904 CopyDst = MI->getOperand(0).getReg();
905 CopySrc = MI->getOperand(1).getReg();
906 CopyDstSub = MI->getOperand(0).getSubReg();
907 CopySrcSub = MI->getOperand(1).getSubReg();
Jakob Stoklund Olesen37c42a32010-07-16 04:45:42 +0000908 }
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +0000909
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000910 // Track registers used by instruction.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000911 UsedInInstr.clear();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000912
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000913 // First scan.
914 // Mark physreg uses and early clobbers as used.
Jakob Stoklund Olesene68b8142010-05-14 21:55:52 +0000915 // Find the end of the virtreg operands
916 unsigned VirtOpEnd = 0;
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000917 bool hasTiedOps = false;
918 bool hasEarlyClobbers = false;
919 bool hasPartialRedefs = false;
920 bool hasPhysDefs = false;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000921 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
922 MachineOperand &MO = MI->getOperand(i);
Chad Rosier8d2c2292012-11-06 22:52:42 +0000923 // Make sure MRI knows about registers clobbered by regmasks.
924 if (MO.isRegMask()) {
925 MRI->addPhysRegsUsedFromRegMask(MO.getRegMask());
926 continue;
927 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000928 if (!MO.isReg()) continue;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000929 unsigned Reg = MO.getReg();
Jakob Stoklund Olesene68b8142010-05-14 21:55:52 +0000930 if (!Reg) continue;
931 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
932 VirtOpEnd = i+1;
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000933 if (MO.isUse()) {
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000934 hasTiedOps = hasTiedOps ||
Evan Cheng6cc775f2011-06-28 19:10:37 +0000935 MCID.getOperandConstraint(i, MCOI::TIED_TO) != -1;
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000936 } else {
937 if (MO.isEarlyClobber())
938 hasEarlyClobbers = true;
939 if (MO.getSubReg() && MI->readsVirtualRegister(Reg))
940 hasPartialRedefs = true;
941 }
Jakob Stoklund Olesene68b8142010-05-14 21:55:52 +0000942 continue;
943 }
Jakob Stoklund Olesenf67bf3e2012-10-15 22:41:03 +0000944 if (!MRI->isAllocatable(Reg)) continue;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000945 if (MO.isUse()) {
Jakob Stoklund Olesen4d5c1062010-05-14 18:03:25 +0000946 usePhysReg(MO);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000947 } else if (MO.isEarlyClobber()) {
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000948 definePhysReg(*MI, Reg,
949 (MO.isImplicit() || MO.isDead()) ? regFree : regReserved);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000950 hasEarlyClobbers = true;
951 } else
952 hasPhysDefs = true;
953 }
954
955 // The instruction may have virtual register operands that must be allocated
956 // the same register at use-time and def-time: early clobbers and tied
957 // operands. If there are also physical defs, these registers must avoid
958 // both physical defs and uses, making them more constrained than normal
959 // operands.
Jim Grosbachcb2e56f2010-09-01 19:16:29 +0000960 // Similarly, if there are multiple defs and tied operands, we must make
961 // sure the same register is allocated to uses and defs.
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000962 // We didn't detect inline asm tied operands above, so just make this extra
963 // pass for all inline asm.
Jakob Stoklund Olesendadea5b2010-06-29 19:15:30 +0000964 if (MI->isInlineAsm() || hasEarlyClobbers || hasPartialRedefs ||
Evan Cheng6cc775f2011-06-28 19:10:37 +0000965 (hasTiedOps && (hasPhysDefs || MCID.getNumDefs() > 1))) {
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000966 handleThroughOperands(MI, VirtDead);
967 // Don't attempt coalescing when we have funny stuff going on.
968 CopyDst = 0;
Jakob Stoklund Olesen36cf1192010-07-29 00:52:19 +0000969 // Pretend we have early clobbers so the use operands get marked below.
970 // This is not necessary for the common case of a single tied use.
971 hasEarlyClobbers = true;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +0000972 }
973
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000974 // Second scan.
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000975 // Allocate virtreg uses.
Jakob Stoklund Olesene68b8142010-05-14 21:55:52 +0000976 for (unsigned i = 0; i != VirtOpEnd; ++i) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000977 MachineOperand &MO = MI->getOperand(i);
978 if (!MO.isReg()) continue;
979 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen2fb5b312011-01-10 02:58:51 +0000980 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000981 if (MO.isUse()) {
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +0000982 LiveRegMap::iterator LRI = reloadVirtReg(*MI, i, Reg, CopyDst);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +0000983 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +0000984 CopySrc = (CopySrc == Reg || CopySrc == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +0000985 if (setPhysReg(MI, i, PhysReg))
Jakob Stoklund Olesenf915d142010-05-17 03:26:09 +0000986 killVirtReg(LRI);
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +0000987 }
988 }
989
Jakob Stoklund Olesen36cf1192010-07-29 00:52:19 +0000990 // Track registers defined by instruction - early clobbers and tied uses at
991 // this point.
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +0000992 UsedInInstr.clear();
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000993 if (hasEarlyClobbers) {
994 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
995 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen36cf1192010-07-29 00:52:19 +0000996 if (!MO.isReg()) continue;
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +0000997 unsigned Reg = MO.getReg();
998 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen36cf1192010-07-29 00:52:19 +0000999 // Look for physreg defs and tied uses.
1000 if (!MO.isDef() && !MI->isRegTiedToDefOperand(i)) continue;
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +00001001 markRegUsedInInstr(Reg);
Jakob Stoklund Olesen0d94d7a2010-06-28 18:34:34 +00001002 }
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001003 }
1004
Jakob Stoklund Olesen1069a092010-05-17 02:49:18 +00001005 unsigned DefOpEnd = MI->getNumOperands();
Evan Cheng7f8e5632011-12-07 07:15:52 +00001006 if (MI->isCall()) {
Quentin Colombete6116982016-02-20 00:32:29 +00001007 // Spill all virtregs before a call. This serves one purpose: If an
Jim Grosbachcb2e56f2010-09-01 19:16:29 +00001008 // exception is thrown, the landing pad is going to expect to find
Quentin Colombete6116982016-02-20 00:32:29 +00001009 // registers in their spill slots.
1010 // Note: although this is appealing to just consider all definitions
1011 // as call-clobbered, this is not correct because some of those
1012 // definitions may be used later on and we do not want to reuse
1013 // those for virtual registers in between.
Jakob Stoklund Olesen1069a092010-05-17 02:49:18 +00001014 DEBUG(dbgs() << " Spilling remaining registers before call.\n");
1015 spillAll(MI);
Jakob Stoklund Olesen864827a2010-06-04 18:08:29 +00001016
1017 // The imp-defs are skipped below, but we still need to mark those
1018 // registers as used by the function.
Evan Cheng6cc775f2011-06-28 19:10:37 +00001019 SkippedInstrs.insert(&MCID);
Jakob Stoklund Olesen1069a092010-05-17 02:49:18 +00001020 }
1021
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001022 // Third scan.
1023 // Allocate defs and collect dead defs.
Jakob Stoklund Olesen1069a092010-05-17 02:49:18 +00001024 for (unsigned i = 0; i != DefOpEnd; ++i) {
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001025 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen246e9a02010-06-15 16:20:57 +00001026 if (!MO.isReg() || !MO.isDef() || !MO.getReg() || MO.isEarlyClobber())
1027 continue;
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001028 unsigned Reg = MO.getReg();
1029
1030 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesenf67bf3e2012-10-15 22:41:03 +00001031 if (!MRI->isAllocatable(Reg)) continue;
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +00001032 definePhysReg(*MI, Reg, MO.isDead() ? regFree : regReserved);
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001033 continue;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001034 }
Duncan P. N. Exon Smith44ed0de2016-07-01 15:03:37 +00001035 LiveRegMap::iterator LRI = defineVirtReg(*MI, i, Reg, CopySrc);
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +00001036 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +00001037 if (setPhysReg(MI, i, PhysReg)) {
1038 VirtDead.push_back(Reg);
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001039 CopyDst = 0; // cancel coalescing;
1040 } else
1041 CopyDst = (CopyDst == Reg || CopyDst == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001042 }
1043
Jakob Stoklund Olesen663543b42010-05-18 21:10:50 +00001044 // Kill dead defs after the scan to ensure that multiple defs of the same
1045 // register are allocated identically. We didn't need to do this for uses
1046 // because we are crerating our own kill flags, and they are always at the
1047 // last use.
1048 for (unsigned i = 0, e = VirtDead.size(); i != e; ++i)
1049 killVirtReg(VirtDead[i]);
1050 VirtDead.clear();
1051
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001052 if (CopyDst && CopyDst == CopySrc && CopyDstSub == CopySrcSub) {
1053 DEBUG(dbgs() << "-- coalescing: " << *MI);
1054 Coalesced.push_back(MI);
1055 } else {
1056 DEBUG(dbgs() << "<< " << *MI);
1057 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001058 }
1059
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001060 // Spill all physical registers holding virtual registers now.
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +00001061 DEBUG(dbgs() << "Spilling live registers at end of block.\n");
1062 spillAll(MBB->getFirstTerminator());
Jakob Stoklund Olesenf1b30292010-05-11 18:54:45 +00001063
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001064 // Erase all the coalesced copies. We are delaying it until now because
Jakob Stoklund Olesen8044c982010-05-17 02:07:32 +00001065 // LiveVirtRegs might refer to the instrs.
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001066 for (unsigned i = 0, e = Coalesced.size(); i != e; ++i)
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +00001067 MBB->erase(Coalesced[i]);
Jakob Stoklund Olesen6c038e32010-05-14 21:55:50 +00001068 NumCopies += Coalesced.size();
Jakob Stoklund Olesenceb5a7a2010-05-14 04:30:51 +00001069
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +00001070 DEBUG(MBB->dump());
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001071}
1072
1073/// runOnMachineFunction - Register allocate the whole function
1074///
1075bool RAFast::runOnMachineFunction(MachineFunction &Fn) {
Jakob Stoklund Olesend74a5642010-05-13 20:43:17 +00001076 DEBUG(dbgs() << "********** FAST REGISTER ALLOCATION **********\n"
David Blaikiec8c29202012-08-22 17:18:53 +00001077 << "********** Function: " << Fn.getName() << '\n');
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001078 MF = &Fn;
Jakob Stoklund Olesen0ba2e2a2010-05-13 00:19:43 +00001079 MRI = &MF->getRegInfo();
Eric Christopher60621802014-10-14 07:22:00 +00001080 TRI = MF->getSubtarget().getRegisterInfo();
1081 TII = MF->getSubtarget().getInstrInfo();
Chad Rosiered119d52012-11-28 00:21:29 +00001082 MRI->freezeReservedRegs(Fn);
Jakob Stoklund Olesen50663b72011-06-02 18:35:30 +00001083 RegClassInfo.runOnMachineFunction(Fn);
Jakob Stoklund Olesena2136be2012-10-17 01:37:59 +00001084 UsedInInstr.clear();
Jakob Stoklund Olesen2ff4dc02013-02-21 19:35:21 +00001085 UsedInInstr.setUniverse(TRI->getNumRegUnits());
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001086
1087 // initialize the virtual->physical register map to have a 'null'
1088 // mapping for all virtual registers
Jakob Stoklund Olesend82ac372011-01-09 21:58:20 +00001089 StackSlotForVirtReg.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesen9c4cd1b2012-02-22 01:02:37 +00001090 LiveVirtRegs.setUniverse(MRI->getNumVirtRegs());
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001091
1092 // Loop over all of the basic blocks, eliminating virtual register references
Jakob Stoklund Olesenfb43e062010-05-17 02:07:22 +00001093 for (MachineFunction::iterator MBBi = Fn.begin(), MBBe = Fn.end();
1094 MBBi != MBBe; ++MBBi) {
1095 MBB = &*MBBi;
1096 AllocateBasicBlock();
1097 }
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001098
Andrew Trickda84e642012-02-21 04:51:23 +00001099 // All machine operands and other references to virtual registers have been
1100 // replaced. Remove the virtual registers.
1101 MRI->clearVirtRegs();
1102
Jakob Stoklund Olesen864827a2010-06-04 18:08:29 +00001103 SkippedInstrs.clear();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001104 StackSlotForVirtReg.clear();
Devang Pateld71bc1a2010-08-04 18:42:02 +00001105 LiveDbgValueMap.clear();
Jakob Stoklund Olesen8a070a52010-04-21 18:02:42 +00001106 return true;
1107}
1108
1109FunctionPass *llvm::createFastRegisterAllocator() {
1110 return new RAFast();
1111}