Jia Liu | 9f61011 | 2012-02-17 08:55:11 +0000 | [diff] [blame] | 1 | //===-- MipsMachineFunctionInfo.cpp - Private data used for Mips ----------===// |
David Blaikie | a379b181 | 2011-12-20 02:50:00 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | |
Eugene Zelenko | dde94e4 | 2017-01-30 23:21:32 +0000 | [diff] [blame] | 10 | #include "MCTargetDesc/MipsABIInfo.h" |
Chandler Carruth | 71f308a | 2015-02-13 09:09:03 +0000 | [diff] [blame] | 11 | #include "MipsMachineFunction.h" |
Akira Hatanaka | b049aef | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 12 | #include "MipsSubtarget.h" |
Eric Christopher | 96e72c6 | 2015-01-29 23:27:36 +0000 | [diff] [blame] | 13 | #include "MipsTargetMachine.h" |
Eugene Zelenko | dde94e4 | 2017-01-30 23:21:32 +0000 | [diff] [blame] | 14 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Akira Hatanaka | b049aef | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 15 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Eugene Zelenko | dde94e4 | 2017-01-30 23:21:32 +0000 | [diff] [blame] | 16 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Akira Hatanaka | b049aef | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 17 | #include "llvm/Support/CommandLine.h" |
Eugene Zelenko | dde94e4 | 2017-01-30 23:21:32 +0000 | [diff] [blame] | 18 | #include "llvm/Target/TargetRegisterInfo.h" |
David Blaikie | a379b181 | 2011-12-20 02:50:00 +0000 | [diff] [blame] | 19 | |
| 20 | using namespace llvm; |
| 21 | |
Akira Hatanaka | b049aef | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 22 | static cl::opt<bool> |
| 23 | FixGlobalBaseReg("mips-fix-global-base-reg", cl::Hidden, cl::init(true), |
| 24 | cl::desc("Always use $gp as the global base register.")); |
| 25 | |
Eugene Zelenko | dde94e4 | 2017-01-30 23:21:32 +0000 | [diff] [blame] | 26 | MipsFunctionInfo::~MipsFunctionInfo() = default; |
Akira Hatanaka | e0657b2 | 2013-09-27 22:30:36 +0000 | [diff] [blame] | 27 | |
Akira Hatanaka | b049aef | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 28 | bool MipsFunctionInfo::globalBaseRegSet() const { |
| 29 | return GlobalBaseReg; |
| 30 | } |
| 31 | |
| 32 | unsigned MipsFunctionInfo::getGlobalBaseReg() { |
| 33 | // Return if it has already been initialized. |
| 34 | if (GlobalBaseReg) |
| 35 | return GlobalBaseReg; |
| 36 | |
Zoran Jovanovic | 71a33e2 | 2015-02-27 15:03:50 +0000 | [diff] [blame] | 37 | MipsSubtarget const &STI = |
| 38 | static_cast<const MipsSubtarget &>(MF.getSubtarget()); |
| 39 | |
Craig Topper | 61e88f4 | 2014-11-21 05:58:21 +0000 | [diff] [blame] | 40 | const TargetRegisterClass *RC = |
Zoran Jovanovic | 71a33e2 | 2015-02-27 15:03:50 +0000 | [diff] [blame] | 41 | STI.inMips16Mode() |
Eric Christopher | 96e72c6 | 2015-01-29 23:27:36 +0000 | [diff] [blame] | 42 | ? &Mips::CPU16RegsRegClass |
Zoran Jovanovic | 71a33e2 | 2015-02-27 15:03:50 +0000 | [diff] [blame] | 43 | : STI.inMicroMipsMode() |
Hrvoje Varga | 11dd31d | 2016-04-13 06:17:21 +0000 | [diff] [blame] | 44 | ? STI.hasMips64() |
| 45 | ? &Mips::GPRMM16_64RegClass |
| 46 | : &Mips::GPRMM16RegClass |
Zoran Jovanovic | 71a33e2 | 2015-02-27 15:03:50 +0000 | [diff] [blame] | 47 | : static_cast<const MipsTargetMachine &>(MF.getTarget()) |
| 48 | .getABI() |
| 49 | .IsN64() |
| 50 | ? &Mips::GPR64RegClass |
| 51 | : &Mips::GPR32RegClass; |
Akira Hatanaka | b049aef | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 52 | return GlobalBaseReg = MF.getRegInfo().createVirtualRegister(RC); |
| 53 | } |
| 54 | |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 55 | void MipsFunctionInfo::createEhDataRegsFI() { |
Krzysztof Parzyszek | 44e25f3 | 2017-04-24 18:55:33 +0000 | [diff] [blame^] | 56 | const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 57 | for (int I = 0; I < 4; ++I) { |
Krzysztof Parzyszek | 44e25f3 | 2017-04-24 18:55:33 +0000 | [diff] [blame^] | 58 | const TargetRegisterClass &RC = |
Eric Christopher | 96e72c6 | 2015-01-29 23:27:36 +0000 | [diff] [blame] | 59 | static_cast<const MipsTargetMachine &>(MF.getTarget()).getABI().IsN64() |
Krzysztof Parzyszek | 44e25f3 | 2017-04-24 18:55:33 +0000 | [diff] [blame^] | 60 | ? Mips::GPR64RegClass |
| 61 | : Mips::GPR32RegClass; |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 62 | |
Krzysztof Parzyszek | 44e25f3 | 2017-04-24 18:55:33 +0000 | [diff] [blame^] | 63 | EhDataRegFI[I] = MF.getFrameInfo().CreateStackObject(TRI.getSpillSize(RC), |
| 64 | TRI.getSpillAlignment(RC), false); |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 65 | } |
| 66 | } |
| 67 | |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 68 | void MipsFunctionInfo::createISRRegFI() { |
| 69 | // ISRs require spill slots for Status & ErrorPC Coprocessor 0 registers. |
| 70 | // The current implementation only supports Mips32r2+ not Mips64rX. Status |
Simon Pilgrim | dcd8433 | 2016-11-18 11:53:36 +0000 | [diff] [blame] | 71 | // is always 32 bits, ErrorPC is 32 or 64 bits dependent on architecture, |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 72 | // however Mips32r2+ is the supported architecture. |
Krzysztof Parzyszek | 44e25f3 | 2017-04-24 18:55:33 +0000 | [diff] [blame^] | 73 | const TargetRegisterClass &RC = Mips::GPR32RegClass; |
| 74 | const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 75 | |
| 76 | for (int I = 0; I < 2; ++I) |
Matthias Braun | 941a705 | 2016-07-28 18:40:00 +0000 | [diff] [blame] | 77 | ISRDataRegFI[I] = MF.getFrameInfo().CreateStackObject( |
Krzysztof Parzyszek | 44e25f3 | 2017-04-24 18:55:33 +0000 | [diff] [blame^] | 78 | TRI.getSpillSize(RC), TRI.getSpillAlignment(RC), false); |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 79 | } |
| 80 | |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 81 | bool MipsFunctionInfo::isEhDataRegFI(int FI) const { |
| 82 | return CallsEhReturn && (FI == EhDataRegFI[0] || FI == EhDataRegFI[1] |
| 83 | || FI == EhDataRegFI[2] || FI == EhDataRegFI[3]); |
| 84 | } |
| 85 | |
Vasileios Kalintiris | 43dff0c | 2015-10-26 12:38:43 +0000 | [diff] [blame] | 86 | bool MipsFunctionInfo::isISRRegFI(int FI) const { |
| 87 | return IsISR && (FI == ISRDataRegFI[0] || FI == ISRDataRegFI[1]); |
| 88 | } |
Alex Lorenz | 5659a2f | 2015-08-11 23:23:17 +0000 | [diff] [blame] | 89 | MachinePointerInfo MipsFunctionInfo::callPtrInfo(const char *ES) { |
| 90 | return MachinePointerInfo(MF.getPSVManager().getExternalSymbolCallEntry(ES)); |
Akira Hatanaka | e0657b2 | 2013-09-27 22:30:36 +0000 | [diff] [blame] | 91 | } |
| 92 | |
Alex Lorenz | 5659a2f | 2015-08-11 23:23:17 +0000 | [diff] [blame] | 93 | MachinePointerInfo MipsFunctionInfo::callPtrInfo(const GlobalValue *GV) { |
| 94 | return MachinePointerInfo(MF.getPSVManager().getGlobalValueCallEntry(GV)); |
Akira Hatanaka | e0657b2 | 2013-09-27 22:30:36 +0000 | [diff] [blame] | 95 | } |
| 96 | |
Daniel Sanders | 7ddb0ab | 2014-07-14 13:08:14 +0000 | [diff] [blame] | 97 | int MipsFunctionInfo::getMoveF64ViaSpillFI(const TargetRegisterClass *RC) { |
Krzysztof Parzyszek | 44e25f3 | 2017-04-24 18:55:33 +0000 | [diff] [blame^] | 98 | const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo(); |
Daniel Sanders | 7ddb0ab | 2014-07-14 13:08:14 +0000 | [diff] [blame] | 99 | if (MoveF64ViaSpillFI == -1) { |
Matthias Braun | 941a705 | 2016-07-28 18:40:00 +0000 | [diff] [blame] | 100 | MoveF64ViaSpillFI = MF.getFrameInfo().CreateStackObject( |
Krzysztof Parzyszek | 44e25f3 | 2017-04-24 18:55:33 +0000 | [diff] [blame^] | 101 | TRI.getSpillSize(*RC), TRI.getSpillAlignment(*RC), false); |
Sasa Stankovic | b976fee | 2014-07-14 09:40:29 +0000 | [diff] [blame] | 102 | } |
Daniel Sanders | 7ddb0ab | 2014-07-14 13:08:14 +0000 | [diff] [blame] | 103 | return MoveF64ViaSpillFI; |
Sasa Stankovic | b976fee | 2014-07-14 09:40:29 +0000 | [diff] [blame] | 104 | } |
| 105 | |
Eugene Zelenko | dde94e4 | 2017-01-30 23:21:32 +0000 | [diff] [blame] | 106 | void MipsFunctionInfo::anchor() {} |