blob: ede5005fa49160a41c9b78ff0552648912a8d616 [file] [log] [blame]
Ulrich Weigand5f613df2013-05-06 16:15:19 +00001//===-- SystemZTargetMachine.cpp - Define TargetMachine for SystemZ -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Eugene Zelenko3943d2b2017-01-24 22:10:43 +000010#include "MCTargetDesc/SystemZMCTargetDesc.h"
11#include "SystemZ.h"
12#include "SystemZMachineScheduler.h"
Ulrich Weigand5f613df2013-05-06 16:15:19 +000013#include "SystemZTargetMachine.h"
Ulrich Weigand1f6666a2015-03-31 12:52:27 +000014#include "SystemZTargetTransformInfo.h"
Eugene Zelenko3943d2b2017-01-24 22:10:43 +000015#include "llvm/ADT/Optional.h"
16#include "llvm/ADT/SmallVector.h"
17#include "llvm/ADT/STLExtras.h"
18#include "llvm/ADT/StringRef.h"
19#include "llvm/Analysis/TargetTransformInfo.h"
Ulrich Weigand5f613df2013-05-06 16:15:19 +000020#include "llvm/CodeGen/Passes.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000021#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Eugene Zelenko3943d2b2017-01-24 22:10:43 +000022#include "llvm/CodeGen/TargetPassConfig.h"
23#include "llvm/IR/DataLayout.h"
24#include "llvm/Support/CodeGen.h"
25#include "llvm/Support/TargetRegistry.h"
26#include "llvm/Target/TargetLoweringObjectFile.h"
27#include "llvm/Transforms/Scalar.h"
28#include <string>
Ulrich Weigand5f613df2013-05-06 16:15:19 +000029
30using namespace llvm;
31
32extern "C" void LLVMInitializeSystemZTarget() {
33 // Register the target.
Mehdi Aminif42454b2016-10-09 23:00:34 +000034 RegisterTargetMachine<SystemZTargetMachine> X(getTheSystemZTarget());
Ulrich Weigand5f613df2013-05-06 16:15:19 +000035}
36
Ulrich Weigandce4c1092015-05-05 19:25:42 +000037// Determine whether we use the vector ABI.
38static bool UsesVectorABI(StringRef CPU, StringRef FS) {
39 // We use the vector ABI whenever the vector facility is avaiable.
40 // This is the case by default if CPU is z13 or later, and can be
41 // overridden via "[+-]vector" feature string elements.
42 bool VectorABI = true;
43 if (CPU.empty() || CPU == "generic" ||
44 CPU == "z10" || CPU == "z196" || CPU == "zEC12")
45 VectorABI = false;
46
47 SmallVector<StringRef, 3> Features;
Chandler Carruthe4405e92015-09-10 06:12:31 +000048 FS.split(Features, ',', -1, false /* KeepEmpty */);
Ulrich Weigandce4c1092015-05-05 19:25:42 +000049 for (auto &Feature : Features) {
50 if (Feature == "vector" || Feature == "+vector")
51 VectorABI = true;
52 if (Feature == "-vector")
53 VectorABI = false;
54 }
55
56 return VectorABI;
57}
58
Daniel Sandersed64d622015-06-11 15:34:59 +000059static std::string computeDataLayout(const Triple &TT, StringRef CPU,
Ulrich Weigandce4c1092015-05-05 19:25:42 +000060 StringRef FS) {
Ulrich Weigandce4c1092015-05-05 19:25:42 +000061 bool VectorABI = UsesVectorABI(CPU, FS);
Eugene Zelenko3943d2b2017-01-24 22:10:43 +000062 std::string Ret;
Ulrich Weigandce4c1092015-05-05 19:25:42 +000063
64 // Big endian.
65 Ret += "E";
66
67 // Data mangling.
Daniel Sandersed64d622015-06-11 15:34:59 +000068 Ret += DataLayout::getManglingComponent(TT);
Ulrich Weigandce4c1092015-05-05 19:25:42 +000069
70 // Make sure that global data has at least 16 bits of alignment by
71 // default, so that we can refer to it using LARL. We don't have any
72 // special requirements for stack variables though.
73 Ret += "-i1:8:16-i8:8:16";
74
75 // 64-bit integers are naturally aligned.
76 Ret += "-i64:64";
77
78 // 128-bit floats are aligned only to 64 bits.
79 Ret += "-f128:64";
80
81 // When using the vector ABI, 128-bit vectors are also aligned to 64 bits.
82 if (VectorABI)
83 Ret += "-v128:64";
84
85 // We prefer 16 bits of aligned for all globals; see above.
86 Ret += "-a:8:16";
87
88 // Integer registers are 32 or 64 bits.
89 Ret += "-n32:64";
90
91 return Ret;
92}
93
Rafael Espindola8c34dd82016-05-18 22:04:49 +000094static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
95 // Static code is suitable for use in a dynamic executable; there is no
96 // separate DynamicNoPIC model.
97 if (!RM.hasValue() || *RM == Reloc::DynamicNoPIC)
98 return Reloc::Static;
99 return *RM;
100}
101
Daniel Sanders3e5de882015-06-11 19:41:26 +0000102SystemZTargetMachine::SystemZTargetMachine(const Target &T, const Triple &TT,
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000103 StringRef CPU, StringRef FS,
104 const TargetOptions &Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000105 Optional<Reloc::Model> RM,
106 CodeModel::Model CM,
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000107 CodeGenOpt::Level OL)
Daniel Sanders3e5de882015-06-11 19:41:26 +0000108 : LLVMTargetMachine(T, computeDataLayout(TT, CPU, FS), TT, CPU, FS, Options,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000109 getEffectiveRelocModel(RM), CM, OL),
Eugene Zelenko3943d2b2017-01-24 22:10:43 +0000110 TLOF(llvm::make_unique<TargetLoweringObjectFileELF>()),
Daniel Sanders3e5de882015-06-11 19:41:26 +0000111 Subtarget(TT, CPU, FS, *this) {
Rafael Espindola227144c2013-05-13 01:16:13 +0000112 initAsmInfo();
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000113}
114
Eugene Zelenko3943d2b2017-01-24 22:10:43 +0000115SystemZTargetMachine::~SystemZTargetMachine() = default;
Reid Kleckner357600e2014-11-20 23:37:18 +0000116
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000117namespace {
Eugene Zelenko3943d2b2017-01-24 22:10:43 +0000118
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000119/// SystemZ Code Generator Pass Configuration Options.
120class SystemZPassConfig : public TargetPassConfig {
121public:
122 SystemZPassConfig(SystemZTargetMachine *TM, PassManagerBase &PM)
123 : TargetPassConfig(TM, PM) {}
124
125 SystemZTargetMachine &getSystemZTargetMachine() const {
126 return getTM<SystemZTargetMachine>();
127 }
128
Jonas Paulsson8010b632016-10-20 08:27:16 +0000129 ScheduleDAGInstrs *
130 createPostMachineScheduler(MachineSchedContext *C) const override {
Eugene Zelenko3943d2b2017-01-24 22:10:43 +0000131 return new ScheduleDAGMI(C,
132 llvm::make_unique<SystemZPostRASchedStrategy>(C),
Jonas Paulsson28f29482016-11-09 09:59:27 +0000133 /*RemoveKillFlags=*/true);
Jonas Paulsson8010b632016-10-20 08:27:16 +0000134 }
135
Richard Sandifordb4d67b52014-03-06 12:03:36 +0000136 void addIRPasses() override;
137 bool addInstSelector() override;
Ulrich Weigand524f2762016-11-28 13:34:08 +0000138 bool addILPOpts() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000139 void addPreSched2() override;
140 void addPreEmitPass() override;
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000141};
Eugene Zelenko3943d2b2017-01-24 22:10:43 +0000142
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000143} // end anonymous namespace
144
Richard Sandiford37cd6cf2013-08-23 10:27:02 +0000145void SystemZPassConfig::addIRPasses() {
Marcin Koscielnickicf7cc722016-07-10 14:41:22 +0000146 if (getOptLevel() != CodeGenOpt::None)
147 addPass(createSystemZTDCPass());
148
Richard Sandiford37cd6cf2013-08-23 10:27:02 +0000149 TargetPassConfig::addIRPasses();
Richard Sandiford37cd6cf2013-08-23 10:27:02 +0000150}
151
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000152bool SystemZPassConfig::addInstSelector() {
153 addPass(createSystemZISelDag(getSystemZTargetMachine(), getOptLevel()));
Ulrich Weigand7db69182015-02-18 09:13:27 +0000154
155 if (getOptLevel() != CodeGenOpt::None)
156 addPass(createSystemZLDCleanupPass(getSystemZTargetMachine()));
157
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000158 return false;
159}
160
Ulrich Weigand524f2762016-11-28 13:34:08 +0000161bool SystemZPassConfig::addILPOpts() {
162 addPass(&EarlyIfConverterID);
163 return true;
164}
165
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000166void SystemZPassConfig::addPreSched2() {
Ulrich Weigand524f2762016-11-28 13:34:08 +0000167 addPass(createSystemZExpandPseudoPass(getSystemZTargetMachine()));
168
Ulrich Weigand2eb027d2016-04-07 16:11:44 +0000169 if (getOptLevel() != CodeGenOpt::None)
Richard Sandifordf2404162013-07-25 09:11:15 +0000170 addPass(&IfConverterID);
Richard Sandifordf2404162013-07-25 09:11:15 +0000171}
172
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000173void SystemZPassConfig::addPreEmitPass() {
Jonas Paulsson5d3fbd32015-10-08 07:40:23 +0000174 // Do instruction shortening before compare elimination because some
175 // vector instructions will be shortened into opcodes that compare
176 // elimination recognizes.
177 if (getOptLevel() != CodeGenOpt::None)
178 addPass(createSystemZShortenInstPass(getSystemZTargetMachine()), false);
179
Richard Sandifordbdbb8af2013-08-05 10:58:53 +0000180 // We eliminate comparisons here rather than earlier because some
181 // transformations can change the set of available CC values and we
182 // generally want those transformations to have priority. This is
183 // especially true in the commonest case where the result of the comparison
184 // is used by a single in-range branch instruction, since we will then
185 // be able to fuse the compare and the branch instead.
186 //
187 // For example, two-address NILF can sometimes be converted into
188 // three-address RISBLG. NILF produces a CC value that indicates whether
189 // the low word is zero, but RISBLG does not modify CC at all. On the
190 // other hand, 64-bit ANDs like NILL can sometimes be converted to RISBG.
191 // The CC value produced by NILL isn't useful for our purposes, but the
192 // value produced by RISBG can be used for any comparison with zero
193 // (not just equality). So there are some transformations that lose
194 // CC values (while still being worthwhile) and others that happen to make
195 // the CC result more useful than it was originally.
196 //
Richard Sandifordc2121252013-08-05 11:23:46 +0000197 // Another reason is that we only want to use BRANCH ON COUNT in cases
198 // where we know that the count register is not going to be spilled.
199 //
Richard Sandifordbdbb8af2013-08-05 10:58:53 +0000200 // Doing it so late makes it more likely that a register will be reused
201 // between the comparison and the branch, but it isn't clear whether
202 // preventing that would be a win or not.
203 if (getOptLevel() != CodeGenOpt::None)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000204 addPass(createSystemZElimComparePass(getSystemZTargetMachine()), false);
Richard Sandiford312425f2013-05-20 14:23:08 +0000205 addPass(createSystemZLongBranchPass(getSystemZTargetMachine()));
Jonas Paulssone451eef2015-12-10 09:10:07 +0000206
207 // Do final scheduling after all other optimizations, to get an
208 // optimal input for the decoder (branch relaxation must happen
209 // after block placement).
Jonas Paulsson8010b632016-10-20 08:27:16 +0000210 if (getOptLevel() != CodeGenOpt::None)
211 addPass(&PostMachineSchedulerID);
Richard Sandiford312425f2013-05-20 14:23:08 +0000212}
213
Ulrich Weigand5f613df2013-05-06 16:15:19 +0000214TargetPassConfig *SystemZTargetMachine::createPassConfig(PassManagerBase &PM) {
215 return new SystemZPassConfig(this, PM);
216}
Ulrich Weigand1f6666a2015-03-31 12:52:27 +0000217
218TargetIRAnalysis SystemZTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000219 return TargetIRAnalysis([this](const Function &F) {
Ulrich Weigand1f6666a2015-03-31 12:52:27 +0000220 return TargetTransformInfo(SystemZTTIImpl(this, F));
221 });
222}