blob: 871e36d2935f87ff6a836210d49db46d6a55ef29 [file] [log] [blame]
Justin Holewinskiae556d32012-05-04 20:18:50 +00001//===-- NVPTXTargetMachine.cpp - Define TargetMachine for NVPTX -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Top-level implementation for the NVPTX target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "NVPTXTargetMachine.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000015#include "MCTargetDesc/NVPTXMCAsmInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "NVPTX.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000017#include "NVPTXAllocaHoisting.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "NVPTXLowerAggrCopies.h"
19#include "NVPTXSplitBBatBar.h"
20#include "llvm/ADT/OwningPtr.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000021#include "llvm/Analysis/Passes.h"
22#include "llvm/Analysis/Verifier.h"
23#include "llvm/Assembly/PrintModulePass.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000024#include "llvm/CodeGen/AsmPrinter.h"
25#include "llvm/CodeGen/MachineFunctionAnalysis.h"
26#include "llvm/CodeGen/MachineModuleInfo.h"
27#include "llvm/CodeGen/Passes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/DataLayout.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000029#include "llvm/MC/MCAsmInfo.h"
30#include "llvm/MC/MCInstrInfo.h"
31#include "llvm/MC/MCStreamer.h"
32#include "llvm/MC/MCSubtargetInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/PassManager.h"
34#include "llvm/Support/CommandLine.h"
35#include "llvm/Support/Debug.h"
36#include "llvm/Support/FormattedStream.h"
37#include "llvm/Support/TargetRegistry.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000038#include "llvm/Support/raw_ostream.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000039#include "llvm/Target/TargetInstrInfo.h"
40#include "llvm/Target/TargetLowering.h"
41#include "llvm/Target/TargetLoweringObjectFile.h"
42#include "llvm/Target/TargetMachine.h"
43#include "llvm/Target/TargetOptions.h"
44#include "llvm/Target/TargetRegisterInfo.h"
45#include "llvm/Target/TargetSubtargetInfo.h"
46#include "llvm/Transforms/Scalar.h"
Justin Holewinskiae556d32012-05-04 20:18:50 +000047
Justin Holewinskiae556d32012-05-04 20:18:50 +000048using namespace llvm;
49
Justin Holewinskib94bd052013-03-30 14:29:25 +000050namespace llvm {
51void initializeNVVMReflectPass(PassRegistry&);
Justin Holewinski01f89f02013-05-20 12:13:32 +000052void initializeGenericToNVVMPass(PassRegistry&);
Justin Holewinskib94bd052013-03-30 14:29:25 +000053}
54
Justin Holewinskiae556d32012-05-04 20:18:50 +000055extern "C" void LLVMInitializeNVPTXTarget() {
56 // Register the target.
57 RegisterTargetMachine<NVPTXTargetMachine32> X(TheNVPTXTarget32);
58 RegisterTargetMachine<NVPTXTargetMachine64> Y(TheNVPTXTarget64);
59
Justin Holewinskib94bd052013-03-30 14:29:25 +000060 // FIXME: This pass is really intended to be invoked during IR optimization,
61 // but it's very NVPTX-specific.
62 initializeNVVMReflectPass(*PassRegistry::getPassRegistry());
Justin Holewinski01f89f02013-05-20 12:13:32 +000063 initializeGenericToNVVMPass(*PassRegistry::getPassRegistry());
Justin Holewinskiae556d32012-05-04 20:18:50 +000064}
65
Rafael Espindola307d7ab2013-12-14 06:36:30 +000066static std::string computeDataLayout(const NVPTXSubtarget &ST) {
67 if (ST.is64Bit())
68 return "e-p:64:64:64-i1:8:8-i8:8:8-i16:16:16-i32:32:32-i64:64:64-"
69 "f32:32:32-f64:64:64-v16:16:16-v32:32:32-v64:64:64-v128:128:128-"
70 "n16:32:64";
71 return "e-p:32:32:32-i1:8:8-i8:8:8-i16:16:16-i32:32:32-i64:64:64-"
72 "f32:32:32-f64:64:64-v16:16:16-v32:32:32-v64:64:64-v128:128:128-"
73 "n16:32:64";
74}
75
Justin Holewinski0497ab12013-03-30 14:29:21 +000076NVPTXTargetMachine::NVPTXTargetMachine(
77 const Target &T, StringRef TT, StringRef CPU, StringRef FS,
78 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
79 CodeGenOpt::Level OL, bool is64bit)
80 : LLVMTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL),
Rafael Espindola307d7ab2013-12-14 06:36:30 +000081 Subtarget(TT, CPU, FS, is64bit), DL(computeDataLayout(Subtarget)),
Justin Holewinski0497ab12013-03-30 14:29:21 +000082 InstrInfo(*this), TLInfo(*this), TSInfo(*this),
83 FrameLowering(
Rafael Espindola227144c2013-05-13 01:16:13 +000084 *this, is64bit) /*FrameInfo(TargetFrameInfo::StackGrowsUp, 8, 0)*/ {
85 initAsmInfo();
86}
Justin Holewinskiae556d32012-05-04 20:18:50 +000087
88void NVPTXTargetMachine32::anchor() {}
89
Justin Holewinski0497ab12013-03-30 14:29:21 +000090NVPTXTargetMachine32::NVPTXTargetMachine32(
91 const Target &T, StringRef TT, StringRef CPU, StringRef FS,
92 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
93 CodeGenOpt::Level OL)
94 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +000095
96void NVPTXTargetMachine64::anchor() {}
97
Justin Holewinski0497ab12013-03-30 14:29:21 +000098NVPTXTargetMachine64::NVPTXTargetMachine64(
99 const Target &T, StringRef TT, StringRef CPU, StringRef FS,
100 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
101 CodeGenOpt::Level OL)
102 : NVPTXTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000103
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000104namespace {
Justin Holewinskiae556d32012-05-04 20:18:50 +0000105class NVPTXPassConfig : public TargetPassConfig {
106public:
107 NVPTXPassConfig(NVPTXTargetMachine *TM, PassManagerBase &PM)
Justin Holewinski0497ab12013-03-30 14:29:21 +0000108 : TargetPassConfig(TM, PM) {}
Justin Holewinskiae556d32012-05-04 20:18:50 +0000109
110 NVPTXTargetMachine &getNVPTXTargetMachine() const {
111 return getTM<NVPTXTargetMachine>();
112 }
113
Justin Holewinski01f89f02013-05-20 12:13:32 +0000114 virtual void addIRPasses();
Justin Holewinskiae556d32012-05-04 20:18:50 +0000115 virtual bool addInstSelector();
116 virtual bool addPreRegAlloc();
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000117 virtual bool addPostRegAlloc();
118
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000119 virtual FunctionPass *createTargetRegisterAllocator(bool) LLVM_OVERRIDE;
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000120 virtual void addFastRegAlloc(FunctionPass *RegAllocPass);
121 virtual void addOptimizedRegAlloc(FunctionPass *RegAllocPass);
Justin Holewinskiae556d32012-05-04 20:18:50 +0000122};
Benjamin Kramerd78bb462013-05-23 17:10:37 +0000123} // end anonymous namespace
Justin Holewinskiae556d32012-05-04 20:18:50 +0000124
125TargetPassConfig *NVPTXTargetMachine::createPassConfig(PassManagerBase &PM) {
126 NVPTXPassConfig *PassConfig = new NVPTXPassConfig(this, PM);
127 return PassConfig;
128}
129
Justin Holewinski01f89f02013-05-20 12:13:32 +0000130void NVPTXPassConfig::addIRPasses() {
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000131 // The following passes are known to not play well with virtual regs hanging
132 // around after register allocation (which in our case, is *all* registers).
133 // We explicitly disable them here. We do, however, need some functionality
134 // of the PrologEpilogCodeInserter pass, so we emulate that behavior in the
135 // NVPTXPrologEpilog pass (see NVPTXPrologEpilogPass.cpp).
136 disablePass(&PrologEpilogCodeInserterID);
137 disablePass(&MachineCopyPropagationID);
138 disablePass(&BranchFolderPassID);
Justin Holewinskieeb109a2013-11-11 12:58:14 +0000139 disablePass(&TailDuplicateID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000140
Justin Holewinski01f89f02013-05-20 12:13:32 +0000141 TargetPassConfig::addIRPasses();
142 addPass(createGenericToNVVMPass());
143}
144
Justin Holewinskiae556d32012-05-04 20:18:50 +0000145bool NVPTXPassConfig::addInstSelector() {
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000146 addPass(createLowerAggrCopies());
147 addPass(createSplitBBatBarPass());
148 addPass(createAllocaHoisting());
149 addPass(createNVPTXISelDag(getNVPTXTargetMachine(), getOptLevel()));
Justin Holewinskiae556d32012-05-04 20:18:50 +0000150 return false;
151}
152
Justin Holewinski0497ab12013-03-30 14:29:21 +0000153bool NVPTXPassConfig::addPreRegAlloc() { return false; }
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000154bool NVPTXPassConfig::addPostRegAlloc() {
155 addPass(createNVPTXPrologEpilogPass());
156 return false;
157}
158
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000159FunctionPass *NVPTXPassConfig::createTargetRegisterAllocator(bool) {
160 return 0; // No reg alloc
161}
162
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000163void NVPTXPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000164 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000165 addPass(&PHIEliminationID);
166 addPass(&TwoAddressInstructionPassID);
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000167}
168
169void NVPTXPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Benjamin Kramerfae7ff12013-05-31 19:21:58 +0000170 assert(!RegAllocPass && "NVPTX uses no regalloc!");
Justin Holewinskia51418c2013-10-11 12:39:39 +0000171
172 addPass(&ProcessImplicitDefsID);
173 addPass(&LiveVariablesID);
174 addPass(&MachineLoopInfoID);
175 addPass(&PHIEliminationID);
176
177 addPass(&TwoAddressInstructionPassID);
178 addPass(&RegisterCoalescerID);
179
180 // PreRA instruction scheduling.
181 if (addPass(&MachineSchedulerID))
182 printAndVerify("After Machine Scheduling");
183
184
185 addPass(&StackSlotColoringID);
186
187 // FIXME: Needs physical registers
188 //addPass(&PostRAMachineLICMID);
189
190 printAndVerify("After StackSlotColoring");
Justin Holewinskidbb3b2f2013-05-31 12:14:49 +0000191}