blob: e291ea52aa4d14411484bb2850deb1db6a564481 [file] [log] [blame]
Bill Wendling68caaaf2010-08-19 18:52:17 +00001//===-- MachineVerifier.cpp - Machine Code Verifier -----------------------===//
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Pass to verify generated machine code. The following is checked:
11//
12// Operand counts: All explicit operands must be present.
13//
14// Register classes: All physical and virtual register operands must be
15// compatible with the register class required by the instruction descriptor.
16//
17// Register live intervals: Registers must be defined only once, and must be
18// defined before use.
19//
20// The machine code verifier is enabled from LLVMTargetMachine.cpp with the
21// command-line option -verify-machineinstrs, or by defining the environment
22// variable LLVM_VERIFY_MACHINEINSTRS to the name of a file that will receive
23// the verifier errors.
24//===----------------------------------------------------------------------===//
25
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000026#include "llvm/CodeGen/Passes.h"
Chris Lattner565449d2009-08-23 03:13:20 +000027#include "llvm/ADT/DenseSet.h"
Manman Renaa6875b2013-07-15 21:26:31 +000028#include "llvm/ADT/DepthFirstIterator.h"
Chris Lattner565449d2009-08-23 03:13:20 +000029#include "llvm/ADT/SetOperations.h"
30#include "llvm/ADT/SmallVector.h"
Reid Kleckner64b003f2015-11-09 21:04:00 +000031#include "llvm/Analysis/LibCallSemantics.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000032#include "llvm/CodeGen/LiveIntervalAnalysis.h"
33#include "llvm/CodeGen/LiveStackAnalysis.h"
34#include "llvm/CodeGen/LiveVariables.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineFunctionPass.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/CodeGen/MachineMemOperand.h"
38#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000039#include "llvm/IR/BasicBlock.h"
40#include "llvm/IR/InlineAsm.h"
41#include "llvm/IR/Instructions.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000042#include "llvm/MC/MCAsmInfo.h"
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000043#include "llvm/Support/Debug.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000044#include "llvm/Support/ErrorHandling.h"
Benjamin Kramerd59664f2014-04-29 23:26:49 +000045#include "llvm/Support/FileSystem.h"
Torok Edwinccb29cd2009-07-11 13:10:19 +000046#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000047#include "llvm/Target/TargetInstrInfo.h"
48#include "llvm/Target/TargetMachine.h"
49#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000050#include "llvm/Target/TargetSubtargetInfo.h"
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000051using namespace llvm;
52
53namespace {
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000054 struct MachineVerifier {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000055
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +000056 MachineVerifier(Pass *pass, const char *b) :
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000057 PASS(pass),
Owen Anderson21b17882015-02-04 00:02:59 +000058 Banner(b)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000059 {}
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000060
61 bool runOnMachineFunction(MachineFunction &MF);
62
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +000063 Pass *const PASS;
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +000064 const char *Banner;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000065 const MachineFunction *MF;
66 const TargetMachine *TM;
Evan Cheng8d71a752011-06-27 21:26:13 +000067 const TargetInstrInfo *TII;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000068 const TargetRegisterInfo *TRI;
69 const MachineRegisterInfo *MRI;
70
71 unsigned foundErrors;
72
73 typedef SmallVector<unsigned, 16> RegVector;
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +000074 typedef SmallVector<const uint32_t*, 4> RegMaskVector;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000075 typedef DenseSet<unsigned> RegSet;
76 typedef DenseMap<unsigned, const MachineInstr*> RegMap;
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +000077 typedef SmallPtrSet<const MachineBasicBlock*, 8> BlockSet;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000078
Jakob Stoklund Olesen3bb99bc2011-09-23 22:45:39 +000079 const MachineInstr *FirstTerminator;
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +000080 BlockSet FunctionBlocks;
Jakob Stoklund Olesen3bb99bc2011-09-23 22:45:39 +000081
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000082 BitVector regsReserved;
83 RegSet regsLive;
Jakob Stoklund Olesen2d59cff2009-08-08 13:19:25 +000084 RegVector regsDefined, regsDead, regsKilled;
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +000085 RegMaskVector regMasks;
Jakob Stoklund Olesen2d59cff2009-08-08 13:19:25 +000086 RegSet regsLiveInButUnused;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000087
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +000088 SlotIndex lastIndex;
89
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000090 // Add Reg and any sub-registers to RV
91 void addRegWithSubRegs(RegVector &RV, unsigned Reg) {
92 RV.push_back(Reg);
93 if (TargetRegisterInfo::isPhysicalRegister(Reg))
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +000094 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs)
95 RV.push_back(*SubRegs);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000096 }
97
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +000098 struct BBInfo {
99 // Is this MBB reachable from the MF entry point?
100 bool reachable;
101
102 // Vregs that must be live in because they are used without being
103 // defined. Map value is the user.
104 RegMap vregsLiveIn;
105
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000106 // Regs killed in MBB. They may be defined again, and will then be in both
107 // regsKilled and regsLiveOut.
108 RegSet regsKilled;
109
110 // Regs defined in MBB and live out. Note that vregs passing through may
111 // be live out without being mentioned here.
112 RegSet regsLiveOut;
113
114 // Vregs that pass through MBB untouched. This set is disjoint from
115 // regsKilled and regsLiveOut.
116 RegSet vregsPassed;
117
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000118 // Vregs that must pass through MBB because they are needed by a successor
119 // block. This set is disjoint from regsLiveOut.
120 RegSet vregsRequired;
121
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000122 // Set versions of block's predecessor and successor lists.
123 BlockSet Preds, Succs;
124
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000125 BBInfo() : reachable(false) {}
126
127 // Add register to vregsPassed if it belongs there. Return true if
128 // anything changed.
129 bool addPassed(unsigned Reg) {
130 if (!TargetRegisterInfo::isVirtualRegister(Reg))
131 return false;
132 if (regsKilled.count(Reg) || regsLiveOut.count(Reg))
133 return false;
134 return vregsPassed.insert(Reg).second;
135 }
136
137 // Same for a full set.
138 bool addPassed(const RegSet &RS) {
139 bool changed = false;
140 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I)
141 if (addPassed(*I))
142 changed = true;
143 return changed;
144 }
145
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000146 // Add register to vregsRequired if it belongs there. Return true if
147 // anything changed.
148 bool addRequired(unsigned Reg) {
149 if (!TargetRegisterInfo::isVirtualRegister(Reg))
150 return false;
151 if (regsLiveOut.count(Reg))
152 return false;
153 return vregsRequired.insert(Reg).second;
154 }
155
156 // Same for a full set.
157 bool addRequired(const RegSet &RS) {
158 bool changed = false;
159 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I)
160 if (addRequired(*I))
161 changed = true;
162 return changed;
163 }
164
165 // Same for a full map.
166 bool addRequired(const RegMap &RM) {
167 bool changed = false;
168 for (RegMap::const_iterator I = RM.begin(), E = RM.end(); I != E; ++I)
169 if (addRequired(I->first))
170 changed = true;
171 return changed;
172 }
173
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000174 // Live-out registers are either in regsLiveOut or vregsPassed.
175 bool isLiveOut(unsigned Reg) const {
176 return regsLiveOut.count(Reg) || vregsPassed.count(Reg);
177 }
178 };
179
180 // Extra register info per MBB.
181 DenseMap<const MachineBasicBlock*, BBInfo> MBBInfoMap;
182
183 bool isReserved(unsigned Reg) {
Jakob Stoklund Olesen3c2a1de2009-08-04 19:18:01 +0000184 return Reg < regsReserved.size() && regsReserved.test(Reg);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000185 }
186
Lang Hames1ce837a2012-02-14 19:17:48 +0000187 bool isAllocatable(unsigned Reg) {
Jakob Stoklund Olesen244beb42012-10-16 00:05:06 +0000188 return Reg < TRI->getNumRegs() && MRI->isAllocatable(Reg);
Lang Hames1ce837a2012-02-14 19:17:48 +0000189 }
190
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000191 // Analysis information if available
192 LiveVariables *LiveVars;
Jakob Stoklund Olesen260fa282010-10-26 22:36:07 +0000193 LiveIntervals *LiveInts;
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000194 LiveStacks *LiveStks;
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000195 SlotIndexes *Indexes;
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000196
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000197 void visitMachineFunctionBefore();
198 void visitMachineBasicBlockBefore(const MachineBasicBlock *MBB);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000199 void visitMachineBundleBefore(const MachineInstr *MI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000200 void visitMachineInstrBefore(const MachineInstr *MI);
201 void visitMachineOperand(const MachineOperand *MO, unsigned MONum);
202 void visitMachineInstrAfter(const MachineInstr *MI);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000203 void visitMachineBundleAfter(const MachineInstr *MI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000204 void visitMachineBasicBlockAfter(const MachineBasicBlock *MBB);
205 void visitMachineFunctionAfter();
206
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000207 template <typename T> void report(const char *msg, ilist_iterator<T> I) {
208 report(msg, &*I);
209 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000210 void report(const char *msg, const MachineFunction *MF);
211 void report(const char *msg, const MachineBasicBlock *MBB);
212 void report(const char *msg, const MachineInstr *MI);
213 void report(const char *msg, const MachineOperand *MO, unsigned MONum);
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +0000214 void report(const char *msg, const MachineFunction *MF,
215 const LiveInterval &LI);
216 void report(const char *msg, const MachineBasicBlock *MBB,
217 const LiveInterval &LI);
Matthias Braun364e6e92013-10-10 21:28:54 +0000218 void report(const char *msg, const MachineFunction *MF,
Matthias Braune6a24852015-09-25 21:51:14 +0000219 const LiveRange &LR, unsigned Reg, LaneBitmask LaneMask);
Matthias Braun364e6e92013-10-10 21:28:54 +0000220 void report(const char *msg, const MachineBasicBlock *MBB,
Matthias Braune6a24852015-09-25 21:51:14 +0000221 const LiveRange &LR, unsigned Reg, LaneBitmask LaneMask);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000222
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000223 void verifyInlineAsm(const MachineInstr *MI);
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000224
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +0000225 void checkLiveness(const MachineOperand *MO, unsigned MONum);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000226 void markReachable(const MachineBasicBlock *MBB);
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +0000227 void calcRegsPassed();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000228 void checkPHIOps(const MachineBasicBlock *MBB);
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000229
230 void calcRegsRequired();
231 void verifyLiveVariables();
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +0000232 void verifyLiveIntervals();
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +0000233 void verifyLiveInterval(const LiveInterval&);
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000234 void verifyLiveRangeValue(const LiveRange&, const VNInfo*, unsigned,
235 unsigned);
Matthias Braun364e6e92013-10-10 21:28:54 +0000236 void verifyLiveRangeSegment(const LiveRange&,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000237 const LiveRange::const_iterator I, unsigned,
238 unsigned);
Matthias Braune6a24852015-09-25 21:51:14 +0000239 void verifyLiveRange(const LiveRange&, unsigned, LaneBitmask LaneMask = 0);
Manman Renaa6875b2013-07-15 21:26:31 +0000240
241 void verifyStackFrame();
Matthias Braun80595462015-09-09 17:49:46 +0000242
243 void verifySlotIndexes() const;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000244 };
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000245
246 struct MachineVerifierPass : public MachineFunctionPass {
247 static char ID; // Pass ID, replacement for typeid
Matthias Brauna4e932d2014-12-11 19:41:51 +0000248 const std::string Banner;
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000249
Matthias Brauna4e932d2014-12-11 19:41:51 +0000250 MachineVerifierPass(const std::string &banner = nullptr)
251 : MachineFunctionPass(ID), Banner(banner) {
Owen Anderson6c18d1a2010-10-19 17:21:58 +0000252 initializeMachineVerifierPassPass(*PassRegistry::getPassRegistry());
253 }
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000254
Craig Topper4584cd52014-03-07 09:26:03 +0000255 void getAnalysisUsage(AnalysisUsage &AU) const override {
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000256 AU.setPreservesAll();
257 MachineFunctionPass::getAnalysisUsage(AU);
258 }
259
Craig Topper4584cd52014-03-07 09:26:03 +0000260 bool runOnMachineFunction(MachineFunction &MF) override {
Matthias Brauna4e932d2014-12-11 19:41:51 +0000261 MF.verify(this, Banner.c_str());
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000262 return false;
263 }
264 };
265
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000266}
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000267
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000268char MachineVerifierPass::ID = 0;
Owen Andersond31d82d2010-08-23 17:52:01 +0000269INITIALIZE_PASS(MachineVerifierPass, "machineverifier",
Owen Andersondf7a4f22010-10-07 22:25:06 +0000270 "Verify generated machine code", false, false)
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000271
Matthias Brauna4e932d2014-12-11 19:41:51 +0000272FunctionPass *llvm::createMachineVerifierPass(const std::string &Banner) {
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000273 return new MachineVerifierPass(Banner);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000274}
275
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000276void MachineFunction::verify(Pass *p, const char *Banner) const {
277 MachineVerifier(p, Banner)
278 .runOnMachineFunction(const_cast<MachineFunction&>(*this));
Jakob Stoklund Olesen27440e72009-11-13 21:56:09 +0000279}
280
Matthias Braun80595462015-09-09 17:49:46 +0000281void MachineVerifier::verifySlotIndexes() const {
282 if (Indexes == nullptr)
283 return;
284
285 // Ensure the IdxMBB list is sorted by slot indexes.
286 SlotIndex Last;
287 for (SlotIndexes::MBBIndexIterator I = Indexes->MBBIndexBegin(),
288 E = Indexes->MBBIndexEnd(); I != E; ++I) {
289 assert(!Last.isValid() || I->first > Last);
290 Last = I->first;
291 }
292}
293
Chris Lattner9e6f1f12009-08-23 02:51:22 +0000294bool MachineVerifier::runOnMachineFunction(MachineFunction &MF) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000295 foundErrors = 0;
296
297 this->MF = &MF;
298 TM = &MF.getTarget();
Eric Christophereb9e87f2014-10-14 07:00:33 +0000299 TII = MF.getSubtarget().getInstrInfo();
300 TRI = MF.getSubtarget().getRegisterInfo();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000301 MRI = &MF.getRegInfo();
302
Craig Topperc0196b12014-04-14 00:51:57 +0000303 LiveVars = nullptr;
304 LiveInts = nullptr;
305 LiveStks = nullptr;
306 Indexes = nullptr;
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000307 if (PASS) {
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000308 LiveInts = PASS->getAnalysisIfAvailable<LiveIntervals>();
Jakob Stoklund Olesenb4ef4a92010-08-05 23:51:26 +0000309 // We don't want to verify LiveVariables if LiveIntervals is available.
310 if (!LiveInts)
311 LiveVars = PASS->getAnalysisIfAvailable<LiveVariables>();
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000312 LiveStks = PASS->getAnalysisIfAvailable<LiveStacks>();
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000313 Indexes = PASS->getAnalysisIfAvailable<SlotIndexes>();
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +0000314 }
315
Matthias Braun80595462015-09-09 17:49:46 +0000316 verifySlotIndexes();
317
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000318 visitMachineFunctionBefore();
319 for (MachineFunction::const_iterator MFI = MF.begin(), MFE = MF.end();
320 MFI!=MFE; ++MFI) {
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000321 visitMachineBasicBlockBefore(&*MFI);
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000322 // Keep track of the current bundle header.
Craig Topperc0196b12014-04-14 00:51:57 +0000323 const MachineInstr *CurBundle = nullptr;
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000324 // Do we expect the next instruction to be part of the same bundle?
325 bool InBundle = false;
326
Evan Cheng7fae11b2011-12-14 02:11:42 +0000327 for (MachineBasicBlock::const_instr_iterator MBBI = MFI->instr_begin(),
328 MBBE = MFI->instr_end(); MBBI != MBBE; ++MBBI) {
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000329 if (MBBI->getParent() != &*MFI) {
Jakob Stoklund Olesenb5b4a5d2011-01-12 21:27:41 +0000330 report("Bad instruction parent pointer", MFI);
Owen Anderson21b17882015-02-04 00:02:59 +0000331 errs() << "Instruction: " << *MBBI;
Jakob Stoklund Olesenb5b4a5d2011-01-12 21:27:41 +0000332 continue;
333 }
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000334
335 // Check for consistent bundle flags.
336 if (InBundle && !MBBI->isBundledWithPred())
337 report("Missing BundledPred flag, "
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000338 "BundledSucc was set on predecessor",
339 &*MBBI);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000340 if (!InBundle && MBBI->isBundledWithPred())
341 report("BundledPred flag is set, "
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000342 "but BundledSucc not set on predecessor",
343 &*MBBI);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000344
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000345 // Is this a bundle header?
346 if (!MBBI->isInsideBundle()) {
347 if (CurBundle)
348 visitMachineBundleAfter(CurBundle);
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000349 CurBundle = &*MBBI;
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000350 visitMachineBundleBefore(CurBundle);
351 } else if (!CurBundle)
352 report("No bundle header", MBBI);
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000353 visitMachineInstrBefore(&*MBBI);
Matt Arsenaultee5c2ab2015-04-30 19:35:41 +0000354 for (unsigned I = 0, E = MBBI->getNumOperands(); I != E; ++I) {
355 const MachineInstr &MI = *MBBI;
356 const MachineOperand &Op = MI.getOperand(I);
357 if (Op.getParent() != &MI) {
Matt Arsenault59d2ca12015-04-30 23:20:56 +0000358 // Make sure to use correct addOperand / RemoveOperand / ChangeTo
Matt Arsenaultee5c2ab2015-04-30 19:35:41 +0000359 // functions when replacing operands of a MachineInstr.
360 report("Instruction has operand with wrong parent set", &MI);
361 }
362
363 visitMachineOperand(&Op, I);
364 }
365
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000366 visitMachineInstrAfter(&*MBBI);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000367
368 // Was this the last bundled instruction?
369 InBundle = MBBI->isBundledWithSucc();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000370 }
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000371 if (CurBundle)
372 visitMachineBundleAfter(CurBundle);
Jakob Stoklund Olesen29c27712012-12-18 22:55:07 +0000373 if (InBundle)
374 report("BundledSucc flag set on last instruction in block", &MFI->back());
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000375 visitMachineBasicBlockAfter(&*MFI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000376 }
377 visitMachineFunctionAfter();
378
Owen Anderson21b17882015-02-04 00:02:59 +0000379 if (foundErrors)
Chris Lattner2104b8d2010-04-07 22:58:41 +0000380 report_fatal_error("Found "+Twine(foundErrors)+" machine code errors.");
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000381
Jakob Stoklund Olesendcf009c2009-08-08 15:34:50 +0000382 // Clean up.
383 regsLive.clear();
384 regsDefined.clear();
385 regsDead.clear();
386 regsKilled.clear();
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +0000387 regMasks.clear();
Jakob Stoklund Olesendcf009c2009-08-08 15:34:50 +0000388 regsLiveInButUnused.clear();
389 MBBInfoMap.clear();
390
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000391 return false; // no changes
392}
393
Chris Lattner75f40452009-08-23 01:03:30 +0000394void MachineVerifier::report(const char *msg, const MachineFunction *MF) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000395 assert(MF);
Owen Anderson21b17882015-02-04 00:02:59 +0000396 errs() << '\n';
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000397 if (!foundErrors++) {
398 if (Banner)
Owen Anderson21b17882015-02-04 00:02:59 +0000399 errs() << "# " << Banner << '\n';
Matthias Braun42b4b632015-11-09 23:59:23 +0000400 if (LiveInts != nullptr)
401 LiveInts->print(errs());
402 else
403 MF->print(errs(), Indexes);
Jakob Stoklund Olesenbf4550e2010-12-18 00:06:56 +0000404 }
Owen Anderson21b17882015-02-04 00:02:59 +0000405 errs() << "*** Bad machine code: " << msg << " ***\n"
Craig Toppera538d832012-08-22 06:07:19 +0000406 << "- function: " << MF->getName() << "\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000407}
408
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000409void MachineVerifier::report(const char *msg, const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000410 assert(MBB);
411 report(msg, MBB->getParent());
Owen Anderson21b17882015-02-04 00:02:59 +0000412 errs() << "- basic block: BB#" << MBB->getNumber()
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +0000413 << ' ' << MBB->getName()
Roman Divackyad06cee2012-09-05 22:26:57 +0000414 << " (" << (const void*)MBB << ')';
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000415 if (Indexes)
Owen Anderson21b17882015-02-04 00:02:59 +0000416 errs() << " [" << Indexes->getMBBStartIdx(MBB)
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000417 << ';' << Indexes->getMBBEndIdx(MBB) << ')';
Owen Anderson21b17882015-02-04 00:02:59 +0000418 errs() << '\n';
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000419}
420
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000421void MachineVerifier::report(const char *msg, const MachineInstr *MI) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000422 assert(MI);
423 report(msg, MI->getParent());
Owen Anderson21b17882015-02-04 00:02:59 +0000424 errs() << "- instruction: ";
Jakob Stoklund Olesenb7050232010-10-26 20:21:46 +0000425 if (Indexes && Indexes->hasIndex(MI))
Owen Anderson21b17882015-02-04 00:02:59 +0000426 errs() << Indexes->getInstructionIndex(MI) << '\t';
427 MI->print(errs(), TM);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000428}
429
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000430void MachineVerifier::report(const char *msg,
431 const MachineOperand *MO, unsigned MONum) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000432 assert(MO);
433 report(msg, MO->getParent());
Owen Anderson21b17882015-02-04 00:02:59 +0000434 errs() << "- operand " << MONum << ": ";
Eric Christopher1cdefae2015-02-27 00:11:34 +0000435 MO->print(errs(), TRI);
Owen Anderson21b17882015-02-04 00:02:59 +0000436 errs() << "\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000437}
438
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +0000439void MachineVerifier::report(const char *msg, const MachineFunction *MF,
440 const LiveInterval &LI) {
441 report(msg, MF);
Owen Anderson21b17882015-02-04 00:02:59 +0000442 errs() << "- interval: " << LI << '\n';
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +0000443}
444
445void MachineVerifier::report(const char *msg, const MachineBasicBlock *MBB,
446 const LiveInterval &LI) {
447 report(msg, MBB);
Owen Anderson21b17882015-02-04 00:02:59 +0000448 errs() << "- interval: " << LI << '\n';
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +0000449}
450
Matthias Braun364e6e92013-10-10 21:28:54 +0000451void MachineVerifier::report(const char *msg, const MachineBasicBlock *MBB,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000452 const LiveRange &LR, unsigned Reg,
Matthias Braune6a24852015-09-25 21:51:14 +0000453 LaneBitmask LaneMask) {
Matthias Braun364e6e92013-10-10 21:28:54 +0000454 report(msg, MBB);
Owen Anderson21b17882015-02-04 00:02:59 +0000455 errs() << "- liverange: " << LR << '\n';
456 errs() << "- register: " << PrintReg(Reg, TRI) << '\n';
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000457 if (LaneMask != 0)
Matthias Braunc804cdb2015-09-25 21:51:24 +0000458 errs() << "- lanemask: " << PrintLaneMask(LaneMask) << '\n';
Matthias Braun364e6e92013-10-10 21:28:54 +0000459}
460
461void MachineVerifier::report(const char *msg, const MachineFunction *MF,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000462 const LiveRange &LR, unsigned Reg,
Matthias Braune6a24852015-09-25 21:51:14 +0000463 LaneBitmask LaneMask) {
Matthias Braun364e6e92013-10-10 21:28:54 +0000464 report(msg, MF);
Owen Anderson21b17882015-02-04 00:02:59 +0000465 errs() << "- liverange: " << LR << '\n';
466 errs() << "- register: " << PrintReg(Reg, TRI) << '\n';
Matthias Braun3f1d8fd2014-12-10 01:12:10 +0000467 if (LaneMask != 0)
Matthias Braunc804cdb2015-09-25 21:51:24 +0000468 errs() << "- lanemask: " << PrintLaneMask(LaneMask) << '\n';
Matthias Braun364e6e92013-10-10 21:28:54 +0000469}
470
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000471void MachineVerifier::markReachable(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000472 BBInfo &MInfo = MBBInfoMap[MBB];
473 if (!MInfo.reachable) {
474 MInfo.reachable = true;
475 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(),
476 SuE = MBB->succ_end(); SuI != SuE; ++SuI)
477 markReachable(*SuI);
478 }
479}
480
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000481void MachineVerifier::visitMachineFunctionBefore() {
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +0000482 lastIndex = SlotIndex();
Jakob Stoklund Olesenc30a9af2012-10-15 21:57:41 +0000483 regsReserved = MRI->getReservedRegs();
Jakob Stoklund Olesen3c2a1de2009-08-04 19:18:01 +0000484
485 // A sub-register of a reserved register is also reserved
486 for (int Reg = regsReserved.find_first(); Reg>=0;
487 Reg = regsReserved.find_next(Reg)) {
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000488 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid(); ++SubRegs) {
Jakob Stoklund Olesen3c2a1de2009-08-04 19:18:01 +0000489 // FIXME: This should probably be:
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000490 // assert(regsReserved.test(*SubRegs) && "Non-reserved sub-register");
491 regsReserved.set(*SubRegs);
Jakob Stoklund Olesen3c2a1de2009-08-04 19:18:01 +0000492 }
493 }
Lang Hames1ce837a2012-02-14 19:17:48 +0000494
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000495 markReachable(&MF->front());
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000496
497 // Build a set of the basic blocks in the function.
498 FunctionBlocks.clear();
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000499 for (const auto &MBB : *MF) {
500 FunctionBlocks.insert(&MBB);
501 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000502
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000503 MInfo.Preds.insert(MBB.pred_begin(), MBB.pred_end());
504 if (MInfo.Preds.size() != MBB.pred_size())
505 report("MBB has duplicate entries in its predecessor list.", &MBB);
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000506
Alexey Samsonov41b977d2014-04-30 18:29:51 +0000507 MInfo.Succs.insert(MBB.succ_begin(), MBB.succ_end());
508 if (MInfo.Succs.size() != MBB.succ_size())
509 report("MBB has duplicate entries in its successor list.", &MBB);
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000510 }
Jakob Stoklund Olesene17c3fd2013-04-19 21:40:57 +0000511
512 // Check that the register use lists are sane.
513 MRI->verifyUseLists();
Manman Renaa6875b2013-07-15 21:26:31 +0000514
515 verifyStackFrame();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000516}
517
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000518// Does iterator point to a and b as the first two elements?
Dan Gohmanb29cda92010-04-15 17:08:50 +0000519static bool matchPair(MachineBasicBlock::const_succ_iterator i,
520 const MachineBasicBlock *a, const MachineBasicBlock *b) {
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000521 if (*i == a)
522 return *++i == b;
523 if (*i == b)
524 return *++i == a;
525 return false;
526}
527
528void
529MachineVerifier::visitMachineBasicBlockBefore(const MachineBasicBlock *MBB) {
Craig Topperc0196b12014-04-14 00:51:57 +0000530 FirstTerminator = nullptr;
Jakob Stoklund Olesen3bb99bc2011-09-23 22:45:39 +0000531
Lang Hames1ce837a2012-02-14 19:17:48 +0000532 if (MRI->isSSA()) {
533 // If this block has allocatable physical registers live-in, check that
534 // it is an entry block or landing pad.
Matthias Braund9da1622015-09-09 18:08:03 +0000535 for (const auto &LI : MBB->liveins()) {
536 if (isAllocatable(LI.PhysReg) && !MBB->isEHPad() &&
Lang Hames1ce837a2012-02-14 19:17:48 +0000537 MBB != MBB->getParent()->begin()) {
538 report("MBB has allocable live-in, but isn't entry or landing-pad.", MBB);
539 }
540 }
541 }
542
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000543 // Count the number of landing pad successors.
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000544 SmallPtrSet<MachineBasicBlock*, 4> LandingPadSuccs;
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000545 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(),
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000546 E = MBB->succ_end(); I != E; ++I) {
Reid Kleckner0e288232015-08-27 23:27:47 +0000547 if ((*I)->isEHPad())
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000548 LandingPadSuccs.insert(*I);
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000549 if (!FunctionBlocks.count(*I))
550 report("MBB has successor that isn't part of the function.", MBB);
551 if (!MBBInfoMap[*I].Preds.count(MBB)) {
552 report("Inconsistent CFG", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +0000553 errs() << "MBB is not in the predecessor list of the successor BB#"
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000554 << (*I)->getNumber() << ".\n";
555 }
556 }
557
558 // Check the predecessor list.
559 for (MachineBasicBlock::const_pred_iterator I = MBB->pred_begin(),
560 E = MBB->pred_end(); I != E; ++I) {
561 if (!FunctionBlocks.count(*I))
562 report("MBB has predecessor that isn't part of the function.", MBB);
563 if (!MBBInfoMap[*I].Succs.count(MBB)) {
564 report("Inconsistent CFG", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +0000565 errs() << "MBB is not in the successor list of the predecessor BB#"
Jakob Stoklund Olesende31b522012-08-20 20:52:06 +0000566 << (*I)->getNumber() << ".\n";
567 }
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000568 }
Bill Wendling2a401312011-05-04 22:54:05 +0000569
570 const MCAsmInfo *AsmInfo = TM->getMCAsmInfo();
571 const BasicBlock *BB = MBB->getBasicBlock();
Reid Kleckner64b003f2015-11-09 21:04:00 +0000572 const Function *Fn = MF->getFunction();
Bill Wendling2a401312011-05-04 22:54:05 +0000573 if (LandingPadSuccs.size() > 1 &&
574 !(AsmInfo &&
575 AsmInfo->getExceptionHandlingType() == ExceptionHandling::SjLj &&
Reid Kleckner64b003f2015-11-09 21:04:00 +0000576 BB && isa<SwitchInst>(BB->getTerminator())) &&
577 !isFuncletEHPersonality(classifyEHPersonality(Fn->getPersonalityFn())))
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000578 report("MBB has more than one landing pad successor", MBB);
579
Dan Gohman352a4952009-08-27 02:43:49 +0000580 // Call AnalyzeBranch. If it succeeds, there several more conditions to check.
Craig Topperc0196b12014-04-14 00:51:57 +0000581 MachineBasicBlock *TBB = nullptr, *FBB = nullptr;
Dan Gohman352a4952009-08-27 02:43:49 +0000582 SmallVector<MachineOperand, 4> Cond;
583 if (!TII->AnalyzeBranch(*const_cast<MachineBasicBlock *>(MBB),
584 TBB, FBB, Cond)) {
585 // Ok, AnalyzeBranch thinks it knows what's going on with this block. Let's
586 // check whether its answers match up with reality.
587 if (!TBB && !FBB) {
588 // Block falls through to its successor.
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000589 MachineFunction::const_iterator MBBI = MBB->getIterator();
Dan Gohman352a4952009-08-27 02:43:49 +0000590 ++MBBI;
591 if (MBBI == MF->end()) {
Dan Gohmaned10d7c2009-08-27 18:14:26 +0000592 // It's possible that the block legitimately ends with a noreturn
593 // call or an unreachable, in which case it won't actually fall
594 // out the bottom of the function.
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000595 } else if (MBB->succ_size() == LandingPadSuccs.size()) {
Dan Gohmaned10d7c2009-08-27 18:14:26 +0000596 // It's possible that the block legitimately ends with a noreturn
597 // call or an unreachable, in which case it won't actuall fall
598 // out of the block.
Cameron Zwarich4ffda702010-12-20 04:19:48 +0000599 } else if (MBB->succ_size() != 1+LandingPadSuccs.size()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000600 report("MBB exits via unconditional fall-through but doesn't have "
601 "exactly one CFG successor!", MBB);
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000602 } else if (!MBB->isSuccessor(&*MBBI)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000603 report("MBB exits via unconditional fall-through but its successor "
604 "differs from its CFG successor!", MBB);
605 }
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000606 if (!MBB->empty() && MBB->back().isBarrier() &&
607 !TII->isPredicated(&MBB->back())) {
Dan Gohman352a4952009-08-27 02:43:49 +0000608 report("MBB exits via unconditional fall-through but ends with a "
609 "barrier instruction!", MBB);
610 }
611 if (!Cond.empty()) {
612 report("MBB exits via unconditional fall-through but has a condition!",
613 MBB);
614 }
615 } else if (TBB && !FBB && Cond.empty()) {
616 // Block unconditionally branches somewhere.
Ahmed Bougachafb6eeb72014-12-01 18:43:53 +0000617 // If the block has exactly one successor, that happens to be a
618 // landingpad, accept it as valid control flow.
619 if (MBB->succ_size() != 1+LandingPadSuccs.size() &&
620 (MBB->succ_size() != 1 || LandingPadSuccs.size() != 1 ||
621 *MBB->succ_begin() != *LandingPadSuccs.begin())) {
Dan Gohman352a4952009-08-27 02:43:49 +0000622 report("MBB exits via unconditional branch but doesn't have "
623 "exactly one CFG successor!", MBB);
Jakob Stoklund Olesen7c9d5842010-10-21 18:47:06 +0000624 } else if (!MBB->isSuccessor(TBB)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000625 report("MBB exits via unconditional branch but the CFG "
626 "successor doesn't match the actual successor!", MBB);
627 }
628 if (MBB->empty()) {
629 report("MBB exits via unconditional branch but doesn't contain "
630 "any instructions!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000631 } else if (!MBB->back().isBarrier()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000632 report("MBB exits via unconditional branch but doesn't end with a "
633 "barrier instruction!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000634 } else if (!MBB->back().isTerminator()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000635 report("MBB exits via unconditional branch but the branch isn't a "
636 "terminator instruction!", MBB);
637 }
638 } else if (TBB && !FBB && !Cond.empty()) {
639 // Block conditionally branches somewhere, otherwise falls through.
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000640 MachineFunction::const_iterator MBBI = MBB->getIterator();
Dan Gohman352a4952009-08-27 02:43:49 +0000641 ++MBBI;
642 if (MBBI == MF->end()) {
643 report("MBB conditionally falls through out of function!", MBB);
Dmitri Gribenko349d1a32012-12-19 22:13:01 +0000644 } else if (MBB->succ_size() == 1) {
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +0000645 // A conditional branch with only one successor is weird, but allowed.
646 if (&*MBBI != TBB)
647 report("MBB exits via conditional branch/fall-through but only has "
648 "one CFG successor!", MBB);
649 else if (TBB != *MBB->succ_begin())
650 report("MBB exits via conditional branch/fall-through but the CFG "
651 "successor don't match the actual successor!", MBB);
652 } else if (MBB->succ_size() != 2) {
Dan Gohman352a4952009-08-27 02:43:49 +0000653 report("MBB exits via conditional branch/fall-through but doesn't have "
654 "exactly two CFG successors!", MBB);
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +0000655 } else if (!matchPair(MBB->succ_begin(), TBB, &*MBBI)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000656 report("MBB exits via conditional branch/fall-through but the CFG "
657 "successors don't match the actual successors!", MBB);
658 }
659 if (MBB->empty()) {
660 report("MBB exits via conditional branch/fall-through but doesn't "
661 "contain any instructions!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000662 } else if (MBB->back().isBarrier()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000663 report("MBB exits via conditional branch/fall-through but ends with a "
664 "barrier instruction!", MBB);
Benjamin Kramer5256ce32014-05-24 13:31:10 +0000665 } else if (!MBB->back().isTerminator()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000666 report("MBB exits via conditional branch/fall-through but the branch "
667 "isn't a terminator instruction!", MBB);
668 }
669 } else if (TBB && FBB) {
670 // Block conditionally branches somewhere, otherwise branches
671 // somewhere else.
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +0000672 if (MBB->succ_size() == 1) {
673 // A conditional branch with only one successor is weird, but allowed.
674 if (FBB != TBB)
675 report("MBB exits via conditional branch/branch through but only has "
676 "one CFG successor!", MBB);
677 else if (TBB != *MBB->succ_begin())
678 report("MBB exits via conditional branch/branch through but the CFG "
679 "successor don't match the actual successor!", MBB);
680 } else if (MBB->succ_size() != 2) {
Dan Gohman352a4952009-08-27 02:43:49 +0000681 report("MBB exits via conditional branch/branch but doesn't have "
682 "exactly two CFG successors!", MBB);
Jakob Stoklund Olesen1ecc8b22009-11-13 21:55:54 +0000683 } else if (!matchPair(MBB->succ_begin(), TBB, FBB)) {
Dan Gohman352a4952009-08-27 02:43:49 +0000684 report("MBB exits via conditional branch/branch but the CFG "
685 "successors don't match the actual successors!", MBB);
686 }
687 if (MBB->empty()) {
688 report("MBB exits via conditional branch/branch but doesn't "
689 "contain any instructions!", MBB);
Benjamin Kramer389cec02014-05-24 13:13:17 +0000690 } else if (!MBB->back().isBarrier()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000691 report("MBB exits via conditional branch/branch but doesn't end with a "
692 "barrier instruction!", MBB);
Benjamin Kramer389cec02014-05-24 13:13:17 +0000693 } else if (!MBB->back().isTerminator()) {
Dan Gohman352a4952009-08-27 02:43:49 +0000694 report("MBB exits via conditional branch/branch but the branch "
695 "isn't a terminator instruction!", MBB);
696 }
697 if (Cond.empty()) {
698 report("MBB exits via conditinal branch/branch but there's no "
699 "condition!", MBB);
700 }
701 } else {
702 report("AnalyzeBranch returned invalid data!", MBB);
703 }
704 }
705
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000706 regsLive.clear();
Matthias Braund9da1622015-09-09 18:08:03 +0000707 for (const auto &LI : MBB->liveins()) {
708 if (!TargetRegisterInfo::isPhysicalRegister(LI.PhysReg)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000709 report("MBB live-in list contains non-physical register", MBB);
710 continue;
711 }
Matthias Braund9da1622015-09-09 18:08:03 +0000712 for (MCSubRegIterator SubRegs(LI.PhysReg, TRI, /*IncludeSelf=*/true);
Chad Rosierabdb1d62013-05-22 23:17:36 +0000713 SubRegs.isValid(); ++SubRegs)
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000714 regsLive.insert(*SubRegs);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000715 }
Jakob Stoklund Olesen2d59cff2009-08-08 13:19:25 +0000716 regsLiveInButUnused = regsLive;
Jakob Stoklund Olesen0e73fdf2009-08-13 16:19:51 +0000717
718 const MachineFrameInfo *MFI = MF->getFrameInfo();
719 assert(MFI && "Function has no frame info");
Matthias Braun111f5d82015-05-28 23:20:35 +0000720 BitVector PR = MFI->getPristineRegs(*MF);
Jakob Stoklund Olesen0e73fdf2009-08-13 16:19:51 +0000721 for (int I = PR.find_first(); I>0; I = PR.find_next(I)) {
Chad Rosierabdb1d62013-05-22 23:17:36 +0000722 for (MCSubRegIterator SubRegs(I, TRI, /*IncludeSelf=*/true);
723 SubRegs.isValid(); ++SubRegs)
Jakob Stoklund Olesen54038d72012-06-01 23:28:30 +0000724 regsLive.insert(*SubRegs);
Jakob Stoklund Olesen0e73fdf2009-08-13 16:19:51 +0000725 }
726
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000727 regsKilled.clear();
728 regsDefined.clear();
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +0000729
730 if (Indexes)
731 lastIndex = Indexes->getMBBStartIdx(MBB);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000732}
733
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000734// This function gets called for all bundle headers, including normal
735// stand-alone unbundled instructions.
736void MachineVerifier::visitMachineBundleBefore(const MachineInstr *MI) {
737 if (Indexes && Indexes->hasIndex(MI)) {
738 SlotIndex idx = Indexes->getInstructionIndex(MI);
739 if (!(idx > lastIndex)) {
740 report("Instruction index out of order", MI);
Owen Anderson21b17882015-02-04 00:02:59 +0000741 errs() << "Last instruction was at " << lastIndex << '\n';
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000742 }
743 lastIndex = idx;
744 }
Pete Coopercd720162012-06-07 17:41:39 +0000745
746 // Ensure non-terminators don't follow terminators.
747 // Ignore predicated terminators formed by if conversion.
748 // FIXME: If conversion shouldn't need to violate this rule.
749 if (MI->isTerminator() && !TII->isPredicated(MI)) {
750 if (!FirstTerminator)
751 FirstTerminator = MI;
752 } else if (FirstTerminator) {
753 report("Non-terminator instruction after the first terminator", MI);
Owen Anderson21b17882015-02-04 00:02:59 +0000754 errs() << "First terminator was:\t" << *FirstTerminator;
Pete Coopercd720162012-06-07 17:41:39 +0000755 }
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +0000756}
757
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000758// The operands on an INLINEASM instruction must follow a template.
759// Verify that the flag operands make sense.
760void MachineVerifier::verifyInlineAsm(const MachineInstr *MI) {
761 // The first two operands on INLINEASM are the asm string and global flags.
762 if (MI->getNumOperands() < 2) {
763 report("Too few operands on inline asm", MI);
764 return;
765 }
766 if (!MI->getOperand(0).isSymbol())
767 report("Asm string must be an external symbol", MI);
768 if (!MI->getOperand(1).isImm())
769 report("Asm flags must be an immediate", MI);
Chad Rosier9e1274f2012-10-30 19:11:54 +0000770 // Allowed flags are Extra_HasSideEffects = 1, Extra_IsAlignStack = 2,
771 // Extra_AsmDialect = 4, Extra_MayLoad = 8, and Extra_MayStore = 16.
772 if (!isUInt<5>(MI->getOperand(1).getImm()))
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000773 report("Unknown asm flags", &MI->getOperand(1), 1);
774
Gabor Horvathfee04342015-03-16 09:53:42 +0000775 static_assert(InlineAsm::MIOp_FirstOperand == 2, "Asm format changed");
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000776
777 unsigned OpNo = InlineAsm::MIOp_FirstOperand;
778 unsigned NumOps;
779 for (unsigned e = MI->getNumOperands(); OpNo < e; OpNo += NumOps) {
780 const MachineOperand &MO = MI->getOperand(OpNo);
781 // There may be implicit ops after the fixed operands.
782 if (!MO.isImm())
783 break;
784 NumOps = 1 + InlineAsm::getNumOperandRegisters(MO.getImm());
785 }
786
787 if (OpNo > MI->getNumOperands())
788 report("Missing operands in last group", MI);
789
790 // An optional MDNode follows the groups.
791 if (OpNo < MI->getNumOperands() && MI->getOperand(OpNo).isMetadata())
792 ++OpNo;
793
794 // All trailing operands must be implicit registers.
795 for (unsigned e = MI->getNumOperands(); OpNo < e; ++OpNo) {
796 const MachineOperand &MO = MI->getOperand(OpNo);
797 if (!MO.isReg() || !MO.isImplicit())
798 report("Expected implicit register after groups", &MO, OpNo);
799 }
800}
801
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000802void MachineVerifier::visitMachineInstrBefore(const MachineInstr *MI) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000803 const MCInstrDesc &MCID = MI->getDesc();
804 if (MI->getNumOperands() < MCID.getNumOperands()) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000805 report("Too few operands", MI);
Owen Anderson21b17882015-02-04 00:02:59 +0000806 errs() << MCID.getNumOperands() << " operands expected, but "
Matt Arsenault23c92742013-11-15 22:18:19 +0000807 << MI->getNumOperands() << " given.\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000808 }
Dan Gohmandb9493c2009-10-07 17:36:00 +0000809
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000810 // Check the tied operands.
Jakob Stoklund Olesen7a837b92012-08-29 18:11:05 +0000811 if (MI->isInlineAsm())
812 verifyInlineAsm(MI);
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000813
Dan Gohmandb9493c2009-10-07 17:36:00 +0000814 // Check the MachineMemOperands for basic consistency.
815 for (MachineInstr::mmo_iterator I = MI->memoperands_begin(),
816 E = MI->memoperands_end(); I != E; ++I) {
Evan Cheng7f8e5632011-12-07 07:15:52 +0000817 if ((*I)->isLoad() && !MI->mayLoad())
Dan Gohmandb9493c2009-10-07 17:36:00 +0000818 report("Missing mayLoad flag", MI);
Evan Cheng7f8e5632011-12-07 07:15:52 +0000819 if ((*I)->isStore() && !MI->mayStore())
Dan Gohmandb9493c2009-10-07 17:36:00 +0000820 report("Missing mayStore flag", MI);
821 }
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000822
823 // Debug values must not have a slot index.
Jakob Stoklund Olesen5aafb562012-02-27 18:24:30 +0000824 // Other instructions must have one, unless they are inside a bundle.
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000825 if (LiveInts) {
826 bool mapped = !LiveInts->isNotInMIMap(MI);
827 if (MI->isDebugValue()) {
828 if (mapped)
829 report("Debug instruction has a slot index", MI);
Jakob Stoklund Olesen5aafb562012-02-27 18:24:30 +0000830 } else if (MI->isInsideBundle()) {
831 if (mapped)
832 report("Instruction inside bundle has a slot index", MI);
Jakob Stoklund Olesene7709eb2010-08-05 22:32:21 +0000833 } else {
834 if (!mapped)
835 report("Missing slot index", MI);
836 }
837 }
838
Andrew Trick924123a2011-09-21 02:20:46 +0000839 StringRef ErrorInfo;
840 if (!TII->verifyInstruction(MI, ErrorInfo))
841 report(ErrorInfo.data(), MI);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000842}
843
844void
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +0000845MachineVerifier::visitMachineOperand(const MachineOperand *MO, unsigned MONum) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000846 const MachineInstr *MI = MO->getParent();
Evan Cheng6cc775f2011-06-28 19:10:37 +0000847 const MCInstrDesc &MCID = MI->getDesc();
Alex Lorenze5101e22015-08-10 21:47:36 +0000848 unsigned NumDefs = MCID.getNumDefs();
849 if (MCID.getOpcode() == TargetOpcode::PATCHPOINT)
850 NumDefs = (MONum == 0 && MO->isReg()) ? NumDefs : 0;
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000851
Evan Cheng6cc775f2011-06-28 19:10:37 +0000852 // The first MCID.NumDefs operands must be explicit register defines
Alex Lorenze5101e22015-08-10 21:47:36 +0000853 if (MONum < NumDefs) {
Richard Smith8f3447c2012-08-15 01:39:31 +0000854 const MCOperandInfo &MCOI = MCID.OpInfo[MONum];
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000855 if (!MO->isReg())
856 report("Explicit definition must be a register", MO, MONum);
Evan Cheng76f6e262012-05-29 19:40:44 +0000857 else if (!MO->isDef() && !MCOI.isOptionalDef())
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000858 report("Explicit definition marked as use", MO, MONum);
859 else if (MO->isImplicit())
860 report("Explicit definition marked as implicit", MO, MONum);
Evan Cheng6cc775f2011-06-28 19:10:37 +0000861 } else if (MONum < MCID.getNumOperands()) {
Richard Smith8f3447c2012-08-15 01:39:31 +0000862 const MCOperandInfo &MCOI = MCID.OpInfo[MONum];
Eric Christopherbcc230a72010-11-17 00:55:36 +0000863 // Don't check if it's the last operand in a variadic instruction. See,
864 // e.g., LDM_RET in the arm back end.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000865 if (MO->isReg() &&
Evan Cheng7f8e5632011-12-07 07:15:52 +0000866 !(MI->isVariadic() && MONum == MCID.getNumOperands()-1)) {
Evan Cheng6cc775f2011-06-28 19:10:37 +0000867 if (MO->isDef() && !MCOI.isOptionalDef())
Matthias Braun6a57acf2013-10-04 16:53:00 +0000868 report("Explicit operand marked as def", MO, MONum);
Jakob Stoklund Olesen75b9c272009-09-23 20:57:55 +0000869 if (MO->isImplicit())
870 report("Explicit operand marked as implicit", MO, MONum);
871 }
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000872
Jakob Stoklund Olesenc7579cd2012-09-04 18:38:28 +0000873 int TiedTo = MCID.getOperandConstraint(MONum, MCOI::TIED_TO);
874 if (TiedTo != -1) {
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000875 if (!MO->isReg())
876 report("Tied use must be a register", MO, MONum);
877 else if (!MO->isTied())
878 report("Operand should be tied", MO, MONum);
Jakob Stoklund Olesenc7579cd2012-09-04 18:38:28 +0000879 else if (unsigned(TiedTo) != MI->findTiedOperandIdx(MONum))
880 report("Tied def doesn't match MCInstrDesc", MO, MONum);
Jakob Stoklund Olesendbbff782012-08-29 00:38:03 +0000881 } else if (MO->isReg() && MO->isTied())
882 report("Explicit operand should not be tied", MO, MONum);
Jakob Stoklund Olesen75b9c272009-09-23 20:57:55 +0000883 } else {
Jakob Stoklund Olesen3db495232009-12-22 21:48:20 +0000884 // ARM adds %reg0 operands to indicate predicates. We'll allow that.
Evan Cheng7f8e5632011-12-07 07:15:52 +0000885 if (MO->isReg() && !MO->isImplicit() && !MI->isVariadic() && MO->getReg())
Jakob Stoklund Olesen75b9c272009-09-23 20:57:55 +0000886 report("Extra explicit operand on non-variadic instruction", MO, MONum);
Jakob Stoklund Olesene61c7a32009-05-16 07:25:20 +0000887 }
888
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000889 switch (MO->getType()) {
890 case MachineOperand::MO_Register: {
891 const unsigned Reg = MO->getReg();
892 if (!Reg)
893 return;
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +0000894 if (MRI->tracksLiveness() && !MI->isDebugValue())
895 checkLiveness(MO, MONum);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000896
Jakob Stoklund Olesenc7579cd2012-09-04 18:38:28 +0000897 // Verify the consistency of tied operands.
898 if (MO->isTied()) {
899 unsigned OtherIdx = MI->findTiedOperandIdx(MONum);
900 const MachineOperand &OtherMO = MI->getOperand(OtherIdx);
901 if (!OtherMO.isReg())
902 report("Must be tied to a register", MO, MONum);
903 if (!OtherMO.isTied())
904 report("Missing tie flags on tied operand", MO, MONum);
905 if (MI->findTiedOperandIdx(OtherIdx) != MONum)
906 report("Inconsistent tie links", MO, MONum);
907 if (MONum < MCID.getNumDefs()) {
908 if (OtherIdx < MCID.getNumOperands()) {
909 if (-1 == MCID.getOperandConstraint(OtherIdx, MCOI::TIED_TO))
910 report("Explicit def tied to explicit use without tie constraint",
911 MO, MONum);
912 } else {
913 if (!OtherMO.isImplicit())
914 report("Explicit def should be tied to implicit use", MO, MONum);
915 }
916 }
917 }
918
Jakob Stoklund Olesenc6fd3de2012-07-25 16:49:11 +0000919 // Verify two-address constraints after leaving SSA form.
920 unsigned DefIdx;
921 if (!MRI->isSSA() && MO->isUse() &&
922 MI->isRegTiedToDefOperand(MONum, &DefIdx) &&
923 Reg != MI->getOperand(DefIdx).getReg())
924 report("Two-address instruction operands must be identical", MO, MONum);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000925
926 // Check register classes.
Evan Cheng6cc775f2011-06-28 19:10:37 +0000927 if (MONum < MCID.getNumOperands() && !MO->isImplicit()) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000928 unsigned SubIdx = MO->getSubReg();
929
930 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000931 if (SubIdx) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +0000932 report("Illegal subregister index for physical register", MO, MONum);
933 return;
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000934 }
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000935 if (const TargetRegisterClass *DRC =
936 TII->getRegClass(MCID, MONum, TRI, *MF)) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +0000937 if (!DRC->contains(Reg)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000938 report("Illegal physical register for instruction", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +0000939 errs() << TRI->getName(Reg) << " is not a "
Craig Toppercf0444b2014-11-17 05:50:14 +0000940 << TRI->getRegClassName(DRC) << " register.\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000941 }
942 }
943 } else {
944 // Virtual register.
945 const TargetRegisterClass *RC = MRI->getRegClass(Reg);
946 if (SubIdx) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +0000947 const TargetRegisterClass *SRC =
948 TRI->getSubClassWithSubReg(RC, SubIdx);
Jakob Stoklund Olesen48431782010-05-18 17:31:12 +0000949 if (!SRC) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000950 report("Invalid subregister index for virtual register", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +0000951 errs() << "Register class " << TRI->getRegClassName(RC)
Jakob Stoklund Olesen48431782010-05-18 17:31:12 +0000952 << " does not support subreg index " << SubIdx << "\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000953 return;
954 }
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +0000955 if (RC != SRC) {
956 report("Invalid register class for subregister index", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +0000957 errs() << "Register class " << TRI->getRegClassName(RC)
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +0000958 << " does not fully support subreg index " << SubIdx << "\n";
959 return;
960 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000961 }
Jakob Stoklund Olesen3c52f022012-05-07 22:10:26 +0000962 if (const TargetRegisterClass *DRC =
963 TII->getRegClass(MCID, MONum, TRI, *MF)) {
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +0000964 if (SubIdx) {
965 const TargetRegisterClass *SuperRC =
Eric Christopher433c4322015-03-10 23:46:01 +0000966 TRI->getLargestLegalSuperClass(RC, *MF);
Jakob Stoklund Oleseneb38bd8c2011-10-05 22:12:57 +0000967 if (!SuperRC) {
968 report("No largest legal super class exists.", MO, MONum);
969 return;
970 }
971 DRC = TRI->getMatchingSuperRegClass(SuperRC, DRC, SubIdx);
972 if (!DRC) {
973 report("No matching super-reg register class.", MO, MONum);
974 return;
975 }
976 }
Jakob Stoklund Olesenaff10602011-06-02 05:43:46 +0000977 if (!RC->hasSuperClassEq(DRC)) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000978 report("Illegal virtual register for instruction", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +0000979 errs() << "Expected a " << TRI->getRegClassName(DRC)
Craig Toppercf0444b2014-11-17 05:50:14 +0000980 << " register, but got a " << TRI->getRegClassName(RC)
981 << " register\n";
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +0000982 }
983 }
984 }
985 }
986 break;
987 }
Jakob Stoklund Olesenf6eb7d82009-09-21 07:19:08 +0000988
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +0000989 case MachineOperand::MO_RegisterMask:
990 regMasks.push_back(MO->getRegMask());
991 break;
992
Jakob Stoklund Olesenf6eb7d82009-09-21 07:19:08 +0000993 case MachineOperand::MO_MachineBasicBlock:
Chris Lattnerb06015a2010-02-09 19:54:29 +0000994 if (MI->isPHI() && !MO->getMBB()->isSuccessor(MI->getParent()))
995 report("PHI operand is not in the CFG", MO, MONum);
Jakob Stoklund Olesenf6eb7d82009-09-21 07:19:08 +0000996 break;
997
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +0000998 case MachineOperand::MO_FrameIndex:
999 if (LiveStks && LiveStks->hasInterval(MO->getIndex()) &&
1000 LiveInts && !LiveInts->isNotInMIMap(MI)) {
Jonas Paulsson72640f12015-10-29 08:28:35 +00001001 int FI = MO->getIndex();
1002 LiveInterval &LI = LiveStks->getInterval(FI);
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001003 SlotIndex Idx = LiveInts->getInstructionIndex(MI);
Jonas Paulsson17ad0452015-10-21 07:39:47 +00001004
Jonas Paulsson17ad0452015-10-21 07:39:47 +00001005 bool stores = MI->mayStore();
Jonas Paulsson72640f12015-10-29 08:28:35 +00001006 bool loads = MI->mayLoad();
1007 // For a memory-to-memory move, we need to check if the frame
1008 // index is used for storing or loading, by inspecting the
1009 // memory operands.
1010 if (stores && loads) {
1011 for (auto *MMO : MI->memoperands()) {
1012 const PseudoSourceValue *PSV = MMO->getPseudoValue();
1013 if (PSV == nullptr) continue;
1014 const FixedStackPseudoSourceValue *Value =
1015 dyn_cast<FixedStackPseudoSourceValue>(PSV);
1016 if (Value == nullptr) continue;
1017 if (Value->getFrameIndex() != FI) continue;
1018
1019 if (MMO->isStore())
1020 loads = false;
1021 else
1022 stores = false;
1023 break;
1024 }
1025 if (loads == stores)
1026 report("Missing fixed stack memoperand.", MI);
1027 }
1028 if (loads && !LI.liveAt(Idx.getRegSlot(true))) {
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001029 report("Instruction loads from dead spill slot", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001030 errs() << "Live stack: " << LI << '\n';
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001031 }
Jonas Paulsson17ad0452015-10-21 07:39:47 +00001032 if (stores && !LI.liveAt(Idx.getRegSlot())) {
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001033 report("Instruction stores to dead spill slot", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001034 errs() << "Live stack: " << LI << '\n';
Jakob Stoklund Olesen31fffb62010-11-01 19:49:52 +00001035 }
1036 }
1037 break;
1038
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001039 default:
1040 break;
1041 }
1042}
1043
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001044void MachineVerifier::checkLiveness(const MachineOperand *MO, unsigned MONum) {
1045 const MachineInstr *MI = MO->getParent();
1046 const unsigned Reg = MO->getReg();
1047
1048 // Both use and def operands can read a register.
1049 if (MO->readsReg()) {
1050 regsLiveInButUnused.erase(Reg);
1051
Jakob Stoklund Olesenc6fd3de2012-07-25 16:49:11 +00001052 if (MO->isKill())
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001053 addRegWithSubRegs(regsKilled, Reg);
1054
1055 // Check that LiveVars knows this kill.
1056 if (LiveVars && TargetRegisterInfo::isVirtualRegister(Reg) &&
1057 MO->isKill()) {
1058 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg);
1059 if (std::find(VI.Kills.begin(), VI.Kills.end(), MI) == VI.Kills.end())
1060 report("Kill missing from LiveVariables", MO, MONum);
1061 }
1062
1063 // Check LiveInts liveness and kill.
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001064 if (LiveInts && !LiveInts->isNotInMIMap(MI)) {
1065 SlotIndex UseIdx = LiveInts->getInstructionIndex(MI);
1066 // Check the cached regunit intervals.
1067 if (TargetRegisterInfo::isPhysicalRegister(Reg) && !isReserved(Reg)) {
1068 for (MCRegUnitIterator Units(Reg, TRI); Units.isValid(); ++Units) {
Matthias Braun34e1be92013-10-10 21:29:02 +00001069 if (const LiveRange *LR = LiveInts->getCachedRegUnit(*Units)) {
1070 LiveQueryResult LRQ = LR->Query(UseIdx);
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001071 if (!LRQ.valueIn()) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001072 report("No live segment at use", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001073 errs() << UseIdx << " is not live in " << PrintRegUnit(*Units, TRI)
Matthias Braun34e1be92013-10-10 21:29:02 +00001074 << ' ' << *LR << '\n';
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001075 }
1076 if (MO->isKill() && !LRQ.isKill()) {
1077 report("Live range continues after kill flag", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001078 errs() << PrintRegUnit(*Units, TRI) << ' ' << *LR << '\n';
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001079 }
1080 }
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001081 }
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001082 }
1083
1084 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
1085 if (LiveInts->hasInterval(Reg)) {
1086 // This is a virtual register interval.
1087 const LiveInterval &LI = LiveInts->getInterval(Reg);
Matthias Braun88dd0ab2013-10-10 21:28:52 +00001088 LiveQueryResult LRQ = LI.Query(UseIdx);
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001089 if (!LRQ.valueIn()) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001090 report("No live segment at use", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001091 errs() << UseIdx << " is not live in " << LI << '\n';
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001092 }
1093 // Check for extra kill flags.
1094 // Note that we allow missing kill flags for now.
1095 if (MO->isKill() && !LRQ.isKill()) {
1096 report("Live range continues after kill flag", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001097 errs() << "Live range: " << LI << '\n';
Jakob Stoklund Olesena766b472012-08-01 23:52:40 +00001098 }
1099 } else {
1100 report("Virtual register has no live interval", MO, MONum);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001101 }
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001102 }
1103 }
1104
1105 // Use of a dead register.
1106 if (!regsLive.count(Reg)) {
1107 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
1108 // Reserved registers may be used even when 'dead'.
Matthias Braun96d77322014-12-10 01:13:13 +00001109 bool Bad = !isReserved(Reg);
1110 // We are fine if just any subregister has a defined value.
1111 if (Bad) {
1112 for (MCSubRegIterator SubRegs(Reg, TRI); SubRegs.isValid();
1113 ++SubRegs) {
1114 if (regsLive.count(*SubRegs)) {
1115 Bad = false;
1116 break;
1117 }
1118 }
1119 }
Matthias Braun96a31952015-01-14 22:25:14 +00001120 // If there is an additional implicit-use of a super register we stop
1121 // here. By definition we are fine if the super register is not
1122 // (completely) dead, if the complete super register is dead we will
1123 // get a report for its operand.
1124 if (Bad) {
1125 for (const MachineOperand &MOP : MI->uses()) {
1126 if (!MOP.isReg())
1127 continue;
1128 if (!MOP.isImplicit())
1129 continue;
1130 for (MCSubRegIterator SubRegs(MOP.getReg(), TRI); SubRegs.isValid();
1131 ++SubRegs) {
1132 if (*SubRegs == Reg) {
1133 Bad = false;
1134 break;
1135 }
1136 }
1137 }
1138 }
Matthias Braun96d77322014-12-10 01:13:13 +00001139 if (Bad)
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001140 report("Using an undefined physical register", MO, MONum);
Pete Cooperdcf94db2012-07-19 23:40:38 +00001141 } else if (MRI->def_empty(Reg)) {
1142 report("Reading virtual register without a def", MO, MONum);
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001143 } else {
1144 BBInfo &MInfo = MBBInfoMap[MI->getParent()];
1145 // We don't know which virtual registers are live in, so only complain
1146 // if vreg was killed in this MBB. Otherwise keep track of vregs that
1147 // must be live in. PHI instructions are handled separately.
1148 if (MInfo.regsKilled.count(Reg))
1149 report("Using a killed virtual register", MO, MONum);
1150 else if (!MI->isPHI())
1151 MInfo.vregsLiveIn.insert(std::make_pair(Reg, MI));
1152 }
1153 }
1154 }
1155
1156 if (MO->isDef()) {
1157 // Register defined.
1158 // TODO: verify that earlyclobber ops are not used.
1159 if (MO->isDead())
1160 addRegWithSubRegs(regsDead, Reg);
1161 else
1162 addRegWithSubRegs(regsDefined, Reg);
1163
1164 // Verify SSA form.
1165 if (MRI->isSSA() && TargetRegisterInfo::isVirtualRegister(Reg) &&
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001166 std::next(MRI->def_begin(Reg)) != MRI->def_end())
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001167 report("Multiple virtual register defs in SSA form", MO, MONum);
1168
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001169 // Check LiveInts for a live segment, but only for virtual registers.
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001170 if (LiveInts && TargetRegisterInfo::isVirtualRegister(Reg) &&
1171 !LiveInts->isNotInMIMap(MI)) {
Jakob Stoklund Olesenb033ded2012-06-22 22:23:58 +00001172 SlotIndex DefIdx = LiveInts->getInstructionIndex(MI);
1173 DefIdx = DefIdx.getRegSlot(MO->isEarlyClobber());
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001174 if (LiveInts->hasInterval(Reg)) {
1175 const LiveInterval &LI = LiveInts->getInterval(Reg);
1176 if (const VNInfo *VNI = LI.getVNInfoAt(DefIdx)) {
1177 assert(VNI && "NULL valno is not allowed");
Jakob Stoklund Olesenb033ded2012-06-22 22:23:58 +00001178 if (VNI->def != DefIdx) {
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001179 report("Inconsistent valno->def", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001180 errs() << "Valno " << VNI->id << " is not defined at "
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001181 << DefIdx << " in " << LI << '\n';
1182 }
1183 } else {
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001184 report("No live segment at def", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001185 errs() << DefIdx << " is not live in " << LI << '\n';
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001186 }
Pedro Artigas71f87cb2013-11-08 22:46:28 +00001187 // Check that, if the dead def flag is present, LiveInts agree.
1188 if (MO->isDead()) {
1189 LiveQueryResult LRQ = LI.Query(DefIdx);
1190 if (!LRQ.isDeadDef()) {
1191 report("Live range continues after dead def flag", MO, MONum);
Owen Anderson21b17882015-02-04 00:02:59 +00001192 errs() << "Live range: " << LI << '\n';
Pedro Artigas71f87cb2013-11-08 22:46:28 +00001193 }
1194 }
Jakob Stoklund Olesenb21df322012-03-28 20:47:35 +00001195 } else {
1196 report("Virtual register has no Live interval", MO, MONum);
1197 }
1198 }
1199 }
1200}
1201
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001202void MachineVerifier::visitMachineInstrAfter(const MachineInstr *MI) {
Jakob Stoklund Olesen00e7dff2012-06-06 22:34:30 +00001203}
1204
1205// This function gets called after visiting all instructions in a bundle. The
1206// argument points to the bundle header.
1207// Normal stand-alone instructions are also considered 'bundles', and this
1208// function is called for all of them.
1209void MachineVerifier::visitMachineBundleAfter(const MachineInstr *MI) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001210 BBInfo &MInfo = MBBInfoMap[MI->getParent()];
1211 set_union(MInfo.regsKilled, regsKilled);
Jakob Stoklund Olesen45833552010-08-05 18:59:59 +00001212 set_subtract(regsLive, regsKilled); regsKilled.clear();
Jakob Stoklund Olesen16c4a972012-02-28 01:42:41 +00001213 // Kill any masked registers.
1214 while (!regMasks.empty()) {
1215 const uint32_t *Mask = regMasks.pop_back_val();
1216 for (RegSet::iterator I = regsLive.begin(), E = regsLive.end(); I != E; ++I)
1217 if (TargetRegisterInfo::isPhysicalRegister(*I) &&
1218 MachineOperand::clobbersPhysReg(Mask, *I))
1219 regsDead.push_back(*I);
1220 }
Jakob Stoklund Olesen45833552010-08-05 18:59:59 +00001221 set_subtract(regsLive, regsDead); regsDead.clear();
1222 set_union(regsLive, regsDefined); regsDefined.clear();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001223}
1224
1225void
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001226MachineVerifier::visitMachineBasicBlockAfter(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001227 MBBInfoMap[MBB].regsLiveOut = regsLive;
1228 regsLive.clear();
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +00001229
1230 if (Indexes) {
1231 SlotIndex stop = Indexes->getMBBEndIdx(MBB);
1232 if (!(stop > lastIndex)) {
1233 report("Block ends before last instruction index", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001234 errs() << "Block ends at " << stop
Jakob Stoklund Olesen58b6f4d2011-01-12 21:27:48 +00001235 << " last instruction was at " << lastIndex << '\n';
1236 }
1237 lastIndex = stop;
1238 }
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001239}
1240
1241// Calculate the largest possible vregsPassed sets. These are the registers that
1242// can pass through an MBB live, but may not be live every time. It is assumed
1243// that all vregsPassed sets are empty before the call.
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001244void MachineVerifier::calcRegsPassed() {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001245 // First push live-out regs to successors' vregsPassed. Remember the MBBs that
1246 // have any vregsPassed.
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001247 SmallPtrSet<const MachineBasicBlock*, 8> todo;
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001248 for (const auto &MBB : *MF) {
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001249 BBInfo &MInfo = MBBInfoMap[&MBB];
1250 if (!MInfo.reachable)
1251 continue;
1252 for (MachineBasicBlock::const_succ_iterator SuI = MBB.succ_begin(),
1253 SuE = MBB.succ_end(); SuI != SuE; ++SuI) {
1254 BBInfo &SInfo = MBBInfoMap[*SuI];
1255 if (SInfo.addPassed(MInfo.regsLiveOut))
1256 todo.insert(*SuI);
1257 }
1258 }
1259
1260 // Iteratively push vregsPassed to successors. This will converge to the same
1261 // final state regardless of DenseSet iteration order.
1262 while (!todo.empty()) {
1263 const MachineBasicBlock *MBB = *todo.begin();
1264 todo.erase(MBB);
1265 BBInfo &MInfo = MBBInfoMap[MBB];
1266 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(),
1267 SuE = MBB->succ_end(); SuI != SuE; ++SuI) {
1268 if (*SuI == MBB)
1269 continue;
1270 BBInfo &SInfo = MBBInfoMap[*SuI];
1271 if (SInfo.addPassed(MInfo.vregsPassed))
1272 todo.insert(*SuI);
1273 }
1274 }
1275}
1276
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001277// Calculate the set of virtual registers that must be passed through each basic
1278// block in order to satisfy the requirements of successor blocks. This is very
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001279// similar to calcRegsPassed, only backwards.
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001280void MachineVerifier::calcRegsRequired() {
1281 // First push live-in regs to predecessors' vregsRequired.
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001282 SmallPtrSet<const MachineBasicBlock*, 8> todo;
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001283 for (const auto &MBB : *MF) {
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001284 BBInfo &MInfo = MBBInfoMap[&MBB];
1285 for (MachineBasicBlock::const_pred_iterator PrI = MBB.pred_begin(),
1286 PrE = MBB.pred_end(); PrI != PrE; ++PrI) {
1287 BBInfo &PInfo = MBBInfoMap[*PrI];
1288 if (PInfo.addRequired(MInfo.vregsLiveIn))
1289 todo.insert(*PrI);
1290 }
1291 }
1292
1293 // Iteratively push vregsRequired to predecessors. This will converge to the
1294 // same final state regardless of DenseSet iteration order.
1295 while (!todo.empty()) {
1296 const MachineBasicBlock *MBB = *todo.begin();
1297 todo.erase(MBB);
1298 BBInfo &MInfo = MBBInfoMap[MBB];
1299 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(),
1300 PrE = MBB->pred_end(); PrI != PrE; ++PrI) {
1301 if (*PrI == MBB)
1302 continue;
1303 BBInfo &SInfo = MBBInfoMap[*PrI];
1304 if (SInfo.addRequired(MInfo.vregsRequired))
1305 todo.insert(*PrI);
1306 }
1307 }
1308}
1309
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001310// Check PHI instructions at the beginning of MBB. It is assumed that
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001311// calcRegsPassed has been run so BBInfo::isLiveOut is valid.
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001312void MachineVerifier::checkPHIOps(const MachineBasicBlock *MBB) {
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001313 SmallPtrSet<const MachineBasicBlock*, 8> seen;
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001314 for (const auto &BBI : *MBB) {
1315 if (!BBI.isPHI())
1316 break;
Jakob Stoklund Olesen6ea6a1442012-03-10 00:36:04 +00001317 seen.clear();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001318
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001319 for (unsigned i = 1, e = BBI.getNumOperands(); i != e; i += 2) {
1320 unsigned Reg = BBI.getOperand(i).getReg();
1321 const MachineBasicBlock *Pre = BBI.getOperand(i + 1).getMBB();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001322 if (!Pre->isSuccessor(MBB))
1323 continue;
1324 seen.insert(Pre);
1325 BBInfo &PrInfo = MBBInfoMap[Pre];
1326 if (PrInfo.reachable && !PrInfo.isLiveOut(Reg))
1327 report("PHI operand is not live-out from predecessor",
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001328 &BBI.getOperand(i), i);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001329 }
1330
1331 // Did we see all predecessors?
1332 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(),
1333 PrE = MBB->pred_end(); PrI != PrE; ++PrI) {
1334 if (!seen.count(*PrI)) {
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001335 report("Missing PHI operand", &BBI);
Owen Anderson21b17882015-02-04 00:02:59 +00001336 errs() << "BB#" << (*PrI)->getNumber()
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001337 << " is a predecessor according to the CFG.\n";
1338 }
1339 }
1340 }
1341}
1342
Jakob Stoklund Olesen63c733f2009-10-04 18:18:39 +00001343void MachineVerifier::visitMachineFunctionAfter() {
Jakob Stoklund Olesen4cb77022010-01-05 20:59:36 +00001344 calcRegsPassed();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001345
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001346 for (const auto &MBB : *MF) {
1347 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001348
1349 // Skip unreachable MBBs.
1350 if (!MInfo.reachable)
1351 continue;
1352
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001353 checkPHIOps(&MBB);
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001354 }
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001355
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001356 // Now check liveness info if available
Jakob Stoklund Olesen9f3e5742012-03-10 00:36:06 +00001357 calcRegsRequired();
1358
Jakob Stoklund Olesenda9ea1d2012-06-29 21:00:00 +00001359 // Check for killed virtual registers that should be live out.
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001360 for (const auto &MBB : *MF) {
1361 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesenda9ea1d2012-06-29 21:00:00 +00001362 for (RegSet::iterator
1363 I = MInfo.vregsRequired.begin(), E = MInfo.vregsRequired.end(); I != E;
1364 ++I)
1365 if (MInfo.regsKilled.count(*I)) {
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001366 report("Virtual register killed in block, but needed live out.", &MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001367 errs() << "Virtual register " << PrintReg(*I)
Jakob Stoklund Olesenda9ea1d2012-06-29 21:00:00 +00001368 << " is used after the block.\n";
1369 }
1370 }
1371
Jakob Stoklund Olesena57fc122012-06-25 18:18:27 +00001372 if (!MF->empty()) {
Jakob Stoklund Olesen9f3e5742012-03-10 00:36:06 +00001373 BBInfo &MInfo = MBBInfoMap[&MF->front()];
1374 for (RegSet::iterator
1375 I = MInfo.vregsRequired.begin(), E = MInfo.vregsRequired.end(); I != E;
Jakob Stoklund Olesen99014ff2012-03-10 00:44:11 +00001376 ++I)
1377 report("Virtual register def doesn't dominate all uses.",
1378 MRI->getVRegDef(*I));
Jakob Stoklund Olesen9f3e5742012-03-10 00:36:06 +00001379 }
1380
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001381 if (LiveVars)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001382 verifyLiveVariables();
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001383 if (LiveInts)
1384 verifyLiveIntervals();
Jakob Stoklund Olesen36c027a2009-05-16 00:33:53 +00001385}
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001386
1387void MachineVerifier::verifyLiveVariables() {
1388 assert(LiveVars && "Don't call verifyLiveVariables without LiveVars");
Jakob Stoklund Olesen6ff70ad32011-01-08 23:11:02 +00001389 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
1390 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001391 LiveVariables::VarInfo &VI = LiveVars->getVarInfo(Reg);
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001392 for (const auto &MBB : *MF) {
1393 BBInfo &MInfo = MBBInfoMap[&MBB];
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001394
1395 // Our vregsRequired should be identical to LiveVariables' AliveBlocks
1396 if (MInfo.vregsRequired.count(Reg)) {
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001397 if (!VI.AliveBlocks.test(MBB.getNumber())) {
1398 report("LiveVariables: Block missing from AliveBlocks", &MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001399 errs() << "Virtual register " << PrintReg(Reg)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001400 << " must be live through the block.\n";
1401 }
1402 } else {
Alexey Samsonov41b977d2014-04-30 18:29:51 +00001403 if (VI.AliveBlocks.test(MBB.getNumber())) {
1404 report("LiveVariables: Block should not be in AliveBlocks", &MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001405 errs() << "Virtual register " << PrintReg(Reg)
Jakob Stoklund Olesen9cbffd22009-11-18 20:36:57 +00001406 << " is not needed live through the block.\n";
1407 }
1408 }
1409 }
1410 }
1411}
1412
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001413void MachineVerifier::verifyLiveIntervals() {
1414 assert(LiveInts && "Don't call verifyLiveIntervals without LiveInts");
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001415 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
1416 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen1a065e42010-10-06 23:54:35 +00001417
1418 // Spilling and splitting may leave unused registers around. Skip them.
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001419 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen1a065e42010-10-06 23:54:35 +00001420 continue;
1421
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001422 if (!LiveInts->hasInterval(Reg)) {
1423 report("Missing live interval for virtual register", MF);
Owen Anderson21b17882015-02-04 00:02:59 +00001424 errs() << PrintReg(Reg, TRI) << " still has defs or uses\n";
Jakob Stoklund Olesendc5e7062010-10-28 20:44:22 +00001425 continue;
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001426 }
Jakob Stoklund Olesendc5e7062010-10-28 20:44:22 +00001427
Jakob Stoklund Olesen781e0b92012-06-20 23:23:59 +00001428 const LiveInterval &LI = LiveInts->getInterval(Reg);
1429 assert(Reg == LI.reg && "Invalid reg to interval mapping");
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001430 verifyLiveInterval(LI);
1431 }
Jakob Stoklund Olesen637c4672012-08-02 16:36:50 +00001432
1433 // Verify all the cached regunit intervals.
1434 for (unsigned i = 0, e = TRI->getNumRegUnits(); i != e; ++i)
Matthias Braun34e1be92013-10-10 21:29:02 +00001435 if (const LiveRange *LR = LiveInts->getCachedRegUnit(i))
1436 verifyLiveRange(*LR, i);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001437}
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001438
Matthias Braun364e6e92013-10-10 21:28:54 +00001439void MachineVerifier::verifyLiveRangeValue(const LiveRange &LR,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001440 const VNInfo *VNI, unsigned Reg,
Matthias Braune6a24852015-09-25 21:51:14 +00001441 LaneBitmask LaneMask) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001442 if (VNI->isUnused())
1443 return;
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001444
Matthias Braun364e6e92013-10-10 21:28:54 +00001445 const VNInfo *DefVNI = LR.getVNInfoAt(VNI->def);
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001446
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001447 if (!DefVNI) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001448 report("Valno not live at def and not marked unused", MF, LR, Reg,
1449 LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001450 errs() << "Valno #" << VNI->id << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001451 return;
1452 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001453
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001454 if (DefVNI != VNI) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001455 report("Live segment at def has different valno", MF, LR, Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001456 errs() << "Valno #" << VNI->id << " is defined at " << VNI->def
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +00001457 << " where valno #" << DefVNI->id << " is live\n";
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001458 return;
1459 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001460
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001461 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(VNI->def);
1462 if (!MBB) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001463 report("Invalid definition index", MF, LR, Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001464 errs() << "Valno #" << VNI->id << " is defined at " << VNI->def
Matthias Braun364e6e92013-10-10 21:28:54 +00001465 << " in " << LR << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001466 return;
1467 }
Jakob Stoklund Olesen0fb303d2010-10-22 22:48:58 +00001468
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001469 if (VNI->isPHIDef()) {
1470 if (VNI->def != LiveInts->getMBBStartIdx(MBB)) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001471 report("PHIDef value is not defined at MBB start", MBB, LR, Reg,
1472 LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001473 errs() << "Valno #" << VNI->id << " is defined at " << VNI->def
Jakob Stoklund Olesenbde5dc52012-08-02 14:31:49 +00001474 << ", not at the beginning of BB#" << MBB->getNumber() << '\n';
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001475 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001476 return;
1477 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001478
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001479 // Non-PHI def.
1480 const MachineInstr *MI = LiveInts->getInstructionFromIndex(VNI->def);
1481 if (!MI) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001482 report("No instruction at def index", MBB, LR, Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001483 errs() << "Valno #" << VNI->id << " is defined at " << VNI->def << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001484 return;
1485 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001486
Matthias Braun364e6e92013-10-10 21:28:54 +00001487 if (Reg != 0) {
1488 bool hasDef = false;
1489 bool isEarlyClobber = false;
1490 for (ConstMIBundleOperands MOI(MI); MOI.isValid(); ++MOI) {
1491 if (!MOI->isReg() || !MOI->isDef())
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001492 continue;
Matthias Braun364e6e92013-10-10 21:28:54 +00001493 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
1494 if (MOI->getReg() != Reg)
1495 continue;
1496 } else {
1497 if (!TargetRegisterInfo::isPhysicalRegister(MOI->getReg()) ||
1498 !TRI->hasRegUnit(MOI->getReg(), Reg))
1499 continue;
1500 }
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001501 if (LaneMask != 0 &&
1502 (TRI->getSubRegIndexLaneMask(MOI->getSubReg()) & LaneMask) == 0)
1503 continue;
Matthias Braun364e6e92013-10-10 21:28:54 +00001504 hasDef = true;
1505 if (MOI->isEarlyClobber())
1506 isEarlyClobber = true;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001507 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001508
Matthias Braun364e6e92013-10-10 21:28:54 +00001509 if (!hasDef) {
1510 report("Defining instruction does not modify register", MI);
Owen Anderson21b17882015-02-04 00:02:59 +00001511 errs() << "Valno #" << VNI->id << " in " << LR << '\n';
Matthias Braun364e6e92013-10-10 21:28:54 +00001512 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001513
Matthias Braun364e6e92013-10-10 21:28:54 +00001514 // Early clobber defs begin at USE slots, but other defs must begin at
1515 // DEF slots.
1516 if (isEarlyClobber) {
1517 if (!VNI->def.isEarlyClobber()) {
Matthias Braun47760d92014-11-19 19:46:13 +00001518 report("Early clobber def must be at an early-clobber slot", MBB, LR,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001519 Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001520 errs() << "Valno #" << VNI->id << " is defined at " << VNI->def << '\n';
Matthias Braun364e6e92013-10-10 21:28:54 +00001521 }
1522 } else if (!VNI->def.isRegister()) {
1523 report("Non-PHI, non-early clobber def must be at a register slot",
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001524 MBB, LR, Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001525 errs() << "Valno #" << VNI->id << " is defined at " << VNI->def << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001526 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001527 }
1528}
1529
Matthias Braun364e6e92013-10-10 21:28:54 +00001530void MachineVerifier::verifyLiveRangeSegment(const LiveRange &LR,
1531 const LiveRange::const_iterator I,
Matthias Braune6a24852015-09-25 21:51:14 +00001532 unsigned Reg, LaneBitmask LaneMask)
1533{
Matthias Braun364e6e92013-10-10 21:28:54 +00001534 const LiveRange::Segment &S = *I;
1535 const VNInfo *VNI = S.valno;
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001536 assert(VNI && "Live segment has no valno");
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001537
Matthias Braun364e6e92013-10-10 21:28:54 +00001538 if (VNI->id >= LR.getNumValNums() || VNI != LR.getValNumInfo(VNI->id)) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001539 report("Foreign valno in live segment", MF, LR, Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001540 errs() << S << " has a bad valno\n";
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001541 }
1542
1543 if (VNI->isUnused()) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001544 report("Live segment valno is marked unused", MF, LR, Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001545 errs() << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001546 }
1547
Matthias Braun364e6e92013-10-10 21:28:54 +00001548 const MachineBasicBlock *MBB = LiveInts->getMBBFromIndex(S.start);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001549 if (!MBB) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001550 report("Bad start of live segment, no basic block", MF, LR, Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001551 errs() << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001552 return;
1553 }
1554 SlotIndex MBBStartIdx = LiveInts->getMBBStartIdx(MBB);
Matthias Braun364e6e92013-10-10 21:28:54 +00001555 if (S.start != MBBStartIdx && S.start != VNI->def) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001556 report("Live segment must begin at MBB entry or valno def", MBB, LR, Reg,
1557 LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001558 errs() << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001559 }
1560
1561 const MachineBasicBlock *EndMBB =
Matthias Braun364e6e92013-10-10 21:28:54 +00001562 LiveInts->getMBBFromIndex(S.end.getPrevSlot());
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001563 if (!EndMBB) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001564 report("Bad end of live segment, no basic block", MF, LR, Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001565 errs() << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001566 return;
1567 }
1568
1569 // No more checks for live-out segments.
Matthias Braun364e6e92013-10-10 21:28:54 +00001570 if (S.end == LiveInts->getMBBEndIdx(EndMBB))
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001571 return;
1572
Jakob Stoklund Olesen637c4672012-08-02 16:36:50 +00001573 // RegUnit intervals are allowed dead phis.
Matthias Braun364e6e92013-10-10 21:28:54 +00001574 if (!TargetRegisterInfo::isVirtualRegister(Reg) && VNI->isPHIDef() &&
1575 S.start == VNI->def && S.end == VNI->def.getDeadSlot())
Jakob Stoklund Olesen637c4672012-08-02 16:36:50 +00001576 return;
1577
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001578 // The live segment is ending inside EndMBB
1579 const MachineInstr *MI =
Matthias Braun364e6e92013-10-10 21:28:54 +00001580 LiveInts->getInstructionFromIndex(S.end.getPrevSlot());
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001581 if (!MI) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001582 report("Live segment doesn't end at a valid instruction", EndMBB, LR, Reg,
1583 LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001584 errs() << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001585 return;
1586 }
1587
1588 // The block slot must refer to a basic block boundary.
Matthias Braun364e6e92013-10-10 21:28:54 +00001589 if (S.end.isBlock()) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001590 report("Live segment ends at B slot of an instruction", EndMBB, LR, Reg,
1591 LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001592 errs() << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001593 }
1594
Matthias Braun364e6e92013-10-10 21:28:54 +00001595 if (S.end.isDead()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001596 // Segment ends on the dead slot.
1597 // That means there must be a dead def.
Matthias Braun364e6e92013-10-10 21:28:54 +00001598 if (!SlotIndex::isSameInstr(S.start, S.end)) {
Matthias Braun47760d92014-11-19 19:46:13 +00001599 report("Live segment ending at dead slot spans instructions", EndMBB, LR,
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001600 Reg, LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001601 errs() << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001602 }
1603 }
1604
1605 // A live segment can only end at an early-clobber slot if it is being
1606 // redefined by an early-clobber def.
Matthias Braun364e6e92013-10-10 21:28:54 +00001607 if (S.end.isEarlyClobber()) {
1608 if (I+1 == LR.end() || (I+1)->start != S.end) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001609 report("Live segment ending at early clobber slot must be "
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001610 "redefined by an EC def in the same instruction", EndMBB, LR, Reg,
1611 LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001612 errs() << S << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001613 }
1614 }
1615
1616 // The following checks only apply to virtual registers. Physreg liveness
1617 // is too weird to check.
Matthias Braun364e6e92013-10-10 21:28:54 +00001618 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001619 // A live segment can end with either a redefinition, a kill flag on a
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001620 // use, or a dead flag on a def.
1621 bool hasRead = false;
Matthias Braun21554d92014-12-10 01:13:11 +00001622 bool hasSubRegDef = false;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001623 for (ConstMIBundleOperands MOI(MI); MOI.isValid(); ++MOI) {
Matthias Braun364e6e92013-10-10 21:28:54 +00001624 if (!MOI->isReg() || MOI->getReg() != Reg)
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001625 continue;
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001626 if (LaneMask != 0 &&
1627 (LaneMask & TRI->getSubRegIndexLaneMask(MOI->getSubReg())) == 0)
1628 continue;
Matthias Braun21554d92014-12-10 01:13:11 +00001629 if (MOI->isDef() && MOI->getSubReg() != 0)
1630 hasSubRegDef = true;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001631 if (MOI->readsReg())
1632 hasRead = true;
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001633 }
Pedro Artigas71f87cb2013-11-08 22:46:28 +00001634 if (!S.end.isDead()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001635 if (!hasRead) {
Matthias Braun21554d92014-12-10 01:13:11 +00001636 // When tracking subregister liveness, the main range must start new
1637 // values on partial register writes, even if there is no read.
Matthias Brauna25e13a2015-03-19 00:21:58 +00001638 if (!MRI->shouldTrackSubRegLiveness(Reg) || LaneMask != 0 ||
1639 !hasSubRegDef) {
Matthias Braun21554d92014-12-10 01:13:11 +00001640 report("Instruction ending live segment doesn't read the register",
1641 MI);
Owen Anderson21b17882015-02-04 00:02:59 +00001642 errs() << S << " in " << LR << '\n';
Matthias Braun21554d92014-12-10 01:13:11 +00001643 }
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001644 }
1645 }
1646 }
1647
1648 // Now check all the basic blocks in this live segment.
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00001649 MachineFunction::const_iterator MFI = MBB->getIterator();
Matthias Braun13ddb7c2013-10-10 21:28:43 +00001650 // Is this live segment the beginning of a non-PHIDef VN?
Matthias Braun364e6e92013-10-10 21:28:54 +00001651 if (S.start == VNI->def && !VNI->isPHIDef()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001652 // Not live-in to any blocks.
1653 if (MBB == EndMBB)
1654 return;
1655 // Skip this block.
1656 ++MFI;
1657 }
1658 for (;;) {
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00001659 assert(LiveInts->isLiveInToMBB(LR, &*MFI));
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001660 // We don't know how to track physregs into a landing pad.
Matthias Braun364e6e92013-10-10 21:28:54 +00001661 if (!TargetRegisterInfo::isVirtualRegister(Reg) &&
Reid Kleckner0e288232015-08-27 23:27:47 +00001662 MFI->isEHPad()) {
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001663 if (&*MFI == EndMBB)
1664 break;
1665 ++MFI;
1666 continue;
1667 }
1668
1669 // Is VNI a PHI-def in the current block?
1670 bool IsPHI = VNI->isPHIDef() &&
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00001671 VNI->def == LiveInts->getMBBStartIdx(&*MFI);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001672
1673 // Check that VNI is live-out of all predecessors.
1674 for (MachineBasicBlock::const_pred_iterator PI = MFI->pred_begin(),
1675 PE = MFI->pred_end(); PI != PE; ++PI) {
1676 SlotIndex PEnd = LiveInts->getMBBEndIdx(*PI);
Matthias Braun364e6e92013-10-10 21:28:54 +00001677 const VNInfo *PVNI = LR.getVNInfoBefore(PEnd);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001678
1679 // All predecessors must have a live-out value.
1680 if (!PVNI) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001681 report("Register not marked live out of predecessor", *PI, LR, Reg,
1682 LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001683 errs() << "Valno #" << VNI->id << " live into BB#" << MFI->getNumber()
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00001684 << '@' << LiveInts->getMBBStartIdx(&*MFI) << ", not live before "
1685 << PEnd << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001686 continue;
1687 }
1688
1689 // Only PHI-defs can take different predecessor values.
1690 if (!IsPHI && PVNI != VNI) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001691 report("Different value live out of predecessor", *PI, LR, Reg,
1692 LaneMask);
Owen Anderson21b17882015-02-04 00:02:59 +00001693 errs() << "Valno #" << PVNI->id << " live out of BB#"
Duncan P. N. Exon Smith5ec15682015-10-09 19:40:45 +00001694 << (*PI)->getNumber() << '@' << PEnd << "\nValno #" << VNI->id
1695 << " live into BB#" << MFI->getNumber() << '@'
1696 << LiveInts->getMBBStartIdx(&*MFI) << '\n';
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001697 }
1698 }
1699 if (&*MFI == EndMBB)
1700 break;
1701 ++MFI;
1702 }
1703}
1704
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001705void MachineVerifier::verifyLiveRange(const LiveRange &LR, unsigned Reg,
Matthias Braune6a24852015-09-25 21:51:14 +00001706 LaneBitmask LaneMask) {
Matthias Braun96761952014-12-10 23:07:54 +00001707 for (const VNInfo *VNI : LR.valnos)
1708 verifyLiveRangeValue(LR, VNI, Reg, LaneMask);
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001709
Matthias Braun364e6e92013-10-10 21:28:54 +00001710 for (LiveRange::const_iterator I = LR.begin(), E = LR.end(); I != E; ++I)
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001711 verifyLiveRangeSegment(LR, I, Reg, LaneMask);
Matthias Braun364e6e92013-10-10 21:28:54 +00001712}
1713
1714void MachineVerifier::verifyLiveInterval(const LiveInterval &LI) {
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001715 unsigned Reg = LI.reg;
Matthias Braune962e522015-03-25 21:18:22 +00001716 assert(TargetRegisterInfo::isVirtualRegister(Reg));
1717 verifyLiveRange(LI, Reg);
1718
Matthias Braune6a24852015-09-25 21:51:14 +00001719 LaneBitmask Mask = 0;
1720 LaneBitmask MaxMask = MRI->getMaxLaneMaskForVReg(Reg);
Matthias Braune962e522015-03-25 21:18:22 +00001721 for (const LiveInterval::SubRange &SR : LI.subranges()) {
1722 if ((Mask & SR.LaneMask) != 0)
1723 report("Lane masks of sub ranges overlap in live interval", MF, LI);
1724 if ((SR.LaneMask & ~MaxMask) != 0)
1725 report("Subrange lanemask is invalid", MF, LI);
Matthias Braun0d4cebd2015-07-16 18:55:35 +00001726 if (SR.empty())
1727 report("Subrange must not be empty", MF, SR, LI.reg, SR.LaneMask);
Matthias Braune962e522015-03-25 21:18:22 +00001728 Mask |= SR.LaneMask;
1729 verifyLiveRange(SR, LI.reg, SR.LaneMask);
1730 if (!LI.covers(SR))
1731 report("A Subrange is not covered by the main range", MF, LI);
Matthias Braun3f1d8fd2014-12-10 01:12:10 +00001732 }
1733
Jakob Stoklund Olesene736b972012-08-02 00:20:20 +00001734 // Check the LI only has one connected component.
Matthias Braune962e522015-03-25 21:18:22 +00001735 ConnectedVNInfoEqClasses ConEQ(*LiveInts);
1736 unsigned NumComp = ConEQ.Classify(&LI);
1737 if (NumComp > 1) {
1738 report("Multiple connected components in live interval", MF, LI);
1739 for (unsigned comp = 0; comp != NumComp; ++comp) {
1740 errs() << comp << ": valnos";
1741 for (LiveInterval::const_vni_iterator I = LI.vni_begin(),
1742 E = LI.vni_end(); I!=E; ++I)
1743 if (comp == ConEQ.getEqClass(*I))
1744 errs() << ' ' << (*I)->id;
1745 errs() << '\n';
Jakob Stoklund Olesen260fa282010-10-26 22:36:07 +00001746 }
Jakob Stoklund Olesen8147d7a2010-08-06 18:04:19 +00001747 }
1748}
Manman Renaa6875b2013-07-15 21:26:31 +00001749
1750namespace {
1751 // FrameSetup and FrameDestroy can have zero adjustment, so using a single
1752 // integer, we can't tell whether it is a FrameSetup or FrameDestroy if the
1753 // value is zero.
1754 // We use a bool plus an integer to capture the stack state.
1755 struct StackStateOfBB {
1756 StackStateOfBB() : EntryValue(0), ExitValue(0), EntryIsSetup(false),
1757 ExitIsSetup(false) { }
1758 StackStateOfBB(int EntryVal, int ExitVal, bool EntrySetup, bool ExitSetup) :
1759 EntryValue(EntryVal), ExitValue(ExitVal), EntryIsSetup(EntrySetup),
1760 ExitIsSetup(ExitSetup) { }
1761 // Can be negative, which means we are setting up a frame.
1762 int EntryValue;
1763 int ExitValue;
1764 bool EntryIsSetup;
1765 bool ExitIsSetup;
1766 };
Alexander Kornienkof00654e2015-06-23 09:49:53 +00001767}
Manman Renaa6875b2013-07-15 21:26:31 +00001768
1769/// Make sure on every path through the CFG, a FrameSetup <n> is always followed
1770/// by a FrameDestroy <n>, stack adjustments are identical on all
1771/// CFG edges to a merge point, and frame is destroyed at end of a return block.
1772void MachineVerifier::verifyStackFrame() {
Matthias Braunfa3872e2015-05-18 20:27:55 +00001773 unsigned FrameSetupOpcode = TII->getCallFrameSetupOpcode();
1774 unsigned FrameDestroyOpcode = TII->getCallFrameDestroyOpcode();
Manman Renaa6875b2013-07-15 21:26:31 +00001775
1776 SmallVector<StackStateOfBB, 8> SPState;
1777 SPState.resize(MF->getNumBlockIDs());
1778 SmallPtrSet<const MachineBasicBlock*, 8> Reachable;
1779
1780 // Visit the MBBs in DFS order.
1781 for (df_ext_iterator<const MachineFunction*,
1782 SmallPtrSet<const MachineBasicBlock*, 8> >
1783 DFI = df_ext_begin(MF, Reachable), DFE = df_ext_end(MF, Reachable);
1784 DFI != DFE; ++DFI) {
1785 const MachineBasicBlock *MBB = *DFI;
1786
1787 StackStateOfBB BBState;
1788 // Check the exit state of the DFS stack predecessor.
1789 if (DFI.getPathLength() >= 2) {
1790 const MachineBasicBlock *StackPred = DFI.getPath(DFI.getPathLength() - 2);
1791 assert(Reachable.count(StackPred) &&
1792 "DFS stack predecessor is already visited.\n");
1793 BBState.EntryValue = SPState[StackPred->getNumber()].ExitValue;
1794 BBState.EntryIsSetup = SPState[StackPred->getNumber()].ExitIsSetup;
1795 BBState.ExitValue = BBState.EntryValue;
1796 BBState.ExitIsSetup = BBState.EntryIsSetup;
1797 }
1798
1799 // Update stack state by checking contents of MBB.
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001800 for (const auto &I : *MBB) {
1801 if (I.getOpcode() == FrameSetupOpcode) {
Manman Renaa6875b2013-07-15 21:26:31 +00001802 // The first operand of a FrameOpcode should be i32.
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001803 int Size = I.getOperand(0).getImm();
Manman Renaa6875b2013-07-15 21:26:31 +00001804 assert(Size >= 0 &&
1805 "Value should be non-negative in FrameSetup and FrameDestroy.\n");
1806
1807 if (BBState.ExitIsSetup)
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001808 report("FrameSetup is after another FrameSetup", &I);
Manman Renaa6875b2013-07-15 21:26:31 +00001809 BBState.ExitValue -= Size;
1810 BBState.ExitIsSetup = true;
1811 }
1812
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001813 if (I.getOpcode() == FrameDestroyOpcode) {
Manman Renaa6875b2013-07-15 21:26:31 +00001814 // The first operand of a FrameOpcode should be i32.
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001815 int Size = I.getOperand(0).getImm();
Manman Renaa6875b2013-07-15 21:26:31 +00001816 assert(Size >= 0 &&
1817 "Value should be non-negative in FrameSetup and FrameDestroy.\n");
1818
1819 if (!BBState.ExitIsSetup)
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001820 report("FrameDestroy is not after a FrameSetup", &I);
Manman Renaa6875b2013-07-15 21:26:31 +00001821 int AbsSPAdj = BBState.ExitValue < 0 ? -BBState.ExitValue :
1822 BBState.ExitValue;
1823 if (BBState.ExitIsSetup && AbsSPAdj != Size) {
Alexey Samsonovf74bde62014-04-30 22:17:38 +00001824 report("FrameDestroy <n> is after FrameSetup <m>", &I);
Owen Anderson21b17882015-02-04 00:02:59 +00001825 errs() << "FrameDestroy <" << Size << "> is after FrameSetup <"
Manman Renaa6875b2013-07-15 21:26:31 +00001826 << AbsSPAdj << ">.\n";
1827 }
1828 BBState.ExitValue += Size;
1829 BBState.ExitIsSetup = false;
1830 }
1831 }
1832 SPState[MBB->getNumber()] = BBState;
1833
1834 // Make sure the exit state of any predecessor is consistent with the entry
1835 // state.
1836 for (MachineBasicBlock::const_pred_iterator I = MBB->pred_begin(),
1837 E = MBB->pred_end(); I != E; ++I) {
1838 if (Reachable.count(*I) &&
1839 (SPState[(*I)->getNumber()].ExitValue != BBState.EntryValue ||
1840 SPState[(*I)->getNumber()].ExitIsSetup != BBState.EntryIsSetup)) {
1841 report("The exit stack state of a predecessor is inconsistent.", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001842 errs() << "Predecessor BB#" << (*I)->getNumber() << " has exit state ("
Manman Renaa6875b2013-07-15 21:26:31 +00001843 << SPState[(*I)->getNumber()].ExitValue << ", "
1844 << SPState[(*I)->getNumber()].ExitIsSetup
1845 << "), while BB#" << MBB->getNumber() << " has entry state ("
1846 << BBState.EntryValue << ", " << BBState.EntryIsSetup << ").\n";
1847 }
1848 }
1849
1850 // Make sure the entry state of any successor is consistent with the exit
1851 // state.
1852 for (MachineBasicBlock::const_succ_iterator I = MBB->succ_begin(),
1853 E = MBB->succ_end(); I != E; ++I) {
1854 if (Reachable.count(*I) &&
1855 (SPState[(*I)->getNumber()].EntryValue != BBState.ExitValue ||
1856 SPState[(*I)->getNumber()].EntryIsSetup != BBState.ExitIsSetup)) {
1857 report("The entry stack state of a successor is inconsistent.", MBB);
Owen Anderson21b17882015-02-04 00:02:59 +00001858 errs() << "Successor BB#" << (*I)->getNumber() << " has entry state ("
Manman Renaa6875b2013-07-15 21:26:31 +00001859 << SPState[(*I)->getNumber()].EntryValue << ", "
1860 << SPState[(*I)->getNumber()].EntryIsSetup
1861 << "), while BB#" << MBB->getNumber() << " has exit state ("
1862 << BBState.ExitValue << ", " << BBState.ExitIsSetup << ").\n";
1863 }
1864 }
1865
1866 // Make sure a basic block with return ends with zero stack adjustment.
1867 if (!MBB->empty() && MBB->back().isReturn()) {
1868 if (BBState.ExitIsSetup)
1869 report("A return block ends with a FrameSetup.", MBB);
1870 if (BBState.ExitValue)
1871 report("A return block ends with a nonzero stack adjustment.", MBB);
1872 }
1873 }
1874}