blob: c27af42803272c77d506bf42982bd5ce2e87eaa3 [file] [log] [blame]
Rafael Espindola01205f72015-09-22 18:19:46 +00001//===- Target.cpp ---------------------------------------------------------===//
2//
3// The LLVM Linker
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Rui Ueyama34f29242015-10-13 19:51:57 +00009//
Rui Ueyama66072272015-10-15 19:52:27 +000010// Machine-specific things, such as applying relocations, creation of
11// GOT or PLT entries, etc., are handled in this file.
12//
13// Refer the ELF spec for the single letter varaibles, S, A or P, used
Rafael Espindola22ef9562016-04-13 01:40:19 +000014// in this file.
Rui Ueyama34f29242015-10-13 19:51:57 +000015//
Rui Ueyama55274e32016-04-23 01:10:15 +000016// Some functions defined in this file has "relaxTls" as part of their names.
17// They do peephole optimization for TLS variables by rewriting instructions.
18// They are not part of the ABI but optional optimization, so you can skip
19// them if you are not interested in how TLS variables are optimized.
20// See the following paper for the details.
21//
22// Ulrich Drepper, ELF Handling For Thread-Local Storage
23// http://www.akkadia.org/drepper/tls.pdf
24//
Rui Ueyama34f29242015-10-13 19:51:57 +000025//===----------------------------------------------------------------------===//
Rafael Espindola01205f72015-09-22 18:19:46 +000026
27#include "Target.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000028#include "Error.h"
Simon Atanasyan13f6da12016-03-31 21:26:23 +000029#include "InputFiles.h"
Rui Ueyamaaf21d922015-10-08 20:06:07 +000030#include "OutputSections.h"
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +000031#include "Symbols.h"
Peter Smithfb05cd92016-07-08 16:10:27 +000032#include "Thunks.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000033
34#include "llvm/ADT/ArrayRef.h"
Rafael Espindolac4010882015-09-22 20:54:08 +000035#include "llvm/Object/ELF.h"
Rafael Espindola01205f72015-09-22 18:19:46 +000036#include "llvm/Support/Endian.h"
37#include "llvm/Support/ELF.h"
38
39using namespace llvm;
Rafael Espindolac4010882015-09-22 20:54:08 +000040using namespace llvm::object;
Rafael Espindola0872ea32015-09-24 14:16:02 +000041using namespace llvm::support::endian;
Rafael Espindola01205f72015-09-22 18:19:46 +000042using namespace llvm::ELF;
43
44namespace lld {
Rafael Espindolae0df00b2016-02-28 00:25:54 +000045namespace elf {
Rafael Espindola01205f72015-09-22 18:19:46 +000046
Rui Ueyamac1c282a2016-02-11 21:18:01 +000047TargetInfo *Target;
Rafael Espindola01205f72015-09-22 18:19:46 +000048
Rafael Espindolae7e57b22015-11-09 21:43:00 +000049static void or32le(uint8_t *P, int32_t V) { write32le(P, read32le(P) | V); }
Rui Ueyamaefc23de2015-10-14 21:30:32 +000050
George Rimare6389d12016-06-08 12:22:26 +000051StringRef getRelName(uint32_t Type) {
Rui Ueyama12ebff22016-06-07 18:10:12 +000052 return getELFRelocationTypeName(Config->EMachine, Type);
53}
54
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000055template <unsigned N> static void checkInt(int64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000056 if (!isInt<N>(V))
57 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000058}
59
60template <unsigned N> static void checkUInt(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000061 if (!isUInt<N>(V))
62 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000063}
64
Igor Kudrinfea8ed52015-11-26 10:05:24 +000065template <unsigned N> static void checkIntUInt(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000066 if (!isInt<N>(V) && !isUInt<N>(V))
67 error("relocation " + getRelName(Type) + " out of range");
Igor Kudrinfea8ed52015-11-26 10:05:24 +000068}
69
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000070template <unsigned N> static void checkAlignment(uint64_t V, uint32_t Type) {
Rui Ueyamabebf4892016-06-16 23:28:03 +000071 if ((V & (N - 1)) != 0)
72 error("improper alignment for relocation " + getRelName(Type));
Igor Kudrin9b7e7db2015-11-26 09:49:44 +000073}
74
Rafael Espindola24de7672016-06-09 20:39:01 +000075static void errorDynRel(uint32_t Type) {
Rui Ueyama12ebff22016-06-07 18:10:12 +000076 error("relocation " + getRelName(Type) +
George Rimar2993ad22016-06-11 15:59:09 +000077 " cannot be used against shared object; recompile with -fPIC.");
Rui Ueyama45a873d2016-06-07 18:03:05 +000078}
79
Rui Ueyamaefc23de2015-10-14 21:30:32 +000080namespace {
81class X86TargetInfo final : public TargetInfo {
82public:
83 X86TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +000084 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +000085 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +000086 void writeGotPltHeader(uint8_t *Buf) const override;
George Rimar98b060d2016-03-06 06:01:07 +000087 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +000088 bool isTlsLocalDynamicRel(uint32_t Type) const override;
89 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
90 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +000091 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +000092 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +000093 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
94 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +000095 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola89cc14f2016-03-16 19:03:58 +000096
Rafael Espindola69f54022016-06-04 23:22:34 +000097 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
98 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +000099 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
100 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
101 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
102 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000103};
104
Rui Ueyama46626e12016-07-12 23:28:31 +0000105template <class ELFT> class X86_64TargetInfo final : public TargetInfo {
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000106public:
107 X86_64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000108 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
George Rimar86971052016-03-29 08:35:42 +0000109 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000110 bool isTlsLocalDynamicRel(uint32_t Type) const override;
111 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
112 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac516ae12016-01-29 02:33:45 +0000113 void writeGotPltHeader(uint8_t *Buf) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000114 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000115 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000116 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
117 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000118 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimar6713cf82015-11-25 21:46:05 +0000119
Rafael Espindola5c66b822016-06-04 22:58:54 +0000120 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
121 RelExpr Expr) const override;
George Rimar5c33b912016-05-25 14:31:37 +0000122 void relaxGot(uint8_t *Loc, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000123 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
124 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
125 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
126 void relaxTlsLdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
George Rimarb7204302016-06-02 09:22:00 +0000127
128private:
129 void relaxGotNoPic(uint8_t *Loc, uint64_t Val, uint8_t Op,
130 uint8_t ModRm) const;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000131};
132
Davide Italiano8c3444362016-01-11 19:45:33 +0000133class PPCTargetInfo final : public TargetInfo {
134public:
135 PPCTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000136 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000137 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Davide Italiano8c3444362016-01-11 19:45:33 +0000138};
139
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000140class PPC64TargetInfo final : public TargetInfo {
141public:
142 PPC64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000143 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000144 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
145 int32_t Index, unsigned RelOff) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000146 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000147};
148
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000149class AArch64TargetInfo final : public TargetInfo {
150public:
151 AArch64TargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000152 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000153 uint32_t getDynRel(uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000154 bool isTlsInitialExecRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000155 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000156 void writePltHeader(uint8_t *Buf) const override;
Rui Ueyama9398f862016-01-29 04:15:02 +0000157 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
158 int32_t Index, unsigned RelOff) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000159 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000160 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000161 RelExpr adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
162 RelExpr Expr) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000163 void relaxTlsGdToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolae1979ae2016-06-04 23:33:31 +0000164 void relaxTlsGdToIe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000165 void relaxTlsIeToLe(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000166};
167
Tom Stellard80efb162016-01-07 03:59:08 +0000168class AMDGPUTargetInfo final : public TargetInfo {
169public:
Tom Stellard391e3a82016-07-04 19:19:07 +0000170 AMDGPUTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000171 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
172 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Tom Stellard80efb162016-01-07 03:59:08 +0000173};
174
Peter Smith8646ced2016-06-07 09:31:52 +0000175class ARMTargetInfo final : public TargetInfo {
176public:
177 ARMTargetInfo();
178 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
179 uint32_t getDynRel(uint32_t Type) const override;
180 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000181 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000182 void writePltHeader(uint8_t *Buf) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000183 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
184 int32_t Index, unsigned RelOff) const override;
Peter Smithfb05cd92016-07-08 16:10:27 +0000185 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType,
186 const InputFile &File,
187 const SymbolBody &S) const override;
Peter Smith8646ced2016-06-07 09:31:52 +0000188 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
189};
190
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000191template <class ELFT> class MipsTargetInfo final : public TargetInfo {
192public:
193 MipsTargetInfo();
Rafael Espindola22ef9562016-04-13 01:40:19 +0000194 RelExpr getRelExpr(uint32_t Type, const SymbolBody &S) const override;
Rafael Espindola666625b2016-04-01 14:36:09 +0000195 uint64_t getImplicitAddend(const uint8_t *Buf, uint32_t Type) const override;
George Rimar98b060d2016-03-06 06:01:07 +0000196 uint32_t getDynRel(uint32_t Type) const override;
Simon Atanasyan002e2442016-06-23 15:26:31 +0000197 bool isTlsLocalDynamicRel(uint32_t Type) const override;
198 bool isTlsGlobalDynamicRel(uint32_t Type) const override;
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000199 void writeGotPlt(uint8_t *Buf, const SymbolBody &S) const override;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000200 void writePltHeader(uint8_t *Buf) const override;
Simon Atanasyan2287dc32016-02-10 19:57:19 +0000201 void writePlt(uint8_t *Buf, uint64_t GotEntryAddr, uint64_t PltEntryAddr,
202 int32_t Index, unsigned RelOff) const override;
Peter Smithfb05cd92016-07-08 16:10:27 +0000203 RelExpr getThunkExpr(RelExpr Expr, uint32_t RelocType,
204 const InputFile &File,
205 const SymbolBody &S) const override;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000206 void relocateOne(uint8_t *Loc, uint32_t Type, uint64_t Val) const override;
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000207 bool usesOnlyLowPageBits(uint32_t Type) const override;
Rui Ueyamaefc23de2015-10-14 21:30:32 +0000208};
209} // anonymous namespace
210
Rui Ueyama91004392015-10-13 16:08:15 +0000211TargetInfo *createTarget() {
212 switch (Config->EMachine) {
213 case EM_386:
214 return new X86TargetInfo();
215 case EM_AARCH64:
216 return new AArch64TargetInfo();
Tom Stellard80efb162016-01-07 03:59:08 +0000217 case EM_AMDGPU:
218 return new AMDGPUTargetInfo();
Peter Smith8646ced2016-06-07 09:31:52 +0000219 case EM_ARM:
220 return new ARMTargetInfo();
Rui Ueyama91004392015-10-13 16:08:15 +0000221 case EM_MIPS:
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000222 switch (Config->EKind) {
223 case ELF32LEKind:
224 return new MipsTargetInfo<ELF32LE>();
225 case ELF32BEKind:
226 return new MipsTargetInfo<ELF32BE>();
Simon Atanasyanae77ab72016-04-29 10:39:17 +0000227 case ELF64LEKind:
228 return new MipsTargetInfo<ELF64LE>();
229 case ELF64BEKind:
230 return new MipsTargetInfo<ELF64BE>();
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000231 default:
George Rimar777f9632016-03-12 08:31:34 +0000232 fatal("unsupported MIPS target");
Simon Atanasyan9c2d7882015-10-14 14:24:46 +0000233 }
Davide Italiano8c3444362016-01-11 19:45:33 +0000234 case EM_PPC:
235 return new PPCTargetInfo();
Rui Ueyama91004392015-10-13 16:08:15 +0000236 case EM_PPC64:
237 return new PPC64TargetInfo();
238 case EM_X86_64:
Rui Ueyama46626e12016-07-12 23:28:31 +0000239 if (Config->EKind == ELF32LEKind)
240 return new X86_64TargetInfo<ELF32LE>();
241 return new X86_64TargetInfo<ELF64LE>();
Rui Ueyama91004392015-10-13 16:08:15 +0000242 }
George Rimar777f9632016-03-12 08:31:34 +0000243 fatal("unknown target machine");
Rui Ueyama91004392015-10-13 16:08:15 +0000244}
245
Rafael Espindola01205f72015-09-22 18:19:46 +0000246TargetInfo::~TargetInfo() {}
247
Rafael Espindola666625b2016-04-01 14:36:09 +0000248uint64_t TargetInfo::getImplicitAddend(const uint8_t *Buf,
249 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000250 return 0;
251}
252
George Rimar786e8662016-03-17 05:57:33 +0000253uint64_t TargetInfo::getVAStart() const { return Config->Pic ? 0 : VAStart; }
Igor Kudrinf6f45472015-11-10 08:39:27 +0000254
Rafael Espindolab8ff59a2016-04-28 14:34:39 +0000255bool TargetInfo::usesOnlyLowPageBits(uint32_t Type) const { return false; }
George Rimar48651482015-12-11 08:59:37 +0000256
Peter Smithfb05cd92016-07-08 16:10:27 +0000257RelExpr TargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
258 const InputFile &File,
259 const SymbolBody &S) const {
260 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +0000261}
262
George Rimar98b060d2016-03-06 06:01:07 +0000263bool TargetInfo::isTlsInitialExecRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000264
George Rimar98b060d2016-03-06 06:01:07 +0000265bool TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const { return false; }
Rafael Espindolad405f472016-03-04 21:37:09 +0000266
George Rimar98b060d2016-03-06 06:01:07 +0000267bool TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000268 return false;
269}
270
Rafael Espindola5c66b822016-06-04 22:58:54 +0000271RelExpr TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
272 RelExpr Expr) const {
George Rimarf10c8292016-06-01 16:45:30 +0000273 return Expr;
George Rimar5c33b912016-05-25 14:31:37 +0000274}
275
276void TargetInfo::relaxGot(uint8_t *Loc, uint64_t Val) const {
277 llvm_unreachable("Should not have claimed to be relaxable");
278}
279
Rafael Espindola22ef9562016-04-13 01:40:19 +0000280void TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
281 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000282 llvm_unreachable("Should not have claimed to be relaxable");
283}
284
Rafael Espindola22ef9562016-04-13 01:40:19 +0000285void TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
286 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000287 llvm_unreachable("Should not have claimed to be relaxable");
288}
289
Rafael Espindola22ef9562016-04-13 01:40:19 +0000290void TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
291 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000292 llvm_unreachable("Should not have claimed to be relaxable");
293}
294
Rafael Espindola22ef9562016-04-13 01:40:19 +0000295void TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
296 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000297 llvm_unreachable("Should not have claimed to be relaxable");
George Rimar6713cf82015-11-25 21:46:05 +0000298}
George Rimar77d1cb12015-11-24 09:00:06 +0000299
Rafael Espindola7f074422015-09-22 21:35:51 +0000300X86TargetInfo::X86TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000301 CopyRel = R_386_COPY;
302 GotRel = R_386_GLOB_DAT;
303 PltRel = R_386_JUMP_SLOT;
304 IRelativeRel = R_386_IRELATIVE;
305 RelativeRel = R_386_RELATIVE;
306 TlsGotRel = R_386_TLS_TPOFF;
Rui Ueyama724d6252016-01-29 01:49:32 +0000307 TlsModuleIndexRel = R_386_TLS_DTPMOD32;
308 TlsOffsetRel = R_386_TLS_DTPOFF32;
George Rimar77b77792015-11-25 22:15:01 +0000309 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000310 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000311 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000312}
313
314RelExpr X86TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
315 switch (Type) {
316 default:
317 return R_ABS;
Rafael Espindoladf172772016-04-18 01:29:15 +0000318 case R_386_TLS_GD:
319 return R_TLSGD;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000320 case R_386_TLS_LDM:
321 return R_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000322 case R_386_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000323 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000324 case R_386_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000325 return R_PC;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000326 case R_386_GOTPC:
327 return R_GOTONLY_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000328 case R_386_TLS_IE:
329 return R_GOT;
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000330 case R_386_GOT32:
Rafael Espindolad03e6592016-07-06 21:41:39 +0000331 case R_386_GOT32X:
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000332 case R_386_TLS_GOTIE:
333 return R_GOT_FROM_END;
334 case R_386_GOTOFF:
335 return R_GOTREL;
336 case R_386_TLS_LE:
337 return R_TLS;
338 case R_386_TLS_LE_32:
339 return R_NEG_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000340 }
George Rimar77b77792015-11-25 22:15:01 +0000341}
342
Rafael Espindola69f54022016-06-04 23:22:34 +0000343RelExpr X86TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
344 RelExpr Expr) const {
345 switch (Expr) {
346 default:
347 return Expr;
348 case R_RELAX_TLS_GD_TO_IE:
349 return R_RELAX_TLS_GD_TO_IE_END;
350 case R_RELAX_TLS_GD_TO_LE:
351 return R_RELAX_TLS_GD_TO_LE_NEG;
352 }
353}
354
Rui Ueyamac516ae12016-01-29 02:33:45 +0000355void X86TargetInfo::writeGotPltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000356 write32le(Buf, Out<ELF32LE>::Dynamic->getVA());
357}
358
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000359void X86TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000360 // Entries in .got.plt initially points back to the corresponding
361 // PLT entries with a fixed offset to skip the first instruction.
Rui Ueyamac9fee5f2016-06-16 16:14:50 +0000362 write32le(Buf, S.getPltVA<ELF32LE>() + 6);
Rafael Espindola7f074422015-09-22 21:35:51 +0000363}
Rafael Espindola01205f72015-09-22 18:19:46 +0000364
George Rimar98b060d2016-03-06 06:01:07 +0000365uint32_t X86TargetInfo::getDynRel(uint32_t Type) const {
George Rimard23970f2015-11-25 20:41:53 +0000366 if (Type == R_386_TLS_LE)
367 return R_386_TLS_TPOFF;
368 if (Type == R_386_TLS_LE_32)
369 return R_386_TLS_TPOFF32;
370 return Type;
371}
372
George Rimar98b060d2016-03-06 06:01:07 +0000373bool X86TargetInfo::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000374 return Type == R_386_TLS_GD;
375}
376
George Rimar98b060d2016-03-06 06:01:07 +0000377bool X86TargetInfo::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000378 return Type == R_386_TLS_LDO_32 || Type == R_386_TLS_LDM;
379}
380
George Rimar98b060d2016-03-06 06:01:07 +0000381bool X86TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000382 return Type == R_386_TLS_IE || Type == R_386_TLS_GOTIE;
383}
384
Rui Ueyama4a90f572016-06-16 16:28:50 +0000385void X86TargetInfo::writePltHeader(uint8_t *Buf) const {
George Rimar77b77792015-11-25 22:15:01 +0000386 // Executable files and shared object files have
387 // separate procedure linkage tables.
George Rimar786e8662016-03-17 05:57:33 +0000388 if (Config->Pic) {
George Rimar77b77792015-11-25 22:15:01 +0000389 const uint8_t V[] = {
Rui Ueyamaf53b1b72016-01-05 16:35:46 +0000390 0xff, 0xb3, 0x04, 0x00, 0x00, 0x00, // pushl 4(%ebx)
Rui Ueyamacf375932016-01-29 23:58:03 +0000391 0xff, 0xa3, 0x08, 0x00, 0x00, 0x00, // jmp *8(%ebx)
392 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000393 };
394 memcpy(Buf, V, sizeof(V));
395 return;
396 }
George Rimar648a2c32015-10-20 08:54:27 +0000397
George Rimar77b77792015-11-25 22:15:01 +0000398 const uint8_t PltData[] = {
399 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushl (GOT+4)
Rui Ueyamacf375932016-01-29 23:58:03 +0000400 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *(GOT+8)
401 0x90, 0x90, 0x90, 0x90 // nop; nop; nop; nop
George Rimar77b77792015-11-25 22:15:01 +0000402 };
403 memcpy(Buf, PltData, sizeof(PltData));
Rui Ueyama900e2d22016-01-29 03:51:49 +0000404 uint32_t Got = Out<ELF32LE>::GotPlt->getVA();
Rui Ueyamacf375932016-01-29 23:58:03 +0000405 write32le(Buf + 2, Got + 4);
406 write32le(Buf + 8, Got + 8);
George Rimar77b77792015-11-25 22:15:01 +0000407}
408
Rui Ueyama9398f862016-01-29 04:15:02 +0000409void X86TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
410 uint64_t PltEntryAddr, int32_t Index,
411 unsigned RelOff) const {
George Rimar77b77792015-11-25 22:15:01 +0000412 const uint8_t Inst[] = {
413 0xff, 0x00, 0x00, 0x00, 0x00, 0x00, // jmp *foo_in_GOT|*foo@GOT(%ebx)
414 0x68, 0x00, 0x00, 0x00, 0x00, // pushl $reloc_offset
415 0xe9, 0x00, 0x00, 0x00, 0x00 // jmp .PLT0@PC
416 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000417 memcpy(Buf, Inst, sizeof(Inst));
Rui Ueyama9398f862016-01-29 04:15:02 +0000418
George Rimar77b77792015-11-25 22:15:01 +0000419 // jmp *foo@GOT(%ebx) or jmp *foo_in_GOT
George Rimar786e8662016-03-17 05:57:33 +0000420 Buf[1] = Config->Pic ? 0xa3 : 0x25;
Rafael Espindolae2f43772016-05-18 20:44:24 +0000421 uint32_t Got = Out<ELF32LE>::GotPlt->getVA();
Rui Ueyama9398f862016-01-29 04:15:02 +0000422 write32le(Buf + 2, Config->Shared ? GotEntryAddr - Got : GotEntryAddr);
George Rimar77b77792015-11-25 22:15:01 +0000423 write32le(Buf + 7, RelOff);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000424 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000425}
426
Rafael Espindola666625b2016-04-01 14:36:09 +0000427uint64_t X86TargetInfo::getImplicitAddend(const uint8_t *Buf,
428 uint32_t Type) const {
Rafael Espindolada99df32016-03-30 12:40:38 +0000429 switch (Type) {
430 default:
431 return 0;
432 case R_386_32:
433 case R_386_GOT32:
Rafael Espindola9639ec12016-07-06 21:48:50 +0000434 case R_386_GOT32X:
Rafael Espindolada99df32016-03-30 12:40:38 +0000435 case R_386_GOTOFF:
436 case R_386_GOTPC:
437 case R_386_PC32:
438 case R_386_PLT32:
439 return read32le(Buf);
440 }
441}
442
Rafael Espindola22ef9562016-04-13 01:40:19 +0000443void X86TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
444 uint64_t Val) const {
Rafael Espindola3f5d6342016-04-18 12:07:13 +0000445 checkInt<32>(Val, Type);
446 write32le(Loc, Val);
Rafael Espindolac4010882015-09-22 20:54:08 +0000447}
448
Rafael Espindola22ef9562016-04-13 01:40:19 +0000449void X86TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
450 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000451 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000452 // leal x@tlsgd(, %ebx, 1),
453 // call __tls_get_addr@plt
Rui Ueyama55274e32016-04-23 01:10:15 +0000454 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000455 // movl %gs:0,%eax
Rui Ueyama55274e32016-04-23 01:10:15 +0000456 // subl $x@ntpoff,%eax
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000457 const uint8_t Inst[] = {
458 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
459 0x81, 0xe8, 0x00, 0x00, 0x00, 0x00 // subl 0(%ebx), %eax
460 };
461 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindolaebed1fe2016-05-20 21:23:52 +0000462 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000463}
464
Rafael Espindola22ef9562016-04-13 01:40:19 +0000465void X86TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
466 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000467 // Convert
468 // leal x@tlsgd(, %ebx, 1),
469 // call __tls_get_addr@plt
470 // to
471 // movl %gs:0, %eax
472 // addl x@gotntpoff(%ebx), %eax
George Rimar2558e122015-12-09 09:55:54 +0000473 const uint8_t Inst[] = {
474 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0, %eax
475 0x03, 0x83, 0x00, 0x00, 0x00, 0x00 // addl 0(%ebx), %eax
476 };
477 memcpy(Loc - 3, Inst, sizeof(Inst));
Rafael Espindola74f3dbe2016-05-20 20:09:35 +0000478 relocateOne(Loc + 5, R_386_32, Val);
George Rimar2558e122015-12-09 09:55:54 +0000479}
480
George Rimar6f17e092015-12-17 09:32:21 +0000481// In some conditions, relocations can be optimized to avoid using GOT.
482// This function does that for Initial Exec to Local Exec case.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000483void X86TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
484 uint64_t Val) const {
George Rimar6f17e092015-12-17 09:32:21 +0000485 // Ulrich's document section 6.2 says that @gotntpoff can
486 // be used with MOVL or ADDL instructions.
487 // @indntpoff is similar to @gotntpoff, but for use in
488 // position dependent code.
George Rimar2558e122015-12-09 09:55:54 +0000489 uint8_t Reg = (Loc[-1] >> 3) & 7;
Rui Ueyamab319ae22016-06-21 05:44:14 +0000490
George Rimar6f17e092015-12-17 09:32:21 +0000491 if (Type == R_386_TLS_IE) {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000492 if (Loc[-1] == 0xa1) {
493 // "movl foo@indntpoff,%eax" -> "movl $foo,%eax"
494 // This case is different from the generic case below because
495 // this is a 5 byte instruction while below is 6 bytes.
496 Loc[-1] = 0xb8;
497 } else if (Loc[-2] == 0x8b) {
498 // "movl foo@indntpoff,%reg" -> "movl $foo,%reg"
499 Loc[-2] = 0xc7;
500 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000501 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000502 // "addl foo@indntpoff,%reg" -> "addl $foo,%reg"
503 Loc[-2] = 0x81;
504 Loc[-1] = 0xc0 | Reg;
George Rimar6f17e092015-12-17 09:32:21 +0000505 }
506 } else {
Rui Ueyamab319ae22016-06-21 05:44:14 +0000507 assert(Type == R_386_TLS_GOTIE);
508 if (Loc[-2] == 0x8b) {
509 // "movl foo@gottpoff(%rip),%reg" -> "movl $foo,%reg"
510 Loc[-2] = 0xc7;
511 Loc[-1] = 0xc0 | Reg;
512 } else {
513 // "addl foo@gotntpoff(%rip),%reg" -> "leal foo(%reg),%reg"
514 Loc[-2] = 0x8d;
515 Loc[-1] = 0x80 | (Reg << 3) | Reg;
516 }
George Rimar6f17e092015-12-17 09:32:21 +0000517 }
Rafael Espindola8818ca62016-05-20 17:41:09 +0000518 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000519}
520
Rafael Espindola22ef9562016-04-13 01:40:19 +0000521void X86TargetInfo::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
522 uint64_t Val) const {
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000523 if (Type == R_386_TLS_LDO_32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000524 relocateOne(Loc, R_386_TLS_LE, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000525 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000526 }
527
Rui Ueyama55274e32016-04-23 01:10:15 +0000528 // Convert
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000529 // leal foo(%reg),%eax
530 // call ___tls_get_addr
Rui Ueyama55274e32016-04-23 01:10:15 +0000531 // to
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000532 // movl %gs:0,%eax
533 // nop
534 // leal 0(%esi,1),%esi
535 const uint8_t Inst[] = {
536 0x65, 0xa1, 0x00, 0x00, 0x00, 0x00, // movl %gs:0,%eax
537 0x90, // nop
538 0x8d, 0x74, 0x26, 0x00 // leal 0(%esi,1),%esi
539 };
540 memcpy(Loc - 2, Inst, sizeof(Inst));
George Rimar2558e122015-12-09 09:55:54 +0000541}
542
Rui Ueyama46626e12016-07-12 23:28:31 +0000543template <class ELFT> X86_64TargetInfo<ELFT>::X86_64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +0000544 CopyRel = R_X86_64_COPY;
545 GotRel = R_X86_64_GLOB_DAT;
546 PltRel = R_X86_64_JUMP_SLOT;
547 RelativeRel = R_X86_64_RELATIVE;
548 IRelativeRel = R_X86_64_IRELATIVE;
549 TlsGotRel = R_X86_64_TPOFF64;
Rui Ueyama724d6252016-01-29 01:49:32 +0000550 TlsModuleIndexRel = R_X86_64_DTPMOD64;
551 TlsOffsetRel = R_X86_64_DTPOFF64;
George Rimar648a2c32015-10-20 08:54:27 +0000552 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +0000553 PltHeaderSize = 16;
Rafael Espindolaf807d472016-06-04 23:04:39 +0000554 TlsGdRelaxSkip = 2;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000555}
556
Rui Ueyama46626e12016-07-12 23:28:31 +0000557template <class ELFT>
558RelExpr X86_64TargetInfo<ELFT>::getRelExpr(uint32_t Type,
559 const SymbolBody &S) const {
Rafael Espindola22ef9562016-04-13 01:40:19 +0000560 switch (Type) {
561 default:
562 return R_ABS;
Rafael Espindolaece62b92016-04-18 12:44:33 +0000563 case R_X86_64_TPOFF32:
564 return R_TLS;
Rafael Espindolac4d56972016-04-18 00:28:57 +0000565 case R_X86_64_TLSLD:
566 return R_TLSLD_PC;
Rafael Espindoladf172772016-04-18 01:29:15 +0000567 case R_X86_64_TLSGD:
568 return R_TLSGD_PC;
Rafael Espindola3151d892016-04-14 18:39:44 +0000569 case R_X86_64_SIZE32:
570 case R_X86_64_SIZE64:
571 return R_SIZE;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000572 case R_X86_64_PLT32:
Rafael Espindolab312a742016-04-21 17:30:24 +0000573 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000574 case R_X86_64_PC32:
Rafael Espindola926bff82016-04-25 14:05:44 +0000575 case R_X86_64_PC64:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000576 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000577 case R_X86_64_GOT32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000578 return R_GOT_FROM_END;
Rafael Espindola5628ee72016-04-15 19:14:18 +0000579 case R_X86_64_GOTPCREL:
Rafael Espindoladba64b82016-05-24 11:53:15 +0000580 case R_X86_64_GOTPCRELX:
581 case R_X86_64_REX_GOTPCRELX:
Rafael Espindolafe3a2f12016-05-24 12:12:06 +0000582 case R_X86_64_GOTTPOFF:
583 return R_GOT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +0000584 }
George Rimar648a2c32015-10-20 08:54:27 +0000585}
586
Rui Ueyama46626e12016-07-12 23:28:31 +0000587template <class ELFT>
588void X86_64TargetInfo<ELFT>::writeGotPltHeader(uint8_t *Buf) const {
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000589 // The first entry holds the value of _DYNAMIC. It is not clear why that is
590 // required, but it is documented in the psabi and the glibc dynamic linker
Rafael Espindolae5027512016-05-10 16:23:46 +0000591 // seems to use it (note that this is relevant for linking ld.so, not any
Rafael Espindola4ee6cb32016-05-09 18:12:15 +0000592 // other program).
Rui Ueyama46626e12016-07-12 23:28:31 +0000593 write64le(Buf, Out<ELFT>::Dynamic->getVA());
Igor Kudrin351b41d2015-11-16 17:44:08 +0000594}
595
Rui Ueyama46626e12016-07-12 23:28:31 +0000596template <class ELFT>
597void X86_64TargetInfo<ELFT>::writeGotPlt(uint8_t *Buf,
598 const SymbolBody &S) const {
Rui Ueyamacf375932016-01-29 23:58:03 +0000599 // See comments in X86TargetInfo::writeGotPlt.
Rui Ueyama46626e12016-07-12 23:28:31 +0000600 write32le(Buf, S.getPltVA<ELFT>() + 6);
George Rimar648a2c32015-10-20 08:54:27 +0000601}
602
Rui Ueyama46626e12016-07-12 23:28:31 +0000603template <class ELFT>
604void X86_64TargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
George Rimar648a2c32015-10-20 08:54:27 +0000605 const uint8_t PltData[] = {
606 0xff, 0x35, 0x00, 0x00, 0x00, 0x00, // pushq GOT+8(%rip)
607 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmp *GOT+16(%rip)
608 0x0f, 0x1f, 0x40, 0x00 // nopl 0x0(rax)
609 };
610 memcpy(Buf, PltData, sizeof(PltData));
Rui Ueyama46626e12016-07-12 23:28:31 +0000611 uint64_t Got = Out<ELFT>::GotPlt->getVA();
612 uint64_t Plt = Out<ELFT>::Plt->getVA();
Rui Ueyama900e2d22016-01-29 03:51:49 +0000613 write32le(Buf + 2, Got - Plt + 2); // GOT+8
614 write32le(Buf + 8, Got - Plt + 4); // GOT+16
Rafael Espindola7f074422015-09-22 21:35:51 +0000615}
Rafael Espindola01205f72015-09-22 18:19:46 +0000616
Rui Ueyama46626e12016-07-12 23:28:31 +0000617template <class ELFT>
618void X86_64TargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
619 uint64_t PltEntryAddr, int32_t Index,
620 unsigned RelOff) const {
George Rimar648a2c32015-10-20 08:54:27 +0000621 const uint8_t Inst[] = {
622 0xff, 0x25, 0x00, 0x00, 0x00, 0x00, // jmpq *got(%rip)
623 0x68, 0x00, 0x00, 0x00, 0x00, // pushq <relocation index>
624 0xe9, 0x00, 0x00, 0x00, 0x00 // jmpq plt[0]
625 };
Rui Ueyama1500a902015-09-29 23:00:47 +0000626 memcpy(Buf, Inst, sizeof(Inst));
Rafael Espindola01205f72015-09-22 18:19:46 +0000627
George Rimar648a2c32015-10-20 08:54:27 +0000628 write32le(Buf + 2, GotEntryAddr - PltEntryAddr - 6);
629 write32le(Buf + 7, Index);
Rui Ueyama4a90f572016-06-16 16:28:50 +0000630 write32le(Buf + 12, -Index * PltEntrySize - PltHeaderSize - 16);
Rafael Espindola01205f72015-09-22 18:19:46 +0000631}
632
Rui Ueyama46626e12016-07-12 23:28:31 +0000633template <class ELFT>
634uint32_t X86_64TargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Rafael Espindola8dbb7e12016-06-09 20:35:27 +0000635 if (Type == R_X86_64_PC32 || Type == R_X86_64_32)
Rafael Espindolae8b8a342016-06-09 20:42:04 +0000636 errorDynRel(Type);
George Rimar86971052016-03-29 08:35:42 +0000637 return Type;
638}
639
Rui Ueyama46626e12016-07-12 23:28:31 +0000640template <class ELFT>
641bool X86_64TargetInfo<ELFT>::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +0000642 return Type == R_X86_64_GOTTPOFF;
643}
644
Rui Ueyama46626e12016-07-12 23:28:31 +0000645template <class ELFT>
646bool X86_64TargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +0000647 return Type == R_X86_64_TLSGD;
648}
649
Rui Ueyama46626e12016-07-12 23:28:31 +0000650template <class ELFT>
651bool X86_64TargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
Rafael Espindola1f04c442016-03-08 20:24:36 +0000652 return Type == R_X86_64_DTPOFF32 || Type == R_X86_64_DTPOFF64 ||
653 Type == R_X86_64_TLSLD;
George Rimard23970f2015-11-25 20:41:53 +0000654}
655
Rui Ueyama46626e12016-07-12 23:28:31 +0000656template <class ELFT>
657void X86_64TargetInfo<ELFT>::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
658 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000659 // Convert
660 // .byte 0x66
661 // leaq x@tlsgd(%rip), %rdi
662 // .word 0x6666
663 // rex64
664 // call __tls_get_addr@plt
665 // to
666 // mov %fs:0x0,%rax
667 // lea x@tpoff,%rax
George Rimar6713cf82015-11-25 21:46:05 +0000668 const uint8_t Inst[] = {
669 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
670 0x48, 0x8d, 0x80, 0x00, 0x00, 0x00, 0x00 // lea x@tpoff,%rax
671 };
672 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000673 // The original code used a pc relative relocation and so we have to
674 // compensate for the -4 in had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000675 relocateOne(Loc + 8, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000676}
677
Rui Ueyama46626e12016-07-12 23:28:31 +0000678template <class ELFT>
679void X86_64TargetInfo<ELFT>::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
680 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000681 // Convert
682 // .byte 0x66
683 // leaq x@tlsgd(%rip), %rdi
684 // .word 0x6666
685 // rex64
686 // call __tls_get_addr@plt
687 // to
688 // mov %fs:0x0,%rax
689 // addq x@tpoff,%rax
George Rimar25411f252015-12-04 11:20:13 +0000690 const uint8_t Inst[] = {
691 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00, // mov %fs:0x0,%rax
692 0x48, 0x03, 0x05, 0x00, 0x00, 0x00, 0x00 // addq x@tpoff,%rax
693 };
694 memcpy(Loc - 4, Inst, sizeof(Inst));
Rafael Espindola91e9fc02016-05-20 21:09:59 +0000695 // Both code sequences are PC relatives, but since we are moving the constant
696 // forward by 8 bytes we have to subtract the value by 8.
Rafael Espindola22ef9562016-04-13 01:40:19 +0000697 relocateOne(Loc + 8, R_X86_64_PC32, Val - 8);
George Rimar25411f252015-12-04 11:20:13 +0000698}
699
George Rimar77d1cb12015-11-24 09:00:06 +0000700// In some conditions, R_X86_64_GOTTPOFF relocation can be optimized to
George Rimarc55b4e22015-12-07 16:54:56 +0000701// R_X86_64_TPOFF32 so that it does not use GOT.
Rui Ueyama46626e12016-07-12 23:28:31 +0000702template <class ELFT>
703void X86_64TargetInfo<ELFT>::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
704 uint64_t Val) const {
Rui Ueyama55a9def2016-06-21 03:42:32 +0000705 uint8_t *Inst = Loc - 3;
George Rimar77d1cb12015-11-24 09:00:06 +0000706 uint8_t Reg = Loc[-1] >> 3;
Rui Ueyama3f5dd142016-06-21 05:01:31 +0000707 uint8_t *RegSlot = Loc - 1;
Rui Ueyama55274e32016-04-23 01:10:15 +0000708
Rui Ueyama73575c42016-06-21 05:09:39 +0000709 // Note that ADD with RSP or R12 is converted to ADD instead of LEA
Rui Ueyama55a9def2016-06-21 03:42:32 +0000710 // because LEA with these registers needs 4 bytes to encode and thus
711 // wouldn't fit the space.
712
713 if (memcmp(Inst, "\x48\x03\x25", 3) == 0) {
714 // "addq foo@gottpoff(%rip),%rsp" -> "addq $foo,%rsp"
715 memcpy(Inst, "\x48\x81\xc4", 3);
716 } else if (memcmp(Inst, "\x4c\x03\x25", 3) == 0) {
717 // "addq foo@gottpoff(%rip),%r12" -> "addq $foo,%r12"
718 memcpy(Inst, "\x49\x81\xc4", 3);
719 } else if (memcmp(Inst, "\x4c\x03", 2) == 0) {
720 // "addq foo@gottpoff(%rip),%r[8-15]" -> "leaq foo(%r[8-15]),%r[8-15]"
721 memcpy(Inst, "\x4d\x8d", 2);
722 *RegSlot = 0x80 | (Reg << 3) | Reg;
723 } else if (memcmp(Inst, "\x48\x03", 2) == 0) {
724 // "addq foo@gottpoff(%rip),%reg -> "leaq foo(%reg),%reg"
725 memcpy(Inst, "\x48\x8d", 2);
726 *RegSlot = 0x80 | (Reg << 3) | Reg;
727 } else if (memcmp(Inst, "\x4c\x8b", 2) == 0) {
728 // "movq foo@gottpoff(%rip),%r[8-15]" -> "movq $foo,%r[8-15]"
729 memcpy(Inst, "\x49\xc7", 2);
730 *RegSlot = 0xc0 | Reg;
731 } else if (memcmp(Inst, "\x48\x8b", 2) == 0) {
732 // "movq foo@gottpoff(%rip),%reg" -> "movq $foo,%reg"
733 memcpy(Inst, "\x48\xc7", 2);
734 *RegSlot = 0xc0 | Reg;
Rui Ueyama03a6cec2016-06-21 06:03:28 +0000735 } else {
736 fatal("R_X86_64_GOTTPOFF must be used in MOVQ or ADDQ instructions only");
Rui Ueyama55a9def2016-06-21 03:42:32 +0000737 }
738
739 // The original code used a PC relative relocation.
740 // Need to compensate for the -4 it had in the addend.
Rafael Espindola8818ca62016-05-20 17:41:09 +0000741 relocateOne(Loc, R_X86_64_TPOFF32, Val + 4);
George Rimar77d1cb12015-11-24 09:00:06 +0000742}
743
Rui Ueyama46626e12016-07-12 23:28:31 +0000744template <class ELFT>
745void X86_64TargetInfo<ELFT>::relaxTlsLdToLe(uint8_t *Loc, uint32_t Type,
746 uint64_t Val) const {
Rui Ueyama55274e32016-04-23 01:10:15 +0000747 // Convert
748 // leaq bar@tlsld(%rip), %rdi
749 // callq __tls_get_addr@PLT
750 // leaq bar@dtpoff(%rax), %rcx
751 // to
752 // .word 0x6666
753 // .byte 0x66
754 // mov %fs:0,%rax
755 // leaq bar@tpoff(%rax), %rcx
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000756 if (Type == R_X86_64_DTPOFF64) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000757 write64le(Loc, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000758 return;
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000759 }
760 if (Type == R_X86_64_DTPOFF32) {
Rafael Espindola8818ca62016-05-20 17:41:09 +0000761 relocateOne(Loc, R_X86_64_TPOFF32, Val);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000762 return;
George Rimar25411f252015-12-04 11:20:13 +0000763 }
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000764
765 const uint8_t Inst[] = {
Rui Ueyama02fcf112016-05-25 04:29:53 +0000766 0x66, 0x66, // .word 0x6666
767 0x66, // .byte 0x66
Rafael Espindola89cc14f2016-03-16 19:03:58 +0000768 0x64, 0x48, 0x8b, 0x04, 0x25, 0x00, 0x00, 0x00, 0x00 // mov %fs:0,%rax
769 };
770 memcpy(Loc - 3, Inst, sizeof(Inst));
George Rimar6713cf82015-11-25 21:46:05 +0000771}
772
Rui Ueyama46626e12016-07-12 23:28:31 +0000773template <class ELFT>
774void X86_64TargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
775 uint64_t Val) const {
Rafael Espindolac4010882015-09-22 20:54:08 +0000776 switch (Type) {
Rui Ueyama3835b492015-10-23 16:13:27 +0000777 case R_X86_64_32:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000778 checkUInt<32>(Val, Type);
779 write32le(Loc, Val);
Igor Kudrin9b7e7db2015-11-26 09:49:44 +0000780 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000781 case R_X86_64_32S:
Rafael Espindolaece62b92016-04-18 12:44:33 +0000782 case R_X86_64_TPOFF32:
Rafael Espindolaf4c1cd42016-04-18 12:58:59 +0000783 case R_X86_64_GOT32:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000784 case R_X86_64_GOTPCREL:
George Rimar9f8f4e32016-03-22 12:15:26 +0000785 case R_X86_64_GOTPCRELX:
786 case R_X86_64_REX_GOTPCRELX:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000787 case R_X86_64_PC32:
Rafael Espindola38bd2172016-05-04 15:51:23 +0000788 case R_X86_64_GOTTPOFF:
Igor Kudrinb4a09272015-12-01 08:41:20 +0000789 case R_X86_64_PLT32:
790 case R_X86_64_TLSGD:
791 case R_X86_64_TLSLD:
Rafael Espindola3c20fb42016-04-18 11:53:42 +0000792 case R_X86_64_DTPOFF32:
George Rimar48651482015-12-11 08:59:37 +0000793 case R_X86_64_SIZE32:
Rafael Espindolafb0ceb52016-05-20 20:02:27 +0000794 checkInt<32>(Val, Type);
Rafael Espindola22ef9562016-04-13 01:40:19 +0000795 write32le(Loc, Val);
George Rimar48651482015-12-11 08:59:37 +0000796 break;
Rui Ueyamae66f45c2016-05-25 04:10:14 +0000797 case R_X86_64_64:
798 case R_X86_64_DTPOFF64:
799 case R_X86_64_SIZE64:
800 case R_X86_64_PC64:
801 write64le(Loc, Val);
802 break;
Rafael Espindolac4010882015-09-22 20:54:08 +0000803 default:
George Rimar57610422016-03-11 14:43:02 +0000804 fatal("unrecognized reloc " + Twine(Type));
Rafael Espindolac4010882015-09-22 20:54:08 +0000805 }
806}
807
Rui Ueyama46626e12016-07-12 23:28:31 +0000808template <class ELFT>
809RelExpr X86_64TargetInfo<ELFT>::adjustRelaxExpr(uint32_t Type,
810 const uint8_t *Data,
811 RelExpr RelExpr) const {
George Rimar5c33b912016-05-25 14:31:37 +0000812 if (Type != R_X86_64_GOTPCRELX && Type != R_X86_64_REX_GOTPCRELX)
George Rimarf10c8292016-06-01 16:45:30 +0000813 return RelExpr;
George Rimara8f9cf12016-05-26 13:37:12 +0000814 const uint8_t Op = Data[-2];
815 const uint8_t ModRm = Data[-1];
George Rimarf10c8292016-06-01 16:45:30 +0000816 // FIXME: When PIC is disabled and foo is defined locally in the
817 // lower 32 bit address space, memory operand in mov can be converted into
818 // immediate operand. Otherwise, mov must be changed to lea. We support only
819 // latter relaxation at this moment.
George Rimar95433df2016-05-25 16:51:08 +0000820 if (Op == 0x8b)
George Rimarf10c8292016-06-01 16:45:30 +0000821 return R_RELAX_GOT_PC;
George Rimar95433df2016-05-25 16:51:08 +0000822 // Relax call and jmp.
George Rimarf10c8292016-06-01 16:45:30 +0000823 if (Op == 0xff && (ModRm == 0x15 || ModRm == 0x25))
824 return R_RELAX_GOT_PC;
825
826 // Relaxation of test, adc, add, and, cmp, or, sbb, sub, xor.
827 // If PIC then no relaxation is available.
828 // We also don't relax test/binop instructions without REX byte,
829 // they are 32bit operations and not common to have.
830 assert(Type == R_X86_64_REX_GOTPCRELX);
831 return Config->Pic ? RelExpr : R_RELAX_GOT_PC_NOPIC;
George Rimar5c33b912016-05-25 14:31:37 +0000832}
833
George Rimarb7204302016-06-02 09:22:00 +0000834// A subset of relaxations can only be applied for no-PIC. This method
835// handles such relaxations. Instructions encoding information was taken from:
836// "Intel 64 and IA-32 Architectures Software Developer's Manual V2"
837// (http://www.intel.com/content/dam/www/public/us/en/documents/manuals/
838// 64-ia-32-architectures-software-developer-instruction-set-reference-manual-325383.pdf)
Rui Ueyama46626e12016-07-12 23:28:31 +0000839template <class ELFT>
840void X86_64TargetInfo<ELFT>::relaxGotNoPic(uint8_t *Loc, uint64_t Val,
841 uint8_t Op, uint8_t ModRm) const {
George Rimarf10c8292016-06-01 16:45:30 +0000842 const uint8_t Rex = Loc[-3];
843 // Convert "test %reg, foo@GOTPCREL(%rip)" to "test $foo, %reg".
844 if (Op == 0x85) {
845 // See "TEST-Logical Compare" (4-428 Vol. 2B),
846 // TEST r/m64, r64 uses "full" ModR / M byte (no opcode extension).
847
848 // ModR/M byte has form XX YYY ZZZ, where
849 // YYY is MODRM.reg(register 2), ZZZ is MODRM.rm(register 1).
850 // XX has different meanings:
851 // 00: The operand's memory address is in reg1.
852 // 01: The operand's memory address is reg1 + a byte-sized displacement.
853 // 10: The operand's memory address is reg1 + a word-sized displacement.
854 // 11: The operand is reg1 itself.
855 // If an instruction requires only one operand, the unused reg2 field
856 // holds extra opcode bits rather than a register code
857 // 0xC0 == 11 000 000 binary.
858 // 0x38 == 00 111 000 binary.
859 // We transfer reg2 to reg1 here as operand.
860 // See "2.1.3 ModR/M and SIB Bytes" (Vol. 2A 2-3).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000861 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3; // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000862
863 // Change opcode from TEST r/m64, r64 to TEST r/m64, imm32
864 // See "TEST-Logical Compare" (4-428 Vol. 2B).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000865 Loc[-2] = 0xf7;
George Rimarf10c8292016-06-01 16:45:30 +0000866
867 // Move R bit to the B bit in REX byte.
868 // REX byte is encoded as 0100WRXB, where
869 // 0100 is 4bit fixed pattern.
870 // REX.W When 1, a 64-bit operand size is used. Otherwise, when 0, the
871 // default operand size is used (which is 32-bit for most but not all
872 // instructions).
873 // REX.R This 1-bit value is an extension to the MODRM.reg field.
874 // REX.X This 1-bit value is an extension to the SIB.index field.
875 // REX.B This 1-bit value is an extension to the MODRM.rm field or the
876 // SIB.base field.
877 // See "2.2.1.2 More on REX Prefix Fields " (2-8 Vol. 2A).
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000878 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimarf10c8292016-06-01 16:45:30 +0000879 relocateOne(Loc, R_X86_64_PC32, Val);
880 return;
881 }
882
883 // If we are here then we need to relax the adc, add, and, cmp, or, sbb, sub
884 // or xor operations.
885
886 // Convert "binop foo@GOTPCREL(%rip), %reg" to "binop $foo, %reg".
887 // Logic is close to one for test instruction above, but we also
888 // write opcode extension here, see below for details.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000889 Loc[-1] = 0xc0 | (ModRm & 0x38) >> 3 | (Op & 0x3c); // ModR/M byte.
George Rimarf10c8292016-06-01 16:45:30 +0000890
891 // Primary opcode is 0x81, opcode extension is one of:
892 // 000b = ADD, 001b is OR, 010b is ADC, 011b is SBB,
893 // 100b is AND, 101b is SUB, 110b is XOR, 111b is CMP.
894 // This value was wrote to MODRM.reg in a line above.
895 // See "3.2 INSTRUCTIONS (A-M)" (Vol. 2A 3-15),
896 // "INSTRUCTION SET REFERENCE, N-Z" (Vol. 2B 4-1) for
897 // descriptions about each operation.
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000898 Loc[-2] = 0x81;
899 Loc[-3] = (Rex & ~0x4) | (Rex & 0x4) >> 2;
George Rimar5c33b912016-05-25 14:31:37 +0000900 relocateOne(Loc, R_X86_64_PC32, Val);
901}
902
Rui Ueyama46626e12016-07-12 23:28:31 +0000903template <class ELFT>
904void X86_64TargetInfo<ELFT>::relaxGot(uint8_t *Loc, uint64_t Val) const {
George Rimarb7204302016-06-02 09:22:00 +0000905 const uint8_t Op = Loc[-2];
906 const uint8_t ModRm = Loc[-1];
907
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000908 // Convert "mov foo@GOTPCREL(%rip),%reg" to "lea foo(%rip),%reg".
George Rimarb7204302016-06-02 09:22:00 +0000909 if (Op == 0x8b) {
Rui Ueyama595bc5d2016-06-16 19:48:07 +0000910 Loc[-2] = 0x8d;
George Rimarb7204302016-06-02 09:22:00 +0000911 relocateOne(Loc, R_X86_64_PC32, Val);
912 return;
913 }
914
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000915 if (Op != 0xff) {
916 // We are relaxing a rip relative to an absolute, so compensate
917 // for the old -4 addend.
918 assert(!Config->Pic);
919 relaxGotNoPic(Loc, Val + 4, Op, ModRm);
920 return;
921 }
922
George Rimarb7204302016-06-02 09:22:00 +0000923 // Convert call/jmp instructions.
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000924 if (ModRm == 0x15) {
925 // ABI says we can convert "call *foo@GOTPCREL(%rip)" to "nop; call foo".
926 // Instead we convert to "addr32 call foo" where addr32 is an instruction
927 // prefix. That makes result expression to be a single instruction.
928 Loc[-2] = 0x67; // addr32 prefix
929 Loc[-1] = 0xe8; // call
George Rimarb7204302016-06-02 09:22:00 +0000930 relocateOne(Loc, R_X86_64_PC32, Val);
931 return;
932 }
933
Rui Ueyamaa71ba432016-06-16 23:28:05 +0000934 // Convert "jmp *foo@GOTPCREL(%rip)" to "jmp foo; nop".
935 // jmp doesn't return, so it is fine to use nop here, it is just a stub.
936 assert(ModRm == 0x25);
937 Loc[-2] = 0xe9; // jmp
938 Loc[3] = 0x90; // nop
939 relocateOne(Loc - 1, R_X86_64_PC32, Val + 1);
George Rimarb7204302016-06-02 09:22:00 +0000940}
941
Hal Finkel3c8cc672015-10-12 20:56:18 +0000942// Relocation masks following the #lo(value), #hi(value), #ha(value),
943// #higher(value), #highera(value), #highest(value), and #highesta(value)
944// macros defined in section 4.5.1. Relocation Types of the PPC-elf64abi
945// document.
Rui Ueyamac44e5a12015-10-23 16:54:58 +0000946static uint16_t applyPPCLo(uint64_t V) { return V; }
947static uint16_t applyPPCHi(uint64_t V) { return V >> 16; }
948static uint16_t applyPPCHa(uint64_t V) { return (V + 0x8000) >> 16; }
949static uint16_t applyPPCHigher(uint64_t V) { return V >> 32; }
950static uint16_t applyPPCHighera(uint64_t V) { return (V + 0x8000) >> 32; }
Hal Finkel3c8cc672015-10-12 20:56:18 +0000951static uint16_t applyPPCHighest(uint64_t V) { return V >> 48; }
Hal Finkel3c8cc672015-10-12 20:56:18 +0000952static uint16_t applyPPCHighesta(uint64_t V) { return (V + 0x8000) >> 48; }
953
Davide Italiano8c3444362016-01-11 19:45:33 +0000954PPCTargetInfo::PPCTargetInfo() {}
Davide Italiano8c3444362016-01-11 19:45:33 +0000955
Rafael Espindola22ef9562016-04-13 01:40:19 +0000956void PPCTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
957 uint64_t Val) const {
Davide Italiano8c3444362016-01-11 19:45:33 +0000958 switch (Type) {
959 case R_PPC_ADDR16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000960 write16be(Loc, applyPPCHa(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +0000961 break;
962 case R_PPC_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +0000963 write16be(Loc, applyPPCLo(Val));
Davide Italiano8c3444362016-01-11 19:45:33 +0000964 break;
965 default:
George Rimar57610422016-03-11 14:43:02 +0000966 fatal("unrecognized reloc " + Twine(Type));
Davide Italiano8c3444362016-01-11 19:45:33 +0000967 }
968}
969
Rafael Espindola22ef9562016-04-13 01:40:19 +0000970RelExpr PPCTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
971 return R_ABS;
972}
973
Rafael Espindolac4010882015-09-22 20:54:08 +0000974PPC64TargetInfo::PPC64TargetInfo() {
Rafael Espindolae4c86d832016-05-18 21:03:36 +0000975 PltRel = GotRel = R_PPC64_GLOB_DAT;
Rui Ueyama724d6252016-01-29 01:49:32 +0000976 RelativeRel = R_PPC64_RELATIVE;
Hal Finkel6c2a3b82015-10-08 21:51:31 +0000977 PltEntrySize = 32;
Rui Ueyamac737ef52016-06-16 23:50:25 +0000978 PltHeaderSize = 0;
Hal Finkelc848b322015-10-12 19:34:29 +0000979
980 // We need 64K pages (at least under glibc/Linux, the loader won't
981 // set different permissions on a finer granularity than that).
Hal Finkele3c26262015-10-08 22:23:54 +0000982 PageSize = 65536;
Hal Finkel736c7412015-10-15 07:49:07 +0000983
984 // The PPC64 ELF ABI v1 spec, says:
985 //
986 // It is normally desirable to put segments with different characteristics
987 // in separate 256 Mbyte portions of the address space, to give the
988 // operating system full paging flexibility in the 64-bit address space.
989 //
990 // And because the lowest non-zero 256M boundary is 0x10000000, PPC64 linkers
991 // use 0x10000000 as the starting address.
992 VAStart = 0x10000000;
Rafael Espindolac4010882015-09-22 20:54:08 +0000993}
Hal Finkel3c8cc672015-10-12 20:56:18 +0000994
Rafael Espindola15cec292016-04-27 12:25:22 +0000995static uint64_t PPC64TocOffset = 0x8000;
996
Hal Finkel6f97c2b2015-10-16 21:55:40 +0000997uint64_t getPPC64TocBase() {
Rafael Espindola520ed3a2016-04-27 12:21:27 +0000998 // The TOC consists of sections .got, .toc, .tocbss, .plt in that order. The
999 // TOC starts where the first of these sections starts. We always create a
1000 // .got when we see a relocation that uses it, so for us the start is always
1001 // the .got.
Hal Finkel3c8cc672015-10-12 20:56:18 +00001002 uint64_t TocVA = Out<ELF64BE>::Got->getVA();
Hal Finkel3c8cc672015-10-12 20:56:18 +00001003
1004 // Per the ppc64-elf-linux ABI, The TOC base is TOC value plus 0x8000
1005 // thus permitting a full 64 Kbytes segment. Note that the glibc startup
1006 // code (crt1.o) assumes that you can get from the TOC base to the
1007 // start of the .toc section with only a single (signed) 16-bit relocation.
Rafael Espindola15cec292016-04-27 12:25:22 +00001008 return TocVA + PPC64TocOffset;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001009}
1010
Rafael Espindola22ef9562016-04-13 01:40:19 +00001011RelExpr PPC64TargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1012 switch (Type) {
1013 default:
1014 return R_ABS;
Rafael Espindola15cec292016-04-27 12:25:22 +00001015 case R_PPC64_TOC16:
1016 case R_PPC64_TOC16_DS:
1017 case R_PPC64_TOC16_HA:
1018 case R_PPC64_TOC16_HI:
1019 case R_PPC64_TOC16_LO:
1020 case R_PPC64_TOC16_LO_DS:
1021 return R_GOTREL;
Rafael Espindola365e5f62016-04-27 11:54:07 +00001022 case R_PPC64_TOC:
1023 return R_PPC_TOC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001024 case R_PPC64_REL24:
Rafael Espindolab312a742016-04-21 17:30:24 +00001025 return R_PPC_PLT_OPD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001026 }
1027}
1028
Rui Ueyama9398f862016-01-29 04:15:02 +00001029void PPC64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1030 uint64_t PltEntryAddr, int32_t Index,
1031 unsigned RelOff) const {
Hal Finkel3c8cc672015-10-12 20:56:18 +00001032 uint64_t Off = GotEntryAddr - getPPC64TocBase();
1033
1034 // FIXME: What we should do, in theory, is get the offset of the function
1035 // descriptor in the .opd section, and use that as the offset from %r2 (the
1036 // TOC-base pointer). Instead, we have the GOT-entry offset, and that will
1037 // be a pointer to the function descriptor in the .opd section. Using
1038 // this scheme is simpler, but requires an extra indirection per PLT dispatch.
1039
Hal Finkelfa92f682015-10-13 21:47:34 +00001040 write32be(Buf, 0xf8410028); // std %r2, 40(%r1)
Hal Finkel3c8cc672015-10-12 20:56:18 +00001041 write32be(Buf + 4, 0x3d620000 | applyPPCHa(Off)); // addis %r11, %r2, X@ha
1042 write32be(Buf + 8, 0xe98b0000 | applyPPCLo(Off)); // ld %r12, X@l(%r11)
1043 write32be(Buf + 12, 0xe96c0000); // ld %r11,0(%r12)
1044 write32be(Buf + 16, 0x7d6903a6); // mtctr %r11
1045 write32be(Buf + 20, 0xe84c0008); // ld %r2,8(%r12)
1046 write32be(Buf + 24, 0xe96c0010); // ld %r11,16(%r12)
1047 write32be(Buf + 28, 0x4e800420); // bctr
1048}
1049
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001050static std::pair<uint32_t, uint64_t> toAddr16Rel(uint32_t Type, uint64_t Val) {
1051 uint64_t V = Val - PPC64TocOffset;
1052 switch (Type) {
1053 case R_PPC64_TOC16: return {R_PPC64_ADDR16, V};
1054 case R_PPC64_TOC16_DS: return {R_PPC64_ADDR16_DS, V};
1055 case R_PPC64_TOC16_HA: return {R_PPC64_ADDR16_HA, V};
1056 case R_PPC64_TOC16_HI: return {R_PPC64_ADDR16_HI, V};
1057 case R_PPC64_TOC16_LO: return {R_PPC64_ADDR16_LO, V};
1058 case R_PPC64_TOC16_LO_DS: return {R_PPC64_ADDR16_LO_DS, V};
1059 default: return {Type, Val};
1060 }
1061}
1062
Rafael Espindola22ef9562016-04-13 01:40:19 +00001063void PPC64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1064 uint64_t Val) const {
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001065 // For a TOC-relative relocation, proceed in terms of the corresponding
Rafael Espindola15cec292016-04-27 12:25:22 +00001066 // ADDR16 relocation type.
Rui Ueyama2f524fb2016-06-16 23:28:08 +00001067 std::tie(Type, Val) = toAddr16Rel(Type, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001068
Hal Finkel3c8cc672015-10-12 20:56:18 +00001069 switch (Type) {
Igor Kudrinb4a09272015-12-01 08:41:20 +00001070 case R_PPC64_ADDR14: {
Rafael Espindola22ef9562016-04-13 01:40:19 +00001071 checkAlignment<4>(Val, Type);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001072 // Preserve the AA/LK bits in the branch instruction
1073 uint8_t AALK = Loc[3];
Rafael Espindola22ef9562016-04-13 01:40:19 +00001074 write16be(Loc + 2, (AALK & 3) | (Val & 0xfffc));
Igor Kudrinb4a09272015-12-01 08:41:20 +00001075 break;
1076 }
Hal Finkel3c8cc672015-10-12 20:56:18 +00001077 case R_PPC64_ADDR16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001078 checkInt<16>(Val, Type);
1079 write16be(Loc, Val);
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001080 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001081 case R_PPC64_ADDR16_DS:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001082 checkInt<16>(Val, Type);
1083 write16be(Loc, (read16be(Loc) & 3) | (Val & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001084 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001085 case R_PPC64_ADDR16_HA:
Rui Ueyamae991a492016-06-16 23:28:06 +00001086 case R_PPC64_REL16_HA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001087 write16be(Loc, applyPPCHa(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001088 break;
1089 case R_PPC64_ADDR16_HI:
Rui Ueyamae991a492016-06-16 23:28:06 +00001090 case R_PPC64_REL16_HI:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001091 write16be(Loc, applyPPCHi(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001092 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001093 case R_PPC64_ADDR16_HIGHER:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001094 write16be(Loc, applyPPCHigher(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001095 break;
1096 case R_PPC64_ADDR16_HIGHERA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001097 write16be(Loc, applyPPCHighera(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001098 break;
1099 case R_PPC64_ADDR16_HIGHEST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001100 write16be(Loc, applyPPCHighest(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001101 break;
1102 case R_PPC64_ADDR16_HIGHESTA:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001103 write16be(Loc, applyPPCHighesta(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001104 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001105 case R_PPC64_ADDR16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001106 write16be(Loc, applyPPCLo(Val));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001107 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001108 case R_PPC64_ADDR16_LO_DS:
Rui Ueyamae991a492016-06-16 23:28:06 +00001109 case R_PPC64_REL16_LO:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001110 write16be(Loc, (read16be(Loc) & 3) | (applyPPCLo(Val) & ~3));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001111 break;
1112 case R_PPC64_ADDR32:
Rui Ueyamae991a492016-06-16 23:28:06 +00001113 case R_PPC64_REL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001114 checkInt<32>(Val, Type);
1115 write32be(Loc, Val);
Hal Finkel3c8cc672015-10-12 20:56:18 +00001116 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001117 case R_PPC64_ADDR64:
Rui Ueyamae991a492016-06-16 23:28:06 +00001118 case R_PPC64_REL64:
1119 case R_PPC64_TOC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001120 write64be(Loc, Val);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001121 break;
Hal Finkel3c8cc672015-10-12 20:56:18 +00001122 case R_PPC64_REL24: {
1123 uint32_t Mask = 0x03FFFFFC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001124 checkInt<24>(Val, Type);
1125 write32be(Loc, (read32be(Loc) & ~Mask) | (Val & Mask));
Hal Finkel3c8cc672015-10-12 20:56:18 +00001126 break;
1127 }
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001128 default:
George Rimar57610422016-03-11 14:43:02 +00001129 fatal("unrecognized reloc " + Twine(Type));
Rafael Espindola3efa4e92015-09-22 21:12:55 +00001130 }
1131}
Rafael Espindola1d6063e2015-09-22 21:24:52 +00001132
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001133AArch64TargetInfo::AArch64TargetInfo() {
Rui Ueyama724d6252016-01-29 01:49:32 +00001134 CopyRel = R_AARCH64_COPY;
Adhemerval Zanella668ad0f2016-02-23 16:54:40 +00001135 RelativeRel = R_AARCH64_RELATIVE;
Rui Ueyama724d6252016-01-29 01:49:32 +00001136 IRelativeRel = R_AARCH64_IRELATIVE;
1137 GotRel = R_AARCH64_GLOB_DAT;
1138 PltRel = R_AARCH64_JUMP_SLOT;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001139 TlsDescRel = R_AARCH64_TLSDESC;
Rui Ueyama724d6252016-01-29 01:49:32 +00001140 TlsGotRel = R_AARCH64_TLS_TPREL64;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001141 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001142 PltHeaderSize = 32;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001143
1144 // It doesn't seem to be documented anywhere, but tls on aarch64 uses variant
1145 // 1 of the tls structures and the tcb size is 16.
1146 TcbSize = 16;
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001147}
George Rimar648a2c32015-10-20 08:54:27 +00001148
Rafael Espindola22ef9562016-04-13 01:40:19 +00001149RelExpr AArch64TargetInfo::getRelExpr(uint32_t Type,
1150 const SymbolBody &S) const {
1151 switch (Type) {
1152 default:
1153 return R_ABS;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001154 case R_AARCH64_TLSDESC_ADR_PAGE21:
1155 return R_TLSDESC_PAGE;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001156 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1157 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1158 return R_TLSDESC;
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001159 case R_AARCH64_TLSDESC_CALL:
1160 return R_HINT;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001161 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1162 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
1163 return R_TLS;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001164 case R_AARCH64_CALL26:
Rafael Espindolab312a742016-04-21 17:30:24 +00001165 case R_AARCH64_CONDBR19:
1166 case R_AARCH64_JUMP26:
1167 case R_AARCH64_TSTBR14:
1168 return R_PLT_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001169 case R_AARCH64_PREL16:
1170 case R_AARCH64_PREL32:
1171 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001172 case R_AARCH64_ADR_PREL_LO21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001173 return R_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001174 case R_AARCH64_ADR_PREL_PG_HI21:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001175 return R_PAGE_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001176 case R_AARCH64_LD64_GOT_LO12_NC:
1177 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
1178 return R_GOT;
1179 case R_AARCH64_ADR_GOT_PAGE:
1180 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
1181 return R_GOT_PAGE_PC;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001182 }
1183}
1184
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001185RelExpr AArch64TargetInfo::adjustRelaxExpr(uint32_t Type, const uint8_t *Data,
1186 RelExpr Expr) const {
1187 if (Expr == R_RELAX_TLS_GD_TO_IE) {
1188 if (Type == R_AARCH64_TLSDESC_ADR_PAGE21)
1189 return R_RELAX_TLS_GD_TO_IE_PAGE_PC;
1190 return R_RELAX_TLS_GD_TO_IE_ABS;
1191 }
1192 return Expr;
1193}
1194
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00001195bool AArch64TargetInfo::usesOnlyLowPageBits(uint32_t Type) const {
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001196 switch (Type) {
1197 default:
1198 return false;
Ed Schouten39aca422016-04-06 18:21:07 +00001199 case R_AARCH64_ADD_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001200 case R_AARCH64_LD64_GOT_LO12_NC:
1201 case R_AARCH64_LDST128_ABS_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001202 case R_AARCH64_LDST16_ABS_LO12_NC:
1203 case R_AARCH64_LDST32_ABS_LO12_NC:
1204 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola53d0a9f2016-06-02 15:24:52 +00001205 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001206 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1207 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindolade17d282016-05-04 21:40:07 +00001208 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Adhemerval Zanella3db3f6d2016-03-24 19:12:14 +00001209 return true;
1210 }
Rafael Espindolaa4e35f72016-02-24 16:15:13 +00001211}
Rafael Espindola435c00f2016-02-23 20:19:44 +00001212
George Rimar98b060d2016-03-06 06:01:07 +00001213bool AArch64TargetInfo::isTlsInitialExecRel(uint32_t Type) const {
Rafael Espindolad405f472016-03-04 21:37:09 +00001214 return Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21 ||
1215 Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC;
1216}
1217
George Rimar98b060d2016-03-06 06:01:07 +00001218uint32_t AArch64TargetInfo::getDynRel(uint32_t Type) const {
Igor Kudrincfe47f52015-12-05 06:20:24 +00001219 if (Type == R_AARCH64_ABS32 || Type == R_AARCH64_ABS64)
1220 return Type;
Rui Ueyama21923992016-02-01 23:28:21 +00001221 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001222 errorDynRel(Type);
Rui Ueyama21923992016-02-01 23:28:21 +00001223 return R_AARCH64_ABS32;
Igor Kudrincfe47f52015-12-05 06:20:24 +00001224}
1225
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001226void AArch64TargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001227 write64le(Buf, Out<ELF64LE>::Plt->getVA());
1228}
1229
Rafael Espindola22ef9562016-04-13 01:40:19 +00001230static uint64_t getAArch64Page(uint64_t Expr) {
1231 return Expr & (~static_cast<uint64_t>(0xFFF));
1232}
1233
Rui Ueyama4a90f572016-06-16 16:28:50 +00001234void AArch64TargetInfo::writePltHeader(uint8_t *Buf) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001235 const uint8_t PltData[] = {
1236 0xf0, 0x7b, 0xbf, 0xa9, // stp x16, x30, [sp,#-16]!
1237 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[2]))
1238 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[2]))]
1239 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[2]))
1240 0x20, 0x02, 0x1f, 0xd6, // br x17
1241 0x1f, 0x20, 0x03, 0xd5, // nop
1242 0x1f, 0x20, 0x03, 0xd5, // nop
1243 0x1f, 0x20, 0x03, 0xd5 // nop
1244 };
1245 memcpy(Buf, PltData, sizeof(PltData));
1246
Rui Ueyama900e2d22016-01-29 03:51:49 +00001247 uint64_t Got = Out<ELF64LE>::GotPlt->getVA();
1248 uint64_t Plt = Out<ELF64LE>::Plt->getVA();
Rafael Espindola22ef9562016-04-13 01:40:19 +00001249 relocateOne(Buf + 4, R_AARCH64_ADR_PREL_PG_HI21,
1250 getAArch64Page(Got + 16) - getAArch64Page(Plt + 4));
1251 relocateOne(Buf + 8, R_AARCH64_LDST64_ABS_LO12_NC, Got + 16);
1252 relocateOne(Buf + 12, R_AARCH64_ADD_ABS_LO12_NC, Got + 16);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001253}
1254
Rui Ueyama9398f862016-01-29 04:15:02 +00001255void AArch64TargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1256 uint64_t PltEntryAddr, int32_t Index,
1257 unsigned RelOff) const {
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001258 const uint8_t Inst[] = {
1259 0x10, 0x00, 0x00, 0x90, // adrp x16, Page(&(.plt.got[n]))
1260 0x11, 0x02, 0x40, 0xf9, // ldr x17, [x16, Offset(&(.plt.got[n]))]
1261 0x10, 0x02, 0x00, 0x91, // add x16, x16, Offset(&(.plt.got[n]))
1262 0x20, 0x02, 0x1f, 0xd6 // br x17
1263 };
1264 memcpy(Buf, Inst, sizeof(Inst));
1265
Rafael Espindola22ef9562016-04-13 01:40:19 +00001266 relocateOne(Buf, R_AARCH64_ADR_PREL_PG_HI21,
1267 getAArch64Page(GotEntryAddr) - getAArch64Page(PltEntryAddr));
1268 relocateOne(Buf + 4, R_AARCH64_LDST64_ABS_LO12_NC, GotEntryAddr);
1269 relocateOne(Buf + 8, R_AARCH64_ADD_ABS_LO12_NC, GotEntryAddr);
Igor Kudrindb7de9f2015-11-17 18:01:30 +00001270}
1271
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001272static void updateAArch64Addr(uint8_t *L, uint64_t Imm) {
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001273 uint32_t ImmLo = (Imm & 0x3) << 29;
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001274 uint32_t ImmHi = (Imm & 0x1FFFFC) << 3;
1275 uint64_t Mask = (0x3 << 29) | (0x1FFFFC << 3);
Rui Ueyama87bc41b2015-10-06 18:54:43 +00001276 write32le(L, (read32le(L) & ~Mask) | ImmLo | ImmHi);
Davide Italiano1f31a2c2015-10-02 22:00:42 +00001277}
1278
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001279static inline void updateAArch64Add(uint8_t *L, uint64_t Imm) {
1280 or32le(L, (Imm & 0xFFF) << 10);
1281}
1282
Rafael Espindola22ef9562016-04-13 01:40:19 +00001283void AArch64TargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1284 uint64_t Val) const {
Davide Italiano1d750a62015-09-27 08:45:38 +00001285 switch (Type) {
Davide Italianodf88f962015-10-04 00:59:16 +00001286 case R_AARCH64_ABS16:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001287 case R_AARCH64_PREL16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001288 checkIntUInt<16>(Val, Type);
1289 write16le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001290 break;
1291 case R_AARCH64_ABS32:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001292 case R_AARCH64_PREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001293 checkIntUInt<32>(Val, Type);
1294 write32le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001295 break;
1296 case R_AARCH64_ABS64:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001297 case R_AARCH64_PREL64:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001298 write64le(Loc, Val);
Davide Italianodf88f962015-10-04 00:59:16 +00001299 break;
Davide Italiano0b6974b2015-10-03 19:56:07 +00001300 case R_AARCH64_ADD_ABS_LO12_NC:
Davide Italianoa7165742015-10-16 21:06:55 +00001301 // This relocation stores 12 bits and there's no instruction
1302 // to do it. Instead, we do a 32 bits store of the value
Rui Ueyama96f0e0b2015-10-23 02:40:46 +00001303 // of r_addend bitwise-or'ed Loc. This assumes that the addend
1304 // bits in Loc are zero.
Rafael Espindola22ef9562016-04-13 01:40:19 +00001305 or32le(Loc, (Val & 0xFFF) << 10);
Davide Italiano0b6974b2015-10-03 19:56:07 +00001306 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001307 case R_AARCH64_ADR_GOT_PAGE:
Rui Ueyamae66f45c2016-05-25 04:10:14 +00001308 case R_AARCH64_ADR_PREL_PG_HI21:
1309 case R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001310 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001311 checkInt<33>(Val, Type);
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001312 updateAArch64Addr(Loc, Val >> 12);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001313 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001314 case R_AARCH64_ADR_PREL_LO21:
1315 checkInt<21>(Val, Type);
Rafael Espindola1c0eb972016-06-02 16:00:25 +00001316 updateAArch64Addr(Loc, Val);
Davide Italiano1d750a62015-09-27 08:45:38 +00001317 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001318 case R_AARCH64_CALL26:
Rafael Espindolad79073d2016-04-25 12:32:19 +00001319 case R_AARCH64_JUMP26:
1320 checkInt<28>(Val, Type);
1321 or32le(Loc, (Val & 0x0FFFFFFC) >> 2);
Igor Kudrinb34115b2015-11-13 03:26:59 +00001322 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001323 case R_AARCH64_CONDBR19:
1324 checkInt<21>(Val, Type);
1325 or32le(Loc, (Val & 0x1FFFFC) << 3);
George Rimar4102bfb2016-01-11 14:22:00 +00001326 break;
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001327 case R_AARCH64_LD64_GOT_LO12_NC:
George Rimar3d737e42016-01-13 13:04:46 +00001328 case R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001329 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001330 checkAlignment<8>(Val, Type);
1331 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrin5d2bffd2015-11-24 06:48:31 +00001332 break;
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001333 case R_AARCH64_LDST128_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001334 or32le(Loc, (Val & 0x0FF8) << 6);
Davide Italiano0d4fbae2016-01-14 01:30:21 +00001335 break;
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001336 case R_AARCH64_LDST16_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001337 or32le(Loc, (Val & 0x0FFC) << 9);
Davide Italiano2dfc5fd2016-01-15 01:49:51 +00001338 break;
Davide Italianodc67f9b2015-11-20 21:35:38 +00001339 case R_AARCH64_LDST8_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001340 or32le(Loc, (Val & 0xFFF) << 10);
Davide Italianodc67f9b2015-11-20 21:35:38 +00001341 break;
Igor Kudrinb4a09272015-12-01 08:41:20 +00001342 case R_AARCH64_LDST32_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001343 or32le(Loc, (Val & 0xFFC) << 8);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001344 break;
1345 case R_AARCH64_LDST64_ABS_LO12_NC:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001346 or32le(Loc, (Val & 0xFF8) << 7);
Igor Kudrinb4a09272015-12-01 08:41:20 +00001347 break;
Rafael Espindolad79073d2016-04-25 12:32:19 +00001348 case R_AARCH64_TSTBR14:
1349 checkInt<16>(Val, Type);
1350 or32le(Loc, (Val & 0xFFFC) << 3);
George Rimar1395dbd2016-01-11 14:27:05 +00001351 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001352 case R_AARCH64_TLSLE_ADD_TPREL_HI12:
1353 checkInt<24>(Val, Type);
Rafael Espindola1016f192016-06-02 15:51:40 +00001354 updateAArch64Add(Loc, Val >> 12);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001355 break;
Rafael Espindola8818ca62016-05-20 17:41:09 +00001356 case R_AARCH64_TLSLE_ADD_TPREL_LO12_NC:
Rafael Espindolae37d13b2016-06-02 19:49:53 +00001357 case R_AARCH64_TLSDESC_ADD_LO12_NC:
Rafael Espindola1016f192016-06-02 15:51:40 +00001358 updateAArch64Add(Loc, Val);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001359 break;
Davide Italiano1d750a62015-09-27 08:45:38 +00001360 default:
George Rimar57610422016-03-11 14:43:02 +00001361 fatal("unrecognized reloc " + Twine(Type));
Davide Italiano1d750a62015-09-27 08:45:38 +00001362 }
1363}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001364
Rafael Espindola22ef9562016-04-13 01:40:19 +00001365void AArch64TargetInfo::relaxTlsGdToLe(uint8_t *Loc, uint32_t Type,
1366 uint64_t Val) const {
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001367 // TLSDESC Global-Dynamic relocation are in the form:
1368 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1369 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1370 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1371 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001372 // blr x1
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001373 // And it can optimized to:
1374 // movz x0, #0x0, lsl #16
1375 // movk x0, #0x10
1376 // nop
1377 // nop
Rafael Espindola8818ca62016-05-20 17:41:09 +00001378 checkUInt<32>(Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001379
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001380 switch (Type) {
1381 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1382 case R_AARCH64_TLSDESC_CALL:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001383 write32le(Loc, 0xd503201f); // nop
1384 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001385 case R_AARCH64_TLSDESC_ADR_PAGE21:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001386 write32le(Loc, 0xd2a00000 | (((Val >> 16) & 0xffff) << 5)); // movz
1387 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001388 case R_AARCH64_TLSDESC_LD64_LO12_NC:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001389 write32le(Loc, 0xf2800000 | ((Val & 0xffff) << 5)); // movk
1390 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001391 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001392 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001393 }
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001394}
1395
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001396void AArch64TargetInfo::relaxTlsGdToIe(uint8_t *Loc, uint32_t Type,
1397 uint64_t Val) const {
1398 // TLSDESC Global-Dynamic relocation are in the form:
1399 // adrp x0, :tlsdesc:v [R_AARCH64_TLSDESC_ADR_PAGE21]
1400 // ldr x1, [x0, #:tlsdesc_lo12:v [R_AARCH64_TLSDESC_LD64_LO12_NC]
1401 // add x0, x0, :tlsdesc_los:v [_AARCH64_TLSDESC_ADD_LO12_NC]
1402 // .tlsdesccall [R_AARCH64_TLSDESC_CALL]
1403 // blr x1
1404 // And it can optimized to:
1405 // adrp x0, :gottprel:v
1406 // ldr x0, [x0, :gottprel_lo12:v]
1407 // nop
1408 // nop
1409
1410 switch (Type) {
1411 case R_AARCH64_TLSDESC_ADD_LO12_NC:
1412 case R_AARCH64_TLSDESC_CALL:
1413 write32le(Loc, 0xd503201f); // nop
1414 break;
1415 case R_AARCH64_TLSDESC_ADR_PAGE21:
1416 write32le(Loc, 0x90000000); // adrp
1417 relocateOne(Loc, R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21, Val);
1418 break;
1419 case R_AARCH64_TLSDESC_LD64_LO12_NC:
1420 write32le(Loc, 0xf9400000); // ldr
1421 relocateOne(Loc, R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC, Val);
1422 break;
1423 default:
Rui Ueyamaf9d56202016-06-16 16:44:52 +00001424 llvm_unreachable("unsupported relocation for TLS GD to LE relaxation");
Rafael Espindolae1979ae2016-06-04 23:33:31 +00001425 }
1426}
1427
Rafael Espindola22ef9562016-04-13 01:40:19 +00001428void AArch64TargetInfo::relaxTlsIeToLe(uint8_t *Loc, uint32_t Type,
1429 uint64_t Val) const {
Rafael Espindola8818ca62016-05-20 17:41:09 +00001430 checkUInt<32>(Val, Type);
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001431
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001432 if (Type == R_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21) {
Rui Ueyamad089a432016-06-16 16:40:36 +00001433 // Generate MOVZ.
1434 uint32_t RegNo = read32le(Loc) & 0x1f;
1435 write32le(Loc, (0xd2a00000 | RegNo) | (((Val >> 16) & 0xffff) << 5));
1436 return;
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001437 }
Rui Ueyamad089a432016-06-16 16:40:36 +00001438 if (Type == R_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC) {
1439 // Generate MOVK.
1440 uint32_t RegNo = read32le(Loc) & 0x1f;
1441 write32le(Loc, (0xf2800000 | RegNo) | ((Val & 0xffff) << 5));
1442 return;
1443 }
1444 llvm_unreachable("invalid relocation for TLS IE to LE relaxation");
Adhemerval Zanella74bcf032016-02-12 13:43:03 +00001445}
1446
Tom Stellard391e3a82016-07-04 19:19:07 +00001447AMDGPUTargetInfo::AMDGPUTargetInfo() { GotRel = R_AMDGPU_ABS64; }
1448
Rafael Espindola22ef9562016-04-13 01:40:19 +00001449void AMDGPUTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1450 uint64_t Val) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001451 switch (Type) {
1452 case R_AMDGPU_GOTPCREL:
1453 case R_AMDGPU_REL32:
1454 write32le(Loc, Val);
1455 break;
1456 default:
1457 fatal("unrecognized reloc " + Twine(Type));
1458 }
Rafael Espindola22ef9562016-04-13 01:40:19 +00001459}
1460
1461RelExpr AMDGPUTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
Tom Stellard391e3a82016-07-04 19:19:07 +00001462 switch (Type) {
1463 case R_AMDGPU_REL32:
1464 return R_PC;
1465 case R_AMDGPU_GOTPCREL:
1466 return R_GOT_PC;
1467 default:
1468 fatal("do not know how to handle relocation " + Twine(Type));
1469 }
Tom Stellard80efb162016-01-07 03:59:08 +00001470}
1471
Peter Smith8646ced2016-06-07 09:31:52 +00001472ARMTargetInfo::ARMTargetInfo() {
1473 CopyRel = R_ARM_COPY;
1474 RelativeRel = R_ARM_RELATIVE;
1475 IRelativeRel = R_ARM_IRELATIVE;
1476 GotRel = R_ARM_GLOB_DAT;
1477 PltRel = R_ARM_JUMP_SLOT;
1478 TlsGotRel = R_ARM_TLS_TPOFF32;
1479 TlsModuleIndexRel = R_ARM_TLS_DTPMOD32;
1480 TlsOffsetRel = R_ARM_TLS_DTPOFF32;
1481 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001482 PltHeaderSize = 20;
Peter Smith8646ced2016-06-07 09:31:52 +00001483}
1484
1485RelExpr ARMTargetInfo::getRelExpr(uint32_t Type, const SymbolBody &S) const {
1486 switch (Type) {
1487 default:
1488 return R_ABS;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001489 case R_ARM_THM_JUMP11:
1490 return R_PC;
Peter Smith8646ced2016-06-07 09:31:52 +00001491 case R_ARM_CALL:
1492 case R_ARM_JUMP24:
1493 case R_ARM_PC24:
1494 case R_ARM_PLT32:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001495 case R_ARM_THM_JUMP19:
1496 case R_ARM_THM_JUMP24:
1497 case R_ARM_THM_CALL:
Peter Smith8646ced2016-06-07 09:31:52 +00001498 return R_PLT_PC;
1499 case R_ARM_GOTOFF32:
1500 // (S + A) - GOT_ORG
1501 return R_GOTREL;
1502 case R_ARM_GOT_BREL:
1503 // GOT(S) + A - GOT_ORG
1504 return R_GOT_OFF;
1505 case R_ARM_GOT_PREL:
1506 // GOT(S) + - GOT_ORG
1507 return R_GOT_PC;
1508 case R_ARM_BASE_PREL:
1509 // B(S) + A - P
1510 // FIXME: currently B(S) assumed to be .got, this may not hold for all
1511 // platforms.
1512 return R_GOTONLY_PC;
Peter Smithfb05cd92016-07-08 16:10:27 +00001513 case R_ARM_MOVW_PREL_NC:
1514 case R_ARM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001515 case R_ARM_PREL31:
1516 case R_ARM_REL32:
Peter Smithfb05cd92016-07-08 16:10:27 +00001517 case R_ARM_THM_MOVW_PREL_NC:
1518 case R_ARM_THM_MOVT_PREL:
Peter Smith8646ced2016-06-07 09:31:52 +00001519 return R_PC;
1520 }
1521}
1522
1523uint32_t ARMTargetInfo::getDynRel(uint32_t Type) const {
1524 if (Type == R_ARM_ABS32)
1525 return Type;
Peter Smith8646ced2016-06-07 09:31:52 +00001526 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001527 errorDynRel(Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001528 return R_ARM_ABS32;
1529}
1530
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001531void ARMTargetInfo::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001532 write32le(Buf, Out<ELF32LE>::Plt->getVA());
1533}
1534
Rui Ueyama4a90f572016-06-16 16:28:50 +00001535void ARMTargetInfo::writePltHeader(uint8_t *Buf) const {
Peter Smith8646ced2016-06-07 09:31:52 +00001536 const uint8_t PltData[] = {
1537 0x04, 0xe0, 0x2d, 0xe5, // str lr, [sp,#-4]!
1538 0x04, 0xe0, 0x9f, 0xe5, // ldr lr, L2
1539 0x0e, 0xe0, 0x8f, 0xe0, // L1: add lr, pc, lr
1540 0x08, 0xf0, 0xbe, 0xe5, // ldr pc, [lr, #8]
1541 0x00, 0x00, 0x00, 0x00, // L2: .word &(.got.plt) - L1 - 8
1542 };
1543 memcpy(Buf, PltData, sizeof(PltData));
1544 uint64_t GotPlt = Out<ELF32LE>::GotPlt->getVA();
1545 uint64_t L1 = Out<ELF32LE>::Plt->getVA() + 8;
1546 write32le(Buf + 16, GotPlt - L1 - 8);
1547}
1548
1549void ARMTargetInfo::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1550 uint64_t PltEntryAddr, int32_t Index,
1551 unsigned RelOff) const {
1552 // FIXME: Using simple code sequence with simple relocations.
1553 // There is a more optimal sequence but it requires support for the group
1554 // relocations. See ELF for the ARM Architecture Appendix A.3
1555 const uint8_t PltData[] = {
1556 0x04, 0xc0, 0x9f, 0xe5, // ldr ip, L2
1557 0x0f, 0xc0, 0x8c, 0xe0, // L1: add ip, ip, pc
1558 0x00, 0xf0, 0x9c, 0xe5, // ldr pc, [ip]
1559 0x00, 0x00, 0x00, 0x00, // L2: .word Offset(&(.plt.got) - L1 - 8
1560 };
1561 memcpy(Buf, PltData, sizeof(PltData));
1562 uint64_t L1 = PltEntryAddr + 4;
1563 write32le(Buf + 12, GotEntryAddr - L1 - 8);
1564}
1565
Peter Smithfb05cd92016-07-08 16:10:27 +00001566RelExpr ARMTargetInfo::getThunkExpr(RelExpr Expr, uint32_t RelocType,
1567 const InputFile &File,
1568 const SymbolBody &S) const {
1569 // A state change from ARM to Thumb and vice versa must go through an
1570 // interworking thunk if the relocation type is not R_ARM_CALL or
1571 // R_ARM_THM_CALL.
1572 switch (RelocType) {
1573 case R_ARM_PC24:
1574 case R_ARM_PLT32:
1575 case R_ARM_JUMP24:
1576 // Source is ARM, all PLT entries are ARM so no interworking required.
1577 // Otherwise we need to interwork if Symbol has bit 0 set (Thumb).
1578 if (Expr == R_PC && ((S.getVA<ELF32LE>() & 1) == 1))
1579 return R_THUNK_PC;
1580 break;
1581 case R_ARM_THM_JUMP19:
1582 case R_ARM_THM_JUMP24:
1583 // Source is Thumb, all PLT entries are ARM so interworking is required.
1584 // Otherwise we need to interwork if Symbol has bit 0 clear (ARM).
1585 if (Expr == R_PLT_PC)
1586 return R_THUNK_PLT_PC;
1587 if ((S.getVA<ELF32LE>() & 1) == 0)
1588 return R_THUNK_PC;
1589 break;
1590 }
1591 return Expr;
1592}
1593
Peter Smith8646ced2016-06-07 09:31:52 +00001594void ARMTargetInfo::relocateOne(uint8_t *Loc, uint32_t Type,
1595 uint64_t Val) const {
1596 switch (Type) {
1597 case R_ARM_NONE:
1598 break;
1599 case R_ARM_ABS32:
1600 case R_ARM_BASE_PREL:
1601 case R_ARM_GOTOFF32:
1602 case R_ARM_GOT_BREL:
1603 case R_ARM_GOT_PREL:
1604 case R_ARM_REL32:
1605 write32le(Loc, Val);
1606 break;
1607 case R_ARM_PREL31:
1608 checkInt<31>(Val, Type);
1609 write32le(Loc, (read32le(Loc) & 0x80000000) | (Val & ~0x80000000));
1610 break;
1611 case R_ARM_CALL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001612 // R_ARM_CALL is used for BL and BLX instructions, depending on the
1613 // value of bit 0 of Val, we must select a BL or BLX instruction
1614 if (Val & 1) {
1615 // If bit 0 of Val is 1 the target is Thumb, we must select a BLX.
1616 // The BLX encoding is 0xfa:H:imm24 where Val = imm24:H:'1'
1617 checkInt<26>(Val, Type);
1618 write32le(Loc, 0xfa000000 | // opcode
1619 ((Val & 2) << 23) | // H
1620 ((Val >> 2) & 0x00ffffff)); // imm24
1621 break;
1622 }
1623 if ((read32le(Loc) & 0xfe000000) == 0xfa000000)
1624 // BLX (always unconditional) instruction to an ARM Target, select an
1625 // unconditional BL.
1626 write32le(Loc, 0xeb000000 | (read32le(Loc) & 0x00ffffff));
1627 // fall through as BL encoding is shared with B
Peter Smith8646ced2016-06-07 09:31:52 +00001628 case R_ARM_JUMP24:
1629 case R_ARM_PC24:
1630 case R_ARM_PLT32:
1631 checkInt<26>(Val, Type);
1632 write32le(Loc, (read32le(Loc) & ~0x00ffffff) | ((Val >> 2) & 0x00ffffff));
1633 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001634 case R_ARM_THM_JUMP11:
1635 checkInt<12>(Val, Type);
1636 write16le(Loc, (read32le(Loc) & 0xf800) | ((Val >> 1) & 0x07ff));
1637 break;
1638 case R_ARM_THM_JUMP19:
1639 // Encoding T3: Val = S:J2:J1:imm6:imm11:0
1640 checkInt<21>(Val, Type);
1641 write16le(Loc,
1642 (read16le(Loc) & 0xfbc0) | // opcode cond
1643 ((Val >> 10) & 0x0400) | // S
1644 ((Val >> 12) & 0x003f)); // imm6
1645 write16le(Loc + 2,
1646 0x8000 | // opcode
1647 ((Val >> 8) & 0x0800) | // J2
1648 ((Val >> 5) & 0x2000) | // J1
1649 ((Val >> 1) & 0x07ff)); // imm11
1650 break;
1651 case R_ARM_THM_CALL:
1652 // R_ARM_THM_CALL is used for BL and BLX instructions, depending on the
1653 // value of bit 0 of Val, we must select a BL or BLX instruction
1654 if ((Val & 1) == 0) {
1655 // Ensure BLX destination is 4-byte aligned. As BLX instruction may
1656 // only be two byte aligned. This must be done before overflow check
1657 Val = alignTo(Val, 4);
1658 }
1659 // Bit 12 is 0 for BLX, 1 for BL
1660 write16le(Loc + 2, (read16le(Loc + 2) & ~0x1000) | (Val & 1) << 12);
1661 // Fall through as rest of encoding is the same as B.W
1662 case R_ARM_THM_JUMP24:
1663 // Encoding B T4, BL T1, BLX T2: Val = S:I1:I2:imm10:imm11:0
1664 // FIXME: Use of I1 and I2 require v6T2ops
1665 checkInt<25>(Val, Type);
1666 write16le(Loc,
1667 0xf000 | // opcode
1668 ((Val >> 14) & 0x0400) | // S
1669 ((Val >> 12) & 0x03ff)); // imm10
1670 write16le(Loc + 2,
1671 (read16le(Loc + 2) & 0xd000) | // opcode
1672 (((~(Val >> 10)) ^ (Val >> 11)) & 0x2000) | // J1
1673 (((~(Val >> 11)) ^ (Val >> 13)) & 0x0800) | // J2
1674 ((Val >> 1) & 0x07ff)); // imm11
1675 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001676 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001677 case R_ARM_MOVW_PREL_NC:
Peter Smith8646ced2016-06-07 09:31:52 +00001678 write32le(Loc, (read32le(Loc) & ~0x000f0fff) | ((Val & 0xf000) << 4) |
1679 (Val & 0x0fff));
1680 break;
1681 case R_ARM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001682 case R_ARM_MOVT_PREL:
1683 checkInt<32>(Val, Type);
Peter Smith8646ced2016-06-07 09:31:52 +00001684 write32le(Loc, (read32le(Loc) & ~0x000f0fff) |
1685 (((Val >> 16) & 0xf000) << 4) | ((Val >> 16) & 0xfff));
1686 break;
Peter Smithfa4d90d2016-06-16 09:53:46 +00001687 case R_ARM_THM_MOVT_ABS:
Peter Smithfb05cd92016-07-08 16:10:27 +00001688 case R_ARM_THM_MOVT_PREL:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001689 // Encoding T1: A = imm4:i:imm3:imm8
Peter Smithfb05cd92016-07-08 16:10:27 +00001690 checkInt<32>(Val, Type);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001691 write16le(Loc,
1692 0xf2c0 | // opcode
1693 ((Val >> 17) & 0x0400) | // i
1694 ((Val >> 28) & 0x000f)); // imm4
1695 write16le(Loc + 2,
1696 (read16le(Loc + 2) & 0x8f00) | // opcode
1697 ((Val >> 12) & 0x7000) | // imm3
1698 ((Val >> 16) & 0x00ff)); // imm8
1699 break;
1700 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001701 case R_ARM_THM_MOVW_PREL_NC:
Peter Smithfa4d90d2016-06-16 09:53:46 +00001702 // Encoding T3: A = imm4:i:imm3:imm8
1703 write16le(Loc,
1704 0xf240 | // opcode
1705 ((Val >> 1) & 0x0400) | // i
1706 ((Val >> 12) & 0x000f)); // imm4
1707 write16le(Loc + 2,
1708 (read16le(Loc + 2) & 0x8f00) | // opcode
1709 ((Val << 4) & 0x7000) | // imm3
1710 (Val & 0x00ff)); // imm8
1711 break;
Peter Smith8646ced2016-06-07 09:31:52 +00001712 default:
1713 fatal("unrecognized reloc " + Twine(Type));
1714 }
1715}
1716
1717uint64_t ARMTargetInfo::getImplicitAddend(const uint8_t *Buf,
1718 uint32_t Type) const {
1719 switch (Type) {
1720 default:
1721 return 0;
1722 case R_ARM_ABS32:
1723 case R_ARM_BASE_PREL:
1724 case R_ARM_GOTOFF32:
1725 case R_ARM_GOT_BREL:
1726 case R_ARM_GOT_PREL:
1727 case R_ARM_REL32:
1728 return SignExtend64<32>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001729 case R_ARM_PREL31:
1730 return SignExtend64<31>(read32le(Buf));
Peter Smith8646ced2016-06-07 09:31:52 +00001731 case R_ARM_CALL:
1732 case R_ARM_JUMP24:
1733 case R_ARM_PC24:
1734 case R_ARM_PLT32:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001735 return SignExtend64<26>(read32le(Buf) << 2);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001736 case R_ARM_THM_JUMP11:
Rui Ueyamabebf4892016-06-16 23:28:03 +00001737 return SignExtend64<12>(read16le(Buf) << 1);
Peter Smithfa4d90d2016-06-16 09:53:46 +00001738 case R_ARM_THM_JUMP19: {
1739 // Encoding T3: A = S:J2:J1:imm10:imm6:0
1740 uint16_t Hi = read16le(Buf);
1741 uint16_t Lo = read16le(Buf + 2);
1742 return SignExtend64<20>(((Hi & 0x0400) << 10) | // S
1743 ((Lo & 0x0800) << 8) | // J2
1744 ((Lo & 0x2000) << 5) | // J1
1745 ((Hi & 0x003f) << 12) | // imm6
1746 ((Lo & 0x07ff) << 1)); // imm11:0
1747 }
Peter Smithfb05cd92016-07-08 16:10:27 +00001748 case R_ARM_THM_CALL:
1749 case R_ARM_THM_JUMP24: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001750 // Encoding B T4, BL T1, BLX T2: A = S:I1:I2:imm10:imm11:0
1751 // I1 = NOT(J1 EOR S), I2 = NOT(J2 EOR S)
1752 // FIXME: I1 and I2 require v6T2ops
1753 uint16_t Hi = read16le(Buf);
1754 uint16_t Lo = read16le(Buf + 2);
1755 return SignExtend64<24>(((Hi & 0x0400) << 14) | // S
1756 (~((Lo ^ (Hi << 3)) << 10) & 0x00800000) | // I1
1757 (~((Lo ^ (Hi << 1)) << 11) & 0x00400000) | // I2
1758 ((Hi & 0x003ff) << 12) | // imm0
1759 ((Lo & 0x007ff) << 1)); // imm11:0
1760 }
1761 // ELF for the ARM Architecture 4.6.1.1 the implicit addend for MOVW and
1762 // MOVT is in the range -32768 <= A < 32768
Peter Smith8646ced2016-06-07 09:31:52 +00001763 case R_ARM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001764 case R_ARM_MOVT_ABS:
1765 case R_ARM_MOVW_PREL_NC:
1766 case R_ARM_MOVT_PREL: {
Peter Smith8646ced2016-06-07 09:31:52 +00001767 uint64_t Val = read32le(Buf) & 0x000f0fff;
1768 return SignExtend64<16>(((Val & 0x000f0000) >> 4) | (Val & 0x00fff));
1769 }
Peter Smithfa4d90d2016-06-16 09:53:46 +00001770 case R_ARM_THM_MOVW_ABS_NC:
Peter Smithfb05cd92016-07-08 16:10:27 +00001771 case R_ARM_THM_MOVT_ABS:
1772 case R_ARM_THM_MOVW_PREL_NC:
1773 case R_ARM_THM_MOVT_PREL: {
Peter Smithfa4d90d2016-06-16 09:53:46 +00001774 // Encoding T3: A = imm4:i:imm3:imm8
1775 uint16_t Hi = read16le(Buf);
1776 uint16_t Lo = read16le(Buf + 2);
1777 return SignExtend64<16>(((Hi & 0x000f) << 12) | // imm4
1778 ((Hi & 0x0400) << 1) | // i
1779 ((Lo & 0x7000) >> 4) | // imm3
1780 (Lo & 0x00ff)); // imm8
1781 }
Peter Smith8646ced2016-06-07 09:31:52 +00001782 }
1783}
1784
Simon Atanasyan9c2d7882015-10-14 14:24:46 +00001785template <class ELFT> MipsTargetInfo<ELFT>::MipsTargetInfo() {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001786 GotPltHeaderEntriesNum = 2;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00001787 PageSize = 65536;
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001788 PltEntrySize = 16;
Rui Ueyama4a90f572016-06-16 16:28:50 +00001789 PltHeaderSize = 32;
Simon Atanasyaneae66c02016-02-10 10:08:39 +00001790 CopyRel = R_MIPS_COPY;
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001791 PltRel = R_MIPS_JUMP_SLOT;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001792 if (ELFT::Is64Bits) {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001793 RelativeRel = (R_MIPS_64 << 8) | R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001794 TlsGotRel = R_MIPS_TLS_TPREL64;
1795 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD64;
1796 TlsOffsetRel = R_MIPS_TLS_DTPREL64;
1797 } else {
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001798 RelativeRel = R_MIPS_REL32;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001799 TlsGotRel = R_MIPS_TLS_TPREL32;
1800 TlsModuleIndexRel = R_MIPS_TLS_DTPMOD32;
1801 TlsOffsetRel = R_MIPS_TLS_DTPREL32;
1802 }
Simon Atanasyanca558ea2016-01-14 21:34:50 +00001803}
1804
1805template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00001806RelExpr MipsTargetInfo<ELFT>::getRelExpr(uint32_t Type,
1807 const SymbolBody &S) const {
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00001808 if (ELFT::Is64Bits)
1809 // See comment in the calculateMips64RelChain.
1810 Type &= 0xff;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001811 switch (Type) {
1812 default:
1813 return R_ABS;
Rafael Espindolaebb04b92016-05-04 14:44:22 +00001814 case R_MIPS_JALR:
1815 return R_HINT;
Rafael Espindola1763dc42016-04-26 22:00:04 +00001816 case R_MIPS_GPREL16:
1817 case R_MIPS_GPREL32:
1818 return R_GOTREL;
Rafael Espindolab312a742016-04-21 17:30:24 +00001819 case R_MIPS_26:
1820 return R_PLT;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001821 case R_MIPS_HI16:
Simon Atanasyan1ca263c2016-04-14 21:10:05 +00001822 case R_MIPS_LO16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00001823 case R_MIPS_GOT_OFST:
Rafael Espindola22ef9562016-04-13 01:40:19 +00001824 // MIPS _gp_disp designates offset between start of function and 'gp'
1825 // pointer into GOT. __gnu_local_gp is equal to the current value of
1826 // the 'gp'. Therefore any relocations against them do not require
1827 // dynamic relocation.
1828 if (&S == ElfSym<ELFT>::MipsGpDisp)
1829 return R_PC;
1830 return R_ABS;
1831 case R_MIPS_PC32:
1832 case R_MIPS_PC16:
1833 case R_MIPS_PC19_S2:
1834 case R_MIPS_PC21_S2:
1835 case R_MIPS_PC26_S2:
1836 case R_MIPS_PCHI16:
1837 case R_MIPS_PCLO16:
1838 return R_PC;
Rafael Espindola5628ee72016-04-15 19:14:18 +00001839 case R_MIPS_GOT16:
Rafael Espindola5628ee72016-04-15 19:14:18 +00001840 if (S.isLocal())
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00001841 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyanbe804552016-05-04 17:47:11 +00001842 // fallthrough
1843 case R_MIPS_CALL16:
1844 case R_MIPS_GOT_DISP:
Simon Atanasyan002e2442016-06-23 15:26:31 +00001845 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan41325112016-06-19 21:39:37 +00001846 return R_MIPS_GOT_OFF;
Simon Atanasyanbe804552016-05-04 17:47:11 +00001847 case R_MIPS_GOT_PAGE:
Simon Atanasyan4e3a15c2016-05-15 18:13:50 +00001848 return R_MIPS_GOT_LOCAL_PAGE;
Simon Atanasyan002e2442016-06-23 15:26:31 +00001849 case R_MIPS_TLS_GD:
1850 return R_MIPS_TLSGD;
1851 case R_MIPS_TLS_LDM:
1852 return R_MIPS_TLSLD;
Rafael Espindola22ef9562016-04-13 01:40:19 +00001853 }
1854}
1855
1856template <class ELFT>
George Rimar98b060d2016-03-06 06:01:07 +00001857uint32_t MipsTargetInfo<ELFT>::getDynRel(uint32_t Type) const {
Simon Atanasyanca558ea2016-01-14 21:34:50 +00001858 if (Type == R_MIPS_32 || Type == R_MIPS_64)
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00001859 return RelativeRel;
Rui Ueyama21923992016-02-01 23:28:21 +00001860 // Keep it going with a dummy value so that we can find more reloc errors.
Rafael Espindola24de7672016-06-09 20:39:01 +00001861 errorDynRel(Type);
Rui Ueyama21923992016-02-01 23:28:21 +00001862 return R_MIPS_32;
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00001863}
1864
1865template <class ELFT>
Simon Atanasyan002e2442016-06-23 15:26:31 +00001866bool MipsTargetInfo<ELFT>::isTlsLocalDynamicRel(uint32_t Type) const {
1867 return Type == R_MIPS_TLS_LDM;
1868}
1869
1870template <class ELFT>
1871bool MipsTargetInfo<ELFT>::isTlsGlobalDynamicRel(uint32_t Type) const {
1872 return Type == R_MIPS_TLS_GD;
1873}
1874
1875template <class ELFT>
Rui Ueyamac9fee5f2016-06-16 16:14:50 +00001876void MipsTargetInfo<ELFT>::writeGotPlt(uint8_t *Buf, const SymbolBody &) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001877 write32<ELFT::TargetEndianness>(Buf, Out<ELFT>::Plt->getVA());
Rafael Espindola3ef3a4c2015-09-29 23:22:16 +00001878}
Simon Atanasyan49829a12015-09-29 05:34:03 +00001879
Simon Atanasyan35031192015-12-15 06:06:34 +00001880static uint16_t mipsHigh(uint64_t V) { return (V + 0x8000) >> 16; }
Simon Atanasyan2cd670d2015-12-13 06:49:01 +00001881
Simon Atanasyane364e2e2016-02-04 12:31:39 +00001882template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00001883static int64_t getPcRelocAddend(const uint8_t *Loc) {
Rafael Espindola8cc68c32016-03-30 13:18:08 +00001884 uint32_t Instr = read32<E>(Loc);
1885 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
1886 return SignExtend64<BSIZE + SHIFT>((Instr & Mask) << SHIFT);
1887}
1888
1889template <endianness E, uint8_t BSIZE, uint8_t SHIFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00001890static void applyMipsPcReloc(uint8_t *Loc, uint32_t Type, uint64_t V) {
Simon Atanasyane364e2e2016-02-04 12:31:39 +00001891 uint32_t Mask = 0xffffffff >> (32 - BSIZE);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00001892 uint32_t Instr = read32<E>(Loc);
Rafael Espindola66ea7bb2016-03-31 12:09:36 +00001893 if (SHIFT > 0)
1894 checkAlignment<(1 << SHIFT)>(V, Type);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00001895 checkInt<BSIZE + SHIFT>(V, Type);
1896 write32<E>(Loc, (Instr & ~Mask) | ((V >> SHIFT) & Mask));
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00001897}
1898
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001899template <endianness E>
Simon Atanasyana888e672016-03-04 10:55:12 +00001900static void writeMipsHi16(uint8_t *Loc, uint64_t V) {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001901 uint32_t Instr = read32<E>(Loc);
Simon Atanasyana888e672016-03-04 10:55:12 +00001902 write32<E>(Loc, (Instr & 0xffff0000) | mipsHigh(V));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001903}
1904
Simon Atanasyan3b377852016-03-04 10:55:20 +00001905template <endianness E>
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00001906static void writeMipsLo16(uint8_t *Loc, uint64_t V) {
1907 uint32_t Instr = read32<E>(Loc);
1908 write32<E>(Loc, (Instr & 0xffff0000) | (V & 0xffff));
1909}
1910
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001911template <class ELFT>
Rui Ueyama4a90f572016-06-16 16:28:50 +00001912void MipsTargetInfo<ELFT>::writePltHeader(uint8_t *Buf) const {
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001913 const endianness E = ELFT::TargetEndianness;
1914 write32<E>(Buf, 0x3c1c0000); // lui $28, %hi(&GOTPLT[0])
1915 write32<E>(Buf + 4, 0x8f990000); // lw $25, %lo(&GOTPLT[0])($28)
1916 write32<E>(Buf + 8, 0x279c0000); // addiu $28, $28, %lo(&GOTPLT[0])
1917 write32<E>(Buf + 12, 0x031cc023); // subu $24, $24, $28
1918 write32<E>(Buf + 16, 0x03e07825); // move $15, $31
1919 write32<E>(Buf + 20, 0x0018c082); // srl $24, $24, 2
1920 write32<E>(Buf + 24, 0x0320f809); // jalr $25
1921 write32<E>(Buf + 28, 0x2718fffe); // subu $24, $24, 2
1922 uint64_t Got = Out<ELFT>::GotPlt->getVA();
Simon Atanasyana888e672016-03-04 10:55:12 +00001923 writeMipsHi16<E>(Buf, Got);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00001924 writeMipsLo16<E>(Buf + 4, Got);
1925 writeMipsLo16<E>(Buf + 8, Got);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001926}
1927
1928template <class ELFT>
1929void MipsTargetInfo<ELFT>::writePlt(uint8_t *Buf, uint64_t GotEntryAddr,
1930 uint64_t PltEntryAddr, int32_t Index,
1931 unsigned RelOff) const {
1932 const endianness E = ELFT::TargetEndianness;
1933 write32<E>(Buf, 0x3c0f0000); // lui $15, %hi(.got.plt entry)
1934 write32<E>(Buf + 4, 0x8df90000); // l[wd] $25, %lo(.got.plt entry)($15)
1935 write32<E>(Buf + 8, 0x03200008); // jr $25
1936 write32<E>(Buf + 12, 0x25f80000); // addiu $24, $15, %lo(.got.plt entry)
Simon Atanasyana888e672016-03-04 10:55:12 +00001937 writeMipsHi16<E>(Buf, GotEntryAddr);
Simon Atanasyan0dcf5412016-03-04 10:55:24 +00001938 writeMipsLo16<E>(Buf + 4, GotEntryAddr);
1939 writeMipsLo16<E>(Buf + 12, GotEntryAddr);
Simon Atanasyan2287dc32016-02-10 19:57:19 +00001940}
1941
1942template <class ELFT>
Peter Smithfb05cd92016-07-08 16:10:27 +00001943RelExpr MipsTargetInfo<ELFT>::getThunkExpr(RelExpr Expr, uint32_t Type,
1944 const InputFile &File,
1945 const SymbolBody &S) const {
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001946 // Any MIPS PIC code function is invoked with its address in register $t9.
1947 // So if we have a branch instruction from non-PIC code to the PIC one
1948 // we cannot make the jump directly and need to create a small stubs
1949 // to save the target function address.
1950 // See page 3-38 ftp://www.linux-mips.org/pub/linux/mips/doc/ABI/mipsabi.pdf
1951 if (Type != R_MIPS_26)
Peter Smithfb05cd92016-07-08 16:10:27 +00001952 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001953 auto *F = dyn_cast<ELFFileBase<ELFT>>(&File);
1954 if (!F)
Peter Smithfb05cd92016-07-08 16:10:27 +00001955 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001956 // If current file has PIC code, LA25 stub is not required.
1957 if (F->getObj().getHeader()->e_flags & EF_MIPS_PIC)
Peter Smithfb05cd92016-07-08 16:10:27 +00001958 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001959 auto *D = dyn_cast<DefinedRegular<ELFT>>(&S);
1960 if (!D || !D->Section)
Peter Smithfb05cd92016-07-08 16:10:27 +00001961 return Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001962 // LA25 is required if target file has PIC code
1963 // or target symbol is a PIC symbol.
Peter Smithfb05cd92016-07-08 16:10:27 +00001964 const ELFFile<ELFT> &DefFile = D->Section->getFile()->getObj();
1965 bool PicFile = DefFile.getHeader()->e_flags & EF_MIPS_PIC;
1966 bool PicSym = (D->StOther & STO_MIPS_MIPS16) == STO_MIPS_PIC;
1967 return (PicFile || PicSym) ? R_THUNK_ABS : Expr;
Simon Atanasyan13f6da12016-03-31 21:26:23 +00001968}
1969
1970template <class ELFT>
Rafael Espindola666625b2016-04-01 14:36:09 +00001971uint64_t MipsTargetInfo<ELFT>::getImplicitAddend(const uint8_t *Buf,
Rafael Espindola8cc68c32016-03-30 13:18:08 +00001972 uint32_t Type) const {
1973 const endianness E = ELFT::TargetEndianness;
1974 switch (Type) {
1975 default:
1976 return 0;
1977 case R_MIPS_32:
1978 case R_MIPS_GPREL32:
1979 return read32<E>(Buf);
1980 case R_MIPS_26:
1981 // FIXME (simon): If the relocation target symbol is not a PLT entry
1982 // we should use another expression for calculation:
1983 // ((A << 2) | (P & 0xf0000000)) >> 2
Rui Ueyama727cd2f2016-06-16 17:18:25 +00001984 return SignExtend64<28>(read32<E>(Buf) << 2);
Rafael Espindola8cc68c32016-03-30 13:18:08 +00001985 case R_MIPS_GPREL16:
1986 case R_MIPS_LO16:
1987 case R_MIPS_PCLO16:
1988 case R_MIPS_TLS_DTPREL_HI16:
1989 case R_MIPS_TLS_DTPREL_LO16:
1990 case R_MIPS_TLS_TPREL_HI16:
1991 case R_MIPS_TLS_TPREL_LO16:
Rui Ueyamae517de62016-06-16 17:06:24 +00001992 return SignExtend64<16>(read32<E>(Buf));
Rafael Espindola8cc68c32016-03-30 13:18:08 +00001993 case R_MIPS_PC16:
1994 return getPcRelocAddend<E, 16, 2>(Buf);
1995 case R_MIPS_PC19_S2:
1996 return getPcRelocAddend<E, 19, 2>(Buf);
1997 case R_MIPS_PC21_S2:
1998 return getPcRelocAddend<E, 21, 2>(Buf);
1999 case R_MIPS_PC26_S2:
2000 return getPcRelocAddend<E, 26, 2>(Buf);
2001 case R_MIPS_PC32:
2002 return getPcRelocAddend<E, 32, 0>(Buf);
2003 }
2004}
2005
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002006static std::pair<uint32_t, uint64_t> calculateMips64RelChain(uint32_t Type,
2007 uint64_t Val) {
2008 // MIPS N64 ABI packs multiple relocations into the single relocation
2009 // record. In general, all up to three relocations can have arbitrary
2010 // types. In fact, Clang and GCC uses only a few combinations. For now,
2011 // we support two of them. That is allow to pass at least all LLVM
2012 // test suite cases.
2013 // <any relocation> / R_MIPS_SUB / R_MIPS_HI16 | R_MIPS_LO16
2014 // <any relocation> / R_MIPS_64 / R_MIPS_NONE
2015 // The first relocation is a 'real' relocation which is calculated
2016 // using the corresponding symbol's value. The second and the third
2017 // relocations used to modify result of the first one: extend it to
2018 // 64-bit, extract high or low part etc. For details, see part 2.9 Relocation
2019 // at the https://dmz-portal.mips.com/mw/images/8/82/007-4658-001.pdf
2020 uint32_t Type2 = (Type >> 8) & 0xff;
2021 uint32_t Type3 = (Type >> 16) & 0xff;
2022 if (Type2 == R_MIPS_NONE && Type3 == R_MIPS_NONE)
2023 return std::make_pair(Type, Val);
2024 if (Type2 == R_MIPS_64 && Type3 == R_MIPS_NONE)
2025 return std::make_pair(Type2, Val);
2026 if (Type2 == R_MIPS_SUB && (Type3 == R_MIPS_HI16 || Type3 == R_MIPS_LO16))
2027 return std::make_pair(Type3, -Val);
2028 error("unsupported relocations combination " + Twine(Type));
2029 return std::make_pair(Type & 0xff, Val);
2030}
2031
Rafael Espindola8cc68c32016-03-30 13:18:08 +00002032template <class ELFT>
Rafael Espindola22ef9562016-04-13 01:40:19 +00002033void MipsTargetInfo<ELFT>::relocateOne(uint8_t *Loc, uint32_t Type,
2034 uint64_t Val) const {
Rafael Espindolae7e57b22015-11-09 21:43:00 +00002035 const endianness E = ELFT::TargetEndianness;
Simon Atanasyana8e9cb32016-03-17 12:36:08 +00002036 // Thread pointer and DRP offsets from the start of TLS data area.
2037 // https://www.linux-mips.org/wiki/NPTL
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002038 if (Type == R_MIPS_TLS_DTPREL_HI16 || Type == R_MIPS_TLS_DTPREL_LO16)
2039 Val -= 0x8000;
2040 else if (Type == R_MIPS_TLS_TPREL_HI16 || Type == R_MIPS_TLS_TPREL_LO16)
2041 Val -= 0x7000;
2042 if (ELFT::Is64Bits)
2043 std::tie(Type, Val) = calculateMips64RelChain(Type, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002044 switch (Type) {
2045 case R_MIPS_32:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002046 case R_MIPS_GPREL32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002047 write32<E>(Loc, Val);
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002048 break;
Simon Atanasyanda83bbc2016-05-04 22:39:40 +00002049 case R_MIPS_64:
2050 write64<E>(Loc, Val);
2051 break;
Simon Atanasyan10296c22016-05-07 07:36:47 +00002052 case R_MIPS_26:
2053 write32<E>(Loc, (read32<E>(Loc) & ~0x3ffffff) | (Val >> 2));
Simon Atanasyan2287dc32016-02-10 19:57:19 +00002054 break;
Simon Atanasyanbe804552016-05-04 17:47:11 +00002055 case R_MIPS_GOT_DISP:
2056 case R_MIPS_GOT_PAGE:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002057 case R_MIPS_GOT16:
Simon Atanasyan9ac81982016-05-06 15:02:50 +00002058 case R_MIPS_GPREL16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002059 case R_MIPS_TLS_GD:
2060 case R_MIPS_TLS_LDM:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002061 checkInt<16>(Val, Type);
2062 // fallthrough
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002063 case R_MIPS_CALL16:
Simon Atanasyanbe804552016-05-04 17:47:11 +00002064 case R_MIPS_GOT_OFST:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002065 case R_MIPS_LO16:
2066 case R_MIPS_PCLO16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002067 case R_MIPS_TLS_DTPREL_LO16:
Simon Atanasyan002e2442016-06-23 15:26:31 +00002068 case R_MIPS_TLS_GOTTPREL:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002069 case R_MIPS_TLS_TPREL_LO16:
Rafael Espindola58cd5db2016-04-19 22:46:03 +00002070 writeMipsLo16<E>(Loc, Val);
Rui Ueyama7ee3cf72015-12-03 20:59:51 +00002071 break;
Simon Atanasyan3b377852016-03-04 10:55:20 +00002072 case R_MIPS_HI16:
Simon Atanasyan5b9ac412016-05-06 15:02:54 +00002073 case R_MIPS_PCHI16:
Simon Atanasyan8c8a5b52016-05-08 14:08:40 +00002074 case R_MIPS_TLS_DTPREL_HI16:
2075 case R_MIPS_TLS_TPREL_HI16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002076 writeMipsHi16<E>(Loc, Val);
Simon Atanasyan09b3e362015-12-01 21:24:45 +00002077 break;
Simon Atanasyane4361852015-12-13 06:49:14 +00002078 case R_MIPS_JALR:
2079 // Ignore this optimization relocation for now
2080 break;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002081 case R_MIPS_PC16:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002082 applyMipsPcReloc<E, 16, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002083 break;
2084 case R_MIPS_PC19_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002085 applyMipsPcReloc<E, 19, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002086 break;
2087 case R_MIPS_PC21_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002088 applyMipsPcReloc<E, 21, 2>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002089 break;
2090 case R_MIPS_PC26_S2:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002091 applyMipsPcReloc<E, 26, 2>(Loc, Type, Val);
Simon Atanasyane364e2e2016-02-04 12:31:39 +00002092 break;
2093 case R_MIPS_PC32:
Rafael Espindola22ef9562016-04-13 01:40:19 +00002094 applyMipsPcReloc<E, 32, 0>(Loc, Type, Val);
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002095 break;
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002096 default:
George Rimar57610422016-03-11 14:43:02 +00002097 fatal("unrecognized reloc " + Twine(Type));
Simon Atanasyan3b732ac2015-10-12 15:10:02 +00002098 }
2099}
Igor Kudrin15cd9ff2015-11-06 07:43:03 +00002100
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002101template <class ELFT>
Rafael Espindolab8ff59a2016-04-28 14:34:39 +00002102bool MipsTargetInfo<ELFT>::usesOnlyLowPageBits(uint32_t Type) const {
Simon Atanasyanbe804552016-05-04 17:47:11 +00002103 return Type == R_MIPS_LO16 || Type == R_MIPS_GOT_OFST;
Simon Atanasyan0fc0acf2015-12-21 17:36:40 +00002104}
Rafael Espindola01205f72015-09-22 18:19:46 +00002105}
2106}