blob: a7a8a53fa18bad514b9ae977b452231a8ae3608a [file] [log] [blame]
Chris Lattner27dd6422003-12-28 07:59:53 +00001//===-- Passes.cpp - Target independent code generation passes ------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
John Criswell482202a2003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
John Criswell482202a2003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +00009//
10// This file defines interfaces to access the target independent code
11// generation passes provided by the LLVM backend.
12//
13//===---------------------------------------------------------------------===//
14
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "llvm/CodeGen/Passes.h"
Chandler Carruth17e0bc32015-08-06 07:33:15 +000016#include "llvm/Analysis/BasicAliasAnalysis.h"
Chandler Carruth8b046a42015-08-14 02:42:20 +000017#include "llvm/Analysis/CFLAliasAnalysis.h"
Andrew Trickde401d32012-02-04 02:56:48 +000018#include "llvm/Analysis/Passes.h"
Chandler Carruth42ff4482015-08-14 02:55:50 +000019#include "llvm/Analysis/ScopedNoAliasAA.h"
Chandler Carruth1db22822015-08-14 03:33:48 +000020#include "llvm/Analysis/TypeBasedAliasAnalysis.h"
Andrew Trickde401d32012-02-04 02:56:48 +000021#include "llvm/CodeGen/MachineFunctionPass.h"
Andrew Trickde401d32012-02-04 02:56:48 +000022#include "llvm/CodeGen/RegAllocRegistry.h"
Chandler Carruthb8ddc702014-01-12 11:10:32 +000023#include "llvm/IR/IRPrintingPasses.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000024#include "llvm/IR/LegacyPassManager.h"
Chandler Carruth5ad5f152014-01-13 09:26:24 +000025#include "llvm/IR/Verifier.h"
Bob Wilsonbbd38dd2012-07-02 19:48:31 +000026#include "llvm/MC/MCAsmInfo.h"
Andrew Trickde401d32012-02-04 02:56:48 +000027#include "llvm/Support/CommandLine.h"
28#include "llvm/Support/Debug.h"
Andrew Trickb7551332012-02-04 02:56:45 +000029#include "llvm/Support/ErrorHandling.h"
Benjamin Kramer799003b2015-03-23 19:32:43 +000030#include "llvm/Support/raw_ostream.h"
Peter Collingbourne82437bf2015-06-15 21:07:11 +000031#include "llvm/Transforms/Instrumentation.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000032#include "llvm/Transforms/Scalar.h"
Saleem Abdulrasool5898e092014-11-07 21:32:08 +000033#include "llvm/Transforms/Utils/SymbolRewriter.h"
Jim Laskey95eda5b2006-08-01 14:21:23 +000034
Chris Lattner27dd6422003-12-28 07:59:53 +000035using namespace llvm;
Brian Gaeke960707c2003-11-11 22:41:34 +000036
Andrew Trickde401d32012-02-04 02:56:48 +000037static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
38 cl::desc("Disable Post Regalloc"));
39static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
40 cl::desc("Disable branch folding"));
41static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
42 cl::desc("Disable tail duplication"));
43static cl::opt<bool> DisableEarlyTailDup("disable-early-taildup", cl::Hidden,
44 cl::desc("Disable pre-register allocation tail duplication"));
Chandler Carruth4190b502012-04-16 13:49:17 +000045static cl::opt<bool> DisableBlockPlacement("disable-block-placement",
Benjamin Kramer70671b92013-03-29 17:14:24 +000046 cl::Hidden, cl::desc("Disable probability-driven block placement"));
Andrew Trickde401d32012-02-04 02:56:48 +000047static cl::opt<bool> EnableBlockPlacementStats("enable-block-placement-stats",
48 cl::Hidden, cl::desc("Collect probability-driven block placement stats"));
Andrew Trickde401d32012-02-04 02:56:48 +000049static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
50 cl::desc("Disable Stack Slot Coloring"));
51static cl::opt<bool> DisableMachineDCE("disable-machine-dce", cl::Hidden,
52 cl::desc("Disable Machine Dead Code Elimination"));
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +000053static cl::opt<bool> DisableEarlyIfConversion("disable-early-ifcvt", cl::Hidden,
54 cl::desc("Disable Early If-conversion"));
Andrew Trickde401d32012-02-04 02:56:48 +000055static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
56 cl::desc("Disable Machine LICM"));
57static cl::opt<bool> DisableMachineCSE("disable-machine-cse", cl::Hidden,
58 cl::desc("Disable Machine Common Subexpression Elimination"));
Quentin Colombet61b305e2015-05-05 17:38:16 +000059static cl::opt<cl::boolOrDefault> OptimizeRegAlloc(
60 "optimize-regalloc", cl::Hidden,
Andrew Trickd3f8fe82012-02-10 04:10:36 +000061 cl::desc("Enable optimized register allocation compilation path."));
Andrew Trickde401d32012-02-04 02:56:48 +000062static cl::opt<bool> DisablePostRAMachineLICM("disable-postra-machine-licm",
63 cl::Hidden,
64 cl::desc("Disable Machine LICM"));
65static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
66 cl::desc("Disable Machine Sinking"));
67static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
68 cl::desc("Disable Loop Strength Reduction Pass"));
Juergen Ributzkaf26beda2014-01-25 02:02:55 +000069static cl::opt<bool> DisableConstantHoisting("disable-constant-hoisting",
70 cl::Hidden, cl::desc("Disable ConstantHoisting"));
Andrew Trickde401d32012-02-04 02:56:48 +000071static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
72 cl::desc("Disable Codegen Prepare"));
73static cl::opt<bool> DisableCopyProp("disable-copyprop", cl::Hidden,
Evan Cheng63618f92012-02-20 23:28:17 +000074 cl::desc("Disable Copy Propagation pass"));
James Molloybc9fed82014-07-23 13:33:00 +000075static cl::opt<bool> DisablePartialLibcallInlining("disable-partial-libcall-inlining",
76 cl::Hidden, cl::desc("Disable Partial Libcall Inlining"));
Sanjoy Das69fad072015-06-15 18:44:27 +000077static cl::opt<bool> EnableImplicitNullChecks(
78 "enable-implicit-null-checks",
79 cl::desc("Fold null checks into faulting memory operations"),
80 cl::init(false));
Andrew Trickde401d32012-02-04 02:56:48 +000081static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
82 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
83static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
84 cl::desc("Print LLVM IR input to isel pass"));
85static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
86 cl::desc("Dump garbage collector data"));
87static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
88 cl::desc("Verify generated machine code"),
Owen Anderson21b17882015-02-04 00:02:59 +000089 cl::init(false),
90 cl::ZeroOrMore);
91
Bob Wilson33e51882012-05-30 00:17:12 +000092static cl::opt<std::string>
93PrintMachineInstrs("print-machineinstrs", cl::ValueOptional,
94 cl::desc("Print machine instrs"),
95 cl::value_desc("pass-name"), cl::init("option-unspecified"));
Andrew Trickde401d32012-02-04 02:56:48 +000096
Andrew Trick17080b92013-12-28 21:56:51 +000097// Temporary option to allow experimenting with MachineScheduler as a post-RA
98// scheduler. Targets can "properly" enable this with
Andrew Trick8d2ee372014-06-04 07:06:27 +000099// substitutePass(&PostRASchedulerID, &PostMachineSchedulerID); Ideally it
100// wouldn't be part of the standard pass pipeline, and the target would just add
101// a PostRA scheduling pass wherever it wants.
Andrew Trick17080b92013-12-28 21:56:51 +0000102static cl::opt<bool> MISchedPostRA("misched-postra", cl::Hidden,
103 cl::desc("Run MachineScheduler post regalloc (independent of preRA sched)"));
104
Cameron Zwarich71f0acb2013-02-10 06:42:34 +0000105// Experimental option to run live interval analysis early.
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000106static cl::opt<bool> EarlyLiveIntervals("early-live-intervals", cl::Hidden,
107 cl::desc("Run live interval analysis earlier in the pipeline"));
108
Hal Finkel445dda52014-09-02 22:12:54 +0000109static cl::opt<bool> UseCFLAA("use-cfl-aa-in-codegen",
110 cl::init(false), cl::Hidden,
111 cl::desc("Enable the new, experimental CFL alias analysis in CodeGen"));
112
Andrew Tricke9a951c2012-02-15 03:21:51 +0000113/// Allow standard passes to be disabled by command line options. This supports
114/// simple binary flags that either suppress the pass or do nothing.
115/// i.e. -disable-mypass=false has no effect.
116/// These should be converted to boolOrDefault in order to use applyOverride.
Andrew Tricke2203232013-04-10 01:06:56 +0000117static IdentifyingPassPtr applyDisable(IdentifyingPassPtr PassID,
118 bool Override) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000119 if (Override)
Andrew Tricke2203232013-04-10 01:06:56 +0000120 return IdentifyingPassPtr();
Bob Wilsonb9b69362012-07-02 19:48:37 +0000121 return PassID;
Andrew Tricke9a951c2012-02-15 03:21:51 +0000122}
123
Andrew Tricke9a951c2012-02-15 03:21:51 +0000124/// Allow standard passes to be disabled by the command line, regardless of who
125/// is adding the pass.
126///
127/// StandardID is the pass identified in the standard pass pipeline and provided
128/// to addPass(). It may be a target-specific ID in the case that the target
129/// directly adds its own pass, but in that case we harmlessly fall through.
130///
131/// TargetID is the pass that the target has configured to override StandardID.
132///
133/// StandardID may be a pseudo ID. In that case TargetID is the name of the real
134/// pass to run. This allows multiple options to control a single pass depending
135/// on where in the pipeline that pass is added.
Andrew Tricke2203232013-04-10 01:06:56 +0000136static IdentifyingPassPtr overridePass(AnalysisID StandardID,
137 IdentifyingPassPtr TargetID) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000138 if (StandardID == &PostRASchedulerID)
139 return applyDisable(TargetID, DisablePostRA);
140
141 if (StandardID == &BranchFolderPassID)
142 return applyDisable(TargetID, DisableBranchFold);
143
144 if (StandardID == &TailDuplicateID)
145 return applyDisable(TargetID, DisableTailDuplicate);
146
147 if (StandardID == &TargetPassConfig::EarlyTailDuplicateID)
148 return applyDisable(TargetID, DisableEarlyTailDup);
149
150 if (StandardID == &MachineBlockPlacementID)
Benjamin Kramer70671b92013-03-29 17:14:24 +0000151 return applyDisable(TargetID, DisableBlockPlacement);
Andrew Tricke9a951c2012-02-15 03:21:51 +0000152
153 if (StandardID == &StackSlotColoringID)
154 return applyDisable(TargetID, DisableSSC);
155
156 if (StandardID == &DeadMachineInstructionElimID)
157 return applyDisable(TargetID, DisableMachineDCE);
158
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000159 if (StandardID == &EarlyIfConverterID)
Jakob Stoklund Olesen0f6e8bb2012-10-03 00:51:32 +0000160 return applyDisable(TargetID, DisableEarlyIfConversion);
Jakob Stoklund Olesenf8a63a12012-07-04 00:09:54 +0000161
Andrew Tricke9a951c2012-02-15 03:21:51 +0000162 if (StandardID == &MachineLICMID)
163 return applyDisable(TargetID, DisableMachineLICM);
164
165 if (StandardID == &MachineCSEID)
166 return applyDisable(TargetID, DisableMachineCSE);
167
Andrew Tricke9a951c2012-02-15 03:21:51 +0000168 if (StandardID == &TargetPassConfig::PostRAMachineLICMID)
169 return applyDisable(TargetID, DisablePostRAMachineLICM);
170
171 if (StandardID == &MachineSinkingID)
172 return applyDisable(TargetID, DisableMachineSink);
173
174 if (StandardID == &MachineCopyPropagationID)
175 return applyDisable(TargetID, DisableCopyProp);
176
177 return TargetID;
178}
179
Jim Laskey29e635d2006-08-02 12:30:23 +0000180//===---------------------------------------------------------------------===//
Andrew Trickb7551332012-02-04 02:56:45 +0000181/// TargetPassConfig
182//===---------------------------------------------------------------------===//
183
184INITIALIZE_PASS(TargetPassConfig, "targetpassconfig",
185 "Target Pass Configuration", false, false)
186char TargetPassConfig::ID = 0;
187
Andrew Tricke9a951c2012-02-15 03:21:51 +0000188// Pseudo Pass IDs.
189char TargetPassConfig::EarlyTailDuplicateID = 0;
190char TargetPassConfig::PostRAMachineLICMID = 0;
191
Justin Bogner468c9982015-10-08 00:36:22 +0000192namespace {
193struct InsertedPass {
194 AnalysisID TargetPassID;
195 IdentifyingPassPtr InsertedPassID;
196 bool VerifyAfter;
197 bool PrintAfter;
198
199 InsertedPass(AnalysisID TargetPassID, IdentifyingPassPtr InsertedPassID,
200 bool VerifyAfter, bool PrintAfter)
201 : TargetPassID(TargetPassID), InsertedPassID(InsertedPassID),
202 VerifyAfter(VerifyAfter), PrintAfter(PrintAfter) {}
203
204 Pass *getInsertedPass() const {
205 assert(InsertedPassID.isValid() && "Illegal Pass ID!");
206 if (InsertedPassID.isInstance())
207 return InsertedPassID.getInstance();
208 Pass *NP = Pass::createPass(InsertedPassID.getID());
209 assert(NP && "Pass ID not registered");
210 return NP;
211 }
212};
213}
214
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000215namespace llvm {
216class PassConfigImpl {
217public:
218 // List of passes explicitly substituted by this target. Normally this is
219 // empty, but it is a convenient way to suppress or replace specific passes
220 // that are part of a standard pass pipeline without overridding the entire
221 // pipeline. This mechanism allows target options to inherit a standard pass's
222 // user interface. For example, a target may disable a standard pass by
Bob Wilsonb9b69362012-07-02 19:48:37 +0000223 // default by substituting a pass ID of zero, and the user may still enable
224 // that standard pass with an explicit command line option.
Andrew Tricke2203232013-04-10 01:06:56 +0000225 DenseMap<AnalysisID,IdentifyingPassPtr> TargetPasses;
Bob Wilson33e51882012-05-30 00:17:12 +0000226
227 /// Store the pairs of <AnalysisID, AnalysisID> of which the second pass
228 /// is inserted after each instance of the first one.
Justin Bogner468c9982015-10-08 00:36:22 +0000229 SmallVector<InsertedPass, 4> InsertedPasses;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000230};
231} // namespace llvm
232
Andrew Trickb7551332012-02-04 02:56:45 +0000233// Out of line virtual method.
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000234TargetPassConfig::~TargetPassConfig() {
235 delete Impl;
236}
Andrew Trickb7551332012-02-04 02:56:45 +0000237
Andrew Trick58648e42012-02-08 21:22:48 +0000238// Out of line constructor provides default values for pass options and
239// registers all common codegen passes.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000240TargetPassConfig::TargetPassConfig(TargetMachine *tm, PassManagerBase &pm)
Alex Lorenze2d75232015-07-06 17:44:26 +0000241 : ImmutablePass(ID), PM(&pm), StartBefore(nullptr), StartAfter(nullptr),
242 StopAfter(nullptr), Started(true), Stopped(false),
243 AddingMachinePasses(false), TM(tm), Impl(nullptr), Initialized(false),
Kit Bartond3cc1672015-08-31 18:26:45 +0000244 DisableVerify(false), EnableTailMerge(true) {
Andrew Trickdd37d522012-02-08 21:22:39 +0000245
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000246 Impl = new PassConfigImpl();
247
Andrew Trickb7551332012-02-04 02:56:45 +0000248 // Register all target independent codegen passes to activate their PassIDs,
249 // including this pass itself.
250 initializeCodeGen(*PassRegistry::getPassRegistry());
Andrew Tricke9a951c2012-02-15 03:21:51 +0000251
Chandler Carruth7b560d42015-09-09 17:55:00 +0000252 // Also register alias analysis passes required by codegen passes.
253 initializeBasicAAWrapperPassPass(*PassRegistry::getPassRegistry());
254 initializeAAResultsWrapperPassPass(*PassRegistry::getPassRegistry());
255
Andrew Tricke9a951c2012-02-15 03:21:51 +0000256 // Substitute Pseudo Pass IDs for real ones.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000257 substitutePass(&EarlyTailDuplicateID, &TailDuplicateID);
258 substitutePass(&PostRAMachineLICMID, &MachineLICMID);
Andrew Trickb7551332012-02-04 02:56:45 +0000259}
260
Bob Wilson33e51882012-05-30 00:17:12 +0000261/// Insert InsertedPassID pass after TargetPassID.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000262void TargetPassConfig::insertPass(AnalysisID TargetPassID,
Justin Bogner468c9982015-10-08 00:36:22 +0000263 IdentifyingPassPtr InsertedPassID,
264 bool VerifyAfter, bool PrintAfter) {
Benjamin Kramere7c45bc2013-04-11 11:57:01 +0000265 assert(((!InsertedPassID.isInstance() &&
266 TargetPassID != InsertedPassID.getID()) ||
267 (InsertedPassID.isInstance() &&
268 TargetPassID != InsertedPassID.getInstance()->getPassID())) &&
Andrew Tricke2203232013-04-10 01:06:56 +0000269 "Insert a pass after itself!");
Justin Bogner468c9982015-10-08 00:36:22 +0000270 Impl->InsertedPasses.emplace_back(TargetPassID, InsertedPassID, VerifyAfter,
271 PrintAfter);
Bob Wilson33e51882012-05-30 00:17:12 +0000272}
273
Andrew Trickb7551332012-02-04 02:56:45 +0000274/// createPassConfig - Create a pass configuration object to be used by
275/// addPassToEmitX methods for generating a pipeline of CodeGen passes.
276///
277/// Targets may override this to extend TargetPassConfig.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000278TargetPassConfig *LLVMTargetMachine::createPassConfig(PassManagerBase &PM) {
279 return new TargetPassConfig(this, PM);
Andrew Trickb7551332012-02-04 02:56:45 +0000280}
281
282TargetPassConfig::TargetPassConfig()
Craig Topperc0196b12014-04-14 00:51:57 +0000283 : ImmutablePass(ID), PM(nullptr) {
Andrew Trickb7551332012-02-04 02:56:45 +0000284 llvm_unreachable("TargetPassConfig should not be constructed on-the-fly");
285}
286
Andrew Trickdd37d522012-02-08 21:22:39 +0000287// Helper to verify the analysis is really immutable.
288void TargetPassConfig::setOpt(bool &Opt, bool Val) {
289 assert(!Initialized && "PassConfig is immutable");
290 Opt = Val;
291}
292
Bob Wilsonb9b69362012-07-02 19:48:37 +0000293void TargetPassConfig::substitutePass(AnalysisID StandardID,
Andrew Tricke2203232013-04-10 01:06:56 +0000294 IdentifyingPassPtr TargetID) {
Bob Wilsonb9b69362012-07-02 19:48:37 +0000295 Impl->TargetPasses[StandardID] = TargetID;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000296}
Andrew Trickee874db2012-02-11 07:11:32 +0000297
Andrew Tricke2203232013-04-10 01:06:56 +0000298IdentifyingPassPtr TargetPassConfig::getPassSubstitution(AnalysisID ID) const {
299 DenseMap<AnalysisID, IdentifyingPassPtr>::const_iterator
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000300 I = Impl->TargetPasses.find(ID);
301 if (I == Impl->TargetPasses.end())
302 return ID;
303 return I->second;
304}
305
Bob Wilsoncac3b902012-07-02 19:48:45 +0000306/// Add a pass to the PassManager if that pass is supposed to be run. If the
307/// Started/Stopped flags indicate either that the compilation should start at
308/// a later pass or that it should stop after an earlier pass, then do not add
309/// the pass. Finally, compare the current pass against the StartAfter
310/// and StopAfter options and change the Started/Stopped flags accordingly.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000311void TargetPassConfig::addPass(Pass *P, bool verifyAfter, bool printAfter) {
Bob Wilsona3f9fa72012-07-02 19:48:39 +0000312 assert(!Initialized && "PassConfig is immutable");
313
Chandler Carruth34263a02012-07-02 22:56:41 +0000314 // Cache the Pass ID here in case the pass manager finds this pass is
315 // redundant with ones already scheduled / available, and deletes it.
316 // Fundamentally, once we add the pass to the manager, we no longer own it
317 // and shouldn't reference it.
318 AnalysisID PassID = P->getPassID();
319
Alex Lorenze2d75232015-07-06 17:44:26 +0000320 if (StartBefore == PassID)
321 Started = true;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000322 if (Started && !Stopped) {
323 std::string Banner;
324 // Construct banner message before PM->add() as that may delete the pass.
325 if (AddingMachinePasses && (printAfter || verifyAfter))
326 Banner = std::string("After ") + std::string(P->getPassName());
Bob Wilsoncac3b902012-07-02 19:48:45 +0000327 PM->add(P);
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000328 if (AddingMachinePasses) {
329 if (printAfter)
330 addPrintPass(Banner);
331 if (verifyAfter)
332 addVerifyPass(Banner);
333 }
Akira Hatanakac100c562015-06-05 21:58:14 +0000334
335 // Add the passes after the pass P if there is any.
Justin Bogner468c9982015-10-08 00:36:22 +0000336 for (auto IP : Impl->InsertedPasses) {
337 if (IP.TargetPassID == PassID)
338 addPass(IP.getInsertedPass(), IP.VerifyAfter, IP.PrintAfter);
Akira Hatanakac100c562015-06-05 21:58:14 +0000339 }
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000340 } else {
Benjamin Kramer483b9fb2013-08-05 11:11:11 +0000341 delete P;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000342 }
Chandler Carruth34263a02012-07-02 22:56:41 +0000343 if (StopAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000344 Stopped = true;
Chandler Carruth34263a02012-07-02 22:56:41 +0000345 if (StartAfter == PassID)
Bob Wilsoncac3b902012-07-02 19:48:45 +0000346 Started = true;
347 if (Stopped && !Started)
348 report_fatal_error("Cannot stop compilation after pass that is not run");
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000349}
350
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000351/// Add a CodeGen pass at this point in the pipeline after checking for target
352/// and command line overrides.
Andrew Tricke2203232013-04-10 01:06:56 +0000353///
354/// addPass cannot return a pointer to the pass instance because is internal the
355/// PassManager and the instance we create here may already be freed.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000356AnalysisID TargetPassConfig::addPass(AnalysisID PassID, bool verifyAfter,
357 bool printAfter) {
Andrew Tricke2203232013-04-10 01:06:56 +0000358 IdentifyingPassPtr TargetID = getPassSubstitution(PassID);
359 IdentifyingPassPtr FinalPtr = overridePass(PassID, TargetID);
360 if (!FinalPtr.isValid())
Craig Topperc0196b12014-04-14 00:51:57 +0000361 return nullptr;
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000362
Andrew Tricke2203232013-04-10 01:06:56 +0000363 Pass *P;
364 if (FinalPtr.isInstance())
365 P = FinalPtr.getInstance();
366 else {
367 P = Pass::createPass(FinalPtr.getID());
368 if (!P)
369 llvm_unreachable("Pass ID not registered");
370 }
371 AnalysisID FinalID = P->getPassID();
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000372 addPass(P, verifyAfter, printAfter); // Ends the lifetime of P.
Andrew Tricke2203232013-04-10 01:06:56 +0000373
Andrew Trickc9ce9d22012-02-15 03:21:47 +0000374 return FinalID;
Andrew Trickf8ea1082012-02-04 02:56:59 +0000375}
Andrew Trickde401d32012-02-04 02:56:48 +0000376
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000377void TargetPassConfig::printAndVerify(const std::string &Banner) {
378 addPrintPass(Banner);
379 addVerifyPass(Banner);
380}
Matthias Brauna7c82a92014-12-11 19:42:05 +0000381
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000382void TargetPassConfig::addPrintPass(const std::string &Banner) {
383 if (TM->shouldPrintMachineCode())
384 PM->add(createMachineFunctionPrinterPass(dbgs(), Banner));
385}
386
387void TargetPassConfig::addVerifyPass(const std::string &Banner) {
Andrew Trickde401d32012-02-04 02:56:48 +0000388 if (VerifyMachineCode)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000389 PM->add(createMachineVerifierPass(Banner));
Andrew Trickde401d32012-02-04 02:56:48 +0000390}
391
Andrew Trickf8ea1082012-02-04 02:56:59 +0000392/// Add common target configurable passes that perform LLVM IR to IR transforms
393/// following machine independent optimization.
394void TargetPassConfig::addIRPasses() {
Andrew Trickde401d32012-02-04 02:56:48 +0000395 // Basic AliasAnalysis support.
396 // Add TypeBasedAliasAnalysis before BasicAliasAnalysis so that
397 // BasicAliasAnalysis wins if they disagree. This is intended to help
398 // support "obvious" type-punning idioms.
Hal Finkel445dda52014-09-02 22:12:54 +0000399 if (UseCFLAA)
Chandler Carruth7b560d42015-09-09 17:55:00 +0000400 addPass(createCFLAAWrapperPass());
401 addPass(createTypeBasedAAWrapperPass());
402 addPass(createScopedNoAliasAAWrapperPass());
403 addPass(createBasicAAWrapperPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000404
405 // Before running any passes, run the verifier to determine if the input
406 // coming from the front-end and/or optimizer is valid.
Duncan P. N. Exon Smithab58a562015-03-19 22:24:17 +0000407 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000408 addPass(createVerifierPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000409
410 // Run loop strength reduction before anything else.
411 if (getOptLevel() != CodeGenOpt::None && !DisableLSR) {
Chandler Carruth26c59fa2013-01-07 14:41:08 +0000412 addPass(createLoopStrengthReducePass());
Andrew Trickde401d32012-02-04 02:56:48 +0000413 if (PrintLSR)
Chandler Carruth9d805132014-01-12 11:30:46 +0000414 addPass(createPrintFunctionPass(dbgs(), "\n\n*** Code after LSR ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000415 }
416
Philip Reames23cf2e22015-01-28 19:28:03 +0000417 // Run GC lowering passes for builtin collectors
418 // TODO: add a pass insertion point here
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000419 addPass(createGCLoweringPass());
Philip Reames23cf2e22015-01-28 19:28:03 +0000420 addPass(createShadowStackGCLoweringPass());
Andrew Trickde401d32012-02-04 02:56:48 +0000421
422 // Make sure that no unreachable blocks are instruction selected.
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000423 addPass(createUnreachableBlockEliminationPass());
Juergen Ributzkaf26beda2014-01-25 02:02:55 +0000424
425 // Prepare expensive constants for SelectionDAG.
426 if (getOptLevel() != CodeGenOpt::None && !DisableConstantHoisting)
427 addPass(createConstantHoistingPass());
James Molloybc9fed82014-07-23 13:33:00 +0000428
429 if (getOptLevel() != CodeGenOpt::None && !DisablePartialLibcallInlining)
430 addPass(createPartiallyInlineLibCallsPass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000431}
432
433/// Turn exception handling constructs into something the code generators can
434/// handle.
435void TargetPassConfig::addPassesToHandleExceptions() {
436 switch (TM->getMCAsmInfo()->getExceptionHandlingType()) {
437 case ExceptionHandling::SjLj:
438 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
439 // Dwarf EH prepare needs to be run after SjLj prepare. Otherwise,
440 // catch info can get misplaced when a selector ends up more than one block
441 // removed from the parent invoke(s). This could happen when a landing
442 // pad is shared by multiple invokes and is also a target of a normal
443 // edge from elsewhere.
Mehdi Aminif50daed2015-07-08 01:00:31 +0000444 addPass(createSjLjEHPreparePass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000445 // FALLTHROUGH
446 case ExceptionHandling::DwarfCFI:
447 case ExceptionHandling::ARM:
Bill Wendlingafc10362013-06-19 20:51:24 +0000448 addPass(createDwarfEHPass(TM));
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000449 break;
Reid Kleckner1185fce2015-01-29 00:41:44 +0000450 case ExceptionHandling::WinEH:
Reid Kleckner47c8e7a2015-03-12 00:36:20 +0000451 // We support using both GCC-style and MSVC-style exceptions on Windows, so
452 // add both preparation passes. Each pass will only actually run if it
453 // recognizes the personality function.
Reid Kleckner1185fce2015-01-29 00:41:44 +0000454 addPass(createWinEHPass(TM));
Reid Kleckner47c8e7a2015-03-12 00:36:20 +0000455 addPass(createDwarfEHPass(TM));
Reid Kleckner1185fce2015-01-29 00:41:44 +0000456 break;
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000457 case ExceptionHandling::None:
Mark Seabornb6118c52014-03-20 19:54:47 +0000458 addPass(createLowerInvokePass());
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000459
460 // The lower invoke pass may create unreachable code. Remove it.
461 addPass(createUnreachableBlockEliminationPass());
462 break;
463 }
Andrew Trickf8ea1082012-02-04 02:56:59 +0000464}
Andrew Trickde401d32012-02-04 02:56:48 +0000465
Bill Wendlingc786b312012-11-30 22:08:55 +0000466/// Add pass to prepare the LLVM IR for code generation. This should be done
467/// before exception handling preparation passes.
468void TargetPassConfig::addCodeGenPrepare() {
469 if (getOptLevel() != CodeGenOpt::None && !DisableCGP)
Bill Wendling7a639ea2013-06-19 21:07:11 +0000470 addPass(createCodeGenPreparePass(TM));
Saleem Abdulrasoold2c5d7f2014-11-08 00:00:50 +0000471 addPass(createRewriteSymbolsPass());
Bill Wendlingc786b312012-11-30 22:08:55 +0000472}
473
Andrew Trickf8ea1082012-02-04 02:56:59 +0000474/// Add common passes that perform LLVM IR to IR transforms in preparation for
475/// instruction selection.
476void TargetPassConfig::addISelPrepare() {
Andrew Trickde401d32012-02-04 02:56:48 +0000477 addPreISel();
478
Peter Collingbourne82437bf2015-06-15 21:07:11 +0000479 // Add both the safe stack and the stack protection passes: each of them will
480 // only protect functions that have corresponding attributes.
Evgeniy Stepanova2002b02015-09-23 18:07:56 +0000481 addPass(createSafeStackPass(TM));
Josh Magee22b8ba22013-12-19 03:17:11 +0000482 addPass(createStackProtectorPass(TM));
483
Andrew Trickde401d32012-02-04 02:56:48 +0000484 if (PrintISelInput)
Chandler Carruth9d805132014-01-12 11:30:46 +0000485 addPass(createPrintFunctionPass(
486 dbgs(), "\n\n*** Final LLVM Code input to ISel ***\n"));
Andrew Trickde401d32012-02-04 02:56:48 +0000487
488 // All passes which modify the LLVM IR are now complete; run the verifier
489 // to ensure that the IR is valid.
490 if (!DisableVerify)
Bob Wilsonbbd38dd2012-07-02 19:48:31 +0000491 addPass(createVerifierPass());
Andrew Trickf8ea1082012-02-04 02:56:59 +0000492}
Andrew Trickde401d32012-02-04 02:56:48 +0000493
Andrew Trickf5426752012-02-09 00:40:55 +0000494/// Add the complete set of target-independent postISel code generator passes.
495///
496/// This can be read as the standard order of major LLVM CodeGen stages. Stages
497/// with nontrivial configuration or multiple passes are broken out below in
498/// add%Stage routines.
499///
500/// Any TargetPassConfig::addXX routine may be overriden by the Target. The
501/// addPre/Post methods with empty header implementations allow injecting
502/// target-specific fixups just before or after major stages. Additionally,
503/// targets have the flexibility to change pass order within a stage by
504/// overriding default implementation of add%Stage routines below. Each
505/// technique has maintainability tradeoffs because alternate pass orders are
506/// not well supported. addPre/Post works better if the target pass is easily
507/// tied to a common pass. But if it has subtle dependencies on multiple passes,
Andrew Trick09fc1bb2012-02-10 07:08:25 +0000508/// the target should override the stage instead.
Andrew Trickf5426752012-02-09 00:40:55 +0000509///
510/// TODO: We could use a single addPre/Post(ID) hook to allow pass injection
511/// before/after any target-independent pass. But it's currently overkill.
Andrew Trickf8ea1082012-02-04 02:56:59 +0000512void TargetPassConfig::addMachinePasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000513 AddingMachinePasses = true;
514
Bob Wilson33e51882012-05-30 00:17:12 +0000515 // Insert a machine instr printer pass after the specified pass.
516 // If -print-machineinstrs specified, print machineinstrs after all passes.
517 if (StringRef(PrintMachineInstrs.getValue()).equals(""))
518 TM->Options.PrintMachineCode = true;
519 else if (!StringRef(PrintMachineInstrs.getValue())
520 .equals("option-unspecified")) {
521 const PassRegistry *PR = PassRegistry::getPassRegistry();
522 const PassInfo *TPI = PR->getPassInfo(PrintMachineInstrs.getValue());
Akira Hatanaka7ba78302014-12-13 04:52:04 +0000523 const PassInfo *IPI = PR->getPassInfo(StringRef("machineinstr-printer"));
Bob Wilson33e51882012-05-30 00:17:12 +0000524 assert (TPI && IPI && "Pass ID not registered!");
Roman Divackyad06cee2012-09-05 22:26:57 +0000525 const char *TID = (const char *)(TPI->getTypeInfo());
526 const char *IID = (const char *)(IPI->getTypeInfo());
Bob Wilsonb9b69362012-07-02 19:48:37 +0000527 insertPass(TID, IID);
Bob Wilson33e51882012-05-30 00:17:12 +0000528 }
529
Jakob Stoklund Olesen29506f52012-07-04 19:28:27 +0000530 // Print the instruction selected machine code...
531 printAndVerify("After Instruction Selection");
532
Andrew Trickde401d32012-02-04 02:56:48 +0000533 // Expand pseudo-instructions emitted by ISel.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000534 addPass(&ExpandISelPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000535
Andrew Trickf5426752012-02-09 00:40:55 +0000536 // Add passes that optimize machine instructions in SSA form.
Andrew Trickde401d32012-02-04 02:56:48 +0000537 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trickf5426752012-02-09 00:40:55 +0000538 addMachineSSAOptimization();
Craig Topper36f29122012-11-19 00:11:50 +0000539 } else {
Andrew Trickf5426752012-02-09 00:40:55 +0000540 // If the target requests it, assign local variables to stack slots relative
541 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000542 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickde401d32012-02-04 02:56:48 +0000543 }
544
545 // Run pre-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000546 addPreRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000547
Andrew Trickf5426752012-02-09 00:40:55 +0000548 // Run register allocation and passes that are tightly coupled with it,
549 // including phi elimination and scheduling.
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000550 if (getOptimizeRegAlloc())
551 addOptimizedRegAlloc(createRegAllocPass(true));
552 else
553 addFastRegAlloc(createRegAllocPass(false));
Andrew Trickde401d32012-02-04 02:56:48 +0000554
555 // Run post-ra passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000556 addPostRegAlloc();
Andrew Trickde401d32012-02-04 02:56:48 +0000557
558 // Insert prolog/epilog code. Eliminate abstract frame index references...
Kit Bartond3cc1672015-08-31 18:26:45 +0000559 if (getOptLevel() != CodeGenOpt::None)
Kit Bartonae78d532015-08-14 16:54:32 +0000560 addPass(&ShrinkWrapID);
Kit Bartond3cc1672015-08-31 18:26:45 +0000561
Bob Wilsonb9b69362012-07-02 19:48:37 +0000562 addPass(&PrologEpilogCodeInserterID);
Andrew Trickde401d32012-02-04 02:56:48 +0000563
Andrew Trickf5426752012-02-09 00:40:55 +0000564 /// Add passes that optimize machine instructions after register allocation.
565 if (getOptLevel() != CodeGenOpt::None)
566 addMachineLateOptimization();
Andrew Trickde401d32012-02-04 02:56:48 +0000567
568 // Expand pseudo instructions before second scheduling pass.
Bob Wilsonb9b69362012-07-02 19:48:37 +0000569 addPass(&ExpandPostRAPseudosID);
Andrew Trickde401d32012-02-04 02:56:48 +0000570
571 // Run pre-sched2 passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000572 addPreSched2();
Andrew Trickde401d32012-02-04 02:56:48 +0000573
Sanjoy Das69fad072015-06-15 18:44:27 +0000574 if (EnableImplicitNullChecks)
575 addPass(&ImplicitNullChecksID);
576
Andrew Trickde401d32012-02-04 02:56:48 +0000577 // Second pass scheduler.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000578 if (getOptLevel() != CodeGenOpt::None) {
Andrew Trick17080b92013-12-28 21:56:51 +0000579 if (MISchedPostRA)
580 addPass(&PostMachineSchedulerID);
581 else
582 addPass(&PostRASchedulerID);
Andrew Trickde401d32012-02-04 02:56:48 +0000583 }
584
Andrew Trickf5426752012-02-09 00:40:55 +0000585 // GC
Evan Cheng59421ae2012-12-21 02:57:04 +0000586 if (addGCPasses()) {
587 if (PrintGCInfo)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000588 addPass(createGCInfoPrinter(dbgs()), false, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000589 }
Andrew Trickde401d32012-02-04 02:56:48 +0000590
Andrew Trickf5426752012-02-09 00:40:55 +0000591 // Basic block placement.
Andrew Tricke9a951c2012-02-15 03:21:51 +0000592 if (getOptLevel() != CodeGenOpt::None)
Andrew Trickf5426752012-02-09 00:40:55 +0000593 addBlockPlacement();
Andrew Trickde401d32012-02-04 02:56:48 +0000594
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000595 addPreEmitPass();
Juergen Ributzkae8294752013-12-14 06:53:06 +0000596
David Majnemer97890232015-09-17 20:45:18 +0000597 addPass(&FuncletLayoutID, false);
598
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000599 addPass(&StackMapLivenessID, false);
600
601 AddingMachinePasses = false;
Andrew Trickde401d32012-02-04 02:56:48 +0000602}
603
Andrew Trickf5426752012-02-09 00:40:55 +0000604/// Add passes that optimize machine instructions in SSA form.
605void TargetPassConfig::addMachineSSAOptimization() {
606 // Pre-ra tail duplication.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000607 addPass(&EarlyTailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000608
609 // Optimize PHIs before DCE: removing dead PHI cycles may make more
610 // instructions dead.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000611 addPass(&OptimizePHIsID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000612
Nadav Rotem7c277da2012-09-06 09:17:37 +0000613 // This pass merges large allocas. StackSlotColoring is a different pass
614 // which merges spill slots.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000615 addPass(&StackColoringID, false);
Nadav Rotem7c277da2012-09-06 09:17:37 +0000616
Andrew Trickf5426752012-02-09 00:40:55 +0000617 // If the target requests it, assign local variables to stack slots relative
618 // to one another and simplify frame index references where possible.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000619 addPass(&LocalStackSlotAllocationID, false);
Andrew Trickf5426752012-02-09 00:40:55 +0000620
621 // With optimization, dead code should already be eliminated. However
622 // there is one known exception: lowered code for arguments that are only
623 // used by tail calls, where the tail calls reuse the incoming stack
624 // arguments directly (see t11 in test/CodeGen/X86/sibcall.ll).
Bob Wilsonb9b69362012-07-02 19:48:37 +0000625 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000626
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000627 // Allow targets to insert passes that improve instruction level parallelism,
628 // like if-conversion. Such passes will typically need dominator trees and
629 // loop info, just like LICM and CSE below.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000630 addILPOpts();
Jakob Stoklund Olesen213a2f82013-01-17 00:58:38 +0000631
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000632 addPass(&MachineLICMID, false);
633 addPass(&MachineCSEID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000634 addPass(&MachineSinkingID);
Andrew Trickf5426752012-02-09 00:40:55 +0000635
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000636 addPass(&PeepholeOptimizerID, false);
Quentin Colombet03e43f82014-08-20 17:41:48 +0000637 // Clean-up the dead code that may have been generated by peephole
638 // rewriting.
639 addPass(&DeadMachineInstructionElimID);
Andrew Trickf5426752012-02-09 00:40:55 +0000640}
641
Andrew Trickb7551332012-02-04 02:56:45 +0000642//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000643/// Register Allocation Pass Configuration
Jim Laskey29e635d2006-08-02 12:30:23 +0000644//===---------------------------------------------------------------------===//
Andrew Trickf5426752012-02-09 00:40:55 +0000645
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000646bool TargetPassConfig::getOptimizeRegAlloc() const {
647 switch (OptimizeRegAlloc) {
648 case cl::BOU_UNSET: return getOptLevel() != CodeGenOpt::None;
649 case cl::BOU_TRUE: return true;
650 case cl::BOU_FALSE: return false;
651 }
652 llvm_unreachable("Invalid optimize-regalloc state");
653}
654
Andrew Trickf5426752012-02-09 00:40:55 +0000655/// RegisterRegAlloc's global Registry tracks allocator registration.
Jim Laskey29e635d2006-08-02 12:30:23 +0000656MachinePassRegistry RegisterRegAlloc::Registry;
657
Andrew Trickf5426752012-02-09 00:40:55 +0000658/// A dummy default pass factory indicates whether the register allocator is
659/// overridden on the command line.
Craig Topperc0196b12014-04-14 00:51:57 +0000660static FunctionPass *useDefaultRegisterAllocator() { return nullptr; }
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000661static RegisterRegAlloc
662defaultRegAlloc("default",
663 "pick register allocator based on -O option",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000664 useDefaultRegisterAllocator);
Jim Laskey29e635d2006-08-02 12:30:23 +0000665
Andrew Trickf5426752012-02-09 00:40:55 +0000666/// -regalloc=... command line option.
Dan Gohmand78c4002008-05-13 00:00:25 +0000667static cl::opt<RegisterRegAlloc::FunctionPassCtor, false,
668 RegisterPassParser<RegisterRegAlloc> >
669RegAlloc("regalloc",
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000670 cl::init(&useDefaultRegisterAllocator),
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000671 cl::desc("Register allocator to use"));
Alkis Evlogimenos5facafa2003-10-02 16:57:49 +0000672
Jim Laskey29e635d2006-08-02 12:30:23 +0000673
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000674/// Instantiate the default register allocator pass for this target for either
675/// the optimized or unoptimized allocation path. This will be added to the pass
676/// manager by addFastRegAlloc in the unoptimized case or addOptimizedRegAlloc
677/// in the optimized case.
678///
679/// A target that uses the standard regalloc pass order for fast or optimized
680/// allocation may still override this for per-target regalloc
681/// selection. But -regalloc=... always takes precedence.
682FunctionPass *TargetPassConfig::createTargetRegisterAllocator(bool Optimized) {
683 if (Optimized)
684 return createGreedyRegisterAllocator();
685 else
686 return createFastRegisterAllocator();
687}
688
689/// Find and instantiate the register allocation pass requested by this target
690/// at the current optimization level. Different register allocators are
691/// defined as separate passes because they may require different analysis.
692///
693/// This helper ensures that the regalloc= option is always available,
694/// even for targets that override the default allocator.
695///
696/// FIXME: When MachinePassRegistry register pass IDs instead of function ptrs,
697/// this can be folded into addPass.
698FunctionPass *TargetPassConfig::createRegAllocPass(bool Optimized) {
Jim Laskey03593f72006-08-01 18:29:48 +0000699 RegisterRegAlloc::FunctionPassCtor Ctor = RegisterRegAlloc::getDefault();
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000700
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000701 // Initialize the global default.
Jim Laskey95eda5b2006-08-01 14:21:23 +0000702 if (!Ctor) {
Jim Laskey29e635d2006-08-02 12:30:23 +0000703 Ctor = RegAlloc;
704 RegisterRegAlloc::setDefault(RegAlloc);
Jim Laskey95eda5b2006-08-01 14:21:23 +0000705 }
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000706 if (Ctor != useDefaultRegisterAllocator)
Jakob Stoklund Olesenb613ae22010-05-27 23:57:25 +0000707 return Ctor();
708
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000709 // With no -regalloc= override, ask the target for a regalloc pass.
710 return createTargetRegisterAllocator(Optimized);
711}
712
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000713/// Return true if the default global register allocator is in use and
714/// has not be overriden on the command line with '-regalloc=...'
715bool TargetPassConfig::usingDefaultRegAlloc() const {
Arnaud A. de Grandmaison5c7fe7e92014-10-21 21:50:49 +0000716 return RegAlloc.getNumOccurrences() == 0;
Arnaud A. de Grandmaisona61262f2014-10-21 20:47:22 +0000717}
718
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000719/// Add the minimum set of target-independent passes that are required for
720/// register allocation. No coalescing or scheduling.
721void TargetPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000722 addPass(&PHIEliminationID, false);
723 addPass(&TwoAddressInstructionPassID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000724
Dan Gohmane32c5742015-09-08 20:36:33 +0000725 if (RegAllocPass)
726 addPass(RegAllocPass);
Jim Laskeyd1a714e2006-07-27 20:05:00 +0000727}
Andrew Trickf5426752012-02-09 00:40:55 +0000728
729/// Add standard target-independent passes that are tightly coupled with
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000730/// optimized register allocation, including coalescing, machine instruction
731/// scheduling, and register allocation itself.
732void TargetPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000733 addPass(&ProcessImplicitDefsID, false);
Jakob Stoklund Oleseneb495662012-06-25 18:12:18 +0000734
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000735 // LiveVariables currently requires pure SSA form.
736 //
737 // FIXME: Once TwoAddressInstruction pass no longer uses kill flags,
738 // LiveVariables can be removed completely, and LiveIntervals can be directly
739 // computed. (We still either need to regenerate kill flags after regalloc, or
740 // preferably fix the scavenger to not depend on them).
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000741 addPass(&LiveVariablesID, false);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000742
Rafael Espindola9770bde2013-10-14 16:39:04 +0000743 // Edge splitting is smarter with machine loop info.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000744 addPass(&MachineLoopInfoID, false);
745 addPass(&PHIEliminationID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000746
747 // Eventually, we want to run LiveIntervals before PHI elimination.
748 if (EarlyLiveIntervals)
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000749 addPass(&LiveIntervalsID, false);
Jakob Stoklund Olesen1c465892012-08-03 22:12:54 +0000750
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000751 addPass(&TwoAddressInstructionPassID, false);
Bob Wilsonb9b69362012-07-02 19:48:37 +0000752 addPass(&RegisterCoalescerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000753
754 // PreRA instruction scheduling.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000755 addPass(&MachineSchedulerID);
Andrew Trickd3f8fe82012-02-10 04:10:36 +0000756
Dan Gohmane32c5742015-09-08 20:36:33 +0000757 if (RegAllocPass) {
758 // Add the selected register allocation pass.
759 addPass(RegAllocPass);
Jakob Stoklund Olesen59a0d322012-06-26 17:09:29 +0000760
Dan Gohmane32c5742015-09-08 20:36:33 +0000761 // Allow targets to change the register assignments before rewriting.
762 addPreRewrite();
Andrew Trickf5426752012-02-09 00:40:55 +0000763
Dan Gohmane32c5742015-09-08 20:36:33 +0000764 // Finally rewrite virtual registers.
765 addPass(&VirtRegRewriterID);
Jakob Stoklund Olesen12243122012-06-08 23:44:45 +0000766
Dan Gohmane32c5742015-09-08 20:36:33 +0000767 // Perform stack slot coloring and post-ra machine LICM.
768 //
769 // FIXME: Re-enable coloring with register when it's capable of adding
770 // kill markers.
771 addPass(&StackSlotColoringID);
Andrew Trick899f46c2012-02-15 07:57:03 +0000772
Dan Gohmane32c5742015-09-08 20:36:33 +0000773 // Run post-ra machine LICM to hoist reloads / remats.
774 //
775 // FIXME: can this move into MachineLateOptimization?
776 addPass(&PostRAMachineLICMID);
777 }
Andrew Trickf5426752012-02-09 00:40:55 +0000778}
779
780//===---------------------------------------------------------------------===//
781/// Post RegAlloc Pass Configuration
782//===---------------------------------------------------------------------===//
783
784/// Add passes that optimize machine instructions after register allocation.
785void TargetPassConfig::addMachineLateOptimization() {
786 // Branch folding must be run after regalloc and prolog/epilog insertion.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000787 addPass(&BranchFolderPassID);
Andrew Trickf5426752012-02-09 00:40:55 +0000788
789 // Tail duplication.
Vincent Lejeune92b0a642013-12-07 01:49:19 +0000790 // Note that duplicating tail just increases code size and degrades
791 // performance for targets that require Structured Control Flow.
792 // In addition it can also make CFG irreducible. Thus we disable it.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000793 if (!TM->requiresStructuredCFG())
794 addPass(&TailDuplicateID);
Andrew Trickf5426752012-02-09 00:40:55 +0000795
796 // Copy propagation.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000797 addPass(&MachineCopyPropagationID);
Andrew Trickf5426752012-02-09 00:40:55 +0000798}
799
Evan Cheng59421ae2012-12-21 02:57:04 +0000800/// Add standard GC passes.
801bool TargetPassConfig::addGCPasses() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000802 addPass(&GCMachineCodeAnalysisID, false);
Evan Cheng59421ae2012-12-21 02:57:04 +0000803 return true;
804}
805
Andrew Trickf5426752012-02-09 00:40:55 +0000806/// Add standard basic block placement passes.
807void TargetPassConfig::addBlockPlacement() {
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000808 if (addPass(&MachineBlockPlacementID, false)) {
Andrew Tricke9a951c2012-02-15 03:21:51 +0000809 // Run a separate pass to collect block placement statistics.
810 if (EnableBlockPlacementStats)
Bob Wilsonb9b69362012-07-02 19:48:37 +0000811 addPass(&MachineBlockPlacementStatsID);
Andrew Trickf5426752012-02-09 00:40:55 +0000812 }
813}