| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 1 | //===-- Thumb2SizeReduction.cpp - Thumb2 code size reduction pass -*- C++ -*-=// | 
|  | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 |  | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 10 | #include "ARM.h" | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 11 | #include "ARMBaseInstrInfo.h" | 
| Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 12 | #include "ARMSubtarget.h" | 
| Evan Cheng | a20cde3 | 2011-07-20 23:34:39 +0000 | [diff] [blame] | 13 | #include "MCTargetDesc/ARMAddressingModes.h" | 
| Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 14 | #include "Thumb2InstrInfo.h" | 
|  | 15 | #include "llvm/ADT/DenseMap.h" | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 16 | #include "llvm/ADT/PostOrderIterator.h" | 
| Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 17 | #include "llvm/ADT/Statistic.h" | 
|  | 18 | #include "llvm/CodeGen/MachineFunctionPass.h" | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineInstr.h" | 
|  | 20 | #include "llvm/CodeGen/MachineInstrBuilder.h" | 
| Chandler Carruth | 9fb823b | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 21 | #include "llvm/IR/Function.h"        // To access Function attributes | 
| Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 22 | #include "llvm/Support/CommandLine.h" | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 23 | #include "llvm/Support/Debug.h" | 
| Benjamin Kramer | 16132e6 | 2015-03-23 18:07:13 +0000 | [diff] [blame] | 24 | #include "llvm/Support/raw_ostream.h" | 
| Craig Topper | a925326 | 2014-03-22 23:51:00 +0000 | [diff] [blame] | 25 | #include "llvm/Target/TargetMachine.h" | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 26 | using namespace llvm; | 
|  | 27 |  | 
| Chandler Carruth | 84e68b2 | 2014-04-22 02:41:26 +0000 | [diff] [blame] | 28 | #define DEBUG_TYPE "t2-reduce-size" | 
|  | 29 |  | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 30 | STATISTIC(NumNarrows,  "Number of 32-bit instrs reduced to 16-bit ones"); | 
|  | 31 | STATISTIC(Num2Addrs,   "Number of 32-bit instrs reduced to 2addr 16-bit ones"); | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 32 | STATISTIC(NumLdSts,    "Number of 32-bit load / store reduced to 16-bit ones"); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 33 |  | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 34 | static cl::opt<int> ReduceLimit("t2-reduce-limit", | 
|  | 35 | cl::init(-1), cl::Hidden); | 
|  | 36 | static cl::opt<int> ReduceLimit2Addr("t2-reduce-limit2", | 
|  | 37 | cl::init(-1), cl::Hidden); | 
|  | 38 | static cl::opt<int> ReduceLimitLdSt("t2-reduce-limit3", | 
|  | 39 | cl::init(-1), cl::Hidden); | 
| Evan Cheng | f16a1d5 | 2009-08-10 07:20:37 +0000 | [diff] [blame] | 40 |  | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 41 | namespace { | 
|  | 42 | /// ReduceTable - A static table with information on mapping from wide | 
|  | 43 | /// opcodes to narrow | 
|  | 44 | struct ReduceEntry { | 
| Craig Topper | ca658c2 | 2012-03-11 07:16:55 +0000 | [diff] [blame] | 45 | uint16_t WideOpc;      // Wide opcode | 
|  | 46 | uint16_t NarrowOpc1;   // Narrow opcode to transform to | 
|  | 47 | uint16_t NarrowOpc2;   // Narrow opcode when it's two-address | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 48 | uint8_t  Imm1Limit;    // Limit of immediate field (bits) | 
|  | 49 | uint8_t  Imm2Limit;    // Limit of immediate field when it's two-address | 
|  | 50 | unsigned LowRegs1 : 1; // Only possible if low-registers are used | 
|  | 51 | unsigned LowRegs2 : 1; // Only possible if low-registers are used (2addr) | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 52 | unsigned PredCC1  : 2; // 0 - If predicated, cc is on and vice versa. | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 53 | // 1 - No cc field. | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 54 | // 2 - Always set CPSR. | 
| Evan Cheng | aee7e49 | 2009-08-12 18:35:50 +0000 | [diff] [blame] | 55 | unsigned PredCC2  : 2; | 
| Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 56 | unsigned PartFlag : 1; // 16-bit instruction does partial flag update | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 57 | unsigned Special  : 1; // Needs to be dealt with specially | 
| Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 58 | unsigned AvoidMovs: 1; // Avoid movs with shifter operand (for Swift) | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 59 | }; | 
|  | 60 |  | 
|  | 61 | static const ReduceEntry ReduceTable[] = { | 
| Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 62 | // Wide,        Narrow1,      Narrow2,     imm1,imm2, lo1, lo2, P/C,PF,S,AM | 
|  | 63 | { ARM::t2ADCrr, 0,            ARM::tADC,     0,   0,   0,   1,  0,0, 0,0,0 }, | 
|  | 64 | { ARM::t2ADDri, ARM::tADDi3,  ARM::tADDi8,   3,   8,   1,   1,  0,0, 0,1,0 }, | 
|  | 65 | { ARM::t2ADDrr, ARM::tADDrr,  ARM::tADDhirr, 0,   0,   1,   0,  0,1, 0,0,0 }, | 
|  | 66 | { ARM::t2ADDSri,ARM::tADDi3,  ARM::tADDi8,   3,   8,   1,   1,  2,2, 0,1,0 }, | 
|  | 67 | { ARM::t2ADDSrr,ARM::tADDrr,  0,             0,   0,   1,   0,  2,0, 0,1,0 }, | 
|  | 68 | { ARM::t2ANDrr, 0,            ARM::tAND,     0,   0,   0,   1,  0,0, 1,0,0 }, | 
|  | 69 | { ARM::t2ASRri, ARM::tASRri,  0,             5,   0,   1,   0,  0,0, 1,0,1 }, | 
|  | 70 | { ARM::t2ASRrr, 0,            ARM::tASRrr,   0,   0,   0,   1,  0,0, 1,0,1 }, | 
|  | 71 | { ARM::t2BICrr, 0,            ARM::tBIC,     0,   0,   0,   1,  0,0, 1,0,0 }, | 
|  | 72 | //FIXME: Disable CMN, as CCodes are backwards from compare expectations | 
|  | 73 | //{ ARM::t2CMNrr, ARM::tCMN,  0,             0,   0,   1,   0,  2,0, 0,0,0 }, | 
|  | 74 | { ARM::t2CMNzrr, ARM::tCMNz,  0,             0,   0,   1,   0,  2,0, 0,0,0 }, | 
|  | 75 | { ARM::t2CMPri, ARM::tCMPi8,  0,             8,   0,   1,   0,  2,0, 0,0,0 }, | 
|  | 76 | { ARM::t2CMPrr, ARM::tCMPhir, 0,             0,   0,   0,   0,  2,0, 0,1,0 }, | 
|  | 77 | { ARM::t2EORrr, 0,            ARM::tEOR,     0,   0,   0,   1,  0,0, 1,0,0 }, | 
|  | 78 | // FIXME: adr.n immediate offset must be multiple of 4. | 
|  | 79 | //{ ARM::t2LEApcrelJT,ARM::tLEApcrelJT, 0,   0,   0,   1,   0,  1,0, 0,0,0 }, | 
|  | 80 | { ARM::t2LSLri, ARM::tLSLri,  0,             5,   0,   1,   0,  0,0, 1,0,1 }, | 
|  | 81 | { ARM::t2LSLrr, 0,            ARM::tLSLrr,   0,   0,   0,   1,  0,0, 1,0,1 }, | 
|  | 82 | { ARM::t2LSRri, ARM::tLSRri,  0,             5,   0,   1,   0,  0,0, 1,0,1 }, | 
|  | 83 | { ARM::t2LSRrr, 0,            ARM::tLSRrr,   0,   0,   0,   1,  0,0, 1,0,1 }, | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 84 | { ARM::t2MOVi,  ARM::tMOVi8,  0,             8,   0,   1,   0,  0,0, 1,0,0 }, | 
|  | 85 | { ARM::t2MOVi16,ARM::tMOVi8,  0,             8,   0,   1,   0,  0,0, 1,1,0 }, | 
| Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 86 | // FIXME: Do we need the 16-bit 'S' variant? | 
|  | 87 | { ARM::t2MOVr,ARM::tMOVr,     0,             0,   0,   0,   0,  1,0, 0,0,0 }, | 
|  | 88 | { ARM::t2MUL,   0,            ARM::tMUL,     0,   0,   0,   1,  0,0, 1,0,0 }, | 
|  | 89 | { ARM::t2MVNr,  ARM::tMVN,    0,             0,   0,   1,   0,  0,0, 0,0,0 }, | 
|  | 90 | { ARM::t2ORRrr, 0,            ARM::tORR,     0,   0,   0,   1,  0,0, 1,0,0 }, | 
|  | 91 | { ARM::t2REV,   ARM::tREV,    0,             0,   0,   1,   0,  1,0, 0,0,0 }, | 
|  | 92 | { ARM::t2REV16, ARM::tREV16,  0,             0,   0,   1,   0,  1,0, 0,0,0 }, | 
|  | 93 | { ARM::t2REVSH, ARM::tREVSH,  0,             0,   0,   1,   0,  1,0, 0,0,0 }, | 
|  | 94 | { ARM::t2RORrr, 0,            ARM::tROR,     0,   0,   0,   1,  0,0, 1,0,0 }, | 
|  | 95 | { ARM::t2RSBri, ARM::tRSB,    0,             0,   0,   1,   0,  0,0, 0,1,0 }, | 
|  | 96 | { ARM::t2RSBSri,ARM::tRSB,    0,             0,   0,   1,   0,  2,0, 0,1,0 }, | 
|  | 97 | { ARM::t2SBCrr, 0,            ARM::tSBC,     0,   0,   0,   1,  0,0, 0,0,0 }, | 
|  | 98 | { ARM::t2SUBri, ARM::tSUBi3,  ARM::tSUBi8,   3,   8,   1,   1,  0,0, 0,0,0 }, | 
|  | 99 | { ARM::t2SUBrr, ARM::tSUBrr,  0,             0,   0,   1,   0,  0,0, 0,0,0 }, | 
|  | 100 | { ARM::t2SUBSri,ARM::tSUBi3,  ARM::tSUBi8,   3,   8,   1,   1,  2,2, 0,0,0 }, | 
|  | 101 | { ARM::t2SUBSrr,ARM::tSUBrr,  0,             0,   0,   1,   0,  2,0, 0,0,0 }, | 
|  | 102 | { ARM::t2SXTB,  ARM::tSXTB,   0,             0,   0,   1,   0,  1,0, 0,1,0 }, | 
|  | 103 | { ARM::t2SXTH,  ARM::tSXTH,   0,             0,   0,   1,   0,  1,0, 0,1,0 }, | 
|  | 104 | { ARM::t2TSTrr, ARM::tTST,    0,             0,   0,   1,   0,  2,0, 0,0,0 }, | 
|  | 105 | { ARM::t2UXTB,  ARM::tUXTB,   0,             0,   0,   1,   0,  1,0, 0,1,0 }, | 
|  | 106 | { ARM::t2UXTH,  ARM::tUXTH,   0,             0,   0,   1,   0,  1,0, 0,1,0 }, | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 107 |  | 
| Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 108 | // FIXME: Clean this up after splitting each Thumb load / store opcode | 
|  | 109 | // into multiple ones. | 
|  | 110 | { ARM::t2LDRi12,ARM::tLDRi,   ARM::tLDRspi,  5,   8,   1,   0,  0,0, 0,1,0 }, | 
|  | 111 | { ARM::t2LDRs,  ARM::tLDRr,   0,             0,   0,   1,   0,  0,0, 0,1,0 }, | 
|  | 112 | { ARM::t2LDRBi12,ARM::tLDRBi, 0,             5,   0,   1,   0,  0,0, 0,1,0 }, | 
|  | 113 | { ARM::t2LDRBs, ARM::tLDRBr,  0,             0,   0,   1,   0,  0,0, 0,1,0 }, | 
|  | 114 | { ARM::t2LDRHi12,ARM::tLDRHi, 0,             5,   0,   1,   0,  0,0, 0,1,0 }, | 
|  | 115 | { ARM::t2LDRHs, ARM::tLDRHr,  0,             0,   0,   1,   0,  0,0, 0,1,0 }, | 
|  | 116 | { ARM::t2LDRSBs,ARM::tLDRSB,  0,             0,   0,   1,   0,  0,0, 0,1,0 }, | 
|  | 117 | { ARM::t2LDRSHs,ARM::tLDRSH,  0,             0,   0,   1,   0,  0,0, 0,1,0 }, | 
|  | 118 | { ARM::t2STRi12,ARM::tSTRi,   ARM::tSTRspi,  5,   8,   1,   0,  0,0, 0,1,0 }, | 
|  | 119 | { ARM::t2STRs,  ARM::tSTRr,   0,             0,   0,   1,   0,  0,0, 0,1,0 }, | 
|  | 120 | { ARM::t2STRBi12,ARM::tSTRBi, 0,             5,   0,   1,   0,  0,0, 0,1,0 }, | 
|  | 121 | { ARM::t2STRBs, ARM::tSTRBr,  0,             0,   0,   1,   0,  0,0, 0,1,0 }, | 
|  | 122 | { ARM::t2STRHi12,ARM::tSTRHi, 0,             5,   0,   1,   0,  0,0, 0,1,0 }, | 
|  | 123 | { ARM::t2STRHs, ARM::tSTRHr,  0,             0,   0,   1,   0,  0,0, 0,1,0 }, | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 124 |  | 
| Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 125 | { ARM::t2LDMIA, ARM::tLDMIA,  0,             0,   0,   1,   1,  1,1, 0,1,0 }, | 
|  | 126 | { ARM::t2LDMIA_RET,0,         ARM::tPOP_RET, 0,   0,   1,   1,  1,1, 0,1,0 }, | 
|  | 127 | { ARM::t2LDMIA_UPD,ARM::tLDMIA_UPD,ARM::tPOP,0,   0,   1,   1,  1,1, 0,1,0 }, | 
| Scott Douglass | 953f908 | 2015-10-05 14:49:54 +0000 | [diff] [blame] | 128 | // ARM::t2STMIA (with no basereg writeback) has no Thumb1 equivalent. | 
|  | 129 | // tSTMIA_UPD is a change in semantics which can only be used if the base | 
|  | 130 | // register is killed. This difference is correctly handled elsewhere. | 
|  | 131 | { ARM::t2STMIA, ARM::tSTMIA_UPD, 0,          0,   0,   1,   1,  1,1, 0,1,0 }, | 
| Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 132 | { ARM::t2STMIA_UPD,ARM::tSTMIA_UPD, 0,       0,   0,   1,   1,  1,1, 0,1,0 }, | 
|  | 133 | { ARM::t2STMDB_UPD, 0,        ARM::tPUSH,    0,   0,   1,   1,  1,1, 0,1,0 } | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 134 | }; | 
|  | 135 |  | 
| Nick Lewycky | 02d5f77 | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 136 | class Thumb2SizeReduce : public MachineFunctionPass { | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 137 | public: | 
|  | 138 | static char ID; | 
| Akira Hatanaka | 4a61619 | 2015-06-08 18:50:43 +0000 | [diff] [blame] | 139 | Thumb2SizeReduce(std::function<bool(const Function &)> Ftor); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 140 |  | 
| Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 141 | const Thumb2InstrInfo *TII; | 
| Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 142 | const ARMSubtarget *STI; | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 143 |  | 
| Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 144 | bool runOnMachineFunction(MachineFunction &MF) override; | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 145 |  | 
| Derek Schuff | 1dbf7a5 | 2016-04-04 17:09:25 +0000 | [diff] [blame] | 146 | MachineFunctionProperties getRequiredProperties() const override { | 
|  | 147 | return MachineFunctionProperties().set( | 
|  | 148 | MachineFunctionProperties::Property::AllVRegsAllocated); | 
|  | 149 | } | 
|  | 150 |  | 
| Craig Topper | 6bc27bf | 2014-03-10 02:09:33 +0000 | [diff] [blame] | 151 | const char *getPassName() const override { | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 152 | return "Thumb2 instruction size reduction pass"; | 
|  | 153 | } | 
|  | 154 |  | 
|  | 155 | private: | 
|  | 156 | /// ReduceOpcodeMap - Maps wide opcode to index of entry in ReduceTable. | 
|  | 157 | DenseMap<unsigned, unsigned> ReduceOpcodeMap; | 
|  | 158 |  | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 159 | bool canAddPseudoFlagDep(MachineInstr *Use, bool IsSelfLoop); | 
| Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 160 |  | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 161 | bool VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry, | 
|  | 162 | bool is2Addr, ARMCC::CondCodes Pred, | 
|  | 163 | bool LiveCPSR, bool &HasCC, bool &CCDead); | 
|  | 164 |  | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 165 | bool ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI, | 
|  | 166 | const ReduceEntry &Entry); | 
|  | 167 |  | 
|  | 168 | bool ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI, | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 169 | const ReduceEntry &Entry, bool LiveCPSR, bool IsSelfLoop); | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 170 |  | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 171 | /// ReduceTo2Addr - Reduce a 32-bit instruction to a 16-bit two-address | 
|  | 172 | /// instruction. | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 173 | bool ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI, | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 174 | const ReduceEntry &Entry, bool LiveCPSR, | 
| Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 175 | bool IsSelfLoop); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 176 |  | 
|  | 177 | /// ReduceToNarrow - Reduce a 32-bit instruction to a 16-bit | 
|  | 178 | /// non-two-address instruction. | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 179 | bool ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI, | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 180 | const ReduceEntry &Entry, bool LiveCPSR, | 
| Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 181 | bool IsSelfLoop); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 182 |  | 
| Jakob Stoklund Olesen | 43b1e13 | 2012-12-18 00:13:11 +0000 | [diff] [blame] | 183 | /// ReduceMI - Attempt to reduce MI, return true on success. | 
|  | 184 | bool ReduceMI(MachineBasicBlock &MBB, MachineInstr *MI, | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 185 | bool LiveCPSR, bool IsSelfLoop); | 
| Jakob Stoklund Olesen | 43b1e13 | 2012-12-18 00:13:11 +0000 | [diff] [blame] | 186 |  | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 187 | /// ReduceMBB - Reduce width of instructions in the specified basic block. | 
|  | 188 | bool ReduceMBB(MachineBasicBlock &MBB); | 
| Quentin Colombet | 23b404d | 2012-12-18 22:47:16 +0000 | [diff] [blame] | 189 |  | 
| Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 190 | bool OptimizeSize; | 
| Quentin Colombet | 23b404d | 2012-12-18 22:47:16 +0000 | [diff] [blame] | 191 | bool MinimizeSize; | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 192 |  | 
|  | 193 | // Last instruction to define CPSR in the current block. | 
|  | 194 | MachineInstr *CPSRDef; | 
|  | 195 | // Was CPSR last defined by a high latency instruction? | 
|  | 196 | // When CPSRDef is null, this refers to CPSR defs in predecessors. | 
|  | 197 | bool HighLatencyCPSR; | 
|  | 198 |  | 
|  | 199 | struct MBBInfo { | 
|  | 200 | // The flags leaving this block have high latency. | 
|  | 201 | bool HighLatencyCPSR; | 
|  | 202 | // Has this block been visited yet? | 
|  | 203 | bool Visited; | 
|  | 204 |  | 
|  | 205 | MBBInfo() : HighLatencyCPSR(false), Visited(false) {} | 
|  | 206 | }; | 
|  | 207 |  | 
|  | 208 | SmallVector<MBBInfo, 8> BlockInfo; | 
| Akira Hatanaka | 4a61619 | 2015-06-08 18:50:43 +0000 | [diff] [blame] | 209 |  | 
|  | 210 | std::function<bool(const Function &)> PredicateFtor; | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 211 | }; | 
|  | 212 | char Thumb2SizeReduce::ID = 0; | 
| Alexander Kornienko | f00654e | 2015-06-23 09:49:53 +0000 | [diff] [blame] | 213 | } | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 214 |  | 
| Akira Hatanaka | 4a61619 | 2015-06-08 18:50:43 +0000 | [diff] [blame] | 215 | Thumb2SizeReduce::Thumb2SizeReduce(std::function<bool(const Function &)> Ftor) | 
|  | 216 | : MachineFunctionPass(ID), PredicateFtor(Ftor) { | 
| Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 217 | OptimizeSize = MinimizeSize = false; | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 218 | for (unsigned i = 0, e = array_lengthof(ReduceTable); i != e; ++i) { | 
|  | 219 | unsigned FromOpc = ReduceTable[i].WideOpc; | 
|  | 220 | if (!ReduceOpcodeMap.insert(std::make_pair(FromOpc, i)).second) | 
| Benjamin Kramer | 8ceb323 | 2015-10-25 22:28:27 +0000 | [diff] [blame] | 221 | llvm_unreachable("Duplicated entries?"); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 222 | } | 
|  | 223 | } | 
|  | 224 |  | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 225 | static bool HasImplicitCPSRDef(const MCInstrDesc &MCID) { | 
| Craig Topper | e5e035a3 | 2015-12-05 07:13:35 +0000 | [diff] [blame] | 226 | for (const MCPhysReg *Regs = MCID.getImplicitDefs(); *Regs; ++Regs) | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 227 | if (*Regs == ARM::CPSR) | 
|  | 228 | return true; | 
|  | 229 | return false; | 
|  | 230 | } | 
|  | 231 |  | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 232 | // Check for a likely high-latency flag def. | 
|  | 233 | static bool isHighLatencyCPSR(MachineInstr *Def) { | 
|  | 234 | switch(Def->getOpcode()) { | 
|  | 235 | case ARM::FMSTAT: | 
|  | 236 | case ARM::tMUL: | 
|  | 237 | return true; | 
|  | 238 | } | 
|  | 239 | return false; | 
|  | 240 | } | 
|  | 241 |  | 
| Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 242 | /// canAddPseudoFlagDep - For A9 (and other out-of-order) implementations, | 
|  | 243 | /// the 's' 16-bit instruction partially update CPSR. Abort the | 
|  | 244 | /// transformation to avoid adding false dependency on last CPSR setting | 
|  | 245 | /// instruction which hurts the ability for out-of-order execution engine | 
|  | 246 | /// to do register renaming magic. | 
|  | 247 | /// This function checks if there is a read-of-write dependency between the | 
|  | 248 | /// last instruction that defines the CPSR and the current instruction. If there | 
|  | 249 | /// is, then there is no harm done since the instruction cannot be retired | 
|  | 250 | /// before the CPSR setting instruction anyway. | 
|  | 251 | /// Note, we are not doing full dependency analysis here for the sake of compile | 
|  | 252 | /// time. We're not looking for cases like: | 
|  | 253 | /// r0 = muls ... | 
|  | 254 | /// r1 = add.w r0, ... | 
|  | 255 | /// ... | 
|  | 256 | ///    = mul.w r1 | 
|  | 257 | /// In this case it would have been ok to narrow the mul.w to muls since there | 
|  | 258 | /// are indirect RAW dependency between the muls and the mul.w | 
|  | 259 | bool | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 260 | Thumb2SizeReduce::canAddPseudoFlagDep(MachineInstr *Use, bool FirstInSelfLoop) { | 
| Quentin Colombet | 23b404d | 2012-12-18 22:47:16 +0000 | [diff] [blame] | 261 | // Disable the check for -Oz (aka OptimizeForSizeHarder). | 
|  | 262 | if (MinimizeSize || !STI->avoidCPSRPartialUpdate()) | 
| Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 263 | return false; | 
|  | 264 |  | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 265 | if (!CPSRDef) | 
| Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 266 | // If this BB loops back to itself, conservatively avoid narrowing the | 
|  | 267 | // first instruction that does partial flag update. | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 268 | return HighLatencyCPSR || FirstInSelfLoop; | 
| Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 269 |  | 
| Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 270 | SmallSet<unsigned, 2> Defs; | 
| Owen Anderson | 8c1f17b | 2014-03-07 22:48:22 +0000 | [diff] [blame] | 271 | for (const MachineOperand &MO : CPSRDef->operands()) { | 
| Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 272 | if (!MO.isReg() || MO.isUndef() || MO.isUse()) | 
|  | 273 | continue; | 
|  | 274 | unsigned Reg = MO.getReg(); | 
|  | 275 | if (Reg == 0 || Reg == ARM::CPSR) | 
|  | 276 | continue; | 
|  | 277 | Defs.insert(Reg); | 
|  | 278 | } | 
|  | 279 |  | 
| Owen Anderson | 8c1f17b | 2014-03-07 22:48:22 +0000 | [diff] [blame] | 280 | for (const MachineOperand &MO : Use->operands()) { | 
| Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 281 | if (!MO.isReg() || MO.isUndef() || MO.isDef()) | 
|  | 282 | continue; | 
|  | 283 | unsigned Reg = MO.getReg(); | 
|  | 284 | if (Defs.count(Reg)) | 
|  | 285 | return false; | 
|  | 286 | } | 
|  | 287 |  | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 288 | // If the current CPSR has high latency, try to avoid the false dependency. | 
|  | 289 | if (HighLatencyCPSR) | 
|  | 290 | return true; | 
|  | 291 |  | 
|  | 292 | // tMOVi8 usually doesn't start long dependency chains, and there are a lot | 
|  | 293 | // of them, so always shrink them when CPSR doesn't have high latency. | 
|  | 294 | if (Use->getOpcode() == ARM::t2MOVi || | 
|  | 295 | Use->getOpcode() == ARM::t2MOVi16) | 
|  | 296 | return false; | 
|  | 297 |  | 
| Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 298 | // No read-after-write dependency. The narrowing will add false dependency. | 
|  | 299 | return true; | 
|  | 300 | } | 
|  | 301 |  | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 302 | bool | 
|  | 303 | Thumb2SizeReduce::VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry, | 
|  | 304 | bool is2Addr, ARMCC::CondCodes Pred, | 
|  | 305 | bool LiveCPSR, bool &HasCC, bool &CCDead) { | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 306 | if ((is2Addr  && Entry.PredCC2 == 0) || | 
|  | 307 | (!is2Addr && Entry.PredCC1 == 0)) { | 
|  | 308 | if (Pred == ARMCC::AL) { | 
|  | 309 | // Not predicated, must set CPSR. | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 310 | if (!HasCC) { | 
|  | 311 | // Original instruction was not setting CPSR, but CPSR is not | 
|  | 312 | // currently live anyway. It's ok to set it. The CPSR def is | 
|  | 313 | // dead though. | 
|  | 314 | if (!LiveCPSR) { | 
|  | 315 | HasCC = true; | 
|  | 316 | CCDead = true; | 
|  | 317 | return true; | 
|  | 318 | } | 
|  | 319 | return false; | 
|  | 320 | } | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 321 | } else { | 
|  | 322 | // Predicated, must not set CPSR. | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 323 | if (HasCC) | 
|  | 324 | return false; | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 325 | } | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 326 | } else if ((is2Addr  && Entry.PredCC2 == 2) || | 
|  | 327 | (!is2Addr && Entry.PredCC1 == 2)) { | 
|  | 328 | /// Old opcode has an optional def of CPSR. | 
|  | 329 | if (HasCC) | 
|  | 330 | return true; | 
| Jim Grosbach | bc7eeaf | 2010-09-14 20:35:46 +0000 | [diff] [blame] | 331 | // If old opcode does not implicitly define CPSR, then it's not ok since | 
|  | 332 | // these new opcodes' CPSR def is not meant to be thrown away. e.g. CMP. | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 333 | if (!HasImplicitCPSRDef(MI->getDesc())) | 
|  | 334 | return false; | 
|  | 335 | HasCC = true; | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 336 | } else { | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 337 | // 16-bit instruction does not set CPSR. | 
|  | 338 | if (HasCC) | 
|  | 339 | return false; | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 340 | } | 
|  | 341 |  | 
|  | 342 | return true; | 
|  | 343 | } | 
|  | 344 |  | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 345 | static bool VerifyLowRegs(MachineInstr *MI) { | 
|  | 346 | unsigned Opc = MI->getOpcode(); | 
| Peter Collingbourne | 85a0e23 | 2015-05-05 20:07:10 +0000 | [diff] [blame] | 347 | bool isPCOk = (Opc == ARM::t2LDMIA_RET || Opc == ARM::t2LDMIA_UPD); | 
| Tim Northover | ba1d704 | 2014-09-10 12:53:28 +0000 | [diff] [blame] | 348 | bool isLROk = (Opc == ARM::t2STMDB_UPD); | 
| Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 349 | bool isSPOk = isPCOk || isLROk; | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 350 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { | 
|  | 351 | const MachineOperand &MO = MI->getOperand(i); | 
|  | 352 | if (!MO.isReg() || MO.isImplicit()) | 
|  | 353 | continue; | 
|  | 354 | unsigned Reg = MO.getReg(); | 
|  | 355 | if (Reg == 0 || Reg == ARM::CPSR) | 
|  | 356 | continue; | 
|  | 357 | if (isPCOk && Reg == ARM::PC) | 
|  | 358 | continue; | 
|  | 359 | if (isLROk && Reg == ARM::LR) | 
|  | 360 | continue; | 
| Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 361 | if (Reg == ARM::SP) { | 
|  | 362 | if (isSPOk) | 
|  | 363 | continue; | 
|  | 364 | if (i == 1 && (Opc == ARM::t2LDRi12 || Opc == ARM::t2STRi12)) | 
|  | 365 | // Special case for these ldr / str with sp as base register. | 
|  | 366 | continue; | 
|  | 367 | } | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 368 | if (!isARMLowRegister(Reg)) | 
|  | 369 | return false; | 
|  | 370 | } | 
|  | 371 | return true; | 
|  | 372 | } | 
|  | 373 |  | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 374 | bool | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 375 | Thumb2SizeReduce::ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI, | 
|  | 376 | const ReduceEntry &Entry) { | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 377 | if (ReduceLimitLdSt != -1 && ((int)NumLdSts >= ReduceLimitLdSt)) | 
|  | 378 | return false; | 
|  | 379 |  | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 380 | unsigned Scale = 1; | 
|  | 381 | bool HasImmOffset = false; | 
|  | 382 | bool HasShift = false; | 
| Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 383 | bool HasOffReg = true; | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 384 | bool isLdStMul = false; | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 385 | unsigned Opc = Entry.NarrowOpc1; | 
|  | 386 | unsigned OpNum = 3; // First 'rest' of operands. | 
| Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 387 | uint8_t  ImmLimit = Entry.Imm1Limit; | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 388 |  | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 389 | switch (Entry.WideOpc) { | 
|  | 390 | default: | 
|  | 391 | llvm_unreachable("Unexpected Thumb2 load / store opcode!"); | 
| Jakob Stoklund Olesen | b3de7b1 | 2012-08-28 03:11:27 +0000 | [diff] [blame] | 392 | case ARM::t2LDRi12: | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 393 | case ARM::t2STRi12: | 
|  | 394 | if (MI->getOperand(1).getReg() == ARM::SP) { | 
| Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 395 | Opc = Entry.NarrowOpc2; | 
|  | 396 | ImmLimit = Entry.Imm2Limit; | 
| Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 397 | } | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 398 |  | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 399 | Scale = 4; | 
| Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 400 | HasImmOffset = true; | 
|  | 401 | HasOffReg = false; | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 402 | break; | 
| Jakob Stoklund Olesen | b3de7b1 | 2012-08-28 03:11:27 +0000 | [diff] [blame] | 403 | case ARM::t2LDRBi12: | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 404 | case ARM::t2STRBi12: | 
| Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 405 | HasImmOffset = true; | 
|  | 406 | HasOffReg = false; | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 407 | break; | 
|  | 408 | case ARM::t2LDRHi12: | 
|  | 409 | case ARM::t2STRHi12: | 
|  | 410 | Scale = 2; | 
| Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 411 | HasImmOffset = true; | 
|  | 412 | HasOffReg = false; | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 413 | break; | 
| Jakob Stoklund Olesen | b3de7b1 | 2012-08-28 03:11:27 +0000 | [diff] [blame] | 414 | case ARM::t2LDRs: | 
|  | 415 | case ARM::t2LDRBs: | 
|  | 416 | case ARM::t2LDRHs: | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 417 | case ARM::t2LDRSBs: | 
|  | 418 | case ARM::t2LDRSHs: | 
|  | 419 | case ARM::t2STRs: | 
|  | 420 | case ARM::t2STRBs: | 
|  | 421 | case ARM::t2STRHs: | 
|  | 422 | HasShift = true; | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 423 | OpNum = 4; | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 424 | break; | 
| Peter Collingbourne | 85a0e23 | 2015-05-05 20:07:10 +0000 | [diff] [blame] | 425 | case ARM::t2LDMIA: { | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 426 | unsigned BaseReg = MI->getOperand(0).getReg(); | 
| Peter Collingbourne | 85a0e23 | 2015-05-05 20:07:10 +0000 | [diff] [blame] | 427 | assert(isARMLowRegister(BaseReg)); | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 428 |  | 
| Jim Grosbach | 88628e9 | 2010-09-07 22:30:53 +0000 | [diff] [blame] | 429 | // For the non-writeback version (this one), the base register must be | 
|  | 430 | // one of the registers being loaded. | 
|  | 431 | bool isOK = false; | 
| Peter Collingbourne | 85a0e23 | 2015-05-05 20:07:10 +0000 | [diff] [blame] | 432 | for (unsigned i = 3; i < MI->getNumOperands(); ++i) { | 
| Jim Grosbach | 88628e9 | 2010-09-07 22:30:53 +0000 | [diff] [blame] | 433 | if (MI->getOperand(i).getReg() == BaseReg) { | 
|  | 434 | isOK = true; | 
|  | 435 | break; | 
|  | 436 | } | 
|  | 437 | } | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 438 |  | 
| Jim Grosbach | 88628e9 | 2010-09-07 22:30:53 +0000 | [diff] [blame] | 439 | if (!isOK) | 
|  | 440 | return false; | 
|  | 441 |  | 
| Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 442 | OpNum = 0; | 
|  | 443 | isLdStMul = true; | 
|  | 444 | break; | 
|  | 445 | } | 
| Scott Douglass | 953f908 | 2015-10-05 14:49:54 +0000 | [diff] [blame] | 446 | case ARM::t2STMIA: { | 
|  | 447 | // If the base register is killed, we don't care what its value is after the | 
|  | 448 | // instruction, so we can use an updating STMIA. | 
|  | 449 | if (!MI->getOperand(0).isKill()) | 
|  | 450 | return false; | 
|  | 451 |  | 
|  | 452 | break; | 
|  | 453 | } | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 454 | case ARM::t2LDMIA_RET: { | 
| Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 455 | unsigned BaseReg = MI->getOperand(1).getReg(); | 
|  | 456 | if (BaseReg != ARM::SP) | 
|  | 457 | return false; | 
|  | 458 | Opc = Entry.NarrowOpc2; // tPOP_RET | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 459 | OpNum = 2; | 
| Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 460 | isLdStMul = true; | 
|  | 461 | break; | 
|  | 462 | } | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 463 | case ARM::t2LDMIA_UPD: | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 464 | case ARM::t2STMIA_UPD: | 
|  | 465 | case ARM::t2STMDB_UPD: { | 
| Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 466 | OpNum = 0; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 467 |  | 
| Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 468 | unsigned BaseReg = MI->getOperand(1).getReg(); | 
| Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 469 | if (BaseReg == ARM::SP && | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 470 | (Entry.WideOpc == ARM::t2LDMIA_UPD || | 
|  | 471 | Entry.WideOpc == ARM::t2STMDB_UPD)) { | 
| Bob Wilson | 947f04b | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 472 | Opc = Entry.NarrowOpc2; // tPOP or tPUSH | 
| Bill Wendling | a68e3a5 | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 473 | OpNum = 2; | 
|  | 474 | } else if (!isARMLowRegister(BaseReg) || | 
|  | 475 | (Entry.WideOpc != ARM::t2LDMIA_UPD && | 
|  | 476 | Entry.WideOpc != ARM::t2STMIA_UPD)) { | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 477 | return false; | 
|  | 478 | } | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 479 |  | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 480 | isLdStMul = true; | 
|  | 481 | break; | 
|  | 482 | } | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 483 | } | 
|  | 484 |  | 
|  | 485 | unsigned OffsetReg = 0; | 
|  | 486 | bool OffsetKill = false; | 
| Pete Cooper | f68d503 | 2015-05-01 18:57:32 +0000 | [diff] [blame] | 487 | bool OffsetInternal = false; | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 488 | if (HasShift) { | 
|  | 489 | OffsetReg  = MI->getOperand(2).getReg(); | 
|  | 490 | OffsetKill = MI->getOperand(2).isKill(); | 
| Pete Cooper | f68d503 | 2015-05-01 18:57:32 +0000 | [diff] [blame] | 491 | OffsetInternal = MI->getOperand(2).isInternalRead(); | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 492 |  | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 493 | if (MI->getOperand(3).getImm()) | 
|  | 494 | // Thumb1 addressing mode doesn't support shift. | 
|  | 495 | return false; | 
|  | 496 | } | 
|  | 497 |  | 
|  | 498 | unsigned OffsetImm = 0; | 
|  | 499 | if (HasImmOffset) { | 
|  | 500 | OffsetImm = MI->getOperand(2).getImm(); | 
| Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 501 | unsigned MaxOffset = ((1 << ImmLimit) - 1) * Scale; | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 502 |  | 
|  | 503 | if ((OffsetImm & (Scale - 1)) || OffsetImm > MaxOffset) | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 504 | // Make sure the immediate field fits. | 
|  | 505 | return false; | 
|  | 506 | } | 
|  | 507 |  | 
|  | 508 | // Add the 16-bit load / store instruction. | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 509 | DebugLoc dl = MI->getDebugLoc(); | 
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 510 | MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, TII->get(Opc)); | 
| Scott Douglass | 953f908 | 2015-10-05 14:49:54 +0000 | [diff] [blame] | 511 |  | 
|  | 512 | // tSTMIA_UPD takes a defining register operand. We've already checked that | 
|  | 513 | // the register is killed, so mark it as dead here. | 
|  | 514 | if (Entry.WideOpc == ARM::t2STMIA) | 
|  | 515 | MIB.addReg(MI->getOperand(0).getReg(), RegState::Define | RegState::Dead); | 
|  | 516 |  | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 517 | if (!isLdStMul) { | 
| Owen Anderson | 99ea8a3 | 2010-12-07 00:45:21 +0000 | [diff] [blame] | 518 | MIB.addOperand(MI->getOperand(0)); | 
| Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 519 | MIB.addOperand(MI->getOperand(1)); | 
| Bill Wendling | 092a7bd | 2010-12-14 03:36:38 +0000 | [diff] [blame] | 520 |  | 
|  | 521 | if (HasImmOffset) | 
|  | 522 | MIB.addImm(OffsetImm / Scale); | 
|  | 523 |  | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 524 | assert((!HasShift || OffsetReg) && "Invalid so_reg load / store address!"); | 
|  | 525 |  | 
| Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 526 | if (HasOffReg) | 
| Pete Cooper | f68d503 | 2015-05-01 18:57:32 +0000 | [diff] [blame] | 527 | MIB.addReg(OffsetReg, getKillRegState(OffsetKill) | | 
|  | 528 | getInternalReadRegState(OffsetInternal)); | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 529 | } | 
| Evan Cheng | 806845d | 2009-08-11 09:37:40 +0000 | [diff] [blame] | 530 |  | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 531 | // Transfer the rest of operands. | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 532 | for (unsigned e = MI->getNumOperands(); OpNum != e; ++OpNum) | 
|  | 533 | MIB.addOperand(MI->getOperand(OpNum)); | 
|  | 534 |  | 
| Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 535 | // Transfer memoperands. | 
| Chris Lattner | 1d0c257 | 2011-04-29 05:24:29 +0000 | [diff] [blame] | 536 | MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end()); | 
| Evan Cheng | 2a6c92f | 2009-11-19 06:32:27 +0000 | [diff] [blame] | 537 |  | 
| Anton Korobeynikov | acca7ad | 2011-03-05 18:43:38 +0000 | [diff] [blame] | 538 | // Transfer MI flags. | 
|  | 539 | MIB.setMIFlags(MI->getFlags()); | 
|  | 540 |  | 
| Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 541 | DEBUG(errs() << "Converted 32-bit: " << *MI << "       to 16-bit: " << *MIB); | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 542 |  | 
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 543 | MBB.erase_instr(MI); | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 544 | ++NumLdSts; | 
|  | 545 | return true; | 
|  | 546 | } | 
|  | 547 |  | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 548 | bool | 
|  | 549 | Thumb2SizeReduce::ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI, | 
|  | 550 | const ReduceEntry &Entry, | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 551 | bool LiveCPSR, bool IsSelfLoop) { | 
| Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 552 | unsigned Opc = MI->getOpcode(); | 
|  | 553 | if (Opc == ARM::t2ADDri) { | 
|  | 554 | // If the source register is SP, try to reduce to tADDrSPi, otherwise | 
|  | 555 | // it's a normal reduce. | 
|  | 556 | if (MI->getOperand(1).getReg() != ARM::SP) { | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 557 | if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, IsSelfLoop)) | 
| Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 558 | return true; | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 559 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop); | 
| Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 560 | } | 
|  | 561 | // Try to reduce to tADDrSPi. | 
|  | 562 | unsigned Imm = MI->getOperand(2).getImm(); | 
|  | 563 | // The immediate must be in range, the destination register must be a low | 
| Jim Grosbach | ed5134a | 2011-06-30 02:22:49 +0000 | [diff] [blame] | 564 | // reg, the predicate must be "always" and the condition flags must not | 
|  | 565 | // be being set. | 
| Jim Grosbach | 68b0e84 | 2011-07-01 19:07:09 +0000 | [diff] [blame] | 566 | if (Imm & 3 || Imm > 1020) | 
| Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 567 | return false; | 
|  | 568 | if (!isARMLowRegister(MI->getOperand(0).getReg())) | 
|  | 569 | return false; | 
| Jim Grosbach | ed5134a | 2011-06-30 02:22:49 +0000 | [diff] [blame] | 570 | if (MI->getOperand(3).getImm() != ARMCC::AL) | 
|  | 571 | return false; | 
| Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 572 | const MCInstrDesc &MCID = MI->getDesc(); | 
|  | 573 | if (MCID.hasOptionalDef() && | 
|  | 574 | MI->getOperand(MCID.getNumOperands()-1).getReg() == ARM::CPSR) | 
|  | 575 | return false; | 
|  | 576 |  | 
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 577 | MachineInstrBuilder MIB = BuildMI(MBB, MI, MI->getDebugLoc(), | 
| Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 578 | TII->get(ARM::tADDrSPi)) | 
|  | 579 | .addOperand(MI->getOperand(0)) | 
|  | 580 | .addOperand(MI->getOperand(1)) | 
|  | 581 | .addImm(Imm / 4); // The tADDrSPi has an implied scale by four. | 
| Jim Grosbach | 1b8457a | 2011-08-24 17:46:13 +0000 | [diff] [blame] | 582 | AddDefaultPred(MIB); | 
| Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 583 |  | 
|  | 584 | // Transfer MI flags. | 
|  | 585 | MIB.setMIFlags(MI->getFlags()); | 
|  | 586 |  | 
|  | 587 | DEBUG(errs() << "Converted 32-bit: " << *MI << "       to 16-bit: " <<*MIB); | 
|  | 588 |  | 
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 589 | MBB.erase_instr(MI); | 
| Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 590 | ++NumNarrows; | 
|  | 591 | return true; | 
|  | 592 | } | 
|  | 593 |  | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 594 | if (Entry.LowRegs1 && !VerifyLowRegs(MI)) | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 595 | return false; | 
|  | 596 |  | 
| Chad Rosier | 6733630 | 2015-05-22 20:07:34 +0000 | [diff] [blame] | 597 | if (MI->mayLoadOrStore()) | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 598 | return ReduceLoadStore(MBB, MI, Entry); | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 599 |  | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 600 | switch (Opc) { | 
|  | 601 | default: break; | 
| Owen Anderson | 4ebf471 | 2011-02-08 22:39:40 +0000 | [diff] [blame] | 602 | case ARM::t2ADDSri: | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 603 | case ARM::t2ADDSrr: { | 
|  | 604 | unsigned PredReg = 0; | 
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 605 | if (getInstrPredicate(*MI, PredReg) == ARMCC::AL) { | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 606 | switch (Opc) { | 
|  | 607 | default: break; | 
|  | 608 | case ARM::t2ADDSri: { | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 609 | if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, IsSelfLoop)) | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 610 | return true; | 
|  | 611 | // fallthrough | 
|  | 612 | } | 
|  | 613 | case ARM::t2ADDSrr: | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 614 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop); | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 615 | } | 
|  | 616 | } | 
|  | 617 | break; | 
|  | 618 | } | 
|  | 619 | case ARM::t2RSBri: | 
|  | 620 | case ARM::t2RSBSri: | 
| Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 621 | case ARM::t2SXTB: | 
|  | 622 | case ARM::t2SXTH: | 
|  | 623 | case ARM::t2UXTB: | 
|  | 624 | case ARM::t2UXTH: | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 625 | if (MI->getOperand(2).getImm() == 0) | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 626 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop); | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 627 | break; | 
| Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 628 | case ARM::t2MOVi16: | 
|  | 629 | // Can convert only 'pure' immediate operands, not immediates obtained as | 
|  | 630 | // globals' addresses. | 
|  | 631 | if (MI->getOperand(1).isImm()) | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 632 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop); | 
| Anton Korobeynikov | 2522908 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 633 | break; | 
| Jim Grosbach | 327cf8e | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 634 | case ARM::t2CMPrr: { | 
| Jim Grosbach | 5bae054 | 2010-12-03 23:54:18 +0000 | [diff] [blame] | 635 | // Try to reduce to the lo-reg only version first. Why there are two | 
|  | 636 | // versions of the instruction is a mystery. | 
|  | 637 | // It would be nice to just have two entries in the master table that | 
|  | 638 | // are prioritized, but the table assumes a unique entry for each | 
|  | 639 | // source insn opcode. So for now, we hack a local entry record to use. | 
|  | 640 | static const ReduceEntry NarrowEntry = | 
| Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 641 | { ARM::t2CMPrr,ARM::tCMPr, 0, 0, 0, 1, 1,2, 0, 0,1,0 }; | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 642 | if (ReduceToNarrow(MBB, MI, NarrowEntry, LiveCPSR, IsSelfLoop)) | 
| Jim Grosbach | 5bae054 | 2010-12-03 23:54:18 +0000 | [diff] [blame] | 643 | return true; | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 644 | return ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop); | 
| Jim Grosbach | 5bae054 | 2010-12-03 23:54:18 +0000 | [diff] [blame] | 645 | } | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 646 | } | 
| Evan Cheng | 3606467 | 2009-08-11 08:52:18 +0000 | [diff] [blame] | 647 | return false; | 
|  | 648 | } | 
|  | 649 |  | 
|  | 650 | bool | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 651 | Thumb2SizeReduce::ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI, | 
|  | 652 | const ReduceEntry &Entry, | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 653 | bool LiveCPSR, bool IsSelfLoop) { | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 654 |  | 
|  | 655 | if (ReduceLimit2Addr != -1 && ((int)Num2Addrs >= ReduceLimit2Addr)) | 
|  | 656 | return false; | 
|  | 657 |  | 
| Sanjay Patel | 924879a | 2015-08-04 15:49:57 +0000 | [diff] [blame] | 658 | if (!OptimizeSize && Entry.AvoidMovs && STI->avoidMOVsShifterOperand()) | 
| Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 659 | // Don't issue movs with shifter operand for some CPUs unless we | 
| Sanjay Patel | 924879a | 2015-08-04 15:49:57 +0000 | [diff] [blame] | 660 | // are optimizing for size. | 
| Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 661 | return false; | 
|  | 662 |  | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 663 | unsigned Reg0 = MI->getOperand(0).getReg(); | 
|  | 664 | unsigned Reg1 = MI->getOperand(1).getReg(); | 
| Jim Grosbach | c01104d | 2012-02-24 00:33:36 +0000 | [diff] [blame] | 665 | // t2MUL is "special". The tied source operand is second, not first. | 
|  | 666 | if (MI->getOpcode() == ARM::t2MUL) { | 
| Jim Grosbach | 3a21e2c | 2012-02-24 00:53:11 +0000 | [diff] [blame] | 667 | unsigned Reg2 = MI->getOperand(2).getReg(); | 
|  | 668 | // Early exit if the regs aren't all low regs. | 
|  | 669 | if (!isARMLowRegister(Reg0) || !isARMLowRegister(Reg1) | 
|  | 670 | || !isARMLowRegister(Reg2)) | 
|  | 671 | return false; | 
|  | 672 | if (Reg0 != Reg2) { | 
| Jim Grosbach | c01104d | 2012-02-24 00:33:36 +0000 | [diff] [blame] | 673 | // If the other operand also isn't the same as the destination, we | 
|  | 674 | // can't reduce. | 
|  | 675 | if (Reg1 != Reg0) | 
|  | 676 | return false; | 
|  | 677 | // Try to commute the operands to make it a 2-address instruction. | 
|  | 678 | MachineInstr *CommutedMI = TII->commuteInstruction(MI); | 
|  | 679 | if (!CommutedMI) | 
|  | 680 | return false; | 
|  | 681 | } | 
|  | 682 | } else if (Reg0 != Reg1) { | 
| Bob Wilson | 279e55f | 2010-06-24 16:50:20 +0000 | [diff] [blame] | 683 | // Try to commute the operands to make it a 2-address instruction. | 
| Andrew Kaylor | 16c4da0 | 2015-09-28 20:33:22 +0000 | [diff] [blame] | 684 | unsigned CommOpIdx1 = 1; | 
|  | 685 | unsigned CommOpIdx2 = TargetInstrInfo::CommuteAnyOperandIndex; | 
| Bob Wilson | 279e55f | 2010-06-24 16:50:20 +0000 | [diff] [blame] | 686 | if (!TII->findCommutedOpIndices(MI, CommOpIdx1, CommOpIdx2) || | 
| Andrew Kaylor | 16c4da0 | 2015-09-28 20:33:22 +0000 | [diff] [blame] | 687 | MI->getOperand(CommOpIdx2).getReg() != Reg0) | 
| Bob Wilson | 279e55f | 2010-06-24 16:50:20 +0000 | [diff] [blame] | 688 | return false; | 
| Andrew Kaylor | 16c4da0 | 2015-09-28 20:33:22 +0000 | [diff] [blame] | 689 | MachineInstr *CommutedMI = | 
|  | 690 | TII->commuteInstruction(MI, false, CommOpIdx1, CommOpIdx2); | 
| Bob Wilson | 279e55f | 2010-06-24 16:50:20 +0000 | [diff] [blame] | 691 | if (!CommutedMI) | 
|  | 692 | return false; | 
|  | 693 | } | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 694 | if (Entry.LowRegs2 && !isARMLowRegister(Reg0)) | 
|  | 695 | return false; | 
|  | 696 | if (Entry.Imm2Limit) { | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 697 | unsigned Imm = MI->getOperand(2).getImm(); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 698 | unsigned Limit = (1 << Entry.Imm2Limit) - 1; | 
|  | 699 | if (Imm > Limit) | 
|  | 700 | return false; | 
|  | 701 | } else { | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 702 | unsigned Reg2 = MI->getOperand(2).getReg(); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 703 | if (Entry.LowRegs2 && !isARMLowRegister(Reg2)) | 
|  | 704 | return false; | 
|  | 705 | } | 
|  | 706 |  | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 707 | // Check if it's possible / necessary to transfer the predicate. | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 708 | const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc2); | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 709 | unsigned PredReg = 0; | 
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 710 | ARMCC::CondCodes Pred = getInstrPredicate(*MI, PredReg); | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 711 | bool SkipPred = false; | 
|  | 712 | if (Pred != ARMCC::AL) { | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 713 | if (!NewMCID.isPredicable()) | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 714 | // Can't transfer predicate, fail. | 
|  | 715 | return false; | 
|  | 716 | } else { | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 717 | SkipPred = !NewMCID.isPredicable(); | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 718 | } | 
|  | 719 |  | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 720 | bool HasCC = false; | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 721 | bool CCDead = false; | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 722 | const MCInstrDesc &MCID = MI->getDesc(); | 
|  | 723 | if (MCID.hasOptionalDef()) { | 
|  | 724 | unsigned NumOps = MCID.getNumOperands(); | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 725 | HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR); | 
|  | 726 | if (HasCC && MI->getOperand(NumOps-1).isDead()) | 
|  | 727 | CCDead = true; | 
|  | 728 | } | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 729 | if (!VerifyPredAndCC(MI, Entry, true, Pred, LiveCPSR, HasCC, CCDead)) | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 730 | return false; | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 731 |  | 
| Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 732 | // Avoid adding a false dependency on partial flag update by some 16-bit | 
|  | 733 | // instructions which has the 's' bit set. | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 734 | if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC && | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 735 | canAddPseudoFlagDep(MI, IsSelfLoop)) | 
| Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 736 | return false; | 
|  | 737 |  | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 738 | // Add the 16-bit instruction. | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 739 | DebugLoc dl = MI->getDebugLoc(); | 
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 740 | MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, NewMCID); | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 741 | MIB.addOperand(MI->getOperand(0)); | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 742 | if (NewMCID.hasOptionalDef()) { | 
| Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 743 | if (HasCC) | 
|  | 744 | AddDefaultT1CC(MIB, CCDead); | 
|  | 745 | else | 
|  | 746 | AddNoT1CC(MIB); | 
|  | 747 | } | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 748 |  | 
|  | 749 | // Transfer the rest of operands. | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 750 | unsigned NumOps = MCID.getNumOperands(); | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 751 | for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) { | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 752 | if (i < NumOps && MCID.OpInfo[i].isOptionalDef()) | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 753 | continue; | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 754 | if (SkipPred && MCID.OpInfo[i].isPredicate()) | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 755 | continue; | 
|  | 756 | MIB.addOperand(MI->getOperand(i)); | 
|  | 757 | } | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 758 |  | 
| Anton Korobeynikov | acca7ad | 2011-03-05 18:43:38 +0000 | [diff] [blame] | 759 | // Transfer MI flags. | 
|  | 760 | MIB.setMIFlags(MI->getFlags()); | 
|  | 761 |  | 
| Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 762 | DEBUG(errs() << "Converted 32-bit: " << *MI << "       to 16-bit: " << *MIB); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 763 |  | 
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 764 | MBB.erase_instr(MI); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 765 | ++Num2Addrs; | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 766 | return true; | 
|  | 767 | } | 
|  | 768 |  | 
|  | 769 | bool | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 770 | Thumb2SizeReduce::ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI, | 
|  | 771 | const ReduceEntry &Entry, | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 772 | bool LiveCPSR, bool IsSelfLoop) { | 
| Evan Cheng | cc9ca35 | 2009-08-11 21:11:32 +0000 | [diff] [blame] | 773 | if (ReduceLimit != -1 && ((int)NumNarrows >= ReduceLimit)) | 
|  | 774 | return false; | 
|  | 775 |  | 
| Sanjay Patel | 924879a | 2015-08-04 15:49:57 +0000 | [diff] [blame] | 776 | if (!OptimizeSize && Entry.AvoidMovs && STI->avoidMOVsShifterOperand()) | 
| Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 777 | // Don't issue movs with shifter operand for some CPUs unless we | 
| Sanjay Patel | 924879a | 2015-08-04 15:49:57 +0000 | [diff] [blame] | 778 | // are optimizing for size. | 
| Evan Cheng | ddc0cb6 | 2012-12-20 19:59:30 +0000 | [diff] [blame] | 779 | return false; | 
|  | 780 |  | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 781 | unsigned Limit = ~0U; | 
|  | 782 | if (Entry.Imm1Limit) | 
| Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 783 | Limit = (1 << Entry.Imm1Limit) - 1; | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 784 |  | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 785 | const MCInstrDesc &MCID = MI->getDesc(); | 
|  | 786 | for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) { | 
|  | 787 | if (MCID.OpInfo[i].isPredicate()) | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 788 | continue; | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 789 | const MachineOperand &MO = MI->getOperand(i); | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 790 | if (MO.isReg()) { | 
|  | 791 | unsigned Reg = MO.getReg(); | 
|  | 792 | if (!Reg || Reg == ARM::CPSR) | 
|  | 793 | continue; | 
|  | 794 | if (Entry.LowRegs1 && !isARMLowRegister(Reg)) | 
|  | 795 | return false; | 
| Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 796 | } else if (MO.isImm() && | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 797 | !MCID.OpInfo[i].isPredicate()) { | 
| Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 798 | if (((unsigned)MO.getImm()) > Limit) | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 799 | return false; | 
|  | 800 | } | 
|  | 801 | } | 
|  | 802 |  | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 803 | // Check if it's possible / necessary to transfer the predicate. | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 804 | const MCInstrDesc &NewMCID = TII->get(Entry.NarrowOpc1); | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 805 | unsigned PredReg = 0; | 
| Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 806 | ARMCC::CondCodes Pred = getInstrPredicate(*MI, PredReg); | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 807 | bool SkipPred = false; | 
|  | 808 | if (Pred != ARMCC::AL) { | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 809 | if (!NewMCID.isPredicable()) | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 810 | // Can't transfer predicate, fail. | 
|  | 811 | return false; | 
|  | 812 | } else { | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 813 | SkipPred = !NewMCID.isPredicable(); | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 814 | } | 
|  | 815 |  | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 816 | bool HasCC = false; | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 817 | bool CCDead = false; | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 818 | if (MCID.hasOptionalDef()) { | 
|  | 819 | unsigned NumOps = MCID.getNumOperands(); | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 820 | HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR); | 
|  | 821 | if (HasCC && MI->getOperand(NumOps-1).isDead()) | 
|  | 822 | CCDead = true; | 
|  | 823 | } | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 824 | if (!VerifyPredAndCC(MI, Entry, false, Pred, LiveCPSR, HasCC, CCDead)) | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 825 | return false; | 
|  | 826 |  | 
| Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 827 | // Avoid adding a false dependency on partial flag update by some 16-bit | 
|  | 828 | // instructions which has the 's' bit set. | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 829 | if (Entry.PartFlag && NewMCID.hasOptionalDef() && HasCC && | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 830 | canAddPseudoFlagDep(MI, IsSelfLoop)) | 
| Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 831 | return false; | 
|  | 832 |  | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 833 | // Add the 16-bit instruction. | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 834 | DebugLoc dl = MI->getDebugLoc(); | 
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 835 | MachineInstrBuilder MIB = BuildMI(MBB, MI, dl, NewMCID); | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 836 | MIB.addOperand(MI->getOperand(0)); | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 837 | if (NewMCID.hasOptionalDef()) { | 
| Evan Cheng | 6ddd7bc | 2009-08-15 07:59:10 +0000 | [diff] [blame] | 838 | if (HasCC) | 
|  | 839 | AddDefaultT1CC(MIB, CCDead); | 
|  | 840 | else | 
|  | 841 | AddNoT1CC(MIB); | 
|  | 842 | } | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 843 |  | 
|  | 844 | // Transfer the rest of operands. | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 845 | unsigned NumOps = MCID.getNumOperands(); | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 846 | for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) { | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 847 | if (i < NumOps && MCID.OpInfo[i].isOptionalDef()) | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 848 | continue; | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 849 | if ((MCID.getOpcode() == ARM::t2RSBSri || | 
| Jim Grosbach | 8b31ef5 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 850 | MCID.getOpcode() == ARM::t2RSBri || | 
|  | 851 | MCID.getOpcode() == ARM::t2SXTB || | 
|  | 852 | MCID.getOpcode() == ARM::t2SXTH || | 
|  | 853 | MCID.getOpcode() == ARM::t2UXTB || | 
|  | 854 | MCID.getOpcode() == ARM::t2UXTH) && i == 2) | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 855 | // Skip the zero immediate operand, it's now implicit. | 
|  | 856 | continue; | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 857 | bool isPred = (i < NumOps && MCID.OpInfo[i].isPredicate()); | 
| Evan Cheng | f6a9d06 | 2009-08-11 23:00:31 +0000 | [diff] [blame] | 858 | if (SkipPred && isPred) | 
|  | 859 | continue; | 
|  | 860 | const MachineOperand &MO = MI->getOperand(i); | 
| Jim Grosbach | a8a8067 | 2011-06-29 23:25:04 +0000 | [diff] [blame] | 861 | if (MO.isReg() && MO.isImplicit() && MO.getReg() == ARM::CPSR) | 
|  | 862 | // Skip implicit def of CPSR. Either it's modeled as an optional | 
|  | 863 | // def now or it's already an implicit def on the new instruction. | 
|  | 864 | continue; | 
|  | 865 | MIB.addOperand(MO); | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 866 | } | 
| Evan Cheng | 6cc775f | 2011-06-28 19:10:37 +0000 | [diff] [blame] | 867 | if (!MCID.isPredicable() && NewMCID.isPredicable()) | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 868 | AddDefaultPred(MIB); | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 869 |  | 
| Anton Korobeynikov | acca7ad | 2011-03-05 18:43:38 +0000 | [diff] [blame] | 870 | // Transfer MI flags. | 
|  | 871 | MIB.setMIFlags(MI->getFlags()); | 
|  | 872 |  | 
| Chris Lattner | a6f074f | 2009-08-23 03:41:05 +0000 | [diff] [blame] | 873 | DEBUG(errs() << "Converted 32-bit: " << *MI << "       to 16-bit: " << *MIB); | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 874 |  | 
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 875 | MBB.erase_instr(MI); | 
| Evan Cheng | d461c1c | 2009-08-09 19:17:19 +0000 | [diff] [blame] | 876 | ++NumNarrows; | 
|  | 877 | return true; | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 878 | } | 
|  | 879 |  | 
| Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 880 | static bool UpdateCPSRDef(MachineInstr &MI, bool LiveCPSR, bool &DefCPSR) { | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 881 | bool HasDef = false; | 
| Owen Anderson | 8c1f17b | 2014-03-07 22:48:22 +0000 | [diff] [blame] | 882 | for (const MachineOperand &MO : MI.operands()) { | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 883 | if (!MO.isReg() || MO.isUndef() || MO.isUse()) | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 884 | continue; | 
|  | 885 | if (MO.getReg() != ARM::CPSR) | 
|  | 886 | continue; | 
| Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 887 |  | 
|  | 888 | DefCPSR = true; | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 889 | if (!MO.isDead()) | 
|  | 890 | HasDef = true; | 
|  | 891 | } | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 892 |  | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 893 | return HasDef || LiveCPSR; | 
|  | 894 | } | 
|  | 895 |  | 
|  | 896 | static bool UpdateCPSRUse(MachineInstr &MI, bool LiveCPSR) { | 
| Owen Anderson | 8c1f17b | 2014-03-07 22:48:22 +0000 | [diff] [blame] | 897 | for (const MachineOperand &MO : MI.operands()) { | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 898 | if (!MO.isReg() || MO.isUndef() || MO.isDef()) | 
|  | 899 | continue; | 
|  | 900 | if (MO.getReg() != ARM::CPSR) | 
|  | 901 | continue; | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 902 | assert(LiveCPSR && "CPSR liveness tracking is wrong!"); | 
|  | 903 | if (MO.isKill()) { | 
|  | 904 | LiveCPSR = false; | 
|  | 905 | break; | 
|  | 906 | } | 
|  | 907 | } | 
|  | 908 |  | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 909 | return LiveCPSR; | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 910 | } | 
|  | 911 |  | 
| Jakob Stoklund Olesen | 43b1e13 | 2012-12-18 00:13:11 +0000 | [diff] [blame] | 912 | bool Thumb2SizeReduce::ReduceMI(MachineBasicBlock &MBB, MachineInstr *MI, | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 913 | bool LiveCPSR, bool IsSelfLoop) { | 
| Jakob Stoklund Olesen | 43b1e13 | 2012-12-18 00:13:11 +0000 | [diff] [blame] | 914 | unsigned Opcode = MI->getOpcode(); | 
|  | 915 | DenseMap<unsigned, unsigned>::iterator OPI = ReduceOpcodeMap.find(Opcode); | 
|  | 916 | if (OPI == ReduceOpcodeMap.end()) | 
|  | 917 | return false; | 
|  | 918 | const ReduceEntry &Entry = ReduceTable[OPI->second]; | 
|  | 919 |  | 
|  | 920 | // Don't attempt normal reductions on "special" cases for now. | 
|  | 921 | if (Entry.Special) | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 922 | return ReduceSpecial(MBB, MI, Entry, LiveCPSR, IsSelfLoop); | 
| Jakob Stoklund Olesen | 43b1e13 | 2012-12-18 00:13:11 +0000 | [diff] [blame] | 923 |  | 
|  | 924 | // Try to transform to a 16-bit two-address instruction. | 
|  | 925 | if (Entry.NarrowOpc2 && | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 926 | ReduceTo2Addr(MBB, MI, Entry, LiveCPSR, IsSelfLoop)) | 
| Jakob Stoklund Olesen | 43b1e13 | 2012-12-18 00:13:11 +0000 | [diff] [blame] | 927 | return true; | 
|  | 928 |  | 
|  | 929 | // Try to transform to a 16-bit non-two-address instruction. | 
|  | 930 | if (Entry.NarrowOpc1 && | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 931 | ReduceToNarrow(MBB, MI, Entry, LiveCPSR, IsSelfLoop)) | 
| Jakob Stoklund Olesen | 43b1e13 | 2012-12-18 00:13:11 +0000 | [diff] [blame] | 932 | return true; | 
|  | 933 |  | 
|  | 934 | return false; | 
|  | 935 | } | 
|  | 936 |  | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 937 | bool Thumb2SizeReduce::ReduceMBB(MachineBasicBlock &MBB) { | 
|  | 938 | bool Modified = false; | 
|  | 939 |  | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 940 | // Yes, CPSR could be livein. | 
| Dan Gohman | a1cf9fe | 2010-04-13 16:53:51 +0000 | [diff] [blame] | 941 | bool LiveCPSR = MBB.isLiveIn(ARM::CPSR); | 
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 942 | MachineInstr *BundleMI = nullptr; | 
| Evan Cheng | 1f5bee1 | 2009-08-10 06:57:42 +0000 | [diff] [blame] | 943 |  | 
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 944 | CPSRDef = nullptr; | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 945 | HighLatencyCPSR = false; | 
|  | 946 |  | 
|  | 947 | // Check predecessors for the latest CPSRDef. | 
| Jim Grosbach | 537f3ed | 2014-04-04 02:11:03 +0000 | [diff] [blame] | 948 | for (auto *Pred : MBB.predecessors()) { | 
|  | 949 | const MBBInfo &PInfo = BlockInfo[Pred->getNumber()]; | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 950 | if (!PInfo.Visited) { | 
|  | 951 | // Since blocks are visited in RPO, this must be a back-edge. | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 952 | continue; | 
|  | 953 | } | 
|  | 954 | if (PInfo.HighLatencyCPSR) { | 
|  | 955 | HighLatencyCPSR = true; | 
|  | 956 | break; | 
|  | 957 | } | 
|  | 958 | } | 
|  | 959 |  | 
| Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 960 | // If this BB loops back to itself, conservatively avoid narrowing the | 
|  | 961 | // first instruction that does partial flag update. | 
|  | 962 | bool IsSelfLoop = MBB.isSuccessor(&MBB); | 
| Jim Grosbach | 0c509fa | 2012-04-06 23:43:50 +0000 | [diff] [blame] | 963 | MachineBasicBlock::instr_iterator MII = MBB.instr_begin(),E = MBB.instr_end(); | 
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 964 | MachineBasicBlock::instr_iterator NextMII; | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 965 | for (; MII != E; MII = NextMII) { | 
| Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 966 | NextMII = std::next(MII); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 967 |  | 
| Evan Cheng | 51cbd2d | 2009-08-10 02:37:24 +0000 | [diff] [blame] | 968 | MachineInstr *MI = &*MII; | 
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 969 | if (MI->isBundle()) { | 
|  | 970 | BundleMI = MI; | 
|  | 971 | continue; | 
|  | 972 | } | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 973 | if (MI->isDebugValue()) | 
|  | 974 | continue; | 
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 975 |  | 
| Evan Cheng | 1e6c2a1 | 2009-08-12 01:49:45 +0000 | [diff] [blame] | 976 | LiveCPSR = UpdateCPSRUse(*MI, LiveCPSR); | 
|  | 977 |  | 
| Jakob Stoklund Olesen | 41bbf9c | 2012-12-18 00:46:39 +0000 | [diff] [blame] | 978 | // Does NextMII belong to the same bundle as MI? | 
|  | 979 | bool NextInSameBundle = NextMII != E && NextMII->isBundledWithPred(); | 
|  | 980 |  | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 981 | if (ReduceMI(MBB, MI, LiveCPSR, IsSelfLoop)) { | 
| Jakob Stoklund Olesen | 43b1e13 | 2012-12-18 00:13:11 +0000 | [diff] [blame] | 982 | Modified = true; | 
| Benjamin Kramer | b6d0bd4 | 2014-03-02 12:27:27 +0000 | [diff] [blame] | 983 | MachineBasicBlock::instr_iterator I = std::prev(NextMII); | 
| Jakob Stoklund Olesen | 43b1e13 | 2012-12-18 00:13:11 +0000 | [diff] [blame] | 984 | MI = &*I; | 
| Jakob Stoklund Olesen | 41bbf9c | 2012-12-18 00:46:39 +0000 | [diff] [blame] | 985 | // Removing and reinserting the first instruction in a bundle will break | 
|  | 986 | // up the bundle. Fix the bundling if it was broken. | 
|  | 987 | if (NextInSameBundle && !NextMII->isBundledWithPred()) | 
|  | 988 | NextMII->bundleWithPred(); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 989 | } | 
|  | 990 |  | 
| Jakob Stoklund Olesen | 41bbf9c | 2012-12-18 00:46:39 +0000 | [diff] [blame] | 991 | if (!NextInSameBundle && MI->isInsideBundle()) { | 
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 992 | // FIXME: Since post-ra scheduler operates on bundles, the CPSR kill | 
|  | 993 | // marker is only on the BUNDLE instruction. Process the BUNDLE | 
|  | 994 | // instruction as we finish with the bundled instruction to work around | 
|  | 995 | // the inconsistency. | 
| Evan Cheng | 903231b | 2011-12-17 01:25:34 +0000 | [diff] [blame] | 996 | if (BundleMI->killsRegister(ARM::CPSR)) | 
|  | 997 | LiveCPSR = false; | 
|  | 998 | MachineOperand *MO = BundleMI->findRegisterDefOperand(ARM::CPSR); | 
|  | 999 | if (MO && !MO->isDead()) | 
|  | 1000 | LiveCPSR = true; | 
| Weiming Zhao | f66be56 | 2014-01-13 18:47:54 +0000 | [diff] [blame] | 1001 | MO = BundleMI->findRegisterUseOperand(ARM::CPSR); | 
|  | 1002 | if (MO && !MO->isKill()) | 
|  | 1003 | LiveCPSR = true; | 
| Evan Cheng | 903231b | 2011-12-17 01:25:34 +0000 | [diff] [blame] | 1004 | } | 
| Evan Cheng | 7fae11b | 2011-12-14 02:11:42 +0000 | [diff] [blame] | 1005 |  | 
| Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 1006 | bool DefCPSR = false; | 
|  | 1007 | LiveCPSR = UpdateCPSRDef(*MI, LiveCPSR, DefCPSR); | 
| Evan Cheng | 7f8e563 | 2011-12-07 07:15:52 +0000 | [diff] [blame] | 1008 | if (MI->isCall()) { | 
| Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 1009 | // Calls don't really set CPSR. | 
| Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 1010 | CPSRDef = nullptr; | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 1011 | HighLatencyCPSR = false; | 
| Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 1012 | IsSelfLoop = false; | 
|  | 1013 | } else if (DefCPSR) { | 
| Bob Wilson | a2881ee | 2011-04-19 18:11:49 +0000 | [diff] [blame] | 1014 | // This is the last CPSR defining instruction. | 
|  | 1015 | CPSRDef = MI; | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 1016 | HighLatencyCPSR = isHighLatencyCPSR(CPSRDef); | 
| Evan Cheng | f4807a1 | 2011-10-27 21:21:05 +0000 | [diff] [blame] | 1017 | IsSelfLoop = false; | 
|  | 1018 | } | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 1019 | } | 
|  | 1020 |  | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 1021 | MBBInfo &Info = BlockInfo[MBB.getNumber()]; | 
|  | 1022 | Info.HighLatencyCPSR = HighLatencyCPSR; | 
|  | 1023 | Info.Visited = true; | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 1024 | return Modified; | 
|  | 1025 | } | 
|  | 1026 |  | 
|  | 1027 | bool Thumb2SizeReduce::runOnMachineFunction(MachineFunction &MF) { | 
| Akira Hatanaka | 4a61619 | 2015-06-08 18:50:43 +0000 | [diff] [blame] | 1028 | if (PredicateFtor && !PredicateFtor(*MF.getFunction())) | 
|  | 1029 | return false; | 
|  | 1030 |  | 
| Eric Christopher | 1b21f00 | 2015-01-29 00:19:33 +0000 | [diff] [blame] | 1031 | STI = &static_cast<const ARMSubtarget &>(MF.getSubtarget()); | 
| Eric Christopher | 63b4488 | 2015-03-05 00:23:40 +0000 | [diff] [blame] | 1032 | if (STI->isThumb1Only() || STI->prefers32BitThumb()) | 
|  | 1033 | return false; | 
|  | 1034 |  | 
| Eric Christopher | 1b21f00 | 2015-01-29 00:19:33 +0000 | [diff] [blame] | 1035 | TII = static_cast<const Thumb2InstrInfo *>(STI->getInstrInfo()); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 1036 |  | 
| Sanjay Patel | 924879a | 2015-08-04 15:49:57 +0000 | [diff] [blame] | 1037 | // Optimizing / minimizing size? Minimizing size implies optimizing for size. | 
|  | 1038 | OptimizeSize = MF.getFunction()->optForSize(); | 
|  | 1039 | MinimizeSize = MF.getFunction()->optForMinSize(); | 
| Quentin Colombet | 23b404d | 2012-12-18 22:47:16 +0000 | [diff] [blame] | 1040 |  | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 1041 | BlockInfo.clear(); | 
|  | 1042 | BlockInfo.resize(MF.getNumBlockIDs()); | 
|  | 1043 |  | 
|  | 1044 | // Visit blocks in reverse post-order so LastCPSRDef is known for all | 
|  | 1045 | // predecessors. | 
|  | 1046 | ReversePostOrderTraversal<MachineFunction*> RPOT(&MF); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 1047 | bool Modified = false; | 
| Jakob Stoklund Olesen | 299475e | 2013-04-04 18:25:36 +0000 | [diff] [blame] | 1048 | for (ReversePostOrderTraversal<MachineFunction*>::rpo_iterator | 
|  | 1049 | I = RPOT.begin(), E = RPOT.end(); I != E; ++I) | 
|  | 1050 | Modified |= ReduceMBB(**I); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 1051 | return Modified; | 
|  | 1052 | } | 
|  | 1053 |  | 
|  | 1054 | /// createThumb2SizeReductionPass - Returns an instance of the Thumb2 size | 
|  | 1055 | /// reduction pass. | 
| Akira Hatanaka | 4a61619 | 2015-06-08 18:50:43 +0000 | [diff] [blame] | 1056 | FunctionPass *llvm::createThumb2SizeReductionPass( | 
|  | 1057 | std::function<bool(const Function &)> Ftor) { | 
|  | 1058 | return new Thumb2SizeReduce(Ftor); | 
| Evan Cheng | 1be453b | 2009-08-08 03:21:23 +0000 | [diff] [blame] | 1059 | } |