blob: 8d28d7919727640db7be70bf5a4bab3dcdfcc910 [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey48850c12006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Hal Finkel0d8db462014-05-11 19:29:11 +000021#include "llvm/ADT/StringSwitch.h"
Eric Christopher89958332014-05-31 00:07:32 +000022#include "llvm/ADT/Triple.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000023#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/Constants.h"
32#include "llvm/IR/DerivedTypes.h"
33#include "llvm/IR/Function.h"
34#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000037#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000038#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000039#include "llvm/Target/TargetOptions.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000040using namespace llvm;
41
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +000042// FIXME: Remove this once soft-float is supported.
43static cl::opt<bool> DisablePPCFloatInVariadic("disable-ppc-float-in-variadic",
44cl::desc("disable saving float registers for va_start on PPC"), cl::Hidden);
45
Hal Finkel595817e2012-06-04 02:21:00 +000046static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
47cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000048
Hal Finkel4e9f1a82012-06-10 19:32:29 +000049static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
50cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
51
Hal Finkel8d7fbc92013-03-15 15:27:13 +000052static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
53cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
54
Hal Finkel940ab932014-02-28 00:27:01 +000055// FIXME: Remove this once the bug has been fixed!
56extern cl::opt<bool> ANDIGlueBug;
57
Eric Christopher89958332014-05-31 00:07:32 +000058static TargetLoweringObjectFile *createTLOF(const Triple &TT) {
Eric Christophera84189a2014-06-02 17:29:07 +000059 // If it isn't a Mach-O file then it's going to be a linux ELF
60 // object file.
Eric Christopher89958332014-05-31 00:07:32 +000061 if (TT.isOSDarwin())
Bill Wendlingbbcaa402010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Eric Christophera84189a2014-06-02 17:29:07 +000063
64 return new PPC64LinuxTargetObjectFile();
Chris Lattner5e693ed2009-07-28 03:13:23 +000065}
66
Chris Lattner584a11a2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Eric Christopher89958332014-05-31 00:07:32 +000068 : TargetLowering(TM, createTLOF(Triple(TM.getTargetTriple()))),
Eric Christopherb1aaebe2014-06-12 22:38:18 +000069 Subtarget(*TM.getSubtargetImpl()) {
Nate Begeman4dd38312005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesenc31eb202008-07-31 18:13:12 +000071
Chris Lattnera028e7a2005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000075
Chris Lattnerd10babf2010-10-10 18:34:00 +000076 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
77 // arguments are at least 4/8 bytes aligned.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000078 bool isPPC64 = Subtarget.isPPC64();
Evan Cheng39e90022012-07-02 22:39:56 +000079 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000080
Chris Lattnerf22556d2005-08-16 17:14:42 +000081 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000082 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
83 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
84 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000085
Evan Cheng5d9fd972006-10-04 00:56:09 +000086 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson9f944592009-08-11 20:47:22 +000087 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
88 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands95d46ef2008-01-23 20:39:46 +000089
Owen Anderson9f944592009-08-11 20:47:22 +000090 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000091
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000092 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000093 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
97 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
102 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +0000103
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000104 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000105 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
106
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000107 if (isPPC64 || Subtarget.hasFPCVT()) {
Hal Finkel6a56b212014-03-05 22:14:00 +0000108 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
109 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
110 isPPC64 ? MVT::i64 : MVT::i32);
111 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
112 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
113 isPPC64 ? MVT::i64 : MVT::i32);
114 } else {
115 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
116 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
117 }
Hal Finkel940ab932014-02-28 00:27:01 +0000118
119 // PowerPC does not support direct load / store of condition registers
120 setOperationAction(ISD::LOAD, MVT::i1, Custom);
121 setOperationAction(ISD::STORE, MVT::i1, Custom);
122
123 // FIXME: Remove this once the ANDI glue bug is fixed:
124 if (ANDIGlueBug)
125 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
126
127 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
128 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
129 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
130 setTruncStoreAction(MVT::i32, MVT::i1, Expand);
131 setTruncStoreAction(MVT::i16, MVT::i1, Expand);
132 setTruncStoreAction(MVT::i8, MVT::i1, Expand);
133
134 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
135 }
136
Dale Johannesen666323e2007-10-10 01:01:31 +0000137 // This is used in the ppcf128->int sequence. Note it has different semantics
138 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000139 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000140
Roman Divacky1faf5b02012-08-16 18:19:29 +0000141 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000142 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
143 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
144 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
145 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
146 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000147 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000148
Chris Lattnerf22556d2005-08-16 17:14:42 +0000149 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000150 setOperationAction(ISD::SREM, MVT::i32, Expand);
151 setOperationAction(ISD::UREM, MVT::i32, Expand);
152 setOperationAction(ISD::SREM, MVT::i64, Expand);
153 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000154
155 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000156 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
157 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
158 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
159 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
160 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
161 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
162 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
163 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000164
Dan Gohman482732a2007-10-11 23:21:31 +0000165 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000166 setOperationAction(ISD::FSIN , MVT::f64, Expand);
167 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000168 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000169 setOperationAction(ISD::FREM , MVT::f64, Expand);
170 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000171 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000172 setOperationAction(ISD::FSIN , MVT::f32, Expand);
173 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000174 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000175 setOperationAction(ISD::FREM , MVT::f32, Expand);
176 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000177 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000178
Owen Anderson9f944592009-08-11 20:47:22 +0000179 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000180
Chris Lattnerf22556d2005-08-16 17:14:42 +0000181 // If we're enabling GP optimizations, use hardware square root
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000182 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000183 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000184 Subtarget.hasFRSQRTE() && Subtarget.hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000185 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000186
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000187 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000188 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000189 Subtarget.hasFRSQRTES() && Subtarget.hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000190 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000191
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000192 if (Subtarget.hasFCPSGN()) {
Hal Finkeldbc78e12013-08-19 05:01:02 +0000193 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
194 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
195 } else {
196 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
197 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
198 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000199
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000200 if (Subtarget.hasFPRND()) {
Hal Finkelc20a08d2013-03-29 08:57:48 +0000201 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
202 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
203 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000204 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000205
206 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
207 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
208 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000209 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000210 }
211
Nate Begeman2fba8a32006-01-14 03:14:10 +0000212 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000213 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000214 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000215 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
216 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000217 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000218 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000219 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
220 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000221
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000222 if (Subtarget.hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000223 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000224 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
225 } else {
226 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
227 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
228 }
229
Nate Begeman1b8121b2006-01-11 21:21:00 +0000230 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000231 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
232 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000233
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000234 if (!Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000235 // PowerPC does not have Select
236 setOperationAction(ISD::SELECT, MVT::i32, Expand);
237 setOperationAction(ISD::SELECT, MVT::i64, Expand);
238 setOperationAction(ISD::SELECT, MVT::f32, Expand);
239 setOperationAction(ISD::SELECT, MVT::f64, Expand);
240 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000241
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000242 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000243 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
244 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000245
Nate Begeman7e7f4392006-02-01 07:19:44 +0000246 // PowerPC wants to optimize integer setcc a bit
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000247 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000248 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000249
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000250 // PowerPC does not have BRCOND which requires SetCC
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000251 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000252 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000253
Owen Anderson9f944592009-08-11 20:47:22 +0000254 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000255
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000256 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000257 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000258
Jim Laskey6267b2c2005-08-17 00:40:22 +0000259 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000260 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
261 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000262
Wesley Peck527da1b2010-11-23 03:31:01 +0000263 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
264 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
265 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
266 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000267
Chris Lattner84b49d52006-04-28 21:56:10 +0000268 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000270
Hal Finkel1996f3d2013-03-27 19:10:42 +0000271 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000272 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
273 // support continuation, user-level threading, and etc.. As a result, no
274 // other SjLj exception interfaces are implemented and please don't build
275 // your own exception handling based on them.
276 // LLVM/Clang supports zero-cost DWARF exception handling.
277 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
278 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000279
280 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000281 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000282 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
283 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000284 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000285 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
286 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
287 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
288 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000289 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000290 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
291 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000292
Nate Begemanf69d13b2008-08-11 17:36:31 +0000293 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000294 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000295
296 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000297 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
298 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000299
Nate Begemane74795c2006-01-25 18:21:52 +0000300 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000301 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000302
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000303 if (Subtarget.isSVR4ABI()) {
Evan Cheng39e90022012-07-02 22:39:56 +0000304 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000305 // VAARG always uses double-word chunks, so promote anything smaller.
306 setOperationAction(ISD::VAARG, MVT::i1, Promote);
307 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
308 setOperationAction(ISD::VAARG, MVT::i8, Promote);
309 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
310 setOperationAction(ISD::VAARG, MVT::i16, Promote);
311 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
312 setOperationAction(ISD::VAARG, MVT::i32, Promote);
313 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
314 setOperationAction(ISD::VAARG, MVT::Other, Expand);
315 } else {
316 // VAARG is custom lowered with the 32-bit SVR4 ABI.
317 setOperationAction(ISD::VAARG, MVT::Other, Custom);
318 setOperationAction(ISD::VAARG, MVT::i64, Custom);
319 }
Roman Divacky4394e682011-06-28 15:30:42 +0000320 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000321 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000322
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000323 if (Subtarget.isSVR4ABI() && !isPPC64)
Roman Divackyc3825df2013-07-25 21:36:47 +0000324 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
325 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
326 else
327 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
328
Chris Lattner5bd514d2006-01-15 09:02:48 +0000329 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000330 setOperationAction(ISD::VAEND , MVT::Other, Expand);
331 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
332 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
333 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
334 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000335
Chris Lattner6961fc72006-03-26 10:06:40 +0000336 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000337 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000338
Hal Finkel25c19922013-05-15 21:37:41 +0000339 // To handle counter-based loop conditions.
340 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
341
Dale Johannesen160be0f2008-11-07 22:54:33 +0000342 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000343 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
344 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
345 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
346 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
347 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
348 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
349 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
350 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
351 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
352 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
353 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
354 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000355
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000356 if (Subtarget.has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000357 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000358 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
359 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
360 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
361 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000362 // This is just the low 32 bits of a (signed) fp->i64 conversion.
363 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000364 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000365
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000366 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000367 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000368 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000369 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000370 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000371 }
372
Hal Finkelf6d45f22013-04-01 17:52:07 +0000373 // With the instructions enabled under FPCVT, we can do everything.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000374 if (Subtarget.hasFPCVT()) {
375 if (Subtarget.has64BitSupport()) {
Hal Finkelf6d45f22013-04-01 17:52:07 +0000376 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
377 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
378 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
379 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
380 }
381
382 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
383 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
384 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
385 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
386 }
387
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000388 if (Subtarget.use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000389 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000390 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000391 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000392 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000393 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000394 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
395 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
396 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000397 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000398 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000399 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
400 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
401 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000402 }
Evan Cheng19264272006-03-01 01:11:20 +0000403
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000404 if (Subtarget.hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000405 // First set operation action for all vector types to expand. Then we
406 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson9f944592009-08-11 20:47:22 +0000407 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
408 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
409 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands13237ac2008-06-06 12:08:01 +0000410
Chris Lattner06a21ba2006-04-16 01:37:57 +0000411 // add/sub are legal for all supported vector VT's.
Duncan Sands13237ac2008-06-06 12:08:01 +0000412 setOperationAction(ISD::ADD , VT, Legal);
413 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000414
Chris Lattner95c7adc2006-04-04 17:25:31 +0000415 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000416 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000417 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000418
419 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000420 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000421 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000422 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000423 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000424 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000425 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000426 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000427 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000428 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000429 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000430 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000431 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000432
Chris Lattner06a21ba2006-04-16 01:37:57 +0000433 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000434 setOperationAction(ISD::MUL , VT, Expand);
435 setOperationAction(ISD::SDIV, VT, Expand);
436 setOperationAction(ISD::SREM, VT, Expand);
437 setOperationAction(ISD::UDIV, VT, Expand);
438 setOperationAction(ISD::UREM, VT, Expand);
439 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000440 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000441 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000442 setOperationAction(ISD::FSQRT, VT, Expand);
443 setOperationAction(ISD::FLOG, VT, Expand);
444 setOperationAction(ISD::FLOG10, VT, Expand);
445 setOperationAction(ISD::FLOG2, VT, Expand);
446 setOperationAction(ISD::FEXP, VT, Expand);
447 setOperationAction(ISD::FEXP2, VT, Expand);
448 setOperationAction(ISD::FSIN, VT, Expand);
449 setOperationAction(ISD::FCOS, VT, Expand);
450 setOperationAction(ISD::FABS, VT, Expand);
451 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000452 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000453 setOperationAction(ISD::FCEIL, VT, Expand);
454 setOperationAction(ISD::FTRUNC, VT, Expand);
455 setOperationAction(ISD::FRINT, VT, Expand);
456 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000457 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
458 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
459 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
Ulrich Weigand51eccec2014-08-04 13:27:12 +0000460 setOperationAction(ISD::MULHU, VT, Expand);
461 setOperationAction(ISD::MULHS, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000462 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
463 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
464 setOperationAction(ISD::UDIVREM, VT, Expand);
465 setOperationAction(ISD::SDIVREM, VT, Expand);
466 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
467 setOperationAction(ISD::FPOW, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000468 setOperationAction(ISD::BSWAP, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000469 setOperationAction(ISD::CTPOP, VT, Expand);
470 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000471 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000472 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000473 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000474 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000475 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
476
477 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
478 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
479 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
480 setTruncStoreAction(VT, InnerVT, Expand);
481 }
482 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
483 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
484 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000485 }
486
Chris Lattner95c7adc2006-04-04 17:25:31 +0000487 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
488 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000489 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000490
Owen Anderson9f944592009-08-11 20:47:22 +0000491 setOperationAction(ISD::AND , MVT::v4i32, Legal);
492 setOperationAction(ISD::OR , MVT::v4i32, Legal);
493 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
494 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000495 setOperationAction(ISD::SELECT, MVT::v4i32,
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000496 Subtarget.useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000497 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000498 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
499 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
500 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
501 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000502 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
503 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
504 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
505 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000506
Craig Topperabadc662012-04-20 06:31:50 +0000507 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
508 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
509 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
510 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000511
Owen Anderson9f944592009-08-11 20:47:22 +0000512 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000513 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000514
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000515 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000516 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
517 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
518 }
519
Owen Anderson9f944592009-08-11 20:47:22 +0000520 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
521 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
522 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000523
Owen Anderson9f944592009-08-11 20:47:22 +0000524 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
525 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000526
Owen Anderson9f944592009-08-11 20:47:22 +0000527 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
528 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
529 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
530 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000531
532 // Altivec does not contain unordered floating-point compare instructions
533 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
534 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000535 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
536 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000537
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000538 if (Subtarget.hasVSX()) {
Hal Finkel27774d92014-03-13 07:58:58 +0000539 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000540 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000541
542 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
543 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
544 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
545 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
546 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
547
548 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
549
550 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
551 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
552
553 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
554 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
555
Hal Finkel732f0f72014-03-26 12:49:28 +0000556 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
557 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
558 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
559 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
560 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
561
Hal Finkel27774d92014-03-13 07:58:58 +0000562 // Share the Altivec comparison restrictions.
563 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
564 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000565 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
566 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
567
Hal Finkel9281c9a2014-03-26 18:26:30 +0000568 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
569 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
570
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000571 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
572
Hal Finkel19be5062014-03-29 05:29:01 +0000573 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000574
575 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
576 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000577
578 // VSX v2i64 only supports non-arithmetic operations.
579 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
580 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
581
Hal Finkelad801b72014-03-27 21:26:33 +0000582 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
583 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
584 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
585
Hal Finkel777c9dd2014-03-29 16:04:40 +0000586 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
587
Hal Finkel9281c9a2014-03-26 18:26:30 +0000588 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
589 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
590 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
591 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
592
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000593 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
594
Hal Finkel7279f4b2014-03-26 19:13:54 +0000595 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
596 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
597 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
598 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
599
Hal Finkel5c0d1452014-03-30 13:22:59 +0000600 // Vector operation legalization checks the result type of
601 // SIGN_EXTEND_INREG, overall legalization checks the inner type.
602 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
603 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
604 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
605 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
606
Hal Finkela6c8b512014-03-26 16:12:58 +0000607 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000608 }
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000609 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000610
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000611 if (Subtarget.has64BitSupport()) {
Hal Finkel322e41a2012-04-01 20:08:17 +0000612 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel70381a72012-08-04 14:10:46 +0000613 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
614 }
Hal Finkel322e41a2012-04-01 20:08:17 +0000615
Eli Friedman7dfa7912011-08-29 18:23:02 +0000616 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
617 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkel1b5ff082012-12-25 17:22:53 +0000618 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
619 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000620
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000621 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidta76bf5a2013-04-23 18:49:44 +0000622 // Altivec instructions set fields to all zeros or all ones.
623 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000624
Joerg Sonnenbergerb5459e62014-07-24 22:20:10 +0000625 if (!isPPC64) {
626 // These libcalls are not available in 32-bit.
627 setLibcallName(RTLIB::SHL_I128, nullptr);
628 setLibcallName(RTLIB::SRL_I128, nullptr);
629 setLibcallName(RTLIB::SRA_I128, nullptr);
630 }
631
Evan Cheng39e90022012-07-02 22:39:56 +0000632 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000633 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000634 setExceptionPointerRegister(PPC::X3);
635 setExceptionSelectorRegister(PPC::X4);
636 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000637 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000638 setExceptionPointerRegister(PPC::R3);
639 setExceptionSelectorRegister(PPC::R4);
640 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000641
Chris Lattnerf4184352006-03-01 04:57:39 +0000642 // We have target-specific dag combine patterns for the following nodes:
643 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000644 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000645 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000646 setTargetDAGCombine(ISD::BR_CC);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000647 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000648 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000649 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000650 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000651
Hal Finkel46043ed2014-03-01 21:36:57 +0000652 setTargetDAGCombine(ISD::SIGN_EXTEND);
653 setTargetDAGCombine(ISD::ZERO_EXTEND);
654 setTargetDAGCombine(ISD::ANY_EXTEND);
655
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000656 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000657 setTargetDAGCombine(ISD::TRUNCATE);
658 setTargetDAGCombine(ISD::SETCC);
659 setTargetDAGCombine(ISD::SELECT_CC);
660 }
661
Hal Finkel2e103312013-04-03 04:01:11 +0000662 // Use reciprocal estimates.
663 if (TM.Options.UnsafeFPMath) {
664 setTargetDAGCombine(ISD::FDIV);
665 setTargetDAGCombine(ISD::FSQRT);
666 }
667
Dale Johannesen10432e52007-10-19 00:59:18 +0000668 // Darwin long double math library functions have $LDBL128 appended.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000669 if (Subtarget.isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000670 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000671 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
672 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000673 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
674 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000675 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
676 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
677 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
678 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
679 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000680 }
681
Hal Finkel940ab932014-02-28 00:27:01 +0000682 // With 32 condition bits, we don't need to sink (and duplicate) compares
683 // aggressively in CodeGenPrep.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000684 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000685 setHasMultipleConditionRegisters();
686
Hal Finkel65298572011-10-17 18:53:03 +0000687 setMinFunctionAlignment(2);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000688 if (Subtarget.isDarwin())
Hal Finkel65298572011-10-17 18:53:03 +0000689 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000690
Eric Christopherb9fd9ed2014-08-07 22:02:54 +0000691 if (isPPC64 && Subtarget.isJITCodeModel())
692 // Temporary workaround for the inability of PPC64 JIT to handle jump
693 // tables.
694 setSupportJumpTables(false);
695
Eli Friedman30a49e92011-08-03 21:06:02 +0000696 setInsertFencesForAtomic(true);
697
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000698 if (Subtarget.enableMachineScheduler())
Hal Finkel21442b22013-09-11 23:05:25 +0000699 setSchedulingPreference(Sched::Source);
700 else
701 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000702
Chris Lattnerf22556d2005-08-16 17:14:42 +0000703 computeRegisterProperties();
Hal Finkel742b5352012-08-28 16:12:39 +0000704
705 // The Freescale cores does better with aggressive inlining of memcpy and
706 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000707 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc ||
708 Subtarget.getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000709 MaxStoresPerMemset = 32;
710 MaxStoresPerMemsetOptSize = 16;
711 MaxStoresPerMemcpy = 32;
712 MaxStoresPerMemcpyOptSize = 8;
713 MaxStoresPerMemmove = 32;
714 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel742b5352012-08-28 16:12:39 +0000715
716 setPrefFunctionAlignment(4);
Hal Finkel742b5352012-08-28 16:12:39 +0000717 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000718}
719
Hal Finkel262a2242013-09-12 23:20:06 +0000720/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
721/// the desired ByVal argument alignment.
722static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
723 unsigned MaxMaxAlign) {
724 if (MaxAlign == MaxMaxAlign)
725 return;
726 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
727 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
728 MaxAlign = 32;
729 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
730 MaxAlign = 16;
731 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
732 unsigned EltAlign = 0;
733 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
734 if (EltAlign > MaxAlign)
735 MaxAlign = EltAlign;
736 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
737 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
738 unsigned EltAlign = 0;
739 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign);
740 if (EltAlign > MaxAlign)
741 MaxAlign = EltAlign;
742 if (MaxAlign == MaxMaxAlign)
743 break;
744 }
745 }
746}
747
Dale Johannesencbde4c22008-02-28 22:31:51 +0000748/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
749/// function arguments in the caller parameter area.
Chris Lattner229907c2011-07-18 04:54:35 +0000750unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000751 // Darwin passes everything on 4 byte boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000752 if (Subtarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000753 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000754
755 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000756 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000757 unsigned Align = Subtarget.isPPC64() ? 8 : 4;
758 if (Subtarget.hasAltivec() || Subtarget.hasQPX())
759 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16);
Hal Finkel262a2242013-09-12 23:20:06 +0000760 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000761}
762
Chris Lattner347ed8a2006-01-09 23:52:17 +0000763const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
764 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000765 default: return nullptr;
Evan Cheng32e376f2008-07-12 02:23:19 +0000766 case PPCISD::FSEL: return "PPCISD::FSEL";
767 case PPCISD::FCFID: return "PPCISD::FCFID";
768 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
769 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000770 case PPCISD::FRE: return "PPCISD::FRE";
771 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000772 case PPCISD::STFIWX: return "PPCISD::STFIWX";
773 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
774 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
775 case PPCISD::VPERM: return "PPCISD::VPERM";
776 case PPCISD::Hi: return "PPCISD::Hi";
777 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000778 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller79fef932009-12-18 13:00:15 +0000779 case PPCISD::LOAD: return "PPCISD::LOAD";
780 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000781 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
782 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
783 case PPCISD::SRL: return "PPCISD::SRL";
784 case PPCISD::SRA: return "PPCISD::SRA";
785 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000786 case PPCISD::CALL: return "PPCISD::CALL";
787 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng32e376f2008-07-12 02:23:19 +0000788 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000789 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng32e376f2008-07-12 02:23:19 +0000790 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel756810f2013-03-21 21:37:52 +0000791 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
792 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000793 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng32e376f2008-07-12 02:23:19 +0000794 case PPCISD::VCMP: return "PPCISD::VCMP";
795 case PPCISD::VCMPo: return "PPCISD::VCMPo";
796 case PPCISD::LBRX: return "PPCISD::LBRX";
797 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng32e376f2008-07-12 02:23:19 +0000798 case PPCISD::LARX: return "PPCISD::LARX";
799 case PPCISD::STCX: return "PPCISD::STCX";
800 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +0000801 case PPCISD::BDNZ: return "PPCISD::BDNZ";
802 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000803 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000804 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000805 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +0000806 case PPCISD::CR6SET: return "PPCISD::CR6SET";
807 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34627e32012-11-27 17:35:46 +0000808 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
809 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
810 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Roman Divacky32143e22013-12-20 18:08:54 +0000811 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000812 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
813 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000814 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000815 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
816 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
817 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000818 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
819 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
820 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
821 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
822 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +0000823 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +0000824 case PPCISD::SC: return "PPCISD::SC";
Chris Lattner347ed8a2006-01-09 23:52:17 +0000825 }
826}
827
Matt Arsenault758659232013-05-18 00:21:46 +0000828EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000829 if (!VT.isVector())
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000830 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32;
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000831 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000832}
833
Chris Lattner4211ca92006-04-14 06:01:58 +0000834//===----------------------------------------------------------------------===//
835// Node matching predicates, for use by the tblgen matching code.
836//===----------------------------------------------------------------------===//
837
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000838/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000839static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000840 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000841 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000842 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000843 // Maybe this has already been legalized into the constant pool?
844 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000845 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000846 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000847 }
848 return false;
849}
850
Chris Lattnere8b83b42006-04-06 17:23:16 +0000851/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
852/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000853static bool isConstantOrUndef(int Op, int Val) {
854 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000855}
856
857/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
858/// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000859/// The ShuffleKind distinguishes between big-endian operations with
860/// two different inputs (0), either-endian operations with two identical
861/// inputs (1), and little-endian operantion with two different inputs (2).
862/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
863bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000864 SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000865 bool IsLE = DAG.getSubtarget().getDataLayout()->isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000866 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +0000867 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000868 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000869 for (unsigned i = 0; i != 16; ++i)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000870 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000871 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000872 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +0000873 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000874 return false;
875 for (unsigned i = 0; i != 16; ++i)
876 if (!isConstantOrUndef(N->getMaskElt(i), i*2))
877 return false;
878 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +0000879 unsigned j = IsLE ? 0 : 1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000880 for (unsigned i = 0; i != 8; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000881 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) ||
882 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000883 return false;
884 }
Chris Lattner1d338192006-04-06 18:26:28 +0000885 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000886}
887
888/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
889/// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000890/// The ShuffleKind distinguishes between big-endian operations with
891/// two different inputs (0), either-endian operations with two identical
892/// inputs (1), and little-endian operantion with two different inputs (2).
893/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
894bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000895 SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000896 bool IsLE = DAG.getSubtarget().getDataLayout()->isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000897 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +0000898 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000899 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000900 for (unsigned i = 0; i != 16; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000901 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
902 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000903 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000904 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +0000905 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000906 return false;
907 for (unsigned i = 0; i != 16; i += 2)
908 if (!isConstantOrUndef(N->getMaskElt(i ), i*2) ||
909 !isConstantOrUndef(N->getMaskElt(i+1), i*2+1))
910 return false;
911 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +0000912 unsigned j = IsLE ? 0 : 2;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000913 for (unsigned i = 0; i != 8; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000914 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
915 !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) ||
916 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
917 !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000918 return false;
919 }
Chris Lattner1d338192006-04-06 18:26:28 +0000920 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000921}
922
Chris Lattnerf38e0332006-04-06 22:02:42 +0000923/// isVMerge - Common function, used to match vmrg* shuffles.
924///
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000925static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +0000926 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000927 if (N->getValueType(0) != MVT::v16i8)
928 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000929 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
930 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +0000931
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000932 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
933 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000934 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000935 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000936 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000937 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000938 return false;
939 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000940 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000941}
942
943/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000944/// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000945/// The ShuffleKind distinguishes between big-endian merges with two
946/// different inputs (0), either-endian merges with two identical inputs (1),
947/// and little-endian merges with two different inputs (2). For the latter,
948/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000949bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000950 unsigned ShuffleKind, SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000951 if (DAG.getSubtarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000952 if (ShuffleKind == 1) // unary
953 return isVMerge(N, UnitSize, 0, 0);
954 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000955 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000956 else
957 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000958 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000959 if (ShuffleKind == 1) // unary
960 return isVMerge(N, UnitSize, 8, 8);
961 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +0000962 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000963 else
964 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000965 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000966}
967
968/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000969/// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000970/// The ShuffleKind distinguishes between big-endian merges with two
971/// different inputs (0), either-endian merges with two identical inputs (1),
972/// and little-endian merges with two different inputs (2). For the latter,
973/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000974bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000975 unsigned ShuffleKind, SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000976 if (DAG.getSubtarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000977 if (ShuffleKind == 1) // unary
978 return isVMerge(N, UnitSize, 8, 8);
979 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000980 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000981 else
982 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000983 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000984 if (ShuffleKind == 1) // unary
985 return isVMerge(N, UnitSize, 0, 0);
986 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +0000987 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000988 else
989 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000990 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000991}
992
993
Chris Lattner1d338192006-04-06 18:26:28 +0000994/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
995/// amount, otherwise return -1.
Bill Schmidt42a69362014-08-05 20:47:25 +0000996/// The ShuffleKind distinguishes between big-endian operations with two
997/// different inputs (0), either-endian operations with two identical inputs
998/// (1), and little-endian operations with two different inputs (2). For the
999/// latter, the input operands are swapped (see PPCInstrAltivec.td).
1000int PPC::isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
1001 SelectionDAG &DAG) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +00001002 if (N->getValueType(0) != MVT::v16i8)
Hal Finkela775e512014-04-08 19:00:27 +00001003 return -1;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001004
1005 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +00001006
Chris Lattner1d338192006-04-06 18:26:28 +00001007 // Find the first non-undef value in the shuffle mask.
1008 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001009 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +00001010 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001011
Chris Lattner1d338192006-04-06 18:26:28 +00001012 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001013
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001014 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +00001015 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001016 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +00001017 if (ShiftAmt < i) return -1;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001018
Bill Schmidtf04e9982014-08-04 23:21:01 +00001019 ShiftAmt -= i;
Bill Schmidt42a69362014-08-05 20:47:25 +00001020 bool isLE = DAG.getTarget().getSubtargetImpl()->getDataLayout()->
1021 isLittleEndian();
Bill Schmidtf910a062014-06-10 14:35:01 +00001022
Bill Schmidt42a69362014-08-05 20:47:25 +00001023 if ((ShuffleKind == 0 && !isLE) || (ShuffleKind == 2 && isLE)) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001024 // Check the rest of the elements to see if they are consecutive.
1025 for (++i; i != 16; ++i)
1026 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
1027 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001028 } else if (ShuffleKind == 1) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001029 // Check the rest of the elements to see if they are consecutive.
1030 for (++i; i != 16; ++i)
1031 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
1032 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001033 } else
1034 return -1;
1035
1036 if (ShuffleKind == 2 && isLE)
1037 ShiftAmt = 16 - ShiftAmt;
Bill Schmidtf04e9982014-08-04 23:21:01 +00001038
Chris Lattner1d338192006-04-06 18:26:28 +00001039 return ShiftAmt;
1040}
Chris Lattnerffc47562006-03-20 06:33:01 +00001041
1042/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
1043/// specifies a splat of a single element that is suitable for input to
1044/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001045bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +00001046 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +00001047 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001048
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001049 // This is a splat operation if each element of the permute is the same, and
1050 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001051 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00001052
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001053 // FIXME: Handle UNDEF elements too!
1054 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +00001055 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001056
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001057 // Check that the indices are consecutive, in the case of a multi-byte element
1058 // splatted with a v16i8 mask.
1059 for (unsigned i = 1; i != EltSize; ++i)
1060 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001061 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001062
Chris Lattner95c7adc2006-04-04 17:25:31 +00001063 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001064 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +00001065 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001066 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001067 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001068 }
Chris Lattner95c7adc2006-04-04 17:25:31 +00001069 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +00001070}
1071
Evan Cheng581d2792007-07-30 07:51:22 +00001072/// isAllNegativeZeroVector - Returns true if all elements of build_vector
1073/// are -0.0.
1074bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001075 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
1076
1077 APInt APVal, APUndef;
1078 unsigned BitSize;
1079 bool HasAnyUndefs;
Wesley Peck527da1b2010-11-23 03:31:01 +00001080
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00001081 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001082 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001083 return CFP->getValueAPF().isNegZero();
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001084
Evan Cheng581d2792007-07-30 07:51:22 +00001085 return false;
1086}
1087
Chris Lattnerffc47562006-03-20 06:33:01 +00001088/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1089/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +00001090unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize,
1091 SelectionDAG &DAG) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001092 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1093 assert(isSplatShuffleMask(SVOp, EltSize));
Eric Christopherfc6de422014-08-05 02:39:49 +00001094 if (DAG.getSubtarget().getDataLayout()->isLittleEndian())
Bill Schmidtf910a062014-06-10 14:35:01 +00001095 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize);
1096 else
1097 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001098}
1099
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001100/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001101/// by using a vspltis[bhw] instruction of the specified element size, return
1102/// the constant being splatted. The ByteSize field indicates the number of
1103/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001104SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001105 SDValue OpVal(nullptr, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001106
1107 // If ByteSize of the splat is bigger than the element size of the
1108 // build_vector, then we have a case where we are checking for a splat where
1109 // multiple elements of the buildvector are folded together into a single
1110 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1111 unsigned EltSize = 16/N->getNumOperands();
1112 if (EltSize < ByteSize) {
1113 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001114 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001115 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001116
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001117 // See if all of the elements in the buildvector agree across.
1118 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1119 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1120 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001121 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001122
Scott Michelcf0da6c2009-02-17 22:15:04 +00001123
Craig Topper062a2ba2014-04-25 05:30:21 +00001124 if (!UniquedVals[i&(Multiple-1)].getNode())
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001125 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1126 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001127 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001128 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001129
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001130 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1131 // either constant or undef values that are identical for each chunk. See
1132 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001133
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001134 // Check to see if all of the leading entries are either 0 or -1. If
1135 // neither, then this won't fit into the immediate field.
1136 bool LeadingZero = true;
1137 bool LeadingOnes = true;
1138 for (unsigned i = 0; i != Multiple-1; ++i) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001139 if (!UniquedVals[i].getNode()) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001140
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001141 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1142 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1143 }
1144 // Finally, check the least significant entry.
1145 if (LeadingZero) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001146 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001147 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001148 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001149 if (Val < 16)
Owen Anderson9f944592009-08-11 20:47:22 +00001150 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001151 }
1152 if (LeadingOnes) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001153 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001154 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001155 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001156 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson9f944592009-08-11 20:47:22 +00001157 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001158 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001159
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001160 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001161 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001162
Chris Lattner2771e2c2006-03-25 06:12:06 +00001163 // Check to see if this buildvec has a single non-undef value in its elements.
1164 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1165 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Craig Topper062a2ba2014-04-25 05:30:21 +00001166 if (!OpVal.getNode())
Chris Lattner2771e2c2006-03-25 06:12:06 +00001167 OpVal = N->getOperand(i);
1168 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001169 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001170 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001171
Craig Topper062a2ba2014-04-25 05:30:21 +00001172 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001173
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001174 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001175 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001176 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001177 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001178 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001179 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001180 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001181 }
1182
1183 // If the splat value is larger than the element value, then we can never do
1184 // this splat. The only case that we could fit the replicated bits into our
1185 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001186 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001187
Chris Lattner2771e2c2006-03-25 06:12:06 +00001188 // If the element value is larger than the splat value, cut it in half and
1189 // check to see if the two halves are equal. Continue doing this until we
1190 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
1191 while (ValSizeInBytes > ByteSize) {
1192 ValSizeInBytes >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001193
Chris Lattner2771e2c2006-03-25 06:12:06 +00001194 // If the top half equals the bottom half, we're still ok.
Chris Lattner39cc7172006-04-05 17:39:25 +00001195 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
1196 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001197 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001198 }
1199
1200 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001201 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001202
Evan Chengb1ddc982006-03-26 09:52:32 +00001203 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001204 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001205
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001206 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001207 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson9f944592009-08-11 20:47:22 +00001208 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001209 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001210}
1211
Chris Lattner4211ca92006-04-14 06:01:58 +00001212//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001213// Addressing Mode Selection
1214//===----------------------------------------------------------------------===//
1215
1216/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1217/// or 64-bit immediate, and if the value can be accurately represented as a
1218/// sign extension from a 16-bit value. If so, this returns true and the
1219/// immediate.
1220static bool isIntS16Immediate(SDNode *N, short &Imm) {
Adam Nemet571eb5f2014-05-20 17:20:34 +00001221 if (!isa<ConstantSDNode>(N))
Chris Lattnera801fced2006-11-08 02:15:41 +00001222 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001223
Dan Gohmaneffb8942008-09-12 16:56:44 +00001224 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001225 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001226 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001227 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001228 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001229}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001230static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001231 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001232}
1233
1234
1235/// SelectAddressRegReg - Given the specified addressed, check to see if it
1236/// can be represented as an indexed [r+r] operation. Returns false if it
1237/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001238bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1239 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001240 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001241 short imm = 0;
1242 if (N.getOpcode() == ISD::ADD) {
1243 if (isIntS16Immediate(N.getOperand(1), imm))
1244 return false; // r+i
1245 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1246 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001247
Chris Lattnera801fced2006-11-08 02:15:41 +00001248 Base = N.getOperand(0);
1249 Index = N.getOperand(1);
1250 return true;
1251 } else if (N.getOpcode() == ISD::OR) {
1252 if (isIntS16Immediate(N.getOperand(1), imm))
1253 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001254
Chris Lattnera801fced2006-11-08 02:15:41 +00001255 // If this is an or of disjoint bitfields, we can codegen this as an add
1256 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1257 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001258 APInt LHSKnownZero, LHSKnownOne;
1259 APInt RHSKnownZero, RHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001260 DAG.computeKnownBits(N.getOperand(0),
1261 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001262
Dan Gohmanf19609a2008-02-27 01:23:58 +00001263 if (LHSKnownZero.getBoolValue()) {
Jay Foada0653a32014-05-14 21:14:37 +00001264 DAG.computeKnownBits(N.getOperand(1),
1265 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001266 // If all of the bits are known zero on the LHS or RHS, the add won't
1267 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001268 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001269 Base = N.getOperand(0);
1270 Index = N.getOperand(1);
1271 return true;
1272 }
1273 }
1274 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001275
Chris Lattnera801fced2006-11-08 02:15:41 +00001276 return false;
1277}
1278
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001279// If we happen to be doing an i64 load or store into a stack slot that has
1280// less than a 4-byte alignment, then the frame-index elimination may need to
1281// use an indexed load or store instruction (because the offset may not be a
1282// multiple of 4). The extra register needed to hold the offset comes from the
1283// register scavenger, and it is possible that the scavenger will need to use
1284// an emergency spill slot. As a result, we need to make sure that a spill slot
1285// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1286// stack slot.
1287static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1288 // FIXME: This does not handle the LWA case.
1289 if (VT != MVT::i64)
1290 return;
1291
Hal Finkel7ab3db52013-07-10 15:29:01 +00001292 // NOTE: We'll exclude negative FIs here, which come from argument
1293 // lowering, because there are no known test cases triggering this problem
1294 // using packed structures (or similar). We can remove this exclusion if
1295 // we find such a test case. The reason why this is so test-case driven is
1296 // because this entire 'fixup' is only to prevent crashes (from the
1297 // register scavenger) on not-really-valid inputs. For example, if we have:
1298 // %a = alloca i1
1299 // %b = bitcast i1* %a to i64*
1300 // store i64* a, i64 b
1301 // then the store should really be marked as 'align 1', but is not. If it
1302 // were marked as 'align 1' then the indexed form would have been
1303 // instruction-selected initially, and the problem this 'fixup' is preventing
1304 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001305 if (FrameIdx < 0)
1306 return;
1307
1308 MachineFunction &MF = DAG.getMachineFunction();
1309 MachineFrameInfo *MFI = MF.getFrameInfo();
1310
1311 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1312 if (Align >= 4)
1313 return;
1314
1315 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1316 FuncInfo->setHasNonRISpills();
1317}
1318
Chris Lattnera801fced2006-11-08 02:15:41 +00001319/// Returns true if the address N can be represented by a base register plus
1320/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001321/// represented as reg+reg. If Aligned is true, only accept displacements
1322/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001323bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001324 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001325 SelectionDAG &DAG,
1326 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001327 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001328 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001329 // If this can be more profitably realized as r+r, fail.
1330 if (SelectAddressRegReg(N, Disp, Base, DAG))
1331 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001332
Chris Lattnera801fced2006-11-08 02:15:41 +00001333 if (N.getOpcode() == ISD::ADD) {
1334 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001335 if (isIntS16Immediate(N.getOperand(1), imm) &&
1336 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001337 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001338 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1339 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001340 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001341 } else {
1342 Base = N.getOperand(0);
1343 }
1344 return true; // [r+i]
1345 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1346 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001347 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001348 && "Cannot handle constant offsets yet!");
1349 Disp = N.getOperand(1).getOperand(0); // The global address.
1350 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001351 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001352 Disp.getOpcode() == ISD::TargetConstantPool ||
1353 Disp.getOpcode() == ISD::TargetJumpTable);
1354 Base = N.getOperand(0);
1355 return true; // [&g+r]
1356 }
1357 } else if (N.getOpcode() == ISD::OR) {
1358 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001359 if (isIntS16Immediate(N.getOperand(1), imm) &&
1360 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001361 // If this is an or of disjoint bitfields, we can codegen this as an add
1362 // (for better address arithmetic) if the LHS and RHS of the OR are
1363 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001364 APInt LHSKnownZero, LHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001365 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001366
Dan Gohmanf19609a2008-02-27 01:23:58 +00001367 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001368 // If all of the bits are known zero on the LHS or RHS, the add won't
1369 // carry.
Ulrich Weigand55a96652014-07-20 22:26:40 +00001370 if (FrameIndexSDNode *FI =
1371 dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1372 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1373 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1374 } else {
1375 Base = N.getOperand(0);
1376 }
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001377 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001378 return true;
1379 }
1380 }
1381 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1382 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001383
Chris Lattnera801fced2006-11-08 02:15:41 +00001384 // If this address fits entirely in a 16-bit sext immediate field, codegen
1385 // this as "d, 0"
1386 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001387 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001388 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001389 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001390 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001391 return true;
1392 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001393
1394 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001395 if ((CN->getValueType(0) == MVT::i32 ||
1396 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1397 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001398 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001399
Chris Lattnera801fced2006-11-08 02:15:41 +00001400 // Otherwise, break this down into an LIS + disp.
Owen Anderson9f944592009-08-11 20:47:22 +00001401 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001402
Owen Anderson9f944592009-08-11 20:47:22 +00001403 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1404 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001405 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001406 return true;
1407 }
1408 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001409
Chris Lattnera801fced2006-11-08 02:15:41 +00001410 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001411 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001412 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001413 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1414 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001415 Base = N;
1416 return true; // [r+0]
1417}
1418
1419/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1420/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001421bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1422 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001423 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001424 // Check to see if we can easily represent this as an [r+r] address. This
1425 // will fail if it thinks that the address is more profitably represented as
1426 // reg+imm, e.g. where imm = 0.
1427 if (SelectAddressRegReg(N, Base, Index, DAG))
1428 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001429
Chris Lattnera801fced2006-11-08 02:15:41 +00001430 // If the operand is an addition, always emit this as [r+r], since this is
1431 // better (for code size, and execution, as the memop does the add for free)
1432 // than emitting an explicit add.
1433 if (N.getOpcode() == ISD::ADD) {
1434 Base = N.getOperand(0);
1435 Index = N.getOperand(1);
1436 return true;
1437 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001438
Chris Lattnera801fced2006-11-08 02:15:41 +00001439 // Otherwise, do it the hard way, using R0 as the base register.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001440 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001441 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001442 Index = N;
1443 return true;
1444}
1445
Chris Lattnera801fced2006-11-08 02:15:41 +00001446/// getPreIndexedAddressParts - returns true by value, base pointer and
1447/// offset pointer and addressing mode by reference if the node's address
1448/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001449bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1450 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001451 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001452 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001453 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001454
Ulrich Weigande90b0222013-03-22 14:58:48 +00001455 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001456 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001457 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001458 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001459 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1460 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001461 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001462 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001463 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001464 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001465 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001466 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001467 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001468 } else
1469 return false;
1470
Chris Lattner68371252006-11-14 01:38:31 +00001471 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands13237ac2008-06-06 12:08:01 +00001472 if (VT.isVector())
Chris Lattner68371252006-11-14 01:38:31 +00001473 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001474
Ulrich Weigande90b0222013-03-22 14:58:48 +00001475 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1476
1477 // Common code will reject creating a pre-inc form if the base pointer
1478 // is a frame index, or if N is a store and the base pointer is either
1479 // the same as or a predecessor of the value being stored. Check for
1480 // those situations here, and try with swapped Base/Offset instead.
1481 bool Swap = false;
1482
1483 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1484 Swap = true;
1485 else if (!isLoad) {
1486 SDValue Val = cast<StoreSDNode>(N)->getValue();
1487 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1488 Swap = true;
1489 }
1490
1491 if (Swap)
1492 std::swap(Base, Offset);
1493
Hal Finkelca542be2012-06-20 15:43:03 +00001494 AM = ISD::PRE_INC;
1495 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001496 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001497
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001498 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001499 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001500 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001501 return false;
1502 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001503 // LDU/STU need an address with at least 4-byte alignment.
1504 if (Alignment < 4)
1505 return false;
1506
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001507 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001508 return false;
1509 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001510
Chris Lattnerb314b152006-11-11 00:08:42 +00001511 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001512 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1513 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001514 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001515 LD->getExtensionType() == ISD::SEXTLOAD &&
1516 isa<ConstantSDNode>(Offset))
1517 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001518 }
1519
Chris Lattnerce645542006-11-10 02:08:47 +00001520 AM = ISD::PRE_INC;
1521 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001522}
1523
1524//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001525// LowerOperation implementation
1526//===----------------------------------------------------------------------===//
1527
Chris Lattneredb9d842010-11-15 02:46:57 +00001528/// GetLabelAccessInfo - Return true if we should reference labels using a
1529/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1530static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Craig Topper062a2ba2014-04-25 05:30:21 +00001531 unsigned &LoOpFlags,
1532 const GlobalValue *GV = nullptr) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001533 HiOpFlags = PPCII::MO_HA;
1534 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001535
Hal Finkel3ee2af72014-07-18 23:29:49 +00001536 // Don't use the pic base if not in PIC relocation model.
1537 bool isPIC = TM.getRelocationModel() == Reloc::PIC_;
1538
Chris Lattnerdd6df842010-11-15 03:13:19 +00001539 if (isPIC) {
1540 HiOpFlags |= PPCII::MO_PIC_FLAG;
1541 LoOpFlags |= PPCII::MO_PIC_FLAG;
1542 }
1543
1544 // If this is a reference to a global value that requires a non-lazy-ptr, make
1545 // sure that instruction lowering adds it.
1546 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1547 HiOpFlags |= PPCII::MO_NLP_FLAG;
1548 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001549
Chris Lattnerdd6df842010-11-15 03:13:19 +00001550 if (GV->hasHiddenVisibility()) {
1551 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1552 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1553 }
1554 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001555
Chris Lattneredb9d842010-11-15 02:46:57 +00001556 return isPIC;
1557}
1558
1559static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1560 SelectionDAG &DAG) {
1561 EVT PtrVT = HiPart.getValueType();
1562 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001563 SDLoc DL(HiPart);
Chris Lattneredb9d842010-11-15 02:46:57 +00001564
1565 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1566 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001567
Chris Lattneredb9d842010-11-15 02:46:57 +00001568 // With PIC, the first instruction is actually "GR+hi(&G)".
1569 if (isPIC)
1570 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1571 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001572
Chris Lattneredb9d842010-11-15 02:46:57 +00001573 // Generate non-pic code that has direct accesses to the constant pool.
1574 // The address of the global is just (hi(&g)+lo(&g)).
1575 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1576}
1577
Scott Michelcf0da6c2009-02-17 22:15:04 +00001578SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001579 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001580 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00001581 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001582 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00001583
Roman Divackyace47072012-08-24 16:26:02 +00001584 // 64-bit SVR4 ABI code is always position-independent.
1585 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001586 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001587 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001588 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001589 DAG.getRegister(PPC::X2, MVT::i64));
1590 }
1591
Chris Lattneredb9d842010-11-15 02:46:57 +00001592 unsigned MOHiFlag, MOLoFlag;
1593 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001594
1595 if (isPIC && Subtarget.isSVR4ABI()) {
1596 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(),
1597 PPCII::MO_PIC_FLAG);
1598 SDLoc DL(CP);
1599 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1600 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1601 }
1602
Chris Lattneredb9d842010-11-15 02:46:57 +00001603 SDValue CPIHi =
1604 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1605 SDValue CPILo =
1606 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1607 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00001608}
1609
Dan Gohman21cea8a2010-04-17 15:26:15 +00001610SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001611 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001612 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00001613
Roman Divackyace47072012-08-24 16:26:02 +00001614 // 64-bit SVR4 ABI code is always position-independent.
1615 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001616 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001617 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001618 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001619 DAG.getRegister(PPC::X2, MVT::i64));
1620 }
1621
Chris Lattneredb9d842010-11-15 02:46:57 +00001622 unsigned MOHiFlag, MOLoFlag;
1623 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001624
1625 if (isPIC && Subtarget.isSVR4ABI()) {
1626 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1627 PPCII::MO_PIC_FLAG);
1628 SDLoc DL(GA);
1629 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), PtrVT, GA,
1630 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1631 }
1632
Chris Lattneredb9d842010-11-15 02:46:57 +00001633 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1634 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1635 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00001636}
1637
Dan Gohman21cea8a2010-04-17 15:26:15 +00001638SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1639 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00001640 EVT PtrVT = Op.getValueType();
Bob Wilsonf84f7102009-11-04 21:31:18 +00001641
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001642 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peck527da1b2010-11-23 03:31:01 +00001643
Chris Lattneredb9d842010-11-15 02:46:57 +00001644 unsigned MOHiFlag, MOLoFlag;
1645 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00001646 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1647 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00001648 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1649}
1650
Roman Divackye3f15c982012-06-04 17:36:38 +00001651SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1652 SelectionDAG &DAG) const {
1653
Bill Schmidtbdae03f2013-09-17 20:22:05 +00001654 // FIXME: TLS addresses currently use medium model code sequences,
1655 // which is the most useful form. Eventually support for small and
1656 // large models could be added if users need it, at the cost of
1657 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00001658 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001659 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00001660 const GlobalValue *GV = GA->getGlobal();
1661 EVT PtrVT = getPointerTy();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001662 bool is64bit = Subtarget.isPPC64();
Roman Divackye3f15c982012-06-04 17:36:38 +00001663
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001664 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00001665
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001666 if (Model == TLSModel::LocalExec) {
1667 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001668 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001669 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001670 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001671 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1672 is64bit ? MVT::i64 : MVT::i32);
1673 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1674 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1675 }
Roman Divackye3f15c982012-06-04 17:36:38 +00001676
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001677 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00001678 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001679 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1680 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00001681 SDValue GOTPtr;
1682 if (is64bit) {
1683 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1684 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1685 PtrVT, GOTReg, TGA);
1686 } else
1687 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001688 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00001689 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001690 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001691 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001692
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001693 if (Model == TLSModel::GeneralDynamic) {
1694 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001695 SDValue GOTPtr;
1696 if (is64bit) {
1697 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1698 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1699 GOTReg, TGA);
1700 } else {
1701 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
1702 }
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001703 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
Hal Finkel7c8ae532014-07-25 17:47:22 +00001704 GOTPtr, TGA);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001705
1706 // We need a chain node, and don't have one handy. The underlying
1707 // call has no side effects, so using the function entry node
1708 // suffices.
1709 SDValue Chain = DAG.getEntryNode();
Hal Finkel7c8ae532014-07-25 17:47:22 +00001710 Chain = DAG.getCopyToReg(Chain, dl,
1711 is64bit ? PPC::X3 : PPC::R3, GOTEntry);
1712 SDValue ParmReg = DAG.getRegister(is64bit ? PPC::X3 : PPC::R3,
1713 is64bit ? MVT::i64 : MVT::i32);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001714 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1715 PtrVT, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001716 // The return value from GET_TLS_ADDR really is in X3 already, but
1717 // some hacks are needed here to tie everything together. The extra
1718 // copies dissolve during subsequent transforms.
Hal Finkel7c8ae532014-07-25 17:47:22 +00001719 Chain = DAG.getCopyToReg(Chain, dl, is64bit ? PPC::X3 : PPC::R3, TLSAddr);
1720 return DAG.getCopyFromReg(Chain, dl, is64bit ? PPC::X3 : PPC::R3, PtrVT);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001721 }
1722
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001723 if (Model == TLSModel::LocalDynamic) {
1724 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001725 SDValue GOTPtr;
1726 if (is64bit) {
1727 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1728 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1729 GOTReg, TGA);
1730 } else {
1731 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
1732 }
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001733 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
Hal Finkel7c8ae532014-07-25 17:47:22 +00001734 GOTPtr, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001735
1736 // We need a chain node, and don't have one handy. The underlying
1737 // call has no side effects, so using the function entry node
1738 // suffices.
1739 SDValue Chain = DAG.getEntryNode();
Hal Finkel7c8ae532014-07-25 17:47:22 +00001740 Chain = DAG.getCopyToReg(Chain, dl,
1741 is64bit ? PPC::X3 : PPC::R3, GOTEntry);
1742 SDValue ParmReg = DAG.getRegister(is64bit ? PPC::X3 : PPC::R3,
1743 is64bit ? MVT::i64 : MVT::i32);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001744 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1745 PtrVT, ParmReg, TGA);
1746 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1747 // some hacks are needed here to tie everything together. The extra
1748 // copies dissolve during subsequent transforms.
Hal Finkel7c8ae532014-07-25 17:47:22 +00001749 Chain = DAG.getCopyToReg(Chain, dl, is64bit ? PPC::X3 : PPC::R3, TLSAddr);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001750 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt9ed4dbc2012-12-13 20:57:10 +00001751 Chain, ParmReg, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001752 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1753 }
1754
1755 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00001756}
1757
Chris Lattneredb9d842010-11-15 02:46:57 +00001758SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1759 SelectionDAG &DAG) const {
1760 EVT PtrVT = Op.getValueType();
1761 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001762 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00001763 const GlobalValue *GV = GSDN->getGlobal();
1764
Chris Lattneredb9d842010-11-15 02:46:57 +00001765 // 64-bit SVR4 ABI code is always position-independent.
1766 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001767 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Chris Lattneredb9d842010-11-15 02:46:57 +00001768 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1769 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1770 DAG.getRegister(PPC::X2, MVT::i64));
1771 }
1772
Chris Lattnerdd6df842010-11-15 03:13:19 +00001773 unsigned MOHiFlag, MOLoFlag;
1774 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00001775
Hal Finkel3ee2af72014-07-18 23:29:49 +00001776 if (isPIC && Subtarget.isSVR4ABI()) {
1777 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT,
1778 GSDN->getOffset(),
1779 PPCII::MO_PIC_FLAG);
1780 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1781 DAG.getNode(PPCISD::GlobalBaseReg, DL, MVT::i32));
1782 }
1783
Chris Lattnerdd6df842010-11-15 03:13:19 +00001784 SDValue GAHi =
1785 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1786 SDValue GALo =
1787 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00001788
Chris Lattnerdd6df842010-11-15 03:13:19 +00001789 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00001790
Chris Lattnerdd6df842010-11-15 03:13:19 +00001791 // If the global reference is actually to a non-lazy-pointer, we have to do an
1792 // extra load to get the address of the global.
1793 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1794 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001795 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00001796 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00001797}
1798
Dan Gohman21cea8a2010-04-17 15:26:15 +00001799SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00001800 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001801 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001802
Hal Finkel777c9dd2014-03-29 16:04:40 +00001803 if (Op.getValueType() == MVT::v2i64) {
1804 // When the operands themselves are v2i64 values, we need to do something
1805 // special because VSX has no underlying comparison operations for these.
1806 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
1807 // Equality can be handled by casting to the legal type for Altivec
1808 // comparisons, everything else needs to be expanded.
1809 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
1810 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
1811 DAG.getSetCC(dl, MVT::v4i32,
1812 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
1813 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
1814 CC));
1815 }
1816
1817 return SDValue();
1818 }
1819
1820 // We handle most of these in the usual way.
1821 return Op;
1822 }
1823
Chris Lattner4211ca92006-04-14 06:01:58 +00001824 // If we're comparing for equality to zero, expose the fact that this is
1825 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1826 // fold the new nodes.
1827 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1828 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001829 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001830 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001831 if (VT.bitsLT(MVT::i32)) {
1832 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001833 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001834 }
Duncan Sands13237ac2008-06-06 12:08:01 +00001835 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001836 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1837 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson9f944592009-08-11 20:47:22 +00001838 DAG.getConstant(Log2b, MVT::i32));
1839 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00001840 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001841 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00001842 // optimized. FIXME: revisit this when we can custom lower all setcc
1843 // optimizations.
1844 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001845 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001846 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001847
Chris Lattner4211ca92006-04-14 06:01:58 +00001848 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00001849 // by xor'ing the rhs with the lhs, which is faster than setting a
1850 // condition register, reading it back out, and masking the correct bit. The
1851 // normal approach here uses sub to do this instead of xor. Using xor exposes
1852 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001853 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00001854 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001855 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001856 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00001857 Op.getOperand(1));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001858 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00001859 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001860 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001861}
1862
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001863SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001864 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00001865 SDNode *Node = Op.getNode();
1866 EVT VT = Node->getValueType(0);
1867 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1868 SDValue InChain = Node->getOperand(0);
1869 SDValue VAListPtr = Node->getOperand(1);
1870 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001871 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001872
Roman Divacky4394e682011-06-28 15:30:42 +00001873 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1874
1875 // gpr_index
1876 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1877 VAListPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001878 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001879 InChain = GprIndex.getValue(1);
1880
1881 if (VT == MVT::i64) {
1882 // Check if GprIndex is even
1883 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1884 DAG.getConstant(1, MVT::i32));
1885 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1886 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1887 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1888 DAG.getConstant(1, MVT::i32));
1889 // Align GprIndex to be even if it isn't
1890 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1891 GprIndex);
1892 }
1893
1894 // fpr index is 1 byte after gpr
1895 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1896 DAG.getConstant(1, MVT::i32));
1897
1898 // fpr
1899 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1900 FprPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001901 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001902 InChain = FprIndex.getValue(1);
1903
1904 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1905 DAG.getConstant(8, MVT::i32));
1906
1907 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1908 DAG.getConstant(4, MVT::i32));
1909
1910 // areas
1911 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001912 MachinePointerInfo(), false, false,
1913 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001914 InChain = OverflowArea.getValue(1);
1915
1916 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001917 MachinePointerInfo(), false, false,
1918 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001919 InChain = RegSaveArea.getValue(1);
1920
1921 // select overflow_area if index > 8
1922 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1923 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1924
Roman Divacky4394e682011-06-28 15:30:42 +00001925 // adjustment constant gpr_index * 4/8
1926 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1927 VT.isInteger() ? GprIndex : FprIndex,
1928 DAG.getConstant(VT.isInteger() ? 4 : 8,
1929 MVT::i32));
1930
1931 // OurReg = RegSaveArea + RegConstant
1932 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1933 RegConstant);
1934
1935 // Floating types are 32 bytes into RegSaveArea
1936 if (VT.isFloatingPoint())
1937 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1938 DAG.getConstant(32, MVT::i32));
1939
1940 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1941 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1942 VT.isInteger() ? GprIndex : FprIndex,
1943 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1944 MVT::i32));
1945
1946 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1947 VT.isInteger() ? VAListPtr : FprPtr,
1948 MachinePointerInfo(SV),
1949 MVT::i8, false, false, 0);
1950
1951 // determine if we should load from reg_save_area or overflow_area
1952 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1953
1954 // increase overflow_area by 4/8 if gpr/fpr > 8
1955 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1956 DAG.getConstant(VT.isInteger() ? 4 : 8,
1957 MVT::i32));
1958
1959 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1960 OverflowAreaPlusN);
1961
1962 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1963 OverflowAreaPtr,
1964 MachinePointerInfo(),
1965 MVT::i32, false, false, 0);
1966
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00001967 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001968 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001969}
1970
Roman Divackyc3825df2013-07-25 21:36:47 +00001971SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
1972 const PPCSubtarget &Subtarget) const {
1973 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
1974
1975 // We have to copy the entire va_list struct:
1976 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
1977 return DAG.getMemcpy(Op.getOperand(0), Op,
1978 Op.getOperand(1), Op.getOperand(2),
1979 DAG.getConstant(12, MVT::i32), 8, false, true,
1980 MachinePointerInfo(), MachinePointerInfo());
1981}
1982
Duncan Sandsa0984362011-09-06 13:37:06 +00001983SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1984 SelectionDAG &DAG) const {
1985 return Op.getOperand(0);
1986}
1987
1988SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1989 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00001990 SDValue Chain = Op.getOperand(0);
1991 SDValue Trmp = Op.getOperand(1); // trampoline
1992 SDValue FPtr = Op.getOperand(2); // nested function
1993 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00001994 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00001995
Owen Anderson53aa7a92009-08-10 22:56:29 +00001996 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00001997 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattner229907c2011-07-18 04:54:35 +00001998 Type *IntPtrTy =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00001999 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruth7ec50852012-11-01 08:07:29 +00002000 *DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00002001
Scott Michelcf0da6c2009-02-17 22:15:04 +00002002 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00002003 TargetLowering::ArgListEntry Entry;
2004
2005 Entry.Ty = IntPtrTy;
2006 Entry.Node = Trmp; Args.push_back(Entry);
2007
2008 // TrampSize == (isPPC64 ? 48 : 40);
2009 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson9f944592009-08-11 20:47:22 +00002010 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00002011 Args.push_back(Entry);
2012
2013 Entry.Node = FPtr; Args.push_back(Entry);
2014 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002015
Bill Wendling95e1af22008-09-17 00:30:57 +00002016 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002017 TargetLowering::CallLoweringInfo CLI(DAG);
2018 CLI.setDebugLoc(dl).setChain(Chain)
2019 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002020 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
2021 std::move(Args), 0);
Bill Wendling95e1af22008-09-17 00:30:57 +00002022
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002023 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Duncan Sandsa0984362011-09-06 13:37:06 +00002024 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00002025}
2026
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002027SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002028 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00002029 MachineFunction &MF = DAG.getMachineFunction();
2030 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2031
Andrew Trickef9de2a2013-05-25 02:42:55 +00002032 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002033
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002034 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002035 // vastart just stores the address of the VarArgsFrameIndex slot into the
2036 // memory location argument.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002037 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00002038 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002039 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00002040 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2041 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00002042 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002043 }
2044
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002045 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002046 // We suppose the given va_list is already allocated.
2047 //
2048 // typedef struct {
2049 // char gpr; /* index into the array of 8 GPRs
2050 // * stored in the register save area
2051 // * gpr=0 corresponds to r3,
2052 // * gpr=1 to r4, etc.
2053 // */
2054 // char fpr; /* index into the array of 8 FPRs
2055 // * stored in the register save area
2056 // * fpr=0 corresponds to f1,
2057 // * fpr=1 to f2, etc.
2058 // */
2059 // char *overflow_arg_area;
2060 // /* location on stack that holds
2061 // * the next overflow argument
2062 // */
2063 // char *reg_save_area;
2064 // /* where r3:r10 and f1:f8 (if saved)
2065 // * are stored
2066 // */
2067 // } va_list[1];
2068
2069
Dan Gohman31ae5862010-04-17 14:41:14 +00002070 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
2071 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002072
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002073
Owen Anderson53aa7a92009-08-10 22:56:29 +00002074 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002075
Dan Gohman31ae5862010-04-17 14:41:14 +00002076 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
2077 PtrVT);
2078 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
2079 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002080
Duncan Sands13237ac2008-06-06 12:08:01 +00002081 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002082 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002083
Duncan Sands13237ac2008-06-06 12:08:01 +00002084 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002085 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002086
2087 uint64_t FPROffset = 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002088 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002089
Dan Gohman2d489b52008-02-06 22:27:42 +00002090 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002091
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002092 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002093 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00002094 Op.getOperand(1),
2095 MachinePointerInfo(SV),
2096 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002097 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002098 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002099 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002100
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002101 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002102 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00002103 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
2104 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00002105 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002106 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002107 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002108
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002109 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002110 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00002111 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
2112 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002113 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002114 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002115 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002116
2117 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00002118 return DAG.getStore(thirdStore, dl, FR, nextPtr,
2119 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002120 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002121
Chris Lattner4211ca92006-04-14 06:01:58 +00002122}
2123
Chris Lattner4f2e4e02007-03-06 00:59:59 +00002124#include "PPCGenCallingConv.inc"
2125
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002126// Function whose sole purpose is to kill compiler warnings
2127// stemming from unused functions included from PPCGenCallingConv.inc.
2128CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00002129 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002130}
2131
Bill Schmidt230b4512013-06-12 16:39:22 +00002132bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2133 CCValAssign::LocInfo &LocInfo,
2134 ISD::ArgFlagsTy &ArgFlags,
2135 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002136 return true;
2137}
2138
Bill Schmidt230b4512013-06-12 16:39:22 +00002139bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2140 MVT &LocVT,
2141 CCValAssign::LocInfo &LocInfo,
2142 ISD::ArgFlagsTy &ArgFlags,
2143 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002144 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002145 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2146 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2147 };
2148 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002149
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002150 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2151
2152 // Skip one register if the first unallocated register has an even register
2153 // number and there are still argument registers available which have not been
2154 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2155 // need to skip a register if RegNum is odd.
2156 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2157 State.AllocateReg(ArgRegs[RegNum]);
2158 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002159
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002160 // Always return false here, as this function only makes sure that the first
2161 // unallocated register has an odd register number and does not actually
2162 // allocate a register for the current argument.
2163 return false;
2164}
2165
Bill Schmidt230b4512013-06-12 16:39:22 +00002166bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2167 MVT &LocVT,
2168 CCValAssign::LocInfo &LocInfo,
2169 ISD::ArgFlagsTy &ArgFlags,
2170 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002171 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002172 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2173 PPC::F8
2174 };
2175
2176 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002177
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002178 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2179
2180 // If there is only one Floating-point register left we need to put both f64
2181 // values of a split ppc_fp128 value on the stack.
2182 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2183 State.AllocateReg(ArgRegs[RegNum]);
2184 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002185
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002186 // Always return false here, as this function only makes sure that the two f64
2187 // values a ppc_fp128 value is split into are both passed in registers or both
2188 // passed on the stack and does not actually allocate a register for the
2189 // current argument.
2190 return false;
2191}
2192
Chris Lattner43df5b32007-02-25 05:34:32 +00002193/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002194/// on Darwin.
Craig Topper840beec2014-04-04 05:16:06 +00002195static const MCPhysReg *GetFPR() {
2196 static const MCPhysReg FPR[] = {
Chris Lattner43df5b32007-02-25 05:34:32 +00002197 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002198 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner43df5b32007-02-25 05:34:32 +00002199 };
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002200
Chris Lattner43df5b32007-02-25 05:34:32 +00002201 return FPR;
2202}
2203
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002204/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2205/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002206static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002207 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002208 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002209 if (Flags.isByVal())
2210 ArgSize = Flags.getByValSize();
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002211
2212 // Round up to multiples of the pointer size, except for array members,
2213 // which are always packed.
2214 if (!Flags.isInConsecutiveRegs())
2215 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002216
2217 return ArgSize;
2218}
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002219
2220/// CalculateStackSlotAlignment - Calculates the alignment of this argument
2221/// on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002222static unsigned CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT,
2223 ISD::ArgFlagsTy Flags,
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002224 unsigned PtrByteSize) {
2225 unsigned Align = PtrByteSize;
2226
2227 // Altivec parameters are padded to a 16 byte boundary.
2228 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2229 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2230 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2231 Align = 16;
2232
2233 // ByVal parameters are aligned as requested.
2234 if (Flags.isByVal()) {
2235 unsigned BVAlign = Flags.getByValAlign();
2236 if (BVAlign > PtrByteSize) {
2237 if (BVAlign % PtrByteSize != 0)
2238 llvm_unreachable(
2239 "ByVal alignment is not a multiple of the pointer size");
2240
2241 Align = BVAlign;
2242 }
2243 }
2244
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002245 // Array members are always packed to their original alignment.
2246 if (Flags.isInConsecutiveRegs()) {
2247 // If the array member was split into multiple registers, the first
2248 // needs to be aligned to the size of the full type. (Except for
2249 // ppcf128, which is only aligned as its f64 components.)
2250 if (Flags.isSplit() && OrigVT != MVT::ppcf128)
2251 Align = OrigVT.getStoreSize();
2252 else
2253 Align = ArgVT.getStoreSize();
2254 }
2255
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002256 return Align;
2257}
2258
Ulrich Weigand8658f172014-07-20 23:43:15 +00002259/// CalculateStackSlotUsed - Return whether this argument will use its
2260/// stack slot (instead of being passed in registers). ArgOffset,
2261/// AvailableFPRs, and AvailableVRs must hold the current argument
2262/// position, and will be updated to account for this argument.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002263static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT,
2264 ISD::ArgFlagsTy Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002265 unsigned PtrByteSize,
2266 unsigned LinkageSize,
2267 unsigned ParamAreaSize,
2268 unsigned &ArgOffset,
2269 unsigned &AvailableFPRs,
2270 unsigned &AvailableVRs) {
2271 bool UseMemory = false;
2272
2273 // Respect alignment of argument on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002274 unsigned Align =
2275 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002276 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
2277 // If there's no space left in the argument save area, we must
2278 // use memory (this check also catches zero-sized arguments).
2279 if (ArgOffset >= LinkageSize + ParamAreaSize)
2280 UseMemory = true;
2281
2282 // Allocate argument on the stack.
2283 ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002284 if (Flags.isInConsecutiveRegsLast())
2285 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002286 // If we overran the argument save area, we must use memory
2287 // (this check catches arguments passed partially in memory)
2288 if (ArgOffset > LinkageSize + ParamAreaSize)
2289 UseMemory = true;
2290
2291 // However, if the argument is actually passed in an FPR or a VR,
2292 // we don't use memory after all.
2293 if (!Flags.isByVal()) {
2294 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
2295 if (AvailableFPRs > 0) {
2296 --AvailableFPRs;
2297 return false;
2298 }
2299 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2300 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2301 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2302 if (AvailableVRs > 0) {
2303 --AvailableVRs;
2304 return false;
2305 }
2306 }
2307
2308 return UseMemory;
2309}
2310
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002311/// EnsureStackAlignment - Round stack frame size up from NumBytes to
2312/// ensure minimum alignment required for target.
2313static unsigned EnsureStackAlignment(const TargetMachine &Target,
2314 unsigned NumBytes) {
Eric Christopherd9134482014-08-04 21:25:23 +00002315 unsigned TargetAlign =
2316 Target.getSubtargetImpl()->getFrameLowering()->getStackAlignment();
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002317 unsigned AlignMask = TargetAlign - 1;
2318 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2319 return NumBytes;
2320}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002321
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002322SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002323PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002324 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002325 const SmallVectorImpl<ISD::InputArg>
2326 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002327 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002328 SmallVectorImpl<SDValue> &InVals)
2329 const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002330 if (Subtarget.isSVR4ABI()) {
2331 if (Subtarget.isPPC64())
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002332 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2333 dl, DAG, InVals);
2334 else
2335 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2336 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002337 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002338 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2339 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002340 }
2341}
2342
2343SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002344PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002345 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002346 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002347 const SmallVectorImpl<ISD::InputArg>
2348 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002349 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002350 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002351
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002352 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002353 // +-----------------------------------+
2354 // +--> | Back chain |
2355 // | +-----------------------------------+
2356 // | | Floating-point register save area |
2357 // | +-----------------------------------+
2358 // | | General register save area |
2359 // | +-----------------------------------+
2360 // | | CR save word |
2361 // | +-----------------------------------+
2362 // | | VRSAVE save word |
2363 // | +-----------------------------------+
2364 // | | Alignment padding |
2365 // | +-----------------------------------+
2366 // | | Vector register save area |
2367 // | +-----------------------------------+
2368 // | | Local variable space |
2369 // | +-----------------------------------+
2370 // | | Parameter list area |
2371 // | +-----------------------------------+
2372 // | | LR save word |
2373 // | +-----------------------------------+
2374 // SP--> +--- | Back chain |
2375 // +-----------------------------------+
2376 //
2377 // Specifications:
2378 // System V Application Binary Interface PowerPC Processor Supplement
2379 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002380
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002381 MachineFunction &MF = DAG.getMachineFunction();
2382 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002383 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002384
Owen Anderson53aa7a92009-08-10 22:56:29 +00002385 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002386 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002387 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2388 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002389 unsigned PtrByteSize = 4;
2390
2391 // Assign locations to all of the incoming arguments.
2392 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002393 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
2394 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002395
2396 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00002397 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(false, false, false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002398 CCInfo.AllocateStack(LinkageSize, PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002399
Bill Schmidtef17c142013-02-06 17:33:58 +00002400 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002401
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002402 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2403 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002404
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002405 // Arguments stored in registers.
2406 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002407 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002408 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002409
Owen Anderson9f944592009-08-11 20:47:22 +00002410 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002411 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002412 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002413 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002414 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002415 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002416 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002417 case MVT::f32:
Craig Topperabadc662012-04-20 06:31:50 +00002418 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002419 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002420 case MVT::f64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002421 if (Subtarget.hasVSX())
Hal Finkel19be5062014-03-29 05:29:01 +00002422 RC = &PPC::VSFRCRegClass;
2423 else
2424 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002425 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002426 case MVT::v16i8:
2427 case MVT::v8i16:
2428 case MVT::v4i32:
2429 case MVT::v4f32:
Hal Finkel7811c612014-03-28 19:58:11 +00002430 RC = &PPC::VRRCRegClass;
2431 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002432 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002433 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002434 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002435 break;
2436 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002437
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002438 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002439 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002440 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2441 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2442
2443 if (ValVT == MVT::i1)
2444 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002445
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002446 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002447 } else {
2448 // Argument stored in memory.
2449 assert(VA.isMemLoc());
2450
Hal Finkel940ab932014-02-28 00:27:01 +00002451 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002452 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002453 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002454
2455 // Create load nodes to retrieve arguments from the stack.
2456 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002457 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2458 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002459 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002460 }
2461 }
2462
2463 // Assign locations to all of the incoming aggregate by value arguments.
2464 // Aggregates passed by value are stored in the local variable space of the
2465 // caller's stack frame, right above the parameter list area.
2466 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002467 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00002468 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002469
2470 // Reserve stack space for the allocations in CCInfo.
2471 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2472
Bill Schmidtef17c142013-02-06 17:33:58 +00002473 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002474
2475 // Area that is at least reserved in the caller of this function.
2476 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002477 MinReservedArea = std::max(MinReservedArea, LinkageSize);
Wesley Peck527da1b2010-11-23 03:31:01 +00002478
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002479 // Set the size that is at least reserved in caller of this function. Tail
2480 // call optimized function's reserved stack space needs to be aligned so that
2481 // taking the difference between two stack areas will result in an aligned
2482 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002483 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2484 FuncInfo->setMinReservedArea(MinReservedArea);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002485
2486 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002487
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002488 // If the function takes variable number of arguments, make a frame index for
2489 // the start of the first vararg value... for expansion of llvm.va_start.
2490 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +00002491 static const MCPhysReg GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002492 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2493 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2494 };
2495 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2496
Craig Topper840beec2014-04-04 05:16:06 +00002497 static const MCPhysReg FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002498 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2499 PPC::F8
2500 };
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +00002501 unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2502 if (DisablePPCFloatInVariadic)
2503 NumFPArgRegs = 0;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002504
Dan Gohman31ae5862010-04-17 14:41:14 +00002505 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2506 NumGPArgRegs));
2507 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2508 NumFPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002509
2510 // Make room for NumGPArgRegs and NumFPArgRegs.
2511 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson9f944592009-08-11 20:47:22 +00002512 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002513
Dan Gohman31ae5862010-04-17 14:41:14 +00002514 FuncInfo->setVarArgsStackOffset(
2515 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002516 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002517
Dan Gohman31ae5862010-04-17 14:41:14 +00002518 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2519 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002520
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002521 // The fixed integer arguments of a variadic function are stored to the
2522 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2523 // the result of va_next.
2524 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2525 // Get an existing live-in vreg, or add a new one.
2526 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2527 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002528 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002529
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002530 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002531 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2532 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002533 MemOps.push_back(Store);
2534 // Increment the address by four for the next argument to store
2535 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2536 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2537 }
2538
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002539 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2540 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002541 // The double arguments are stored to the VarArgsFrameIndex
2542 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002543 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2544 // Get an existing live-in vreg, or add a new one.
2545 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2546 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002547 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002548
Owen Anderson9f944592009-08-11 20:47:22 +00002549 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002550 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2551 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002552 MemOps.push_back(Store);
2553 // Increment the address by eight for the next argument to store
Owen Anderson9f944592009-08-11 20:47:22 +00002554 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002555 PtrVT);
2556 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2557 }
2558 }
2559
2560 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002561 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002562
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002563 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002564}
2565
Bill Schmidt57d6de52012-10-23 15:51:16 +00002566// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2567// value to MVT::i64 and then truncate to the correct register size.
2568SDValue
2569PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2570 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002571 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002572 if (Flags.isSExt())
2573 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2574 DAG.getValueType(ObjectVT));
2575 else if (Flags.isZExt())
2576 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2577 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00002578
Hal Finkel940ab932014-02-28 00:27:01 +00002579 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002580}
2581
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002582SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002583PPCTargetLowering::LowerFormalArguments_64SVR4(
2584 SDValue Chain,
2585 CallingConv::ID CallConv, bool isVarArg,
2586 const SmallVectorImpl<ISD::InputArg>
2587 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002588 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002589 SmallVectorImpl<SDValue> &InVals) const {
2590 // TODO: add description of PPC stack frame format, or at least some docs.
2591 //
Ulrich Weigand8658f172014-07-20 23:43:15 +00002592 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002593 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002594 MachineFunction &MF = DAG.getMachineFunction();
2595 MachineFrameInfo *MFI = MF.getFrameInfo();
2596 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2597
2598 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2599 // Potential tail calls could cause overwriting of argument stack slots.
2600 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2601 (CallConv == CallingConv::Fast));
2602 unsigned PtrByteSize = 8;
2603
Ulrich Weigand8658f172014-07-20 23:43:15 +00002604 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
2605 isELFv2ABI);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002606
Craig Topper840beec2014-04-04 05:16:06 +00002607 static const MCPhysReg GPR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002608 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2609 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2610 };
2611
Craig Topper840beec2014-04-04 05:16:06 +00002612 static const MCPhysReg *FPR = GetFPR();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002613
Craig Topper840beec2014-04-04 05:16:06 +00002614 static const MCPhysReg VR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002615 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2616 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2617 };
Craig Topper840beec2014-04-04 05:16:06 +00002618 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00002619 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
2620 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
2621 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002622
2623 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2624 const unsigned Num_FPR_Regs = 13;
2625 const unsigned Num_VR_Regs = array_lengthof(VR);
2626
Ulrich Weigand8658f172014-07-20 23:43:15 +00002627 // Do a first pass over the arguments to determine whether the ABI
2628 // guarantees that our caller has allocated the parameter save area
2629 // on its stack frame. In the ELFv1 ABI, this is always the case;
2630 // in the ELFv2 ABI, it is true if this is a vararg function or if
2631 // any parameter is located in a stack slot.
2632
2633 bool HasParameterArea = !isELFv2ABI || isVarArg;
2634 unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize;
2635 unsigned NumBytes = LinkageSize;
2636 unsigned AvailableFPRs = Num_FPR_Regs;
2637 unsigned AvailableVRs = Num_VR_Regs;
2638 for (unsigned i = 0, e = Ins.size(); i != e; ++i)
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002639 if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002640 PtrByteSize, LinkageSize, ParamAreaSize,
2641 NumBytes, AvailableFPRs, AvailableVRs))
2642 HasParameterArea = true;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002643
2644 // Add DAG nodes to load the arguments or copy them out of registers. On
2645 // entry to a function on PPC, the arguments start after the linkage area,
2646 // although the first ones are often in registers.
2647
Ulrich Weigand8658f172014-07-20 23:43:15 +00002648 unsigned ArgOffset = LinkageSize;
2649 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002650 SmallVector<SDValue, 8> MemOps;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002651 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00002652 unsigned CurArgIdx = 0;
2653 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002654 SDValue ArgVal;
2655 bool needsLoad = false;
2656 EVT ObjectVT = Ins[ArgNo].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002657 EVT OrigVT = Ins[ArgNo].ArgVT;
Hal Finkel940ab932014-02-28 00:27:01 +00002658 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002659 unsigned ArgSize = ObjSize;
2660 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt6631e942013-02-20 17:31:41 +00002661 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2662 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002663
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002664 /* Respect alignment of argument on the stack. */
2665 unsigned Align =
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002666 CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002667 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002668 unsigned CurArgOffset = ArgOffset;
2669
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002670 /* Compute GPR index associated with argument offset. */
2671 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2672 GPR_idx = std::min(GPR_idx, Num_GPR_Regs);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002673
2674 // FIXME the codegen can be much improved in some cases.
2675 // We do not have to keep everything in memory.
2676 if (Flags.isByVal()) {
2677 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2678 ObjSize = Flags.getByValSize();
2679 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00002680 // Empty aggregate parameters do not take up registers. Examples:
2681 // struct { } a;
2682 // union { } b;
2683 // int c[0];
2684 // etc. However, we have to provide a place-holder in InVals, so
2685 // pretend we have an 8-byte item at the current address for that
2686 // purpose.
2687 if (!ObjSize) {
2688 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2689 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2690 InVals.push_back(FIN);
2691 continue;
2692 }
Hal Finkel262a2242013-09-12 23:20:06 +00002693
Ulrich Weigand24195972014-07-20 22:36:52 +00002694 // Create a stack object covering all stack doublewords occupied
Ulrich Weigand8658f172014-07-20 23:43:15 +00002695 // by the argument. If the argument is (fully or partially) on
2696 // the stack, or if the argument is fully in registers but the
2697 // caller has allocated the parameter save anyway, we can refer
2698 // directly to the caller's stack frame. Otherwise, create a
2699 // local copy in our own frame.
2700 int FI;
2701 if (HasParameterArea ||
2702 ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize)
Ulrich Weigand08760682014-08-01 14:35:58 +00002703 FI = MFI->CreateFixedObject(ArgSize, ArgOffset, false);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002704 else
2705 FI = MFI->CreateStackObject(ArgSize, Align, false);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002706 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002707
Ulrich Weigand24195972014-07-20 22:36:52 +00002708 // Handle aggregates smaller than 8 bytes.
2709 if (ObjSize < PtrByteSize) {
2710 // The value of the object is its address, which differs from the
2711 // address of the enclosing doubleword on big-endian systems.
2712 SDValue Arg = FIN;
2713 if (!isLittleEndian) {
2714 SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, PtrVT);
2715 Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff);
2716 }
2717 InVals.push_back(Arg);
2718
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002719 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002720 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002721 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002722 SDValue Store;
2723
2724 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2725 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2726 (ObjSize == 2 ? MVT::i16 : MVT::i32));
Ulrich Weigand24195972014-07-20 22:36:52 +00002727 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, Arg,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002728 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002729 ObjType, false, false, 0);
2730 } else {
2731 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2732 // store the whole register as-is to the parameter save area
Ulrich Weigand24195972014-07-20 22:36:52 +00002733 // slot.
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002734 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002735 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002736 false, false, 0);
2737 }
2738
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002739 MemOps.push_back(Store);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002740 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002741 // Whether we copied from a register or not, advance the offset
2742 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002743 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002744 continue;
2745 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002746
Ulrich Weigand24195972014-07-20 22:36:52 +00002747 // The value of the object is its address, which is the address of
2748 // its first stack doubleword.
2749 InVals.push_back(FIN);
2750
2751 // Store whatever pieces of the object are in registers to memory.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002752 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
Ulrich Weigand24195972014-07-20 22:36:52 +00002753 if (GPR_idx == Num_GPR_Regs)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002754 break;
Ulrich Weigand24195972014-07-20 22:36:52 +00002755
2756 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2757 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2758 SDValue Addr = FIN;
2759 if (j) {
2760 SDValue Off = DAG.getConstant(j, PtrVT);
2761 Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002762 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002763 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, Addr,
2764 MachinePointerInfo(FuncArg, j),
2765 false, false, 0);
2766 MemOps.push_back(Store);
2767 ++GPR_idx;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002768 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002769 ArgOffset += ArgSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002770 continue;
2771 }
2772
2773 switch (ObjectVT.getSimpleVT().SimpleTy) {
2774 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00002775 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002776 case MVT::i32:
2777 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002778 // These can be scalar arguments or elements of an integer array type
2779 // passed directly. Clang may use those instead of "byval" aggregate
2780 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002781 if (GPR_idx != Num_GPR_Regs) {
2782 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2783 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2784
Hal Finkel940ab932014-02-28 00:27:01 +00002785 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002786 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2787 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002788 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002789 } else {
2790 needsLoad = true;
2791 ArgSize = PtrByteSize;
2792 }
2793 ArgOffset += 8;
2794 break;
2795
2796 case MVT::f32:
2797 case MVT::f64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002798 // These can be scalar arguments or elements of a float array type
2799 // passed directly. The latter are used to implement ELFv2 homogenous
2800 // float aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002801 if (FPR_idx != Num_FPR_Regs) {
2802 unsigned VReg;
2803
2804 if (ObjectVT == MVT::f32)
2805 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2806 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002807 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX() ?
Hal Finkel19be5062014-03-29 05:29:01 +00002808 &PPC::VSFRCRegClass :
2809 &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002810
2811 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2812 ++FPR_idx;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002813 } else if (GPR_idx != Num_GPR_Regs) {
2814 // This can only ever happen in the presence of f32 array types,
2815 // since otherwise we never run out of FPRs before running out
2816 // of GPRs.
2817 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2818 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2819
2820 if (ObjectVT == MVT::f32) {
2821 if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0))
2822 ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal,
2823 DAG.getConstant(32, MVT::i32));
2824 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2825 }
2826
2827 ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002828 } else {
2829 needsLoad = true;
2830 }
2831
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002832 // When passing an array of floats, the array occupies consecutive
2833 // space in the argument area; only round up to the next doubleword
2834 // at the end of the array. Otherwise, each float takes 8 bytes.
2835 ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize;
2836 ArgOffset += ArgSize;
2837 if (Flags.isInConsecutiveRegsLast())
2838 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002839 break;
2840 case MVT::v4f32:
2841 case MVT::v4i32:
2842 case MVT::v8i16:
2843 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00002844 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002845 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002846 // These can be scalar arguments or elements of a vector array type
2847 // passed directly. The latter are used to implement ELFv2 homogenous
2848 // vector aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002849 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00002850 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
2851 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
2852 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002853 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002854 ++VR_idx;
2855 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002856 needsLoad = true;
2857 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00002858 ArgOffset += 16;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002859 break;
2860 }
2861
2862 // We need to load the argument to a virtual register if we determined
2863 // above that we ran out of physical registers of the appropriate type.
2864 if (needsLoad) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002865 if (ObjSize < ArgSize && !isLittleEndian)
2866 CurArgOffset += ArgSize - ObjSize;
2867 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002868 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2869 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2870 false, false, false, 0);
2871 }
2872
2873 InVals.push_back(ArgVal);
2874 }
2875
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002876 // Area that is at least reserved in the caller of this function.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002877 unsigned MinReservedArea;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002878 if (HasParameterArea)
2879 MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize);
2880 else
2881 MinReservedArea = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002882
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002883 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002884 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002885 // taking the difference between two stack areas will result in an aligned
2886 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002887 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2888 FuncInfo->setMinReservedArea(MinReservedArea);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002889
2890 // If the function takes variable number of arguments, make a frame index for
2891 // the start of the first vararg value... for expansion of llvm.va_start.
2892 if (isVarArg) {
2893 int Depth = ArgOffset;
2894
2895 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00002896 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002897 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2898
2899 // If this function is vararg, store any remaining integer argument regs
2900 // to their spots on the stack so that they may be loaded by deferencing the
2901 // result of va_next.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002902 for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2903 GPR_idx < Num_GPR_Regs; ++GPR_idx) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002904 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2905 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2906 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2907 MachinePointerInfo(), false, false, 0);
2908 MemOps.push_back(Store);
2909 // Increment the address by four for the next argument to store
Bill Schmidt57d6de52012-10-23 15:51:16 +00002910 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002911 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2912 }
2913 }
2914
2915 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002916 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002917
2918 return Chain;
2919}
2920
2921SDValue
2922PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002923 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002924 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002925 const SmallVectorImpl<ISD::InputArg>
2926 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002927 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002928 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002929 // TODO: add description of PPC stack frame format, or at least some docs.
2930 //
2931 MachineFunction &MF = DAG.getMachineFunction();
2932 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002933 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002934
Owen Anderson53aa7a92009-08-10 22:56:29 +00002935 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002936 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002937 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002938 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2939 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00002940 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey48850c12006-11-16 22:43:37 +00002941
Ulrich Weigand8658f172014-07-20 23:43:15 +00002942 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
2943 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002944 unsigned ArgOffset = LinkageSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002945 // Area that is at least reserved in caller of this function.
2946 unsigned MinReservedArea = ArgOffset;
2947
Craig Topper840beec2014-04-04 05:16:06 +00002948 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00002949 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2950 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2951 };
Craig Topper840beec2014-04-04 05:16:06 +00002952 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00002953 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2954 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2955 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00002956
Craig Topper840beec2014-04-04 05:16:06 +00002957 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002958
Craig Topper840beec2014-04-04 05:16:06 +00002959 static const MCPhysReg VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002960 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2961 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2962 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00002963
Owen Andersone2f23a32007-09-07 04:06:50 +00002964 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002965 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00002966 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00002967
2968 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002969
Craig Topper840beec2014-04-04 05:16:06 +00002970 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002971
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002972 // In 32-bit non-varargs functions, the stack space for vectors is after the
2973 // stack space for non-vectors. We do not use this space unless we have
2974 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00002975 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002976 // that out...for the pathological case, compute VecArgOffset as the
2977 // start of the vector parameter area. Computing VecArgOffset is the
2978 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002979 unsigned VecArgOffset = ArgOffset;
2980 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002981 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002982 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002983 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002984 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002985
Duncan Sandsd97eea32008-03-21 09:14:45 +00002986 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002987 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00002988 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002989 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002990 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2991 VecArgOffset += ArgSize;
2992 continue;
2993 }
2994
Owen Anderson9f944592009-08-11 20:47:22 +00002995 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002996 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00002997 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002998 case MVT::i32:
2999 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003000 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003001 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003002 case MVT::i64: // PPC64
3003 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003004 // FIXME: We are guaranteed to be !isPPC64 at this point.
3005 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003006 VecArgOffset += 8;
3007 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003008 case MVT::v4f32:
3009 case MVT::v4i32:
3010 case MVT::v8i16:
3011 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003012 // Nothing to do, we're only looking at Nonvector args here.
3013 break;
3014 }
3015 }
3016 }
3017 // We've found where the vector parameter area in memory is. Skip the
3018 // first 12 parameters; these don't use that memory.
3019 VecArgOffset = ((VecArgOffset+15)/16)*16;
3020 VecArgOffset += 12*16;
3021
Chris Lattner4302e8f2006-05-16 18:18:50 +00003022 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00003023 // entry to a function on PPC, the arguments start after the linkage area,
3024 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00003025
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003026 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003027 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00003028 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003029 unsigned CurArgIdx = 0;
3030 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003031 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003032 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003033 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00003034 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00003035 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003036 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003037 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
3038 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003039
Chris Lattner318f0d22006-05-16 18:51:52 +00003040 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003041
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003042 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00003043 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
3044 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003045 if (isVarArg || isPPC64) {
3046 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003047 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003048 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003049 PtrByteSize);
3050 } else nAltivecParamsAtEnd++;
3051 } else
3052 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003053 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003054 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003055 PtrByteSize);
3056
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003057 // FIXME the codegen can be much improved in some cases.
3058 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003059 if (Flags.isByVal()) {
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003060 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003061 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003062 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003063 // Objects of size 1 and 2 are right justified, everything else is
3064 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00003065 if (ObjSize==1 || ObjSize==2) {
3066 CurArgOffset = CurArgOffset + (4 - ObjSize);
3067 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003068 // The value of the object is its address.
Evan Cheng0664a672010-07-03 00:40:23 +00003069 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003070 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003071 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003072 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00003073 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003074 unsigned VReg;
3075 if (isPPC64)
3076 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3077 else
3078 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003079 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00003080 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003081 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003082 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003083 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00003084 MemOps.push_back(Store);
3085 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00003086 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003087
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003088 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00003089
Dale Johannesen21a8f142008-03-08 01:41:42 +00003090 continue;
3091 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003092 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
3093 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003094 // to memory. ArgOffset will be the address of the beginning
3095 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003096 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003097 unsigned VReg;
3098 if (isPPC64)
3099 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3100 else
3101 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00003102 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003103 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003104 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003105 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003106 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00003107 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003108 MemOps.push_back(Store);
3109 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003110 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003111 } else {
3112 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
3113 break;
3114 }
3115 }
3116 continue;
3117 }
3118
Owen Anderson9f944592009-08-11 20:47:22 +00003119 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003120 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003121 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003122 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00003123 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00003124 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003125 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003126 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00003127
3128 if (ObjectVT == MVT::i1)
3129 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
3130
Bill Wendling968f32c2008-03-07 20:49:02 +00003131 ++GPR_idx;
3132 } else {
3133 needsLoad = true;
3134 ArgSize = PtrByteSize;
3135 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003136 // All int arguments reserve stack space in the Darwin ABI.
3137 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00003138 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003139 }
Bill Wendling968f32c2008-03-07 20:49:02 +00003140 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00003141 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00003142 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003143 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003144 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00003145
Hal Finkel940ab932014-02-28 00:27:01 +00003146 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00003147 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00003148 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003149 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00003150
Chris Lattnerec78cad2006-06-26 22:48:35 +00003151 ++GPR_idx;
3152 } else {
3153 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00003154 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003155 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003156 // All int arguments reserve stack space in the Darwin ABI.
3157 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003158 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003159
Owen Anderson9f944592009-08-11 20:47:22 +00003160 case MVT::f32:
3161 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00003162 // Every 4 bytes of argument space consumes one of the GPRs available for
3163 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003164 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003165 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00003166 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003167 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00003168 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003169 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003170 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003171
Owen Anderson9f944592009-08-11 20:47:22 +00003172 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00003173 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003174 else
Devang Patelf3292b22011-02-21 23:21:26 +00003175 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003176
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003177 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003178 ++FPR_idx;
3179 } else {
3180 needsLoad = true;
3181 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003182
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003183 // All FP arguments reserve stack space in the Darwin ABI.
3184 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003185 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003186 case MVT::v4f32:
3187 case MVT::v4i32:
3188 case MVT::v8i16:
3189 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00003190 // Note that vector arguments in registers don't reserve stack space,
3191 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003192 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003193 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003194 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00003195 if (isVarArg) {
3196 while ((ArgOffset % 16) != 0) {
3197 ArgOffset += PtrByteSize;
3198 if (GPR_idx != Num_GPR_Regs)
3199 GPR_idx++;
3200 }
3201 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003202 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00003203 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003204 ++VR_idx;
3205 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003206 if (!isVarArg && !isPPC64) {
3207 // Vectors go after all the nonvectors.
3208 CurArgOffset = VecArgOffset;
3209 VecArgOffset += 16;
3210 } else {
3211 // Vectors are aligned.
3212 ArgOffset = ((ArgOffset+15)/16)*16;
3213 CurArgOffset = ArgOffset;
3214 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00003215 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003216 needsLoad = true;
3217 }
3218 break;
3219 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003220
Chris Lattner4302e8f2006-05-16 18:18:50 +00003221 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003222 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003223 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003224 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003225 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00003226 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003227 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00003228 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003229 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003230 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003231
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003232 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003233 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003234
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003235 // Allow for Altivec parameters at the end, if needed.
3236 if (nAltivecParamsAtEnd) {
3237 MinReservedArea = ((MinReservedArea+15)/16)*16;
3238 MinReservedArea += 16*nAltivecParamsAtEnd;
3239 }
3240
3241 // Area that is at least reserved in the caller of this function.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003242 MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003243
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003244 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003245 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003246 // taking the difference between two stack areas will result in an aligned
3247 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003248 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
3249 FuncInfo->setMinReservedArea(MinReservedArea);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003250
Chris Lattner4302e8f2006-05-16 18:18:50 +00003251 // If the function takes variable number of arguments, make a frame index for
3252 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003253 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003254 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003255
Dan Gohman31ae5862010-04-17 14:41:14 +00003256 FuncInfo->setVarArgsFrameIndex(
3257 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003258 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003259 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003260
Chris Lattner4302e8f2006-05-16 18:18:50 +00003261 // If this function is vararg, store any remaining integer argument regs
3262 // to their spots on the stack so that they may be loaded by deferencing the
3263 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003264 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003265 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003266
Chris Lattner2cca3852006-11-18 01:57:19 +00003267 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003268 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003269 else
Devang Patelf3292b22011-02-21 23:21:26 +00003270 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003271
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003272 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003273 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3274 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003275 MemOps.push_back(Store);
3276 // Increment the address by four for the next argument to store
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003277 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003278 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003279 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003280 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003281
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003282 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003283 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003284
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003285 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003286}
3287
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003288/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003289/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003290static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003291 unsigned ParamSize) {
3292
Dale Johannesen86dcae12009-11-24 01:09:07 +00003293 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003294
3295 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3296 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3297 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3298 // Remember only if the new adjustement is bigger.
3299 if (SPDiff < FI->getTailCallSPDelta())
3300 FI->setTailCallSPDelta(SPDiff);
3301
3302 return SPDiff;
3303}
3304
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003305/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3306/// for tail call optimization. Targets which want to do tail call
3307/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003308bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003309PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003310 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003311 bool isVarArg,
3312 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003313 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003314 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003315 return false;
3316
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003317 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003318 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003319 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003320
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003321 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003322 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003323 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3324 // Functions containing by val parameters are not supported.
3325 for (unsigned i = 0; i != Ins.size(); i++) {
3326 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3327 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003328 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003329
Alp Tokerf907b892013-12-05 05:44:44 +00003330 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003331 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3332 return true;
3333
3334 // At the moment we can only do local tail calls (in same module, hidden
3335 // or protected) if we are generating PIC.
3336 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3337 return G->getGlobal()->hasHiddenVisibility()
3338 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003339 }
3340
3341 return false;
3342}
3343
Chris Lattnereb755fc2006-05-17 19:00:46 +00003344/// isCallCompatibleAddress - Return the immediate to use if the specified
3345/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003346static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003347 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003348 if (!C) return nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003349
Dan Gohmaneffb8942008-09-12 16:56:44 +00003350 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003351 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003352 SignExtend32<26>(Addr) != Addr)
Craig Topper062a2ba2014-04-25 05:30:21 +00003353 return nullptr; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003354
Dan Gohmaneffb8942008-09-12 16:56:44 +00003355 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greiff304a7a2008-08-28 21:40:38 +00003356 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003357}
3358
Dan Gohmand78c4002008-05-13 00:00:25 +00003359namespace {
3360
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003361struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003362 SDValue Arg;
3363 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003364 int FrameIdx;
3365
3366 TailCallArgumentInfo() : FrameIdx(0) {}
3367};
3368
Dan Gohmand78c4002008-05-13 00:00:25 +00003369}
3370
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003371/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3372static void
3373StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003374 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003375 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3376 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003377 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003378 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003379 SDValue Arg = TailCallArgs[i].Arg;
3380 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003381 int FI = TailCallArgs[i].FrameIdx;
3382 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003383 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003384 MachinePointerInfo::getFixedStack(FI),
3385 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003386 }
3387}
3388
3389/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3390/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003391static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003392 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003393 SDValue Chain,
3394 SDValue OldRetAddr,
3395 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003396 int SPDiff,
3397 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003398 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003399 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003400 if (SPDiff) {
3401 // Calculate the new stack slot for the return address.
3402 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003403 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003404 isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003405 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003406 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003407 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003408 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003409 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003410 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003411 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003412
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003413 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3414 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003415 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003416 int NewFPLoc =
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003417 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene1fbe0542009-11-12 20:49:22 +00003418 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003419 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003420 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3421 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003422 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003423 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003424 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003425 }
3426 return Chain;
3427}
3428
3429/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3430/// the position of the argument.
3431static void
3432CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003433 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003434 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003435 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003436 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003437 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003438 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003439 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003440 TailCallArgumentInfo Info;
3441 Info.Arg = Arg;
3442 Info.FrameIdxOp = FIN;
3443 Info.FrameIdx = FI;
3444 TailCallArguments.push_back(Info);
3445}
3446
3447/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3448/// stack slot. Returns the chain as result and the loaded frame pointers in
3449/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003450SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003451 int SPDiff,
3452 SDValue Chain,
3453 SDValue &LROpOut,
3454 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003455 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003456 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003457 if (SPDiff) {
3458 // Load the LR and FP stack slot for later adjusting.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003459 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003460 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003461 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003462 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003463 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003464
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003465 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3466 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003467 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003468 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003469 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003470 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003471 Chain = SDValue(FPOpOut.getNode(), 1);
3472 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003473 }
3474 return Chain;
3475}
3476
Dale Johannesen85d41a12008-03-04 23:17:14 +00003477/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003478/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003479/// specified by the specific parameter attribute. The copy will be passed as
3480/// a byval function parameter.
3481/// Sometimes what we are copying is the end of a larger object, the part that
3482/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003483static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003484CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003485 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003486 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003487 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003488 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003489 false, false, MachinePointerInfo(),
3490 MachinePointerInfo());
Dale Johannesen85d41a12008-03-04 23:17:14 +00003491}
Chris Lattner43df5b32007-02-25 05:34:32 +00003492
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003493/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3494/// tail calls.
3495static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003496LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3497 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003498 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003499 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3500 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003501 SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003502 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003503 if (!isTailCall) {
3504 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003505 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003506 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00003507 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003508 else
Owen Anderson9f944592009-08-11 20:47:22 +00003509 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00003510 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003511 DAG.getConstant(ArgOffset, PtrVT));
3512 }
Chris Lattner676c61d2010-09-21 18:41:36 +00003513 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3514 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003515 // Calculate and remember argument location.
3516 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3517 TailCallArguments);
3518}
3519
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003520static
3521void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003522 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003523 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00003524 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003525 MachineFunction &MF = DAG.getMachineFunction();
3526
3527 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3528 // might overwrite each other in case of tail call optimization.
3529 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003530 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003531 InFlag = SDValue();
3532 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3533 MemOpChains2, dl);
3534 if (!MemOpChains2.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003535 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003536
3537 // Store the return address to the appropriate stack slot.
3538 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3539 isPPC64, isDarwinABI, dl);
3540
3541 // Emit callseq_end just before tailcall node.
3542 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003543 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003544 InFlag = Chain.getValue(1);
3545}
3546
3547static
3548unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003549 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003550 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3551 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003552 const PPCSubtarget &Subtarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003553
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003554 bool isPPC64 = Subtarget.isPPC64();
3555 bool isSVR4ABI = Subtarget.isSVR4ABI();
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003556 bool isELFv2ABI = Subtarget.isELFv2ABI();
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003557
Owen Anderson53aa7a92009-08-10 22:56:29 +00003558 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003559 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003560 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003561
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003562 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003563
Torok Edwin31e90d22010-08-04 20:47:44 +00003564 bool needIndirectCall = true;
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00003565 if (!isSVR4ABI || !isPPC64)
3566 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
3567 // If this is an absolute destination address, use the munged value.
3568 Callee = SDValue(Dest, 0);
3569 needIndirectCall = false;
3570 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003571
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003572 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Eric Christopherb9fd9ed2014-08-07 22:02:54 +00003573 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3574 // Use indirect calls for ALL functions calls in JIT mode, since the
3575 // far-call stubs may be outside relocation limits for a BL instruction.
3576 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3577 unsigned OpFlags = 0;
3578 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3579 (Subtarget.getTargetTriple().isMacOSX() &&
3580 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
3581 (G->getGlobal()->isDeclaration() ||
3582 G->getGlobal()->isWeakForLinker())) ||
3583 (Subtarget.isTargetELF() && !isPPC64 &&
3584 !G->getGlobal()->hasLocalLinkage() &&
3585 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
3586 // PC-relative references to external symbols should go through $stub,
3587 // unless we're building with the leopard linker or later, which
3588 // automatically synthesizes these stubs.
3589 OpFlags = PPCII::MO_PLT_OR_STUB;
3590 }
Rafael Espindolaf8b27c42014-08-07 14:21:18 +00003591
Eric Christopherb9fd9ed2014-08-07 22:02:54 +00003592 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3593 // every direct call is) turn it into a TargetGlobalAddress /
3594 // TargetExternalSymbol node so that legalize doesn't hack it.
3595 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
3596 Callee.getValueType(),
3597 0, OpFlags);
3598 needIndirectCall = false;
3599 }
Torok Edwin31e90d22010-08-04 20:47:44 +00003600 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003601
Torok Edwin31e90d22010-08-04 20:47:44 +00003602 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003603 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00003604
Hal Finkel3ee2af72014-07-18 23:29:49 +00003605 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3606 (Subtarget.getTargetTriple().isMacOSX() &&
3607 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) ||
3608 (Subtarget.isTargetELF() && !isPPC64 &&
3609 DAG.getTarget().getRelocationModel() == Reloc::PIC_) ) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003610 // PC-relative references to external symbols should go through $stub,
3611 // unless we're building with the leopard linker or later, which
3612 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00003613 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003614 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003615
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003616 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3617 OpFlags);
3618 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003619 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003620
Torok Edwin31e90d22010-08-04 20:47:44 +00003621 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003622 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3623 // to do the call, we can't use PPCISD::CALL.
3624 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00003625
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003626 if (isSVR4ABI && isPPC64 && !isELFv2ABI) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003627 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3628 // entry point, but to the function descriptor (the function entry point
3629 // address is part of the function descriptor though).
3630 // The function descriptor is a three doubleword structure with the
3631 // following fields: function entry point, TOC base address and
3632 // environment pointer.
3633 // Thus for a call through a function pointer, the following actions need
3634 // to be performed:
3635 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00003636 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00003637 // 2. Load the address of the function entry point from the function
3638 // descriptor.
3639 // 3. Load the TOC of the callee from the function descriptor into r2.
3640 // 4. Load the environment pointer from the function descriptor into
3641 // r11.
3642 // 5. Branch to the function entry point address.
3643 // 6. On return of the callee, the TOC of the caller needs to be
3644 // restored (this is done in FinishCall()).
3645 //
3646 // All those operations are flagged together to ensure that no other
3647 // operations can be scheduled in between. E.g. without flagging the
3648 // operations together, a TOC access in the caller could be scheduled
3649 // between the load of the callee TOC and the branch to the callee, which
3650 // results in the TOC access going through the TOC of the callee instead
3651 // of going through the TOC of the caller, which leads to incorrect code.
3652
3653 // Load the address of the function entry point from the function
3654 // descriptor.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003655 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Craig Topper48d114b2014-04-26 18:35:24 +00003656 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003657 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller79fef932009-12-18 13:00:15 +00003658 Chain = LoadFuncPtr.getValue(1);
3659 InFlag = LoadFuncPtr.getValue(2);
3660
3661 // Load environment pointer into r11.
3662 // Offset of the environment pointer within the function descriptor.
3663 SDValue PtrOff = DAG.getIntPtrConstant(16);
3664
3665 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3666 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3667 InFlag);
3668 Chain = LoadEnvPtr.getValue(1);
3669 InFlag = LoadEnvPtr.getValue(2);
3670
3671 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3672 InFlag);
3673 Chain = EnvVal.getValue(0);
3674 InFlag = EnvVal.getValue(1);
3675
3676 // Load TOC of the callee into r2. We are using a target-specific load
3677 // with r2 hard coded, because the result of a target-independent load
3678 // would never go directly into r2, since r2 is a reserved register (which
3679 // prevents the register allocator from allocating it), resulting in an
3680 // additional register being allocated and an unnecessary move instruction
3681 // being generated.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003682 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003683 SDValue TOCOff = DAG.getIntPtrConstant(8);
3684 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003685 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003686 AddTOC, InFlag);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003687 Chain = LoadTOCPtr.getValue(0);
3688 InFlag = LoadTOCPtr.getValue(1);
3689
3690 MTCTROps[0] = Chain;
3691 MTCTROps[1] = LoadFuncPtr;
3692 MTCTROps[2] = InFlag;
3693 }
3694
Craig Topper48d114b2014-04-26 18:35:24 +00003695 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003696 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003697 InFlag = Chain.getValue(1);
3698
3699 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00003700 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003701 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003702 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003703 CallOpc = PPCISD::BCTRL;
Craig Topper062a2ba2014-04-25 05:30:21 +00003704 Callee.setNode(nullptr);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003705 // Add use of X11 (holding environment pointer)
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003706 if (isSVR4ABI && isPPC64 && !isELFv2ABI)
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003707 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003708 // Add CTR register as callee so a bctr can be emitted later.
3709 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00003710 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003711 }
3712
3713 // If this is a direct call, pass the chain and the callee.
3714 if (Callee.getNode()) {
3715 Ops.push_back(Chain);
3716 Ops.push_back(Callee);
3717 }
3718 // If this is a tail call add stack pointer delta.
3719 if (isTailCall)
Owen Anderson9f944592009-08-11 20:47:22 +00003720 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003721
3722 // Add argument registers to the end of the list so that they are known live
3723 // into the call.
3724 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3725 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3726 RegsToPass[i].second.getValueType()));
3727
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003728 // Direct calls in the ELFv2 ABI need the TOC register live into the call.
3729 if (Callee.getNode() && isELFv2ABI)
3730 Ops.push_back(DAG.getRegister(PPC::X2, PtrVT));
3731
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003732 return CallOpc;
3733}
3734
Roman Divacky76293062012-09-18 16:47:58 +00003735static
3736bool isLocalCall(const SDValue &Callee)
3737{
3738 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky09adf3d2012-09-18 18:27:49 +00003739 return !G->getGlobal()->isDeclaration() &&
3740 !G->getGlobal()->isWeakForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00003741 return false;
3742}
3743
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003744SDValue
3745PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003746 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003747 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003748 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003749 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003750
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003751 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003752 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
3753 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003754 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003755
3756 // Copy all of the result registers out of their specified physreg.
3757 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3758 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003759 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00003760
3761 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3762 VA.getLocReg(), VA.getLocVT(), InFlag);
3763 Chain = Val.getValue(1);
3764 InFlag = Val.getValue(2);
3765
3766 switch (VA.getLocInfo()) {
3767 default: llvm_unreachable("Unknown loc info!");
3768 case CCValAssign::Full: break;
3769 case CCValAssign::AExt:
3770 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3771 break;
3772 case CCValAssign::ZExt:
3773 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3774 DAG.getValueType(VA.getValVT()));
3775 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3776 break;
3777 case CCValAssign::SExt:
3778 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3779 DAG.getValueType(VA.getValVT()));
3780 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3781 break;
3782 }
3783
3784 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003785 }
3786
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003787 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003788}
3789
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003790SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003791PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003792 bool isTailCall, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003793 SelectionDAG &DAG,
3794 SmallVector<std::pair<unsigned, SDValue>, 8>
3795 &RegsToPass,
3796 SDValue InFlag, SDValue Chain,
3797 SDValue &Callee,
3798 int SPDiff, unsigned NumBytes,
3799 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003800 SmallVectorImpl<SDValue> &InVals) const {
Ulrich Weigand8658f172014-07-20 23:43:15 +00003801
3802 bool isELFv2ABI = Subtarget.isELFv2ABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003803 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003804 SmallVector<SDValue, 8> Ops;
3805 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3806 isTailCall, RegsToPass, Ops, NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003807 Subtarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003808
Hal Finkel5ab37802012-08-28 02:10:27 +00003809 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003810 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64())
Hal Finkel5ab37802012-08-28 02:10:27 +00003811 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3812
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003813 // When performing tail call optimization the callee pops its arguments off
3814 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00003815 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003816 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003817 (CallConv == CallingConv::Fast &&
3818 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003819
Roman Divackyef21be22012-03-06 16:41:49 +00003820 // Add a register mask operand representing the call-preserved registers.
Eric Christopherd9134482014-08-04 21:25:23 +00003821 const TargetRegisterInfo *TRI =
3822 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Roman Divackyef21be22012-03-06 16:41:49 +00003823 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3824 assert(Mask && "Missing call preserved mask for calling convention");
3825 Ops.push_back(DAG.getRegisterMask(Mask));
3826
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003827 if (InFlag.getNode())
3828 Ops.push_back(InFlag);
3829
3830 // Emit tail call.
3831 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003832 assert(((Callee.getOpcode() == ISD::Register &&
3833 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3834 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3835 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3836 isa<ConstantSDNode>(Callee)) &&
3837 "Expecting an global address, external symbol, absolute value or register");
3838
Craig Topper48d114b2014-04-26 18:35:24 +00003839 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003840 }
3841
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003842 // Add a NOP immediately after the branch instruction when using the 64-bit
3843 // SVR4 ABI. At link time, if caller and callee are in a different module and
3844 // thus have a different TOC, the call will be replaced with a call to a stub
3845 // function which saves the current TOC, loads the TOC of the callee and
3846 // branches to the callee. The NOP will be replaced with a load instruction
3847 // which restores the TOC of the caller from the TOC save slot of the current
3848 // stack frame. If caller and callee belong to the same module (and have the
3849 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00003850
3851 bool needsTOCRestore = false;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003852 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64()) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003853 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003854 // This is a call through a function pointer.
3855 // Restore the caller TOC from the save area into R2.
3856 // See PrepareCall() for more information about calls through function
3857 // pointers in the 64-bit SVR4 ABI.
3858 // We are using a target-specific load with r2 hard coded, because the
3859 // result of a target-independent load would never go directly into r2,
3860 // since r2 is a reserved register (which prevents the register allocator
3861 // from allocating it), resulting in an additional register being
3862 // allocated and an unnecessary move instruction being generated.
Hal Finkel51861b42012-03-31 14:45:15 +00003863 needsTOCRestore = true;
Bill Schmidtcea15962013-09-26 17:09:28 +00003864 } else if ((CallOpc == PPCISD::CALL) &&
3865 (!isLocalCall(Callee) ||
3866 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Roman Divacky76293062012-09-18 16:47:58 +00003867 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003868 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller79fef932009-12-18 13:00:15 +00003869 }
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003870 }
3871
Craig Topper48d114b2014-04-26 18:35:24 +00003872 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Hal Finkel51861b42012-03-31 14:45:15 +00003873 InFlag = Chain.getValue(1);
3874
3875 if (needsTOCRestore) {
3876 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003877 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3878 SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT);
Ulrich Weigand8658f172014-07-20 23:43:15 +00003879 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003880 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset);
3881 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff);
3882 Chain = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain, AddTOC, InFlag);
Hal Finkel51861b42012-03-31 14:45:15 +00003883 InFlag = Chain.getValue(1);
3884 }
3885
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003886 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3887 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003888 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003889 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003890 InFlag = Chain.getValue(1);
3891
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003892 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3893 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003894}
3895
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003896SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00003897PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003898 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00003899 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00003900 SDLoc &dl = CLI.DL;
3901 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
3902 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
3903 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00003904 SDValue Chain = CLI.Chain;
3905 SDValue Callee = CLI.Callee;
3906 bool &isTailCall = CLI.IsTailCall;
3907 CallingConv::ID CallConv = CLI.CallConv;
3908 bool isVarArg = CLI.IsVarArg;
3909
Evan Cheng67a69dd2010-01-27 00:07:07 +00003910 if (isTailCall)
3911 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3912 Ins, DAG);
3913
Reid Kleckner5772b772014-04-24 20:14:34 +00003914 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall())
3915 report_fatal_error("failed to perform tail call elimination on a call "
3916 "site marked musttail");
3917
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003918 if (Subtarget.isSVR4ABI()) {
3919 if (Subtarget.isPPC64())
Bill Schmidt57d6de52012-10-23 15:51:16 +00003920 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3921 isTailCall, Outs, OutVals, Ins,
3922 dl, DAG, InVals);
3923 else
3924 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3925 isTailCall, Outs, OutVals, Ins,
3926 dl, DAG, InVals);
3927 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003928
Bill Schmidt57d6de52012-10-23 15:51:16 +00003929 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3930 isTailCall, Outs, OutVals, Ins,
3931 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003932}
3933
3934SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003935PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3936 CallingConv::ID CallConv, bool isVarArg,
3937 bool isTailCall,
3938 const SmallVectorImpl<ISD::OutputArg> &Outs,
3939 const SmallVectorImpl<SDValue> &OutVals,
3940 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003941 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003942 SmallVectorImpl<SDValue> &InVals) const {
3943 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003944 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003945
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003946 assert((CallConv == CallingConv::C ||
3947 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003948
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003949 unsigned PtrByteSize = 4;
3950
3951 MachineFunction &MF = DAG.getMachineFunction();
3952
3953 // Mark this function as potentially containing a function that contains a
3954 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3955 // and restoring the callers stack pointer in this functions epilog. This is
3956 // done because by tail calling the called function might overwrite the value
3957 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003958 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3959 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003960 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00003961
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003962 // Count how many bytes are to be pushed on the stack, including the linkage
3963 // area, parameter list area and the part of the local variable space which
3964 // contains copies of aggregates which are passed by value.
3965
3966 // Assign locations to all of the outgoing arguments.
3967 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003968 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
3969 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003970
3971 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00003972 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false, false),
3973 PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003974
3975 if (isVarArg) {
3976 // Handle fixed and variable vector arguments differently.
3977 // Fixed vector arguments go into registers as long as registers are
3978 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003979 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00003980
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003981 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00003982 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003983 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003984 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00003985
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003986 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00003987 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3988 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003989 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00003990 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3991 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003992 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003993
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003994 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003995#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00003996 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00003997 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00003998#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003999 llvm_unreachable(nullptr);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004000 }
4001 }
4002 } else {
4003 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00004004 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004005 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004006
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004007 // Assign locations to all of the outgoing aggregate by value arguments.
4008 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00004009 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00004010 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004011
4012 // Reserve stack space for the allocations in CCInfo.
4013 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
4014
Bill Schmidtef17c142013-02-06 17:33:58 +00004015 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004016
4017 // Size of the linkage area, parameter list area and the part of the local
4018 // space variable where copies of aggregates which are passed by value are
4019 // stored.
4020 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004021
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004022 // Calculate by how many bytes the stack has to be adjusted in case of tail
4023 // call optimization.
4024 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4025
4026 // Adjust the stack pointer for the new arguments...
4027 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004028 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4029 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004030 SDValue CallSeqStart = Chain;
4031
4032 // Load the return address and frame pointer so it can be moved somewhere else
4033 // later.
4034 SDValue LROp, FPOp;
4035 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
4036 dl);
4037
4038 // Set up a copy of the stack pointer for use loading and storing any
4039 // arguments that may not fit in the registers available for argument
4040 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00004041 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00004042
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004043 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4044 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4045 SmallVector<SDValue, 8> MemOpChains;
4046
Roman Divacky71038e72011-08-30 17:04:16 +00004047 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004048 // Walk the register/memloc assignments, inserting copies/loads.
4049 for (unsigned i = 0, j = 0, e = ArgLocs.size();
4050 i != e;
4051 ++i) {
4052 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004053 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004054 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00004055
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004056 if (Flags.isByVal()) {
4057 // Argument is an aggregate which is passed by value, thus we need to
4058 // create a copy of it in the local variable space of the current stack
4059 // frame (which is the stack frame of the caller) and pass the address of
4060 // this copy to the callee.
4061 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
4062 CCValAssign &ByValVA = ByValArgLocs[j++];
4063 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00004064
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004065 // Memory reserved in the local variable space of the callers stack frame.
4066 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004067
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004068 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4069 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00004070
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004071 // Create a copy of the argument in the local area of the current
4072 // stack frame.
4073 SDValue MemcpyCall =
4074 CreateCopyOfByValArgument(Arg, PtrOff,
4075 CallSeqStart.getNode()->getOperand(0),
4076 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00004077
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004078 // This must go outside the CALLSEQ_START..END.
4079 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004080 CallSeqStart.getNode()->getOperand(1),
4081 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004082 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4083 NewCallSeqStart.getNode());
4084 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00004085
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004086 // Pass the address of the aggregate copy on the stack either in a
4087 // physical register or in the parameter list area of the current stack
4088 // frame to the callee.
4089 Arg = PtrOff;
4090 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004091
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004092 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00004093 if (Arg.getValueType() == MVT::i1)
4094 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
4095
Roman Divacky71038e72011-08-30 17:04:16 +00004096 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004097 // Put argument in a physical register.
4098 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
4099 } else {
4100 // Put argument in the parameter list area of the current stack frame.
4101 assert(VA.isMemLoc());
4102 unsigned LocMemOffset = VA.getLocMemOffset();
4103
4104 if (!isTailCall) {
4105 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4106 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
4107
4108 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00004109 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004110 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004111 } else {
4112 // Calculate and remember argument location.
4113 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
4114 TailCallArguments);
4115 }
4116 }
4117 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004118
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004119 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004120 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Wesley Peck527da1b2010-11-23 03:31:01 +00004121
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004122 // Build a sequence of copy-to-reg nodes chained together with token chain
4123 // and flag operands which copy the outgoing args into the appropriate regs.
4124 SDValue InFlag;
4125 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4126 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4127 RegsToPass[i].second, InFlag);
4128 InFlag = Chain.getValue(1);
4129 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004130
Hal Finkel5ab37802012-08-28 02:10:27 +00004131 // Set CR bit 6 to true if this is a vararg call with floating args passed in
4132 // registers.
4133 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004134 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
4135 SDValue Ops[] = { Chain, InFlag };
4136
Hal Finkel5ab37802012-08-28 02:10:27 +00004137 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00004138 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1));
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004139
Hal Finkel5ab37802012-08-28 02:10:27 +00004140 InFlag = Chain.getValue(1);
4141 }
4142
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004143 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004144 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
4145 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004146
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004147 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4148 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4149 Ins, InVals);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004150}
4151
Bill Schmidt57d6de52012-10-23 15:51:16 +00004152// Copy an argument into memory, being careful to do this outside the
4153// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004154SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00004155PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
4156 SDValue CallSeqStart,
4157 ISD::ArgFlagsTy Flags,
4158 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004159 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004160 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
4161 CallSeqStart.getNode()->getOperand(0),
4162 Flags, DAG, dl);
4163 // The MEMCPY must go outside the CALLSEQ_START..END.
4164 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004165 CallSeqStart.getNode()->getOperand(1),
4166 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004167 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4168 NewCallSeqStart.getNode());
4169 return NewCallSeqStart;
4170}
4171
4172SDValue
4173PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004174 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004175 bool isTailCall,
4176 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004177 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004178 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004179 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004180 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004181
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004182 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004183 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004184 unsigned NumOps = Outs.size();
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004185
Bill Schmidt57d6de52012-10-23 15:51:16 +00004186 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4187 unsigned PtrByteSize = 8;
4188
4189 MachineFunction &MF = DAG.getMachineFunction();
4190
4191 // Mark this function as potentially containing a function that contains a
4192 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4193 // and restoring the callers stack pointer in this functions epilog. This is
4194 // done because by tail calling the called function might overwrite the value
4195 // in this function's (MF) stack pointer stack slot 0(SP).
4196 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4197 CallConv == CallingConv::Fast)
4198 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4199
Bill Schmidt57d6de52012-10-23 15:51:16 +00004200 // Count how many bytes are to be pushed on the stack, including the linkage
Ulrich Weigand8658f172014-07-20 23:43:15 +00004201 // area, and parameter passing area. On ELFv1, the linkage area is 48 bytes
4202 // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage
4203 // area is 32 bytes reserved space for [SP][CR][LR][TOC].
4204 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
4205 isELFv2ABI);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004206 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004207
4208 // Add up all the space actually used.
4209 for (unsigned i = 0; i != NumOps; ++i) {
4210 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4211 EVT ArgVT = Outs[i].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004212 EVT OrigVT = Outs[i].ArgVT;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004213
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004214 /* Respect alignment of argument on the stack. */
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004215 unsigned Align =
4216 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004217 NumBytes = ((NumBytes + Align - 1) / Align) * Align;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004218
4219 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004220 if (Flags.isInConsecutiveRegsLast())
4221 NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004222 }
4223
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004224 unsigned NumBytesActuallyUsed = NumBytes;
4225
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004226 // The prolog code of the callee may store up to 8 GPR argument registers to
4227 // the stack, allowing va_start to index over them in memory if its varargs.
4228 // Because we cannot tell if this is needed on the caller side, we have to
4229 // conservatively assume that it is needed. As such, make sure we have at
4230 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004231 // FIXME: On ELFv2, it may be unnecessary to allocate the parameter area.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004232 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004233
4234 // Tail call needs the stack to be aligned.
4235 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4236 CallConv == CallingConv::Fast)
4237 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004238
4239 // Calculate by how many bytes the stack has to be adjusted in case of tail
4240 // call optimization.
4241 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4242
4243 // To protect arguments on the stack from being clobbered in a tail call,
4244 // force all the loads to happen before doing any other lowering.
4245 if (isTailCall)
4246 Chain = DAG.getStackArgumentTokenFactor(Chain);
4247
4248 // Adjust the stack pointer for the new arguments...
4249 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004250 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4251 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004252 SDValue CallSeqStart = Chain;
4253
4254 // Load the return address and frame pointer so it can be move somewhere else
4255 // later.
4256 SDValue LROp, FPOp;
4257 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4258 dl);
4259
4260 // Set up a copy of the stack pointer for use loading and storing any
4261 // arguments that may not fit in the registers available for argument
4262 // passing.
4263 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4264
4265 // Figure out which arguments are going to go in registers, and which in
4266 // memory. Also, if this is a vararg function, floating point operations
4267 // must be stored to our stack, and loaded into integer regs as well, if
4268 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004269 unsigned ArgOffset = LinkageSize;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004270 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004271
Craig Topper840beec2014-04-04 05:16:06 +00004272 static const MCPhysReg GPR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004273 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4274 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4275 };
Craig Topper840beec2014-04-04 05:16:06 +00004276 static const MCPhysReg *FPR = GetFPR();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004277
Craig Topper840beec2014-04-04 05:16:06 +00004278 static const MCPhysReg VR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004279 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4280 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4281 };
Craig Topper840beec2014-04-04 05:16:06 +00004282 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00004283 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4284 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4285 };
4286
Bill Schmidt57d6de52012-10-23 15:51:16 +00004287 const unsigned NumGPRs = array_lengthof(GPR);
4288 const unsigned NumFPRs = 13;
4289 const unsigned NumVRs = array_lengthof(VR);
4290
4291 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4292 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4293
4294 SmallVector<SDValue, 8> MemOpChains;
4295 for (unsigned i = 0; i != NumOps; ++i) {
4296 SDValue Arg = OutVals[i];
4297 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004298 EVT ArgVT = Outs[i].VT;
4299 EVT OrigVT = Outs[i].ArgVT;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004300
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004301 /* Respect alignment of argument on the stack. */
4302 unsigned Align =
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004303 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004304 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
4305
4306 /* Compute GPR index associated with argument offset. */
4307 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
4308 GPR_idx = std::min(GPR_idx, NumGPRs);
4309
Bill Schmidt57d6de52012-10-23 15:51:16 +00004310 // PtrOff will be used to store the current argument to the stack if a
4311 // register cannot be found for it.
4312 SDValue PtrOff;
4313
4314 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
4315
4316 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4317
4318 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004319 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004320 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4321 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4322 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4323 }
4324
4325 // FIXME memcpy is used way more than necessary. Correctness first.
4326 // Note: "by value" is code for passing a structure by value, not
4327 // basic types.
4328 if (Flags.isByVal()) {
4329 // Note: Size includes alignment padding, so
4330 // struct x { short a; char b; }
4331 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4332 // These are the proper values we need for right-justifying the
4333 // aggregate in a parameter register.
4334 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004335
4336 // An empty aggregate parameter takes up no storage and no
4337 // registers.
4338 if (Size == 0)
4339 continue;
4340
Bill Schmidt57d6de52012-10-23 15:51:16 +00004341 // All aggregates smaller than 8 bytes must be passed right-justified.
4342 if (Size==1 || Size==2 || Size==4) {
4343 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4344 if (GPR_idx != NumGPRs) {
4345 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4346 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004347 false, false, false, 0);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004348 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004349 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004350
4351 ArgOffset += PtrByteSize;
4352 continue;
4353 }
4354 }
4355
4356 if (GPR_idx == NumGPRs && Size < 8) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004357 SDValue AddPtr = PtrOff;
4358 if (!isLittleEndian) {
4359 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4360 PtrOff.getValueType());
4361 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4362 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004363 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4364 CallSeqStart,
4365 Flags, DAG, dl);
4366 ArgOffset += PtrByteSize;
4367 continue;
4368 }
4369 // Copy entire object into memory. There are cases where gcc-generated
4370 // code assumes it is there, even if it could be put entirely into
4371 // registers. (This is not what the doc says.)
4372
4373 // FIXME: The above statement is likely due to a misunderstanding of the
4374 // documents. All arguments must be copied into the parameter area BY
4375 // THE CALLEE in the event that the callee takes the address of any
4376 // formal argument. That has not yet been implemented. However, it is
4377 // reasonable to use the stack area as a staging area for the register
4378 // load.
4379
4380 // Skip this for small aggregates, as we will use the same slot for a
4381 // right-justified copy, below.
4382 if (Size >= 8)
4383 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4384 CallSeqStart,
4385 Flags, DAG, dl);
4386
4387 // When a register is available, pass a small aggregate right-justified.
4388 if (Size < 8 && GPR_idx != NumGPRs) {
4389 // The easiest way to get this right-justified in a register
4390 // is to copy the structure into the rightmost portion of a
4391 // local variable slot, then load the whole slot into the
4392 // register.
4393 // FIXME: The memcpy seems to produce pretty awful code for
4394 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00004395 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00004396 // parameter save area instead of a new local variable.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004397 SDValue AddPtr = PtrOff;
4398 if (!isLittleEndian) {
4399 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
4400 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4401 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004402 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4403 CallSeqStart,
4404 Flags, DAG, dl);
4405
4406 // Load the slot into the register.
4407 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
4408 MachinePointerInfo(),
4409 false, false, false, 0);
4410 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004411 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004412
4413 // Done with this argument.
4414 ArgOffset += PtrByteSize;
4415 continue;
4416 }
4417
4418 // For aggregates larger than PtrByteSize, copy the pieces of the
4419 // object that fit into registers from the parameter save area.
4420 for (unsigned j=0; j<Size; j+=PtrByteSize) {
4421 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
4422 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
4423 if (GPR_idx != NumGPRs) {
4424 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4425 MachinePointerInfo(),
4426 false, false, false, 0);
4427 MemOpChains.push_back(Load.getValue(1));
4428 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4429 ArgOffset += PtrByteSize;
4430 } else {
4431 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
4432 break;
4433 }
4434 }
4435 continue;
4436 }
4437
Craig Topper56710102013-08-15 02:33:50 +00004438 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004439 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00004440 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004441 case MVT::i32:
4442 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004443 // These can be scalar arguments or elements of an integer array type
4444 // passed directly. Clang may use those instead of "byval" aggregate
4445 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004446 if (GPR_idx != NumGPRs) {
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004447 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004448 } else {
4449 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4450 true, isTailCall, false, MemOpChains,
4451 TailCallArguments, dl);
4452 }
4453 ArgOffset += PtrByteSize;
4454 break;
4455 case MVT::f32:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004456 case MVT::f64: {
4457 // These can be scalar arguments or elements of a float array type
4458 // passed directly. The latter are used to implement ELFv2 homogenous
4459 // float aggregates.
4460
4461 // Named arguments go into FPRs first, and once they overflow, the
4462 // remaining arguments go into GPRs and then the parameter save area.
4463 // Unnamed arguments for vararg functions always go to GPRs and
4464 // then the parameter save area. For now, put all arguments to vararg
4465 // routines always in both locations (FPR *and* GPR or stack slot).
4466 bool NeedGPROrStack = isVarArg || FPR_idx == NumFPRs;
4467
4468 // First load the argument into the next available FPR.
4469 if (FPR_idx != NumFPRs)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004470 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4471
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004472 // Next, load the argument into GPR or stack slot if needed.
4473 if (!NeedGPROrStack)
4474 ;
4475 else if (GPR_idx != NumGPRs) {
4476 // In the non-vararg case, this can only ever happen in the
4477 // presence of f32 array types, since otherwise we never run
4478 // out of FPRs before running out of GPRs.
4479 SDValue ArgVal;
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004480
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004481 // Double values are always passed in a single GPR.
4482 if (Arg.getValueType() != MVT::f32) {
4483 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004484
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004485 // Non-array float values are extended and passed in a GPR.
4486 } else if (!Flags.isInConsecutiveRegs()) {
4487 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4488 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4489
4490 // If we have an array of floats, we collect every odd element
4491 // together with its predecessor into one GPR.
4492 } else if (ArgOffset % PtrByteSize != 0) {
4493 SDValue Lo, Hi;
4494 Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]);
4495 Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4496 if (!isLittleEndian)
4497 std::swap(Lo, Hi);
4498 ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
4499
4500 // The final element, if even, goes into the first half of a GPR.
4501 } else if (Flags.isInConsecutiveRegsLast()) {
4502 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4503 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4504 if (!isLittleEndian)
4505 ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal,
4506 DAG.getConstant(32, MVT::i32));
4507
4508 // Non-final even elements are skipped; they will be handled
4509 // together the with subsequent argument on the next go-around.
4510 } else
4511 ArgVal = SDValue();
4512
4513 if (ArgVal.getNode())
4514 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], ArgVal));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004515 } else {
4516 // Single-precision floating-point values are mapped to the
4517 // second (rightmost) word of the stack doubleword.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004518 if (Arg.getValueType() == MVT::f32 &&
4519 !isLittleEndian && !Flags.isInConsecutiveRegs()) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004520 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4521 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4522 }
4523
4524 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4525 true, isTailCall, false, MemOpChains,
4526 TailCallArguments, dl);
4527 }
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004528 // When passing an array of floats, the array occupies consecutive
4529 // space in the argument area; only round up to the next doubleword
4530 // at the end of the array. Otherwise, each float takes 8 bytes.
4531 ArgOffset += (Arg.getValueType() == MVT::f32 &&
4532 Flags.isInConsecutiveRegs()) ? 4 : 8;
4533 if (Flags.isInConsecutiveRegsLast())
4534 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004535 break;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004536 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004537 case MVT::v4f32:
4538 case MVT::v4i32:
4539 case MVT::v8i16:
4540 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00004541 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00004542 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004543 // These can be scalar arguments or elements of a vector array type
4544 // passed directly. The latter are used to implement ELFv2 homogenous
4545 // vector aggregates.
4546
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004547 // For a varargs call, named arguments go into VRs or on the stack as
4548 // usual; unnamed arguments always go to the stack or the corresponding
4549 // GPRs when within range. For now, we always put the value in both
4550 // locations (or even all three).
Bill Schmidt57d6de52012-10-23 15:51:16 +00004551 if (isVarArg) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004552 // We could elide this store in the case where the object fits
4553 // entirely in R registers. Maybe later.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004554 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4555 MachinePointerInfo(), false, false, 0);
4556 MemOpChains.push_back(Store);
4557 if (VR_idx != NumVRs) {
4558 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4559 MachinePointerInfo(),
4560 false, false, false, 0);
4561 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00004562
4563 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4564 Arg.getSimpleValueType() == MVT::v2i64) ?
4565 VSRH[VR_idx] : VR[VR_idx];
4566 ++VR_idx;
4567
4568 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004569 }
4570 ArgOffset += 16;
4571 for (unsigned i=0; i<16; i+=PtrByteSize) {
4572 if (GPR_idx == NumGPRs)
4573 break;
4574 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4575 DAG.getConstant(i, PtrVT));
4576 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4577 false, false, false, 0);
4578 MemOpChains.push_back(Load.getValue(1));
4579 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4580 }
4581 break;
4582 }
4583
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004584 // Non-varargs Altivec params go into VRs or on the stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004585 if (VR_idx != NumVRs) {
Hal Finkel7811c612014-03-28 19:58:11 +00004586 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4587 Arg.getSimpleValueType() == MVT::v2i64) ?
4588 VSRH[VR_idx] : VR[VR_idx];
4589 ++VR_idx;
4590
4591 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004592 } else {
4593 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4594 true, isTailCall, true, MemOpChains,
4595 TailCallArguments, dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004596 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004597 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004598 break;
4599 }
4600 }
4601
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004602 assert(NumBytesActuallyUsed == ArgOffset);
Ulrich Weigandde8641b2014-07-07 19:39:44 +00004603 (void)NumBytesActuallyUsed;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004604
Bill Schmidt57d6de52012-10-23 15:51:16 +00004605 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004606 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004607
4608 // Check if this is an indirect call (MTCTR/BCTRL).
4609 // See PrepareCall() for more information about calls through function
4610 // pointers in the 64-bit SVR4 ABI.
4611 if (!isTailCall &&
4612 !dyn_cast<GlobalAddressSDNode>(Callee) &&
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00004613 !dyn_cast<ExternalSymbolSDNode>(Callee)) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004614 // Load r2 into a virtual register and store it to the TOC save area.
4615 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4616 // TOC save area offset.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004617 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00004618 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004619 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4620 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4621 false, false, 0);
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004622 // In the ELFv2 ABI, R12 must contain the address of an indirect callee.
4623 // This does not mean the MTCTR instruction must use R12; it's easier
4624 // to model this as an extra parameter, so do that.
4625 if (isELFv2ABI)
4626 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004627 }
4628
4629 // Build a sequence of copy-to-reg nodes chained together with token chain
4630 // and flag operands which copy the outgoing args into the appropriate regs.
4631 SDValue InFlag;
4632 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4633 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4634 RegsToPass[i].second, InFlag);
4635 InFlag = Chain.getValue(1);
4636 }
4637
4638 if (isTailCall)
4639 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4640 FPOp, true, TailCallArguments);
4641
4642 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4643 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4644 Ins, InVals);
4645}
4646
4647SDValue
4648PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4649 CallingConv::ID CallConv, bool isVarArg,
4650 bool isTailCall,
4651 const SmallVectorImpl<ISD::OutputArg> &Outs,
4652 const SmallVectorImpl<SDValue> &OutVals,
4653 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004654 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004655 SmallVectorImpl<SDValue> &InVals) const {
4656
4657 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004658
Owen Anderson53aa7a92009-08-10 22:56:29 +00004659 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00004660 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004661 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004662
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004663 MachineFunction &MF = DAG.getMachineFunction();
4664
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004665 // Mark this function as potentially containing a function that contains a
4666 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4667 // and restoring the callers stack pointer in this functions epilog. This is
4668 // done because by tail calling the called function might overwrite the value
4669 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004670 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4671 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004672 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4673
Chris Lattneraa40ec12006-05-16 22:56:08 +00004674 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00004675 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00004676 // prereserved space for [SP][CR][LR][3 x unused].
Ulrich Weigand8658f172014-07-20 23:43:15 +00004677 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
4678 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004679 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004680
4681 // Add up all the space actually used.
4682 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
4683 // they all go in registers, but we must reserve stack space for them for
4684 // possible use by the caller. In varargs or 64-bit calls, parameters are
4685 // assigned stack space in order, with padding so Altivec parameters are
4686 // 16-byte aligned.
4687 unsigned nAltivecParamsAtEnd = 0;
4688 for (unsigned i = 0; i != NumOps; ++i) {
4689 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4690 EVT ArgVT = Outs[i].VT;
4691 // Varargs Altivec parameters are padded to a 16 byte boundary.
4692 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
4693 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
4694 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) {
4695 if (!isVarArg && !isPPC64) {
4696 // Non-varargs Altivec parameters go after all the non-Altivec
4697 // parameters; handle those later so we know how much padding we need.
4698 nAltivecParamsAtEnd++;
4699 continue;
4700 }
4701 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
4702 NumBytes = ((NumBytes+15)/16)*16;
4703 }
4704 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
4705 }
4706
4707 // Allow for Altivec parameters at the end, if needed.
4708 if (nAltivecParamsAtEnd) {
4709 NumBytes = ((NumBytes+15)/16)*16;
4710 NumBytes += 16*nAltivecParamsAtEnd;
4711 }
4712
4713 // The prolog code of the callee may store up to 8 GPR argument registers to
4714 // the stack, allowing va_start to index over them in memory if its varargs.
4715 // Because we cannot tell if this is needed on the caller side, we have to
4716 // conservatively assume that it is needed. As such, make sure we have at
4717 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004718 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004719
4720 // Tail call needs the stack to be aligned.
4721 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4722 CallConv == CallingConv::Fast)
4723 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004724
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004725 // Calculate by how many bytes the stack has to be adjusted in case of tail
4726 // call optimization.
4727 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004728
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004729 // To protect arguments on the stack from being clobbered in a tail call,
4730 // force all the loads to happen before doing any other lowering.
4731 if (isTailCall)
4732 Chain = DAG.getStackArgumentTokenFactor(Chain);
4733
Chris Lattnerb7552a82006-05-17 00:15:40 +00004734 // Adjust the stack pointer for the new arguments...
4735 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004736 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4737 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004738 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004739
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004740 // Load the return address and frame pointer so it can be move somewhere else
4741 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004742 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004743 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4744 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004745
Chris Lattnerb7552a82006-05-17 00:15:40 +00004746 // Set up a copy of the stack pointer for use loading and storing any
4747 // arguments that may not fit in the registers available for argument
4748 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004749 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004750 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004751 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004752 else
Owen Anderson9f944592009-08-11 20:47:22 +00004753 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004754
Chris Lattnerb7552a82006-05-17 00:15:40 +00004755 // Figure out which arguments are going to go in registers, and which in
4756 // memory. Also, if this is a vararg function, floating point operations
4757 // must be stored to our stack, and loaded into integer regs as well, if
4758 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004759 unsigned ArgOffset = LinkageSize;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004760 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004761
Craig Topper840beec2014-04-04 05:16:06 +00004762 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004763 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4764 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4765 };
Craig Topper840beec2014-04-04 05:16:06 +00004766 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00004767 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4768 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4769 };
Craig Topper840beec2014-04-04 05:16:06 +00004770 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004771
Craig Topper840beec2014-04-04 05:16:06 +00004772 static const MCPhysReg VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004773 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4774 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4775 };
Owen Andersone2f23a32007-09-07 04:06:50 +00004776 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004777 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00004778 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004779
Craig Topper840beec2014-04-04 05:16:06 +00004780 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004781
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004782 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004783 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4784
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004785 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00004786 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004787 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004788 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004789
Chris Lattnerb7552a82006-05-17 00:15:40 +00004790 // PtrOff will be used to store the current argument to the stack if a
4791 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004792 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004793
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004794 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004795
Dale Johannesen679073b2009-02-04 02:34:38 +00004796 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004797
4798 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00004799 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00004800 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4801 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00004802 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004803 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00004804
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004805 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004806 // Note: "by value" is code for passing a structure by value, not
4807 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00004808 if (Flags.isByVal()) {
4809 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004810 // Very small objects are passed right-justified. Everything else is
4811 // passed left-justified.
4812 if (Size==1 || Size==2) {
4813 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004814 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00004815 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00004816 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004817 false, false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004818 MemOpChains.push_back(Load.getValue(1));
4819 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004820
4821 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004822 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00004823 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4824 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004825 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004826 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4827 CallSeqStart,
4828 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004829 ArgOffset += PtrByteSize;
4830 }
4831 continue;
4832 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004833 // Copy entire object into memory. There are cases where gcc-generated
4834 // code assumes it is there, even if it could be put entirely into
4835 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004836 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4837 CallSeqStart,
4838 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004839
4840 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4841 // copy the pieces of the object that fit into registers from the
4842 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00004843 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004844 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004845 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00004846 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004847 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4848 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004849 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00004850 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00004851 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004852 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004853 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004854 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004855 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004856 }
4857 }
4858 continue;
4859 }
4860
Craig Topper56710102013-08-15 02:33:50 +00004861 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00004862 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00004863 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00004864 case MVT::i32:
4865 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004866 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00004867 if (Arg.getValueType() == MVT::i1)
4868 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
4869
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004870 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004871 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004872 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4873 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004874 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00004875 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004876 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004877 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004878 case MVT::f32:
4879 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004880 if (FPR_idx != NumFPRs) {
4881 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4882
Chris Lattnerb7552a82006-05-17 00:15:40 +00004883 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00004884 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4885 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004886 MemOpChains.push_back(Store);
4887
Chris Lattnerb7552a82006-05-17 00:15:40 +00004888 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004889 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004890 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00004891 MachinePointerInfo(), false, false,
4892 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004893 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004894 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004895 }
Owen Anderson9f944592009-08-11 20:47:22 +00004896 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004897 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004898 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00004899 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4900 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004901 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004902 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004903 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00004904 }
4905 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00004906 // If we have any FPRs remaining, we may also have GPRs remaining.
4907 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4908 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004909 if (GPR_idx != NumGPRs)
4910 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00004911 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004912 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4913 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004914 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004915 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004916 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4917 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004918 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004919 if (isPPC64)
4920 ArgOffset += 8;
4921 else
Owen Anderson9f944592009-08-11 20:47:22 +00004922 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004923 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004924 case MVT::v4f32:
4925 case MVT::v4i32:
4926 case MVT::v8i16:
4927 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00004928 if (isVarArg) {
4929 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00004930 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00004931 // V registers; in fact gcc does this only for arguments that are
4932 // prototyped, not for those that match the ... We do it for all
4933 // arguments, seems to work.
4934 while (ArgOffset % 16 !=0) {
4935 ArgOffset += PtrByteSize;
4936 if (GPR_idx != NumGPRs)
4937 GPR_idx++;
4938 }
4939 // We could elide this store in the case where the object fits
4940 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004941 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004942 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00004943 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4944 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004945 MemOpChains.push_back(Store);
4946 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004947 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00004948 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004949 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004950 MemOpChains.push_back(Load.getValue(1));
4951 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4952 }
4953 ArgOffset += 16;
4954 for (unsigned i=0; i<16; i+=PtrByteSize) {
4955 if (GPR_idx == NumGPRs)
4956 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00004957 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004958 DAG.getConstant(i, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00004959 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004960 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004961 MemOpChains.push_back(Load.getValue(1));
4962 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4963 }
4964 break;
4965 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004966
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004967 // Non-varargs Altivec params generally go in registers, but have
4968 // stack space allocated at the end.
4969 if (VR_idx != NumVRs) {
4970 // Doesn't have GPR space allocated.
4971 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4972 } else if (nAltivecParamsAtEnd==0) {
4973 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004974 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4975 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004976 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004977 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00004978 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00004979 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004980 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00004981 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004982 // If all Altivec parameters fit in registers, as they usually do,
4983 // they get stack space following the non-Altivec parameters. We
4984 // don't track this here because nobody below needs it.
4985 // If there are more Altivec parameters than fit in registers emit
4986 // the stores here.
4987 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4988 unsigned j = 0;
4989 // Offset is aligned; skip 1st 12 params which go in V registers.
4990 ArgOffset = ((ArgOffset+15)/16)*16;
4991 ArgOffset += 12*16;
4992 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004993 SDValue Arg = OutVals[i];
4994 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00004995 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4996 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004997 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004998 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004999 // We are emitting Altivec params in order.
5000 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5001 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005002 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005003 ArgOffset += 16;
5004 }
5005 }
5006 }
5007 }
5008
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005009 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00005010 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005011
Dale Johannesen90eab672010-03-09 20:15:42 +00005012 // On Darwin, R12 must contain the address of an indirect callee. This does
5013 // not mean the MTCTR instruction must use R12; it's easier to model this as
5014 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00005015 if (!isTailCall &&
Dale Johannesen90eab672010-03-09 20:15:42 +00005016 !dyn_cast<GlobalAddressSDNode>(Callee) &&
5017 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
5018 !isBLACompatibleAddress(Callee, DAG))
5019 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
5020 PPC::R12), Callee));
5021
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005022 // Build a sequence of copy-to-reg nodes chained together with token chain
5023 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005024 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005025 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00005026 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00005027 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005028 InFlag = Chain.getValue(1);
5029 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005030
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00005031 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005032 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
5033 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005034
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005035 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
5036 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
5037 Ins, InVals);
Chris Lattneraa40ec12006-05-16 22:56:08 +00005038}
5039
Hal Finkel450128a2011-10-14 19:51:36 +00005040bool
5041PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
5042 MachineFunction &MF, bool isVarArg,
5043 const SmallVectorImpl<ISD::OutputArg> &Outs,
5044 LLVMContext &Context) const {
5045 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005046 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context);
Hal Finkel450128a2011-10-14 19:51:36 +00005047 return CCInfo.CheckReturn(Outs, RetCC_PPC);
5048}
5049
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005050SDValue
5051PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00005052 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005053 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005054 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005055 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005056
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005057 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005058 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
5059 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005060 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005061
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005062 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005063 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005064
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005065 // Copy the result values into the output registers.
5066 for (unsigned i = 0; i != RVLocs.size(); ++i) {
5067 CCValAssign &VA = RVLocs[i];
5068 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00005069
5070 SDValue Arg = OutVals[i];
5071
5072 switch (VA.getLocInfo()) {
5073 default: llvm_unreachable("Unknown loc info!");
5074 case CCValAssign::Full: break;
5075 case CCValAssign::AExt:
5076 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
5077 break;
5078 case CCValAssign::ZExt:
5079 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
5080 break;
5081 case CCValAssign::SExt:
5082 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
5083 break;
5084 }
5085
5086 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005087 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005088 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005089 }
5090
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005091 RetOps[0] = Chain; // Update chain.
5092
5093 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00005094 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005095 RetOps.push_back(Flag);
5096
Craig Topper48d114b2014-04-26 18:35:24 +00005097 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps);
Chris Lattner4211ca92006-04-14 06:01:58 +00005098}
5099
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005100SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005101 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00005102 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005103 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005104
Jim Laskeye4f4d042006-12-04 22:04:42 +00005105 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005106 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeye4f4d042006-12-04 22:04:42 +00005107
5108 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00005109 bool isPPC64 = Subtarget.isPPC64();
5110 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005111 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005112
5113 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005114 SDValue Chain = Op.getOperand(0);
5115 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005116
Jim Laskeye4f4d042006-12-04 22:04:42 +00005117 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00005118 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
5119 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005120 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005121
Jim Laskeye4f4d042006-12-04 22:04:42 +00005122 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00005123 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005124
Jim Laskeye4f4d042006-12-04 22:04:42 +00005125 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00005126 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00005127 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005128}
5129
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005130
5131
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005132SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005133PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005134 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005135 bool isPPC64 = Subtarget.isPPC64();
5136 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005137 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005138
5139 // Get current frame pointer save index. The users of this index will be
5140 // primarily DYNALLOC instructions.
5141 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5142 int RASI = FI->getReturnAddrSaveIndex();
5143
5144 // If the frame pointer save index hasn't been defined yet.
5145 if (!RASI) {
5146 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005147 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005148 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005149 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005150 // Save the result.
5151 FI->setReturnAddrSaveIndex(RASI);
5152 }
5153 return DAG.getFrameIndex(RASI, PtrVT);
5154}
5155
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005156SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005157PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
5158 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005159 bool isPPC64 = Subtarget.isPPC64();
5160 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005161 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005162
5163 // Get current frame pointer save index. The users of this index will be
5164 // primarily DYNALLOC instructions.
5165 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5166 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005167
Jim Laskey48850c12006-11-16 22:43:37 +00005168 // If the frame pointer save index hasn't been defined yet.
5169 if (!FPSI) {
5170 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005171 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005172 isDarwinABI);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005173
Jim Laskey48850c12006-11-16 22:43:37 +00005174 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005175 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00005176 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005177 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00005178 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005179 return DAG.getFrameIndex(FPSI, PtrVT);
5180}
Jim Laskey48850c12006-11-16 22:43:37 +00005181
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005182SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005183 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005184 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005185 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005186 SDValue Chain = Op.getOperand(0);
5187 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005188 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005189
Jim Laskey48850c12006-11-16 22:43:37 +00005190 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005191 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005192 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005193 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey48850c12006-11-16 22:43:37 +00005194 DAG.getConstant(0, PtrVT), Size);
5195 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005196 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00005197 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005198 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00005199 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00005200 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops);
Jim Laskey48850c12006-11-16 22:43:37 +00005201}
5202
Hal Finkel756810f2013-03-21 21:37:52 +00005203SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
5204 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005205 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005206 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
5207 DAG.getVTList(MVT::i32, MVT::Other),
5208 Op.getOperand(0), Op.getOperand(1));
5209}
5210
5211SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
5212 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005213 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005214 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
5215 Op.getOperand(0), Op.getOperand(1));
5216}
5217
Hal Finkel940ab932014-02-28 00:27:01 +00005218SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
5219 assert(Op.getValueType() == MVT::i1 &&
5220 "Custom lowering only for i1 loads");
5221
5222 // First, load 8 bits into 32 bits, then truncate to 1 bit.
5223
5224 SDLoc dl(Op);
5225 LoadSDNode *LD = cast<LoadSDNode>(Op);
5226
5227 SDValue Chain = LD->getChain();
5228 SDValue BasePtr = LD->getBasePtr();
5229 MachineMemOperand *MMO = LD->getMemOperand();
5230
5231 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain,
5232 BasePtr, MVT::i8, MMO);
5233 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
5234
5235 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
Craig Topper64941d92014-04-27 19:20:57 +00005236 return DAG.getMergeValues(Ops, dl);
Hal Finkel940ab932014-02-28 00:27:01 +00005237}
5238
5239SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
5240 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
5241 "Custom lowering only for i1 stores");
5242
5243 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
5244
5245 SDLoc dl(Op);
5246 StoreSDNode *ST = cast<StoreSDNode>(Op);
5247
5248 SDValue Chain = ST->getChain();
5249 SDValue BasePtr = ST->getBasePtr();
5250 SDValue Value = ST->getValue();
5251 MachineMemOperand *MMO = ST->getMemOperand();
5252
5253 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value);
5254 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
5255}
5256
5257// FIXME: Remove this once the ANDI glue bug is fixed:
5258SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
5259 assert(Op.getValueType() == MVT::i1 &&
5260 "Custom lowering only for i1 results");
5261
5262 SDLoc DL(Op);
5263 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
5264 Op.getOperand(0));
5265}
5266
Chris Lattner4211ca92006-04-14 06:01:58 +00005267/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
5268/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005269SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00005270 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00005271 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
5272 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00005273 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005274
Hal Finkel81f87992013-04-07 22:11:09 +00005275 // We might be able to do better than this under some circumstances, but in
5276 // general, fsel-based lowering of select is a finite-math-only optimization.
5277 // For more information, see section F.3 of the 2.06 ISA specification.
5278 if (!DAG.getTarget().Options.NoInfsFPMath ||
5279 !DAG.getTarget().Options.NoNaNsFPMath)
5280 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005281
Hal Finkel81f87992013-04-07 22:11:09 +00005282 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005283
Owen Anderson53aa7a92009-08-10 22:56:29 +00005284 EVT ResVT = Op.getValueType();
5285 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005286 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
5287 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005288 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005289
Chris Lattner4211ca92006-04-14 06:01:58 +00005290 // If the RHS of the comparison is a 0.0, we don't need to do the
5291 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00005292 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00005293 if (isFloatingPointZero(RHS))
5294 switch (CC) {
5295 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005296 case ISD::SETNE:
5297 std::swap(TV, FV);
5298 case ISD::SETEQ:
5299 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5300 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
5301 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
5302 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5303 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5304 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5305 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005306 case ISD::SETULT:
5307 case ISD::SETLT:
5308 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005309 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005310 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00005311 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5312 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005313 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005314 case ISD::SETUGT:
5315 case ISD::SETGT:
5316 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005317 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005318 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00005319 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5320 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005321 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005322 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005323 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005324
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005325 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00005326 switch (CC) {
5327 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005328 case ISD::SETNE:
5329 std::swap(TV, FV);
5330 case ISD::SETEQ:
5331 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
5332 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5333 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
5334 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
5335 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5336 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5337 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5338 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005339 case ISD::SETULT:
5340 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005341 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005342 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5343 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005344 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005345 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005346 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005347 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005348 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5349 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005350 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005351 case ISD::SETUGT:
5352 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005353 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005354 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5355 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005356 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005357 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005358 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005359 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005360 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5361 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005362 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005363 }
Eli Friedman5806e182009-05-28 04:31:08 +00005364 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00005365}
5366
Chris Lattner57ee7c62007-11-28 18:44:47 +00005367// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005368SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005369 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00005370 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005371 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00005372 if (Src.getValueType() == MVT::f32)
5373 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00005374
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005375 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00005376 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005377 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00005378 case MVT::i32:
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005379 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005380 (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ :
Hal Finkelf6d45f22013-04-01 17:52:07 +00005381 PPCISD::FCTIDZ),
Owen Anderson9f944592009-08-11 20:47:22 +00005382 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005383 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005384 case MVT::i64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005385 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
Hal Finkel3f88d082013-04-01 18:42:58 +00005386 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00005387 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
5388 PPCISD::FCTIDUZ,
5389 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005390 break;
5391 }
Duncan Sands2a287912008-07-19 16:26:02 +00005392
Chris Lattner4211ca92006-04-14 06:01:58 +00005393 // Convert the FP value to an int value through memory.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005394 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() &&
5395 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT());
Hal Finkelf6d45f22013-04-01 17:52:07 +00005396 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
5397 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
5398 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00005399
Chris Lattner06a49542007-10-15 20:14:52 +00005400 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005401 SDValue Chain;
5402 if (i32Stack) {
5403 MachineFunction &MF = DAG.getMachineFunction();
5404 MachineMemOperand *MMO =
5405 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
5406 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
5407 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00005408 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005409 } else
5410 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
5411 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00005412
5413 // Result is a load from the stack slot. If loading 4 bytes, make sure to
5414 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005415 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00005416 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner06a49542007-10-15 20:14:52 +00005417 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkelf6d45f22013-04-01 17:52:07 +00005418 MPI = MachinePointerInfo();
5419 }
5420
5421 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005422 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00005423}
5424
Hal Finkelf6d45f22013-04-01 17:52:07 +00005425SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005426 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005427 SDLoc dl(Op);
Dan Gohmand6819da2008-03-11 01:59:03 +00005428 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00005429 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005430 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00005431
Hal Finkel6a56b212014-03-05 22:14:00 +00005432 if (Op.getOperand(0).getValueType() == MVT::i1)
5433 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
5434 DAG.getConstantFP(1.0, Op.getValueType()),
5435 DAG.getConstantFP(0.0, Op.getValueType()));
5436
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005437 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005438 "UINT_TO_FP is supported only with FPCVT");
5439
5440 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00005441 // Otherwise, convert to double-precision and then round.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005442 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005443 (Op.getOpcode() == ISD::UINT_TO_FP ?
5444 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
5445 (Op.getOpcode() == ISD::UINT_TO_FP ?
5446 PPCISD::FCFIDU : PPCISD::FCFID);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005447 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005448 MVT::f32 : MVT::f64;
5449
Owen Anderson9f944592009-08-11 20:47:22 +00005450 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005451 SDValue SINT = Op.getOperand(0);
5452 // When converting to single-precision, we actually need to convert
5453 // to double-precision first and then round to single-precision.
5454 // To avoid double-rounding effects during that operation, we have
5455 // to prepare the input operand. Bits that might be truncated when
5456 // converting to double-precision are replaced by a bit that won't
5457 // be lost at this stage, but is below the single-precision rounding
5458 // position.
5459 //
5460 // However, if -enable-unsafe-fp-math is in effect, accept double
5461 // rounding to avoid the extra overhead.
5462 if (Op.getValueType() == MVT::f32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005463 !Subtarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005464 !DAG.getTarget().Options.UnsafeFPMath) {
5465
5466 // Twiddle input to make sure the low 11 bits are zero. (If this
5467 // is the case, we are guaranteed the value will fit into the 53 bit
5468 // mantissa of an IEEE double-precision value without rounding.)
5469 // If any of those low 11 bits were not zero originally, make sure
5470 // bit 12 (value 2048) is set instead, so that the final rounding
5471 // to single-precision gets the correct result.
5472 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5473 SINT, DAG.getConstant(2047, MVT::i64));
5474 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
5475 Round, DAG.getConstant(2047, MVT::i64));
5476 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
5477 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5478 Round, DAG.getConstant(-2048, MVT::i64));
5479
5480 // However, we cannot use that value unconditionally: if the magnitude
5481 // of the input value is small, the bit-twiddling we did above might
5482 // end up visibly changing the output. Fortunately, in that case, we
5483 // don't need to twiddle bits since the original input will convert
5484 // exactly to double-precision floating-point already. Therefore,
5485 // construct a conditional to use the original value if the top 11
5486 // bits are all sign-bit copies, and use the rounded value computed
5487 // above otherwise.
5488 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
5489 SINT, DAG.getConstant(53, MVT::i32));
5490 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
5491 Cond, DAG.getConstant(1, MVT::i64));
5492 Cond = DAG.getSetCC(dl, MVT::i32,
5493 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
5494
5495 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
5496 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00005497
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005498 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005499 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
5500
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005501 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00005502 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005503 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005504 return FP;
5505 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005506
Owen Anderson9f944592009-08-11 20:47:22 +00005507 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005508 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00005509 // Since we only generate this in 64-bit mode, we can take advantage of
5510 // 64-bit registers. In particular, sign extend the input value into the
5511 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
5512 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00005513 MachineFunction &MF = DAG.getMachineFunction();
5514 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005515 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005516
Hal Finkelbeb296b2013-03-31 10:12:51 +00005517 SDValue Ld;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005518 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) {
Hal Finkelbeb296b2013-03-31 10:12:51 +00005519 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5520 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005521
Hal Finkelbeb296b2013-03-31 10:12:51 +00005522 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
5523 MachinePointerInfo::getFixedStack(FrameIdx),
5524 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00005525
Hal Finkelbeb296b2013-03-31 10:12:51 +00005526 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5527 "Expected an i32 store");
5528 MachineMemOperand *MMO =
5529 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
5530 MachineMemOperand::MOLoad, 4, 4);
5531 SDValue Ops[] = { Store, FIdx };
Hal Finkelf6d45f22013-04-01 17:52:07 +00005532 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
5533 PPCISD::LFIWZX : PPCISD::LFIWAX,
5534 dl, DAG.getVTList(MVT::f64, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00005535 Ops, MVT::i32, MMO);
Hal Finkelbeb296b2013-03-31 10:12:51 +00005536 } else {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005537 assert(Subtarget.isPPC64() &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005538 "i32->FP without LFIWAX supported only on PPC64");
5539
Hal Finkelbeb296b2013-03-31 10:12:51 +00005540 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
5541 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5542
5543 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
5544 Op.getOperand(0));
5545
5546 // STD the extended value into the stack slot.
5547 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
5548 MachinePointerInfo::getFixedStack(FrameIdx),
5549 false, false, 0);
5550
5551 // Load the value as a double.
5552 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
5553 MachinePointerInfo::getFixedStack(FrameIdx),
5554 false, false, false, 0);
5555 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005556
Chris Lattner4211ca92006-04-14 06:01:58 +00005557 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005558 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005559 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Owen Anderson9f944592009-08-11 20:47:22 +00005560 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005561 return FP;
5562}
5563
Dan Gohman21cea8a2010-04-17 15:26:15 +00005564SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
5565 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005566 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005567 /*
5568 The rounding mode is in bits 30:31 of FPSR, and has the following
5569 settings:
5570 00 Round to nearest
5571 01 Round to 0
5572 10 Round to +inf
5573 11 Round to -inf
5574
5575 FLT_ROUNDS, on the other hand, expects the following:
5576 -1 Undefined
5577 0 Round to 0
5578 1 Round to nearest
5579 2 Round to +inf
5580 3 Round to -inf
5581
5582 To perform the conversion, we do:
5583 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
5584 */
5585
5586 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005587 EVT VT = Op.getValueType();
5588 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005589
5590 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005591 EVT NodeTys[] = {
5592 MVT::f64, // return register
5593 MVT::Glue // unused in this context
5594 };
Craig Topper2d2aa0c2014-04-30 07:17:30 +00005595 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005596
5597 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00005598 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005599 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005600 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00005601 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005602
5603 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005604 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005605 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00005606 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005607 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005608
5609 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005610 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00005611 DAG.getNode(ISD::AND, dl, MVT::i32,
5612 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005613 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00005614 DAG.getNode(ISD::SRL, dl, MVT::i32,
5615 DAG.getNode(ISD::AND, dl, MVT::i32,
5616 DAG.getNode(ISD::XOR, dl, MVT::i32,
5617 CWD, DAG.getConstant(3, MVT::i32)),
5618 DAG.getConstant(3, MVT::i32)),
5619 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005620
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005621 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00005622 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005623
Duncan Sands13237ac2008-06-06 12:08:01 +00005624 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00005625 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005626}
5627
Dan Gohman21cea8a2010-04-17 15:26:15 +00005628SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005629 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005630 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005631 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00005632 assert(Op.getNumOperands() == 3 &&
5633 VT == Op.getOperand(1).getValueType() &&
5634 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005635
Chris Lattner601b8652006-09-20 03:47:40 +00005636 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005637 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005638 SDValue Lo = Op.getOperand(0);
5639 SDValue Hi = Op.getOperand(1);
5640 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005641 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005642
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005643 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005644 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005645 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5646 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5647 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5648 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005649 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005650 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5651 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5652 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005653 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005654 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005655}
5656
Dan Gohman21cea8a2010-04-17 15:26:15 +00005657SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005658 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005659 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00005660 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005661 assert(Op.getNumOperands() == 3 &&
5662 VT == Op.getOperand(1).getValueType() &&
5663 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005664
Dan Gohman8d2ead22008-03-07 20:36:53 +00005665 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005666 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005667 SDValue Lo = Op.getOperand(0);
5668 SDValue Hi = Op.getOperand(1);
5669 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005670 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005671
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005672 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005673 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005674 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5675 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5676 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5677 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005678 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005679 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5680 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5681 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005682 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005683 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005684}
5685
Dan Gohman21cea8a2010-04-17 15:26:15 +00005686SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005687 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005688 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005689 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005690 assert(Op.getNumOperands() == 3 &&
5691 VT == Op.getOperand(1).getValueType() &&
5692 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005693
Dan Gohman8d2ead22008-03-07 20:36:53 +00005694 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005695 SDValue Lo = Op.getOperand(0);
5696 SDValue Hi = Op.getOperand(1);
5697 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005698 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005699
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005700 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005701 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005702 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5703 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5704 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5705 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005706 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005707 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5708 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5709 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00005710 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005711 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005712 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005713}
5714
5715//===----------------------------------------------------------------------===//
5716// Vector related lowering.
5717//
5718
Chris Lattner2a099c02006-04-17 06:00:21 +00005719/// BuildSplatI - Build a canonical splati of Val with an element size of
5720/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005721static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005722 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00005723 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005724
Owen Anderson53aa7a92009-08-10 22:56:29 +00005725 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00005726 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00005727 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005728
Owen Anderson9f944592009-08-11 20:47:22 +00005729 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005730
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005731 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5732 if (Val == -1)
5733 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005734
Owen Anderson53aa7a92009-08-10 22:56:29 +00005735 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005736
Chris Lattner2a099c02006-04-17 06:00:21 +00005737 // Build a canonical splat for this value.
Owen Anderson9f944592009-08-11 20:47:22 +00005738 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005739 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00005740 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Craig Topper48d114b2014-04-26 18:35:24 +00005741 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005742 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005743}
5744
Hal Finkelcf2e9082013-05-24 23:00:14 +00005745/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5746/// specified intrinsic ID.
5747static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005748 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00005749 EVT DestVT = MVT::Other) {
5750 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5751 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5752 DAG.getConstant(IID, MVT::i32), Op);
5753}
5754
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005755/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00005756/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005757static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005758 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005759 EVT DestVT = MVT::Other) {
5760 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005761 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005762 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005763}
5764
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005765/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5766/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005767static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005768 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005769 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00005770 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005771 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005772 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005773}
5774
5775
Chris Lattner264c9082006-04-17 17:55:10 +00005776/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5777/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005778static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005779 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00005780 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00005781 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5782 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00005783
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005784 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00005785 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005786 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00005787 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005788 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00005789}
5790
Chris Lattner19e90552006-04-14 05:19:18 +00005791// If this is a case we can't handle, return null and let the default
5792// expansion code take care of it. If we CAN select this case, and if it
5793// selects to a single instruction, return Op. Otherwise, if we can codegen
5794// this case more efficiently than a constant pool load, lower it to the
5795// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005796SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5797 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005798 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005799 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
Craig Toppere73658d2014-04-28 04:05:08 +00005800 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00005801
Bob Wilson85cefe82009-03-02 23:24:16 +00005802 // Check if this is a splat of a constant value.
5803 APInt APSplatBits, APSplatUndef;
5804 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005805 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00005806 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00005807 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00005808 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00005809
Bob Wilson530e0382009-03-03 19:26:27 +00005810 unsigned SplatBits = APSplatBits.getZExtValue();
5811 unsigned SplatUndef = APSplatUndef.getZExtValue();
5812 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005813
Bob Wilson530e0382009-03-03 19:26:27 +00005814 // First, handle single instruction cases.
5815
5816 // All zeros?
5817 if (SplatBits == 0) {
5818 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00005819 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5820 SDValue Z = DAG.getConstant(0, MVT::i32);
5821 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00005822 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00005823 }
Bob Wilson530e0382009-03-03 19:26:27 +00005824 return Op;
5825 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00005826
Bob Wilson530e0382009-03-03 19:26:27 +00005827 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5828 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5829 (32-SplatBitSize));
5830 if (SextVal >= -16 && SextVal <= 15)
5831 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005832
5833
Bob Wilson530e0382009-03-03 19:26:27 +00005834 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005835
Bob Wilson530e0382009-03-03 19:26:27 +00005836 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00005837 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5838 // If this value is in the range [17,31] and is odd, use:
5839 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5840 // If this value is in the range [-31,-17] and is odd, use:
5841 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5842 // Note the last two are three-instruction sequences.
5843 if (SextVal >= -32 && SextVal <= 31) {
5844 // To avoid having these optimizations undone by constant folding,
5845 // we convert to a pseudo that will be expanded later into one of
5846 // the above forms.
5847 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00005848 EVT VT = (SplatSize == 1 ? MVT::v16i8 :
5849 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32));
5850 SDValue EltSize = DAG.getConstant(SplatSize, MVT::i32);
5851 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
5852 if (VT == Op.getValueType())
5853 return RetVal;
5854 else
5855 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal);
Bob Wilson530e0382009-03-03 19:26:27 +00005856 }
5857
5858 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5859 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5860 // for fneg/fabs.
5861 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5862 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00005863 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005864
5865 // Make the VSLW intrinsic, computing 0x8000_0000.
5866 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5867 OnesV, DAG, dl);
5868
5869 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00005870 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00005871 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005872 }
5873
Bill Schmidt4aedff82014-06-06 14:06:26 +00005874 // The remaining cases assume either big endian element order or
5875 // a splat-size that equates to the element size of the vector
5876 // to be built. An example that doesn't work for little endian is
5877 // {0, -1, 0, -1, 0, -1, 0, -1} which has a splat size of 32 bits
5878 // and a vector element size of 16 bits. The code below will
5879 // produce the vector in big endian element order, which for little
5880 // endian is {-1, 0, -1, 0, -1, 0, -1, 0}.
5881
5882 // For now, just avoid these optimizations in that case.
5883 // FIXME: Develop correct optimizations for LE with mismatched
5884 // splat and element sizes.
5885
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005886 if (Subtarget.isLittleEndian() &&
Bill Schmidt4aedff82014-06-06 14:06:26 +00005887 SplatSize != Op.getValueType().getVectorElementType().getSizeInBits())
5888 return SDValue();
5889
Bob Wilson530e0382009-03-03 19:26:27 +00005890 // Check to see if this is a wide variety of vsplti*, binop self cases.
5891 static const signed char SplatCsts[] = {
5892 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5893 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5894 };
5895
5896 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5897 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5898 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5899 int i = SplatCsts[idx];
5900
5901 // Figure out what shift amount will be used by altivec if shifted by i in
5902 // this splat size.
5903 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5904
5905 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00005906 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005907 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005908 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5909 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5910 Intrinsic::ppc_altivec_vslw
5911 };
5912 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005913 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005914 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005915
Bob Wilson530e0382009-03-03 19:26:27 +00005916 // vsplti + srl self.
5917 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005918 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005919 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5920 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5921 Intrinsic::ppc_altivec_vsrw
5922 };
5923 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005924 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005925 }
5926
Bob Wilson530e0382009-03-03 19:26:27 +00005927 // vsplti + sra self.
5928 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005929 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005930 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5931 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5932 Intrinsic::ppc_altivec_vsraw
5933 };
5934 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005935 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005936 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005937
Bob Wilson530e0382009-03-03 19:26:27 +00005938 // vsplti + rol self.
5939 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5940 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005941 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005942 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5943 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5944 Intrinsic::ppc_altivec_vrlw
5945 };
5946 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005947 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005948 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005949
Bob Wilson530e0382009-03-03 19:26:27 +00005950 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00005951 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005952 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005953 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00005954 }
Bob Wilson530e0382009-03-03 19:26:27 +00005955 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00005956 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005957 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005958 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00005959 }
Bob Wilson530e0382009-03-03 19:26:27 +00005960 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00005961 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005962 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005963 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5964 }
5965 }
5966
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005967 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00005968}
5969
Chris Lattner071ad012006-04-17 05:28:54 +00005970/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5971/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005972static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00005973 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005974 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00005975 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00005976 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00005977 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005978
Chris Lattner071ad012006-04-17 05:28:54 +00005979 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00005980 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00005981 OP_VMRGHW,
5982 OP_VMRGLW,
5983 OP_VSPLTISW0,
5984 OP_VSPLTISW1,
5985 OP_VSPLTISW2,
5986 OP_VSPLTISW3,
5987 OP_VSLDOI4,
5988 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00005989 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00005990 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00005991
Chris Lattner071ad012006-04-17 05:28:54 +00005992 if (OpNum == OP_COPY) {
5993 if (LHSID == (1*9+2)*9+3) return LHS;
5994 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5995 return RHS;
5996 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005997
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005998 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005999 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
6000 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006001
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006002 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00006003 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006004 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00006005 case OP_VMRGHW:
6006 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
6007 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
6008 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
6009 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
6010 break;
6011 case OP_VMRGLW:
6012 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
6013 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
6014 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
6015 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
6016 break;
6017 case OP_VSPLTISW0:
6018 for (unsigned i = 0; i != 16; ++i)
6019 ShufIdxs[i] = (i&3)+0;
6020 break;
6021 case OP_VSPLTISW1:
6022 for (unsigned i = 0; i != 16; ++i)
6023 ShufIdxs[i] = (i&3)+4;
6024 break;
6025 case OP_VSPLTISW2:
6026 for (unsigned i = 0; i != 16; ++i)
6027 ShufIdxs[i] = (i&3)+8;
6028 break;
6029 case OP_VSPLTISW3:
6030 for (unsigned i = 0; i != 16; ++i)
6031 ShufIdxs[i] = (i&3)+12;
6032 break;
6033 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006034 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006035 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006036 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006037 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006038 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006039 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00006040 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00006041 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
6042 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00006043 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00006044 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00006045}
6046
Chris Lattner19e90552006-04-14 05:19:18 +00006047/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
6048/// is a shuffle we can handle in a single instruction, return it. Otherwise,
6049/// return the code it can be lowered into. Worst case, it can always be
6050/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006051SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006052 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006053 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006054 SDValue V1 = Op.getOperand(0);
6055 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006056 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006057 EVT VT = Op.getValueType();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006058 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006059
Chris Lattner19e90552006-04-14 05:19:18 +00006060 // Cases that are handled by instructions that take permute immediates
6061 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
6062 // selected by the instruction selector.
6063 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006064 if (PPC::isSplatShuffleMask(SVOp, 1) ||
6065 PPC::isSplatShuffleMask(SVOp, 2) ||
6066 PPC::isSplatShuffleMask(SVOp, 4) ||
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006067 PPC::isVPKUWUMShuffleMask(SVOp, 1, DAG) ||
6068 PPC::isVPKUHUMShuffleMask(SVOp, 1, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00006069 PPC::isVSLDOIShuffleMask(SVOp, 1, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006070 PPC::isVMRGLShuffleMask(SVOp, 1, 1, DAG) ||
6071 PPC::isVMRGLShuffleMask(SVOp, 2, 1, DAG) ||
6072 PPC::isVMRGLShuffleMask(SVOp, 4, 1, DAG) ||
6073 PPC::isVMRGHShuffleMask(SVOp, 1, 1, DAG) ||
6074 PPC::isVMRGHShuffleMask(SVOp, 2, 1, DAG) ||
6075 PPC::isVMRGHShuffleMask(SVOp, 4, 1, DAG)) {
Chris Lattner19e90552006-04-14 05:19:18 +00006076 return Op;
6077 }
6078 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006079
Chris Lattner19e90552006-04-14 05:19:18 +00006080 // Altivec has a variety of "shuffle immediates" that take two vector inputs
6081 // and produce a fixed permutation. If any of these match, do not lower to
6082 // VPERM.
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006083 unsigned int ShuffleKind = isLittleEndian ? 2 : 0;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006084 if (PPC::isVPKUWUMShuffleMask(SVOp, ShuffleKind, DAG) ||
6085 PPC::isVPKUHUMShuffleMask(SVOp, ShuffleKind, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00006086 PPC::isVSLDOIShuffleMask(SVOp, ShuffleKind, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006087 PPC::isVMRGLShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6088 PPC::isVMRGLShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6089 PPC::isVMRGLShuffleMask(SVOp, 4, ShuffleKind, DAG) ||
6090 PPC::isVMRGHShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6091 PPC::isVMRGHShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6092 PPC::isVMRGHShuffleMask(SVOp, 4, ShuffleKind, DAG))
Chris Lattner19e90552006-04-14 05:19:18 +00006093 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006094
Chris Lattner071ad012006-04-17 05:28:54 +00006095 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
6096 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00006097 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00006098
Chris Lattner071ad012006-04-17 05:28:54 +00006099 unsigned PFIndexes[4];
6100 bool isFourElementShuffle = true;
6101 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
6102 unsigned EltNo = 8; // Start out undef.
6103 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006104 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00006105 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006106
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006107 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00006108 if ((ByteSource & 3) != j) {
6109 isFourElementShuffle = false;
6110 break;
6111 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006112
Chris Lattner071ad012006-04-17 05:28:54 +00006113 if (EltNo == 8) {
6114 EltNo = ByteSource/4;
6115 } else if (EltNo != ByteSource/4) {
6116 isFourElementShuffle = false;
6117 break;
6118 }
6119 }
6120 PFIndexes[i] = EltNo;
6121 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006122
6123 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00006124 // perfect shuffle vector to determine if it is cost effective to do this as
6125 // discrete instructions, or whether we should use a vperm.
Bill Schmidtf910a062014-06-10 14:35:01 +00006126 // For now, we skip this for little endian until such time as we have a
6127 // little-endian perfect shuffle table.
6128 if (isFourElementShuffle && !isLittleEndian) {
Chris Lattner071ad012006-04-17 05:28:54 +00006129 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006130 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00006131 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006132
Chris Lattner071ad012006-04-17 05:28:54 +00006133 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
6134 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006135
Chris Lattner071ad012006-04-17 05:28:54 +00006136 // Determining when to avoid vperm is tricky. Many things affect the cost
6137 // of vperm, particularly how many times the perm mask needs to be computed.
6138 // For example, if the perm mask can be hoisted out of a loop or is already
6139 // used (perhaps because there are multiple permutes with the same shuffle
6140 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
6141 // the loop requires an extra register.
6142 //
6143 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00006144 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00006145 // available, if this block is within a loop, we should avoid using vperm
6146 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006147 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006148 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006149 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006150
Chris Lattner19e90552006-04-14 05:19:18 +00006151 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
6152 // vector that will get spilled to the constant pool.
6153 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006154
Chris Lattner19e90552006-04-14 05:19:18 +00006155 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
6156 // that it is in input element units, not in bytes. Convert now.
Bill Schmidt4aedff82014-06-06 14:06:26 +00006157
6158 // For little endian, the order of the input vectors is reversed, and
6159 // the permutation mask is complemented with respect to 31. This is
6160 // necessary to produce proper semantics with the big-endian-biased vperm
6161 // instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00006162 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006163 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006164
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006165 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006166 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
6167 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006168
Chris Lattner19e90552006-04-14 05:19:18 +00006169 for (unsigned j = 0; j != BytesPerElement; ++j)
Bill Schmidt4aedff82014-06-06 14:06:26 +00006170 if (isLittleEndian)
6171 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement+j),
6172 MVT::i32));
6173 else
6174 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
6175 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00006176 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006177
Owen Anderson9f944592009-08-11 20:47:22 +00006178 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Craig Topper48d114b2014-04-26 18:35:24 +00006179 ResultMask);
Bill Schmidt4aedff82014-06-06 14:06:26 +00006180 if (isLittleEndian)
6181 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6182 V2, V1, VPermMask);
6183 else
6184 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6185 V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00006186}
6187
Chris Lattner9754d142006-04-18 17:59:36 +00006188/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
6189/// altivec comparison. If it is, return true and fill in Opc/isDot with
6190/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006191static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner9754d142006-04-18 17:59:36 +00006192 bool &isDot) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00006193 unsigned IntrinsicID =
6194 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00006195 CompareOpc = -1;
6196 isDot = false;
6197 switch (IntrinsicID) {
6198 default: return false;
6199 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00006200 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
6201 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
6202 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
6203 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
6204 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
6205 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
6206 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
6207 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
6208 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
6209 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
6210 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
6211 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
6212 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006213
Chris Lattner4211ca92006-04-14 06:01:58 +00006214 // Normal Comparisons.
6215 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
6216 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
6217 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
6218 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
6219 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
6220 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
6221 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
6222 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
6223 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
6224 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
6225 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
6226 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
6227 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
6228 }
Chris Lattner9754d142006-04-18 17:59:36 +00006229 return true;
6230}
6231
6232/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
6233/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006234SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006235 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00006236 // If this is a lowered altivec predicate compare, CompareOpc is set to the
6237 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006238 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00006239 int CompareOpc;
6240 bool isDot;
6241 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006242 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006243
Chris Lattner9754d142006-04-18 17:59:36 +00006244 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00006245 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00006246 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00006247 Op.getOperand(1), Op.getOperand(2),
6248 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00006249 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00006250 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006251
Chris Lattner4211ca92006-04-14 06:01:58 +00006252 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006253 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006254 Op.getOperand(2), // LHS
6255 Op.getOperand(3), // RHS
Owen Anderson9f944592009-08-11 20:47:22 +00006256 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006257 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00006258 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00006259 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006260
Chris Lattner4211ca92006-04-14 06:01:58 +00006261 // Now that we have the comparison, emit a copy from the CR to a GPR.
6262 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00006263 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00006264 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00006265 CompNode.getValue(1));
6266
Chris Lattner4211ca92006-04-14 06:01:58 +00006267 // Unpack the result based on how the target uses it.
6268 unsigned BitNo; // Bit # of CR6.
6269 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00006270 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00006271 default: // Can't happen, don't crash on invalid number though.
6272 case 0: // Return the value of the EQ bit of CR6.
6273 BitNo = 0; InvertBit = false;
6274 break;
6275 case 1: // Return the inverted value of the EQ bit of CR6.
6276 BitNo = 0; InvertBit = true;
6277 break;
6278 case 2: // Return the value of the LT bit of CR6.
6279 BitNo = 2; InvertBit = false;
6280 break;
6281 case 3: // Return the inverted value of the LT bit of CR6.
6282 BitNo = 2; InvertBit = true;
6283 break;
6284 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006285
Chris Lattner4211ca92006-04-14 06:01:58 +00006286 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00006287 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
6288 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006289 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00006290 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
6291 DAG.getConstant(1, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00006292
Chris Lattner4211ca92006-04-14 06:01:58 +00006293 // If we are supposed to, toggle the bit.
6294 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00006295 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
6296 DAG.getConstant(1, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006297 return Flags;
6298}
6299
Hal Finkel5c0d1452014-03-30 13:22:59 +00006300SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
6301 SelectionDAG &DAG) const {
6302 SDLoc dl(Op);
6303 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int
6304 // instructions), but for smaller types, we need to first extend up to v2i32
6305 // before doing going farther.
6306 if (Op.getValueType() == MVT::v2i64) {
6307 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
6308 if (ExtVT != MVT::v2i32) {
6309 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0));
6310 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op,
6311 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(),
6312 ExtVT.getVectorElementType(), 4)));
6313 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op);
6314 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op,
6315 DAG.getValueType(MVT::v2i32));
6316 }
6317
6318 return Op;
6319 }
6320
6321 return SDValue();
6322}
6323
Scott Michelcf0da6c2009-02-17 22:15:04 +00006324SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006325 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006326 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00006327 // Create a stack slot that is 16-byte aligned.
6328 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00006329 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen81bfca72010-05-03 22:59:34 +00006330 EVT PtrVT = getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006331 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006332
Chris Lattner4211ca92006-04-14 06:01:58 +00006333 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00006334 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00006335 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00006336 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006337 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00006338 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00006339 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006340}
6341
Dan Gohman21cea8a2010-04-17 15:26:15 +00006342SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006343 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00006344 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006345 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006346
Owen Anderson9f944592009-08-11 20:47:22 +00006347 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
6348 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006349
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006350 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006351 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006352
Chris Lattner7e4398742006-04-18 03:43:48 +00006353 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00006354 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
6355 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
6356 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006357
Chris Lattner7e4398742006-04-18 03:43:48 +00006358 // Low parts multiplied together, generating 32-bit results (we ignore the
6359 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006360 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00006361 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006362
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006363 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00006364 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00006365 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006366 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006367 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006368 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
6369 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006370 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006371
Owen Anderson9f944592009-08-11 20:47:22 +00006372 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00006373
Chris Lattner96d50482006-04-18 04:28:57 +00006374 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006375 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006376 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006377 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006378 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006379
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006380 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006381 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00006382 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006383 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006384
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006385 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006386 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00006387 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006388 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006389
Bill Schmidt42995e82014-06-09 16:06:29 +00006390 // Merge the results together. Because vmuleub and vmuloub are
6391 // instructions with a big-endian bias, we must reverse the
6392 // element numbering and reverse the meaning of "odd" and "even"
6393 // when generating little endian code.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006394 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006395 for (unsigned i = 0; i != 8; ++i) {
Bill Schmidt42995e82014-06-09 16:06:29 +00006396 if (isLittleEndian) {
6397 Ops[i*2 ] = 2*i;
6398 Ops[i*2+1] = 2*i+16;
6399 } else {
6400 Ops[i*2 ] = 2*i+1;
6401 Ops[i*2+1] = 2*i+1+16;
6402 }
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006403 }
Bill Schmidt42995e82014-06-09 16:06:29 +00006404 if (isLittleEndian)
6405 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops);
6406 else
6407 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00006408 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006409 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00006410 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006411}
6412
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006413/// LowerOperation - Provide custom lowering hooks for some operations.
6414///
Dan Gohman21cea8a2010-04-17 15:26:15 +00006415SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006416 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006417 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006418 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00006419 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006420 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00006421 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00006422 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006423 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00006424 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
6425 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006426 case ISD::VASTART:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006427 return LowerVASTART(Op, DAG, Subtarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006428
6429 case ISD::VAARG:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006430 return LowerVAARG(Op, DAG, Subtarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00006431
Roman Divackyc3825df2013-07-25 21:36:47 +00006432 case ISD::VACOPY:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006433 return LowerVACOPY(Op, DAG, Subtarget);
Roman Divackyc3825df2013-07-25 21:36:47 +00006434
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006435 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00006436 case ISD::DYNAMIC_STACKALLOC:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006437 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget);
Evan Cheng51096af2008-04-19 01:30:48 +00006438
Hal Finkel756810f2013-03-21 21:37:52 +00006439 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
6440 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
6441
Hal Finkel940ab932014-02-28 00:27:01 +00006442 case ISD::LOAD: return LowerLOAD(Op, DAG);
6443 case ISD::STORE: return LowerSTORE(Op, DAG);
6444 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006445 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006446 case ISD::FP_TO_UINT:
6447 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006448 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00006449 case ISD::UINT_TO_FP:
6450 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00006451 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006452
Chris Lattner4211ca92006-04-14 06:01:58 +00006453 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00006454 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
6455 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
6456 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006457
Chris Lattner4211ca92006-04-14 06:01:58 +00006458 // Vector-related lowering.
6459 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6460 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6461 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6462 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Hal Finkel5c0d1452014-03-30 13:22:59 +00006463 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006464 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006465
Hal Finkel25c19922013-05-15 21:37:41 +00006466 // For counter-based loop handling.
6467 case ISD::INTRINSIC_W_CHAIN: return SDValue();
6468
Chris Lattnerf6a81562007-12-08 06:59:59 +00006469 // Frame & Return address.
6470 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00006471 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00006472 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006473}
6474
Duncan Sands6ed40142008-12-01 11:39:25 +00006475void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
6476 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006477 SelectionDAG &DAG) const {
Roman Divacky4394e682011-06-28 15:30:42 +00006478 const TargetMachine &TM = getTargetMachine();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006479 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00006480 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00006481 default:
Craig Toppere55c5562012-02-07 02:50:20 +00006482 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkel25c19922013-05-15 21:37:41 +00006483 case ISD::INTRINSIC_W_CHAIN: {
6484 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
6485 Intrinsic::ppc_is_decremented_ctr_nonzero)
6486 break;
6487
6488 assert(N->getValueType(0) == MVT::i1 &&
6489 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault758659232013-05-18 00:21:46 +00006490 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00006491 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
6492 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
6493 N->getOperand(1));
6494
6495 Results.push_back(NewInt);
6496 Results.push_back(NewInt.getValue(1));
6497 break;
6498 }
Roman Divacky4394e682011-06-28 15:30:42 +00006499 case ISD::VAARG: {
6500 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
6501 || TM.getSubtarget<PPCSubtarget>().isPPC64())
6502 return;
6503
6504 EVT VT = N->getValueType(0);
6505
6506 if (VT == MVT::i64) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006507 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget);
Roman Divacky4394e682011-06-28 15:30:42 +00006508
6509 Results.push_back(NewNode);
6510 Results.push_back(NewNode.getValue(1));
6511 }
6512 return;
6513 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006514 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00006515 assert(N->getValueType(0) == MVT::ppcf128);
6516 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006517 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006518 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006519 DAG.getIntPtrConstant(0));
Dale Johannesenf80493b2009-02-05 22:07:54 +00006520 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006521 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006522 DAG.getIntPtrConstant(1));
6523
Ulrich Weigand874fc622013-03-26 10:56:22 +00006524 // Add the two halves of the long double in round-to-zero mode.
6525 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00006526
6527 // We know the low half is about to be thrown away, so just use something
6528 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00006529 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00006530 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00006531 return;
Duncan Sands2a287912008-07-19 16:26:02 +00006532 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006533 case ISD::FP_TO_SINT:
Bill Schmidt41221692013-07-09 18:50:20 +00006534 // LowerFP_TO_INT() can only handle f32 and f64.
6535 if (N->getOperand(0).getValueType() == MVT::ppcf128)
6536 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006537 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00006538 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00006539 }
6540}
6541
6542
Chris Lattner4211ca92006-04-14 06:01:58 +00006543//===----------------------------------------------------------------------===//
6544// Other Lowering Code
6545//===----------------------------------------------------------------------===//
6546
Chris Lattner9b577f12005-08-26 21:23:58 +00006547MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00006548PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +00006549 bool is64bit, unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006550 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christopherd9134482014-08-04 21:25:23 +00006551 const TargetInstrInfo *TII =
6552 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006553
6554 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6555 MachineFunction *F = BB->getParent();
6556 MachineFunction::iterator It = BB;
6557 ++It;
6558
6559 unsigned dest = MI->getOperand(0).getReg();
6560 unsigned ptrA = MI->getOperand(1).getReg();
6561 unsigned ptrB = MI->getOperand(2).getReg();
6562 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006563 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006564
6565 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6566 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6567 F->insert(It, loopMBB);
6568 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006569 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006570 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006571 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006572
6573 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006574 unsigned TmpReg = (!BinOpcode) ? incr :
6575 RegInfo.createVirtualRegister(
Dale Johannesenbc698292008-09-02 20:30:23 +00006576 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6577 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006578
6579 // thisMBB:
6580 // ...
6581 // fallthrough --> loopMBB
6582 BB->addSuccessor(loopMBB);
6583
6584 // loopMBB:
6585 // l[wd]arx dest, ptr
6586 // add r0, dest, incr
6587 // st[wd]cx. r0, ptr
6588 // bne- loopMBB
6589 // fallthrough --> exitMBB
6590 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006591 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00006592 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006593 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006594 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
6595 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesend4eb0522008-08-25 22:34:37 +00006596 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006597 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006598 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006599 BB->addSuccessor(loopMBB);
6600 BB->addSuccessor(exitMBB);
6601
6602 // exitMBB:
6603 // ...
6604 BB = exitMBB;
6605 return BB;
6606}
6607
6608MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00006609PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00006610 MachineBasicBlock *BB,
6611 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00006612 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006613 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christopherd9134482014-08-04 21:25:23 +00006614 const TargetInstrInfo *TII =
6615 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dale Johannesena32affb2008-08-28 17:53:09 +00006616 // In 64 bit mode we have to use 64 bits for addresses, even though the
6617 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
6618 // registers without caring whether they're 32 or 64, but here we're
6619 // doing actual arithmetic on the addresses.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006620 bool is64bit = Subtarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00006621 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00006622
6623 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6624 MachineFunction *F = BB->getParent();
6625 MachineFunction::iterator It = BB;
6626 ++It;
6627
6628 unsigned dest = MI->getOperand(0).getReg();
6629 unsigned ptrA = MI->getOperand(1).getReg();
6630 unsigned ptrB = MI->getOperand(2).getReg();
6631 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006632 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00006633
6634 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6635 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6636 F->insert(It, loopMBB);
6637 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006638 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006639 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006640 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006641
6642 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006643 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00006644 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6645 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00006646 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6647 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6648 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6649 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
6650 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6651 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6652 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6653 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6654 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
6655 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006656 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006657 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006658 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006659
6660 // thisMBB:
6661 // ...
6662 // fallthrough --> loopMBB
6663 BB->addSuccessor(loopMBB);
6664
6665 // The 4-byte load must be aligned, while a char or short may be
6666 // anywhere in the word. Hence all this nasty bookkeeping code.
6667 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6668 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00006669 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00006670 // rlwinm ptr, ptr1, 0, 0, 29
6671 // slw incr2, incr, shift
6672 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6673 // slw mask, mask2, shift
6674 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00006675 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006676 // add tmp, tmpDest, incr2
6677 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00006678 // and tmp3, tmp, mask
6679 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00006680 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00006681 // bne- loopMBB
6682 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006683 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006684 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00006685 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006686 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006687 .addReg(ptrA).addReg(ptrB);
6688 } else {
6689 Ptr1Reg = ptrB;
6690 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006691 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006692 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006693 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006694 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6695 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006696 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006697 .addReg(Ptr1Reg).addImm(0).addImm(61);
6698 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00006699 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006700 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006701 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006702 .addReg(incr).addReg(ShiftReg);
6703 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006704 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00006705 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00006706 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6707 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00006708 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006709 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006710 .addReg(Mask2Reg).addReg(ShiftReg);
6711
6712 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006713 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006714 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006715 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006716 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006717 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006718 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006719 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006720 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006721 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006722 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006723 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00006724 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006725 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006726 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006727 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006728 BB->addSuccessor(loopMBB);
6729 BB->addSuccessor(exitMBB);
6730
6731 // exitMBB:
6732 // ...
6733 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00006734 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6735 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00006736 return BB;
6737}
6738
Hal Finkel756810f2013-03-21 21:37:52 +00006739llvm::MachineBasicBlock*
6740PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6741 MachineBasicBlock *MBB) const {
6742 DebugLoc DL = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00006743 const TargetInstrInfo *TII =
6744 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00006745
6746 MachineFunction *MF = MBB->getParent();
6747 MachineRegisterInfo &MRI = MF->getRegInfo();
6748
6749 const BasicBlock *BB = MBB->getBasicBlock();
6750 MachineFunction::iterator I = MBB;
6751 ++I;
6752
6753 // Memory Reference
6754 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6755 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6756
6757 unsigned DstReg = MI->getOperand(0).getReg();
6758 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6759 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6760 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6761 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6762
6763 MVT PVT = getPointerTy();
6764 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6765 "Invalid Pointer Size!");
6766 // For v = setjmp(buf), we generate
6767 //
6768 // thisMBB:
6769 // SjLjSetup mainMBB
6770 // bl mainMBB
6771 // v_restore = 1
6772 // b sinkMBB
6773 //
6774 // mainMBB:
6775 // buf[LabelOffset] = LR
6776 // v_main = 0
6777 //
6778 // sinkMBB:
6779 // v = phi(main, restore)
6780 //
6781
6782 MachineBasicBlock *thisMBB = MBB;
6783 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6784 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6785 MF->insert(I, mainMBB);
6786 MF->insert(I, sinkMBB);
6787
6788 MachineInstrBuilder MIB;
6789
6790 // Transfer the remainder of BB and its successor edges to sinkMBB.
6791 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006792 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00006793 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6794
6795 // Note that the structure of the jmp_buf used here is not compatible
6796 // with that used by libc, and is not designed to be. Specifically, it
6797 // stores only those 'reserved' registers that LLVM does not otherwise
6798 // understand how to spill. Also, by convention, by the time this
6799 // intrinsic is called, Clang has already stored the frame address in the
6800 // first slot of the buffer and stack address in the third. Following the
6801 // X86 target code, we'll store the jump address in the second slot. We also
6802 // need to save the TOC pointer (R2) to handle jumps between shared
6803 // libraries, and that will be stored in the fourth slot. The thread
6804 // identifier (R13) is not affected.
6805
6806 // thisMBB:
6807 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6808 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006809 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006810
6811 // Prepare IP either in reg.
6812 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6813 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6814 unsigned BufReg = MI->getOperand(1).getReg();
6815
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006816 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006817 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6818 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006819 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006820 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006821 MIB.setMemRefs(MMOBegin, MMOEnd);
6822 }
6823
Hal Finkelf05d6c72013-07-17 23:50:51 +00006824 // Naked functions never have a base pointer, and so we use r1. For all
6825 // other functions, this decision must be delayed until during PEI.
6826 unsigned BaseReg;
6827 if (MF->getFunction()->getAttributes().hasAttribute(
6828 AttributeSet::FunctionIndex, Attribute::Naked))
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006829 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006830 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006831 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006832
6833 MIB = BuildMI(*thisMBB, MI, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006834 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW))
Hal Finkelf05d6c72013-07-17 23:50:51 +00006835 .addReg(BaseReg)
6836 .addImm(BPOffset)
6837 .addReg(BufReg);
6838 MIB.setMemRefs(MMOBegin, MMOEnd);
6839
Hal Finkel756810f2013-03-21 21:37:52 +00006840 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00006841 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling5e7656b2013-06-07 07:55:53 +00006842 const PPCRegisterInfo *TRI =
Eric Christopherd9134482014-08-04 21:25:23 +00006843 getTargetMachine().getSubtarget<PPCSubtarget>().getRegisterInfo();
Bill Wendling5e7656b2013-06-07 07:55:53 +00006844 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00006845
6846 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6847
6848 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6849 .addMBB(mainMBB);
6850 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6851
6852 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6853 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6854
6855 // mainMBB:
6856 // mainDstReg = 0
6857 MIB = BuildMI(mainMBB, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006858 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006859
6860 // Store IP
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006861 if (Subtarget.isPPC64()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006862 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6863 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006864 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006865 .addReg(BufReg);
6866 } else {
6867 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6868 .addReg(LabelReg)
6869 .addImm(LabelOffset)
6870 .addReg(BufReg);
6871 }
6872
6873 MIB.setMemRefs(MMOBegin, MMOEnd);
6874
6875 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6876 mainMBB->addSuccessor(sinkMBB);
6877
6878 // sinkMBB:
6879 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6880 TII->get(PPC::PHI), DstReg)
6881 .addReg(mainDstReg).addMBB(mainMBB)
6882 .addReg(restoreDstReg).addMBB(thisMBB);
6883
6884 MI->eraseFromParent();
6885 return sinkMBB;
6886}
6887
6888MachineBasicBlock *
6889PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6890 MachineBasicBlock *MBB) const {
6891 DebugLoc DL = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00006892 const TargetInstrInfo *TII =
6893 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00006894
6895 MachineFunction *MF = MBB->getParent();
6896 MachineRegisterInfo &MRI = MF->getRegInfo();
6897
6898 // Memory Reference
6899 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6900 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6901
6902 MVT PVT = getPointerTy();
6903 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6904 "Invalid Pointer Size!");
6905
6906 const TargetRegisterClass *RC =
6907 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6908 unsigned Tmp = MRI.createVirtualRegister(RC);
6909 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6910 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6911 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkel3ee2af72014-07-18 23:29:49 +00006912 unsigned BP = (PVT == MVT::i64) ? PPC::X30 :
6913 (Subtarget.isSVR4ABI() &&
6914 MF->getTarget().getRelocationModel() == Reloc::PIC_ ?
6915 PPC::R29 : PPC::R30);
Hal Finkel756810f2013-03-21 21:37:52 +00006916
6917 MachineInstrBuilder MIB;
6918
6919 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6920 const int64_t SPOffset = 2 * PVT.getStoreSize();
6921 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006922 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006923
6924 unsigned BufReg = MI->getOperand(0).getReg();
6925
6926 // Reload FP (the jumped-to function may not have had a
6927 // frame pointer, and if so, then its r31 will be restored
6928 // as necessary).
6929 if (PVT == MVT::i64) {
6930 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6931 .addImm(0)
6932 .addReg(BufReg);
6933 } else {
6934 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6935 .addImm(0)
6936 .addReg(BufReg);
6937 }
6938 MIB.setMemRefs(MMOBegin, MMOEnd);
6939
6940 // Reload IP
6941 if (PVT == MVT::i64) {
6942 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006943 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006944 .addReg(BufReg);
6945 } else {
6946 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6947 .addImm(LabelOffset)
6948 .addReg(BufReg);
6949 }
6950 MIB.setMemRefs(MMOBegin, MMOEnd);
6951
6952 // Reload SP
6953 if (PVT == MVT::i64) {
6954 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006955 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006956 .addReg(BufReg);
6957 } else {
6958 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6959 .addImm(SPOffset)
6960 .addReg(BufReg);
6961 }
6962 MIB.setMemRefs(MMOBegin, MMOEnd);
6963
Hal Finkelf05d6c72013-07-17 23:50:51 +00006964 // Reload BP
6965 if (PVT == MVT::i64) {
6966 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
6967 .addImm(BPOffset)
6968 .addReg(BufReg);
6969 } else {
6970 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
6971 .addImm(BPOffset)
6972 .addReg(BufReg);
6973 }
6974 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00006975
6976 // Reload TOC
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006977 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006978 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006979 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006980 .addReg(BufReg);
6981
6982 MIB.setMemRefs(MMOBegin, MMOEnd);
6983 }
6984
6985 // Jump
6986 BuildMI(*MBB, MI, DL,
6987 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6988 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6989
6990 MI->eraseFromParent();
6991 return MBB;
6992}
6993
Dale Johannesena32affb2008-08-28 17:53:09 +00006994MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00006995PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00006996 MachineBasicBlock *BB) const {
Hal Finkel756810f2013-03-21 21:37:52 +00006997 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6998 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6999 return emitEHSjLjSetJmp(MI, BB);
7000 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
7001 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
7002 return emitEHSjLjLongJmp(MI, BB);
7003 }
7004
Eric Christopherd9134482014-08-04 21:25:23 +00007005 const TargetInstrInfo *TII =
7006 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00007007
7008 // To "insert" these instructions we actually have to insert their
7009 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00007010 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00007011 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00007012 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00007013
Dan Gohman3b460302008-07-07 23:14:23 +00007014 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00007015
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007016 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007017 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7018 MI->getOpcode() == PPC::SELECT_I4 ||
7019 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00007020 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00007021 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7022 MI->getOpcode() == PPC::SELECT_CC_I8)
7023 Cond.push_back(MI->getOperand(4));
7024 else
7025 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00007026 Cond.push_back(MI->getOperand(1));
7027
Hal Finkel460e94d2012-06-22 23:10:08 +00007028 DebugLoc dl = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00007029 const TargetInstrInfo *TII =
7030 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Bill Wendling5e7656b2013-06-07 07:55:53 +00007031 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
7032 Cond, MI->getOperand(2).getReg(),
7033 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00007034 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7035 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7036 MI->getOpcode() == PPC::SELECT_CC_F4 ||
7037 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007038 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
7039 MI->getOpcode() == PPC::SELECT_I4 ||
7040 MI->getOpcode() == PPC::SELECT_I8 ||
7041 MI->getOpcode() == PPC::SELECT_F4 ||
7042 MI->getOpcode() == PPC::SELECT_F8 ||
7043 MI->getOpcode() == PPC::SELECT_VRRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00007044 // The incoming instruction knows the destination vreg to set, the
7045 // condition code register to branch on, the true/false values to
7046 // select between, and a branch opcode to use.
7047
7048 // thisMBB:
7049 // ...
7050 // TrueVal = ...
7051 // cmpTY ccX, r1, r2
7052 // bCC copy1MBB
7053 // fallthrough --> copy0MBB
7054 MachineBasicBlock *thisMBB = BB;
7055 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7056 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007057 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007058 F->insert(It, copy0MBB);
7059 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007060
7061 // Transfer the remainder of BB and its successor edges to sinkMBB.
7062 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007063 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007064 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7065
Evan Cheng32e376f2008-07-12 02:23:19 +00007066 // Next, add the true and fallthrough blocks as its successors.
7067 BB->addSuccessor(copy0MBB);
7068 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007069
Hal Finkel940ab932014-02-28 00:27:01 +00007070 if (MI->getOpcode() == PPC::SELECT_I4 ||
7071 MI->getOpcode() == PPC::SELECT_I8 ||
7072 MI->getOpcode() == PPC::SELECT_F4 ||
7073 MI->getOpcode() == PPC::SELECT_F8 ||
7074 MI->getOpcode() == PPC::SELECT_VRRC) {
7075 BuildMI(BB, dl, TII->get(PPC::BC))
7076 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7077 } else {
7078 unsigned SelectPred = MI->getOperand(4).getImm();
7079 BuildMI(BB, dl, TII->get(PPC::BCC))
7080 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7081 }
Dan Gohman34396292010-07-06 20:24:04 +00007082
Evan Cheng32e376f2008-07-12 02:23:19 +00007083 // copy0MBB:
7084 // %FalseValue = ...
7085 // # fallthrough to sinkMBB
7086 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007087
Evan Cheng32e376f2008-07-12 02:23:19 +00007088 // Update machine-CFG edges
7089 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007090
Evan Cheng32e376f2008-07-12 02:23:19 +00007091 // sinkMBB:
7092 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7093 // ...
7094 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00007095 BuildMI(*BB, BB->begin(), dl,
7096 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00007097 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
7098 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7099 }
Dale Johannesena32affb2008-08-28 17:53:09 +00007100 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
7101 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
7102 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
7103 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007104 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
7105 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
7106 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
7107 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007108
7109 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
7110 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
7111 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
7112 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007113 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
7114 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
7115 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
7116 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007117
7118 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
7119 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
7120 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
7121 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007122 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
7123 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
7124 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
7125 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007126
7127 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
7128 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
7129 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
7130 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007131 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
7132 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
7133 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
7134 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007135
7136 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007137 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND);
Dale Johannesena32affb2008-08-28 17:53:09 +00007138 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007139 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007140 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007141 BB = EmitAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007142 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007143 BB = EmitAtomicBinary(MI, BB, true, PPC::NAND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007144
7145 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
7146 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
7147 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
7148 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007149 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
7150 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
7151 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
7152 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007153
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007154 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
7155 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
7156 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
7157 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
7158 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
7159 BB = EmitAtomicBinary(MI, BB, false, 0);
7160 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
7161 BB = EmitAtomicBinary(MI, BB, true, 0);
7162
Evan Cheng32e376f2008-07-12 02:23:19 +00007163 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
7164 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
7165 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
7166
7167 unsigned dest = MI->getOperand(0).getReg();
7168 unsigned ptrA = MI->getOperand(1).getReg();
7169 unsigned ptrB = MI->getOperand(2).getReg();
7170 unsigned oldval = MI->getOperand(3).getReg();
7171 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007172 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007173
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007174 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7175 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7176 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007177 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007178 F->insert(It, loop1MBB);
7179 F->insert(It, loop2MBB);
7180 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007181 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007182 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007183 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007184 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007185
7186 // thisMBB:
7187 // ...
7188 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007189 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007190
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007191 // loop1MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007192 // l[wd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007193 // cmp[wd] dest, oldval
7194 // bne- midMBB
7195 // loop2MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007196 // st[wd]cx. newval, ptr
7197 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007198 // b exitBB
7199 // midMBB:
7200 // st[wd]cx. dest, ptr
7201 // exitBB:
7202 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007203 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00007204 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007205 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00007206 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007207 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007208 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7209 BB->addSuccessor(loop2MBB);
7210 BB->addSuccessor(midMBB);
7211
7212 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007213 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng32e376f2008-07-12 02:23:19 +00007214 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007215 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007216 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007217 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007218 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007219 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007220
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007221 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007222 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007223 .addReg(dest).addReg(ptrA).addReg(ptrB);
7224 BB->addSuccessor(exitMBB);
7225
Evan Cheng32e376f2008-07-12 02:23:19 +00007226 // exitMBB:
7227 // ...
7228 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00007229 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
7230 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
7231 // We must use 64-bit registers for addresses when targeting 64-bit,
7232 // since we're actually doing arithmetic on them. Other registers
7233 // can be 32-bit.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007234 bool is64bit = Subtarget.isPPC64();
Dale Johannesen340d2642008-08-30 00:08:53 +00007235 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
7236
7237 unsigned dest = MI->getOperand(0).getReg();
7238 unsigned ptrA = MI->getOperand(1).getReg();
7239 unsigned ptrB = MI->getOperand(2).getReg();
7240 unsigned oldval = MI->getOperand(3).getReg();
7241 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007242 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00007243
7244 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7245 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7246 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
7247 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
7248 F->insert(It, loop1MBB);
7249 F->insert(It, loop2MBB);
7250 F->insert(It, midMBB);
7251 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007252 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007253 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007254 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007255
7256 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelcf0da6c2009-02-17 22:15:04 +00007257 const TargetRegisterClass *RC =
Dale Johannesenbc698292008-09-02 20:30:23 +00007258 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
7259 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00007260 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
7261 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
7262 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
7263 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
7264 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
7265 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
7266 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
7267 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
7268 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
7269 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
7270 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
7271 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
7272 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
7273 unsigned Ptr1Reg;
7274 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00007275 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00007276 // thisMBB:
7277 // ...
7278 // fallthrough --> loopMBB
7279 BB->addSuccessor(loop1MBB);
7280
7281 // The 4-byte load must be aligned, while a char or short may be
7282 // anywhere in the word. Hence all this nasty bookkeeping code.
7283 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7284 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007285 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00007286 // rlwinm ptr, ptr1, 0, 0, 29
7287 // slw newval2, newval, shift
7288 // slw oldval2, oldval,shift
7289 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7290 // slw mask, mask2, shift
7291 // and newval3, newval2, mask
7292 // and oldval3, oldval2, mask
7293 // loop1MBB:
7294 // lwarx tmpDest, ptr
7295 // and tmp, tmpDest, mask
7296 // cmpw tmp, oldval3
7297 // bne- midMBB
7298 // loop2MBB:
7299 // andc tmp2, tmpDest, mask
7300 // or tmp4, tmp2, newval3
7301 // stwcx. tmp4, ptr
7302 // bne- loop1MBB
7303 // b exitBB
7304 // midMBB:
7305 // stwcx. tmpDest, ptr
7306 // exitBB:
7307 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007308 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00007309 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007310 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007311 .addReg(ptrA).addReg(ptrB);
7312 } else {
7313 Ptr1Reg = ptrB;
7314 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007315 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007316 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007317 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007318 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7319 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007320 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007321 .addReg(Ptr1Reg).addImm(0).addImm(61);
7322 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007323 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007324 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007325 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007326 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007327 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007328 .addReg(oldval).addReg(ShiftReg);
7329 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007330 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00007331 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007332 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7333 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
7334 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00007335 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007336 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007337 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007338 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007339 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007340 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007341 .addReg(OldVal2Reg).addReg(MaskReg);
7342
7343 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007344 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007345 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007346 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
7347 .addReg(TmpDestReg).addReg(MaskReg);
7348 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00007349 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007350 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007351 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7352 BB->addSuccessor(loop2MBB);
7353 BB->addSuccessor(midMBB);
7354
7355 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007356 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
7357 .addReg(TmpDestReg).addReg(MaskReg);
7358 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
7359 .addReg(Tmp2Reg).addReg(NewVal3Reg);
7360 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007361 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007362 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007363 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007364 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007365 BB->addSuccessor(loop1MBB);
7366 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007367
Dale Johannesen340d2642008-08-30 00:08:53 +00007368 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007369 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007370 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00007371 BB->addSuccessor(exitMBB);
7372
7373 // exitMBB:
7374 // ...
7375 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007376 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
7377 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00007378 } else if (MI->getOpcode() == PPC::FADDrtz) {
7379 // This pseudo performs an FADD with rounding mode temporarily forced
7380 // to round-to-zero. We emit this via custom inserter since the FPSCR
7381 // is not modeled at the SelectionDAG level.
7382 unsigned Dest = MI->getOperand(0).getReg();
7383 unsigned Src1 = MI->getOperand(1).getReg();
7384 unsigned Src2 = MI->getOperand(2).getReg();
7385 DebugLoc dl = MI->getDebugLoc();
7386
7387 MachineRegisterInfo &RegInfo = F->getRegInfo();
7388 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
7389
7390 // Save FPSCR value.
7391 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
7392
7393 // Set rounding mode to round-to-zero.
7394 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
7395 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
7396
7397 // Perform addition.
7398 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
7399
7400 // Restore FPSCR value.
7401 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00007402 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7403 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
7404 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7405 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
7406 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7407 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
7408 PPC::ANDIo8 : PPC::ANDIo;
7409 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7410 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
7411
7412 MachineRegisterInfo &RegInfo = F->getRegInfo();
7413 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
7414 &PPC::GPRCRegClass :
7415 &PPC::G8RCRegClass);
7416
7417 DebugLoc dl = MI->getDebugLoc();
7418 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
7419 .addReg(MI->getOperand(1).getReg()).addImm(1);
7420 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
7421 MI->getOperand(0).getReg())
7422 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Dale Johannesen340d2642008-08-30 00:08:53 +00007423 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007424 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00007425 }
Chris Lattner9b577f12005-08-26 21:23:58 +00007426
Dan Gohman34396292010-07-06 20:24:04 +00007427 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00007428 return BB;
7429}
7430
Chris Lattner4211ca92006-04-14 06:01:58 +00007431//===----------------------------------------------------------------------===//
7432// Target Optimization Hooks
7433//===----------------------------------------------------------------------===//
7434
Hal Finkelb0c810f2013-04-03 17:44:56 +00007435SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
7436 DAGCombinerInfo &DCI) const {
Hal Finkel2e103312013-04-03 04:01:11 +00007437 if (DCI.isAfterLegalizeVectorOps())
7438 return SDValue();
7439
Hal Finkelb0c810f2013-04-03 17:44:56 +00007440 EVT VT = Op.getValueType();
7441
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007442 if ((VT == MVT::f32 && Subtarget.hasFRES()) ||
7443 (VT == MVT::f64 && Subtarget.hasFRE()) ||
7444 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7445 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007446
7447 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7448 // For the reciprocal, we need to find the zero of the function:
7449 // F(X) = A X - 1 [which has a zero at X = 1/A]
7450 // =>
7451 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
7452 // does not require additional intermediate precision]
7453
7454 // Convergence is quadratic, so we essentially double the number of digits
7455 // correct after every iteration. The minimum architected relative
7456 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7457 // 23 digits and double has 52 digits.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007458 int Iterations = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007459 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007460 ++Iterations;
7461
7462 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007463 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007464
7465 SDValue FPOne =
Hal Finkelb0c810f2013-04-03 17:44:56 +00007466 DAG.getConstantFP(1.0, VT.getScalarType());
7467 if (VT.isVector()) {
7468 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007469 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007470 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel2e103312013-04-03 04:01:11 +00007471 FPOne, FPOne, FPOne, FPOne);
7472 }
7473
Hal Finkelb0c810f2013-04-03 17:44:56 +00007474 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007475 DCI.AddToWorklist(Est.getNode());
7476
7477 // Newton iterations: Est = Est + Est (1 - Arg * Est)
7478 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007479 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007480 DCI.AddToWorklist(NewEst.getNode());
7481
Hal Finkelb0c810f2013-04-03 17:44:56 +00007482 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007483 DCI.AddToWorklist(NewEst.getNode());
7484
Hal Finkelb0c810f2013-04-03 17:44:56 +00007485 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007486 DCI.AddToWorklist(NewEst.getNode());
7487
Hal Finkelb0c810f2013-04-03 17:44:56 +00007488 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007489 DCI.AddToWorklist(Est.getNode());
7490 }
7491
7492 return Est;
7493 }
7494
7495 return SDValue();
7496}
7497
Hal Finkelb0c810f2013-04-03 17:44:56 +00007498SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel2e103312013-04-03 04:01:11 +00007499 DAGCombinerInfo &DCI) const {
7500 if (DCI.isAfterLegalizeVectorOps())
7501 return SDValue();
7502
Hal Finkelb0c810f2013-04-03 17:44:56 +00007503 EVT VT = Op.getValueType();
7504
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007505 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) ||
7506 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) ||
7507 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7508 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007509
7510 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
7511 // For the reciprocal sqrt, we need to find the zero of the function:
7512 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
7513 // =>
7514 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
7515 // As a result, we precompute A/2 prior to the iteration loop.
7516
7517 // Convergence is quadratic, so we essentially double the number of digits
7518 // correct after every iteration. The minimum architected relative
7519 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
7520 // 23 digits and double has 52 digits.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007521 int Iterations = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007522 if (VT.getScalarType() == MVT::f64)
Hal Finkel2e103312013-04-03 04:01:11 +00007523 ++Iterations;
7524
7525 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007526 SDLoc dl(Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007527
Hal Finkelb0c810f2013-04-03 17:44:56 +00007528 SDValue FPThreeHalves =
7529 DAG.getConstantFP(1.5, VT.getScalarType());
7530 if (VT.isVector()) {
7531 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel2e103312013-04-03 04:01:11 +00007532 "Unknown vector type");
Hal Finkelb0c810f2013-04-03 17:44:56 +00007533 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
7534 FPThreeHalves, FPThreeHalves,
7535 FPThreeHalves, FPThreeHalves);
Hal Finkel2e103312013-04-03 04:01:11 +00007536 }
7537
Hal Finkelb0c810f2013-04-03 17:44:56 +00007538 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007539 DCI.AddToWorklist(Est.getNode());
7540
7541 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
7542 // this entire sequence requires only one FP constant.
Hal Finkelb0c810f2013-04-03 17:44:56 +00007543 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007544 DCI.AddToWorklist(HalfArg.getNode());
7545
Hal Finkelb0c810f2013-04-03 17:44:56 +00007546 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel2e103312013-04-03 04:01:11 +00007547 DCI.AddToWorklist(HalfArg.getNode());
7548
7549 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
7550 for (int i = 0; i < Iterations; ++i) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00007551 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel2e103312013-04-03 04:01:11 +00007552 DCI.AddToWorklist(NewEst.getNode());
7553
Hal Finkelb0c810f2013-04-03 17:44:56 +00007554 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007555 DCI.AddToWorklist(NewEst.getNode());
7556
Hal Finkelb0c810f2013-04-03 17:44:56 +00007557 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007558 DCI.AddToWorklist(NewEst.getNode());
7559
Hal Finkelb0c810f2013-04-03 17:44:56 +00007560 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel2e103312013-04-03 04:01:11 +00007561 DCI.AddToWorklist(Est.getNode());
7562 }
7563
7564 return Est;
7565 }
7566
7567 return SDValue();
7568}
7569
Hal Finkel3604bf72014-08-01 01:02:01 +00007570static bool isConsecutiveLSLoc(SDValue Loc, EVT VT, LSBaseSDNode *Base,
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007571 unsigned Bytes, int Dist,
7572 SelectionDAG &DAG) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007573 if (VT.getSizeInBits() / 8 != Bytes)
7574 return false;
7575
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007576 SDValue BaseLoc = Base->getBasePtr();
7577 if (Loc.getOpcode() == ISD::FrameIndex) {
7578 if (BaseLoc.getOpcode() != ISD::FrameIndex)
7579 return false;
7580 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7581 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
7582 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
7583 int FS = MFI->getObjectSize(FI);
7584 int BFS = MFI->getObjectSize(BFI);
7585 if (FS != BFS || FS != (int)Bytes) return false;
7586 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
7587 }
7588
7589 // Handle X+C
7590 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
7591 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
7592 return true;
7593
7594 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00007595 const GlobalValue *GV1 = nullptr;
7596 const GlobalValue *GV2 = nullptr;
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007597 int64_t Offset1 = 0;
7598 int64_t Offset2 = 0;
7599 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
7600 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
7601 if (isGA1 && isGA2 && GV1 == GV2)
7602 return Offset1 == (Offset2 + Dist*Bytes);
7603 return false;
7604}
7605
Hal Finkel3604bf72014-08-01 01:02:01 +00007606// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
7607// not enforce equality of the chain operands.
7608static bool isConsecutiveLS(SDNode *N, LSBaseSDNode *Base,
7609 unsigned Bytes, int Dist,
7610 SelectionDAG &DAG) {
7611 if (LSBaseSDNode *LS = dyn_cast<LSBaseSDNode>(N)) {
7612 EVT VT = LS->getMemoryVT();
7613 SDValue Loc = LS->getBasePtr();
7614 return isConsecutiveLSLoc(Loc, VT, Base, Bytes, Dist, DAG);
7615 }
7616
7617 if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN) {
7618 EVT VT;
7619 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7620 default: return false;
7621 case Intrinsic::ppc_altivec_lvx:
7622 case Intrinsic::ppc_altivec_lvxl:
7623 VT = MVT::v4i32;
7624 break;
7625 case Intrinsic::ppc_altivec_lvebx:
7626 VT = MVT::i8;
7627 break;
7628 case Intrinsic::ppc_altivec_lvehx:
7629 VT = MVT::i16;
7630 break;
7631 case Intrinsic::ppc_altivec_lvewx:
7632 VT = MVT::i32;
7633 break;
7634 }
7635
7636 return isConsecutiveLSLoc(N->getOperand(2), VT, Base, Bytes, Dist, DAG);
7637 }
7638
7639 if (N->getOpcode() == ISD::INTRINSIC_VOID) {
7640 EVT VT;
7641 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7642 default: return false;
7643 case Intrinsic::ppc_altivec_stvx:
7644 case Intrinsic::ppc_altivec_stvxl:
7645 VT = MVT::v4i32;
7646 break;
7647 case Intrinsic::ppc_altivec_stvebx:
7648 VT = MVT::i8;
7649 break;
7650 case Intrinsic::ppc_altivec_stvehx:
7651 VT = MVT::i16;
7652 break;
7653 case Intrinsic::ppc_altivec_stvewx:
7654 VT = MVT::i32;
7655 break;
7656 }
7657
7658 return isConsecutiveLSLoc(N->getOperand(3), VT, Base, Bytes, Dist, DAG);
7659 }
7660
7661 return false;
7662}
7663
Hal Finkel7d8a6912013-05-26 18:08:30 +00007664// Return true is there is a nearyby consecutive load to the one provided
7665// (regardless of alignment). We search up and down the chain, looking though
Matt Arsenault57e74d22014-07-29 00:02:40 +00007666// token factors and other loads (but nothing else). As a result, a true result
7667// indicates that it is safe to create a new consecutive load adjacent to the
7668// load provided.
Hal Finkel7d8a6912013-05-26 18:08:30 +00007669static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
7670 SDValue Chain = LD->getChain();
7671 EVT VT = LD->getMemoryVT();
7672
7673 SmallSet<SDNode *, 16> LoadRoots;
7674 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
7675 SmallSet<SDNode *, 16> Visited;
7676
7677 // First, search up the chain, branching to follow all token-factor operands.
7678 // If we find a consecutive load, then we're done, otherwise, record all
7679 // nodes just above the top-level loads and token factors.
7680 while (!Queue.empty()) {
7681 SDNode *ChainNext = Queue.pop_back_val();
7682 if (!Visited.insert(ChainNext))
7683 continue;
7684
Hal Finkel3604bf72014-08-01 01:02:01 +00007685 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007686 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007687 return true;
7688
7689 if (!Visited.count(ChainLD->getChain().getNode()))
7690 Queue.push_back(ChainLD->getChain().getNode());
7691 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
Craig Topper66e588b2014-06-29 00:40:57 +00007692 for (const SDUse &O : ChainNext->ops())
7693 if (!Visited.count(O.getNode()))
7694 Queue.push_back(O.getNode());
Hal Finkel7d8a6912013-05-26 18:08:30 +00007695 } else
7696 LoadRoots.insert(ChainNext);
7697 }
7698
7699 // Second, search down the chain, starting from the top-level nodes recorded
7700 // in the first phase. These top-level nodes are the nodes just above all
7701 // loads and token factors. Starting with their uses, recursively look though
7702 // all loads (just the chain uses) and token factors to find a consecutive
7703 // load.
7704 Visited.clear();
7705 Queue.clear();
7706
7707 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
7708 IE = LoadRoots.end(); I != IE; ++I) {
7709 Queue.push_back(*I);
7710
7711 while (!Queue.empty()) {
7712 SDNode *LoadRoot = Queue.pop_back_val();
7713 if (!Visited.insert(LoadRoot))
7714 continue;
7715
Hal Finkel3604bf72014-08-01 01:02:01 +00007716 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007717 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007718 return true;
7719
7720 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
7721 UE = LoadRoot->use_end(); UI != UE; ++UI)
Hal Finkel3604bf72014-08-01 01:02:01 +00007722 if (((isa<MemSDNode>(*UI) &&
7723 cast<MemSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
Hal Finkel7d8a6912013-05-26 18:08:30 +00007724 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
7725 Queue.push_back(*UI);
7726 }
7727 }
7728
7729 return false;
7730}
7731
Hal Finkel940ab932014-02-28 00:27:01 +00007732SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
7733 DAGCombinerInfo &DCI) const {
7734 SelectionDAG &DAG = DCI.DAG;
7735 SDLoc dl(N);
7736
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007737 assert(Subtarget.useCRBits() &&
Hal Finkel940ab932014-02-28 00:27:01 +00007738 "Expecting to be tracking CR bits");
7739 // If we're tracking CR bits, we need to be careful that we don't have:
7740 // trunc(binary-ops(zext(x), zext(y)))
7741 // or
7742 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
7743 // such that we're unnecessarily moving things into GPRs when it would be
7744 // better to keep them in CR bits.
7745
7746 // Note that trunc here can be an actual i1 trunc, or can be the effective
7747 // truncation that comes from a setcc or select_cc.
7748 if (N->getOpcode() == ISD::TRUNCATE &&
7749 N->getValueType(0) != MVT::i1)
7750 return SDValue();
7751
7752 if (N->getOperand(0).getValueType() != MVT::i32 &&
7753 N->getOperand(0).getValueType() != MVT::i64)
7754 return SDValue();
7755
7756 if (N->getOpcode() == ISD::SETCC ||
7757 N->getOpcode() == ISD::SELECT_CC) {
7758 // If we're looking at a comparison, then we need to make sure that the
7759 // high bits (all except for the first) don't matter the result.
7760 ISD::CondCode CC =
7761 cast<CondCodeSDNode>(N->getOperand(
7762 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
7763 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
7764
7765 if (ISD::isSignedIntSetCC(CC)) {
7766 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
7767 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
7768 return SDValue();
7769 } else if (ISD::isUnsignedIntSetCC(CC)) {
7770 if (!DAG.MaskedValueIsZero(N->getOperand(0),
7771 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
7772 !DAG.MaskedValueIsZero(N->getOperand(1),
7773 APInt::getHighBitsSet(OpBits, OpBits-1)))
7774 return SDValue();
7775 } else {
7776 // This is neither a signed nor an unsigned comparison, just make sure
7777 // that the high bits are equal.
7778 APInt Op1Zero, Op1One;
7779 APInt Op2Zero, Op2One;
Jay Foada0653a32014-05-14 21:14:37 +00007780 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One);
7781 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One);
Hal Finkel940ab932014-02-28 00:27:01 +00007782
7783 // We don't really care about what is known about the first bit (if
7784 // anything), so clear it in all masks prior to comparing them.
7785 Op1Zero.clearBit(0); Op1One.clearBit(0);
7786 Op2Zero.clearBit(0); Op2One.clearBit(0);
7787
7788 if (Op1Zero != Op2Zero || Op1One != Op2One)
7789 return SDValue();
7790 }
7791 }
7792
7793 // We now know that the higher-order bits are irrelevant, we just need to
7794 // make sure that all of the intermediate operations are bit operations, and
7795 // all inputs are extensions.
7796 if (N->getOperand(0).getOpcode() != ISD::AND &&
7797 N->getOperand(0).getOpcode() != ISD::OR &&
7798 N->getOperand(0).getOpcode() != ISD::XOR &&
7799 N->getOperand(0).getOpcode() != ISD::SELECT &&
7800 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
7801 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
7802 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
7803 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
7804 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
7805 return SDValue();
7806
7807 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
7808 N->getOperand(1).getOpcode() != ISD::AND &&
7809 N->getOperand(1).getOpcode() != ISD::OR &&
7810 N->getOperand(1).getOpcode() != ISD::XOR &&
7811 N->getOperand(1).getOpcode() != ISD::SELECT &&
7812 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
7813 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
7814 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
7815 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
7816 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
7817 return SDValue();
7818
7819 SmallVector<SDValue, 4> Inputs;
7820 SmallVector<SDValue, 8> BinOps, PromOps;
7821 SmallPtrSet<SDNode *, 16> Visited;
7822
7823 for (unsigned i = 0; i < 2; ++i) {
7824 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7825 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7826 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7827 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7828 isa<ConstantSDNode>(N->getOperand(i)))
7829 Inputs.push_back(N->getOperand(i));
7830 else
7831 BinOps.push_back(N->getOperand(i));
7832
7833 if (N->getOpcode() == ISD::TRUNCATE)
7834 break;
7835 }
7836
7837 // Visit all inputs, collect all binary operations (and, or, xor and
7838 // select) that are all fed by extensions.
7839 while (!BinOps.empty()) {
7840 SDValue BinOp = BinOps.back();
7841 BinOps.pop_back();
7842
7843 if (!Visited.insert(BinOp.getNode()))
7844 continue;
7845
7846 PromOps.push_back(BinOp);
7847
7848 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7849 // The condition of the select is not promoted.
7850 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7851 continue;
7852 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7853 continue;
7854
7855 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7856 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7857 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7858 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7859 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7860 Inputs.push_back(BinOp.getOperand(i));
7861 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7862 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7863 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7864 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7865 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
7866 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7867 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7868 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7869 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
7870 BinOps.push_back(BinOp.getOperand(i));
7871 } else {
7872 // We have an input that is not an extension or another binary
7873 // operation; we'll abort this transformation.
7874 return SDValue();
7875 }
7876 }
7877 }
7878
7879 // Make sure that this is a self-contained cluster of operations (which
7880 // is not quite the same thing as saying that everything has only one
7881 // use).
7882 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7883 if (isa<ConstantSDNode>(Inputs[i]))
7884 continue;
7885
7886 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7887 UE = Inputs[i].getNode()->use_end();
7888 UI != UE; ++UI) {
7889 SDNode *User = *UI;
7890 if (User != N && !Visited.count(User))
7891 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007892
7893 // Make sure that we're not going to promote the non-output-value
7894 // operand(s) or SELECT or SELECT_CC.
7895 // FIXME: Although we could sometimes handle this, and it does occur in
7896 // practice that one of the condition inputs to the select is also one of
7897 // the outputs, we currently can't deal with this.
7898 if (User->getOpcode() == ISD::SELECT) {
7899 if (User->getOperand(0) == Inputs[i])
7900 return SDValue();
7901 } else if (User->getOpcode() == ISD::SELECT_CC) {
7902 if (User->getOperand(0) == Inputs[i] ||
7903 User->getOperand(1) == Inputs[i])
7904 return SDValue();
7905 }
Hal Finkel940ab932014-02-28 00:27:01 +00007906 }
7907 }
7908
7909 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
7910 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
7911 UE = PromOps[i].getNode()->use_end();
7912 UI != UE; ++UI) {
7913 SDNode *User = *UI;
7914 if (User != N && !Visited.count(User))
7915 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007916
7917 // Make sure that we're not going to promote the non-output-value
7918 // operand(s) or SELECT or SELECT_CC.
7919 // FIXME: Although we could sometimes handle this, and it does occur in
7920 // practice that one of the condition inputs to the select is also one of
7921 // the outputs, we currently can't deal with this.
7922 if (User->getOpcode() == ISD::SELECT) {
7923 if (User->getOperand(0) == PromOps[i])
7924 return SDValue();
7925 } else if (User->getOpcode() == ISD::SELECT_CC) {
7926 if (User->getOperand(0) == PromOps[i] ||
7927 User->getOperand(1) == PromOps[i])
7928 return SDValue();
7929 }
Hal Finkel940ab932014-02-28 00:27:01 +00007930 }
7931 }
7932
7933 // Replace all inputs with the extension operand.
7934 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7935 // Constants may have users outside the cluster of to-be-promoted nodes,
7936 // and so we need to replace those as we do the promotions.
7937 if (isa<ConstantSDNode>(Inputs[i]))
7938 continue;
7939 else
7940 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
7941 }
7942
7943 // Replace all operations (these are all the same, but have a different
7944 // (i1) return type). DAG.getNode will validate that the types of
7945 // a binary operator match, so go through the list in reverse so that
7946 // we've likely promoted both operands first. Any intermediate truncations or
7947 // extensions disappear.
7948 while (!PromOps.empty()) {
7949 SDValue PromOp = PromOps.back();
7950 PromOps.pop_back();
7951
7952 if (PromOp.getOpcode() == ISD::TRUNCATE ||
7953 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
7954 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
7955 PromOp.getOpcode() == ISD::ANY_EXTEND) {
7956 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
7957 PromOp.getOperand(0).getValueType() != MVT::i1) {
7958 // The operand is not yet ready (see comment below).
7959 PromOps.insert(PromOps.begin(), PromOp);
7960 continue;
7961 }
7962
7963 SDValue RepValue = PromOp.getOperand(0);
7964 if (isa<ConstantSDNode>(RepValue))
7965 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
7966
7967 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
7968 continue;
7969 }
7970
7971 unsigned C;
7972 switch (PromOp.getOpcode()) {
7973 default: C = 0; break;
7974 case ISD::SELECT: C = 1; break;
7975 case ISD::SELECT_CC: C = 2; break;
7976 }
7977
7978 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
7979 PromOp.getOperand(C).getValueType() != MVT::i1) ||
7980 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
7981 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
7982 // The to-be-promoted operands of this node have not yet been
7983 // promoted (this should be rare because we're going through the
7984 // list backward, but if one of the operands has several users in
7985 // this cluster of to-be-promoted nodes, it is possible).
7986 PromOps.insert(PromOps.begin(), PromOp);
7987 continue;
7988 }
7989
7990 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
7991 PromOp.getNode()->op_end());
7992
7993 // If there are any constant inputs, make sure they're replaced now.
7994 for (unsigned i = 0; i < 2; ++i)
7995 if (isa<ConstantSDNode>(Ops[C+i]))
7996 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
7997
7998 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00007999 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008000 }
8001
8002 // Now we're left with the initial truncation itself.
8003 if (N->getOpcode() == ISD::TRUNCATE)
8004 return N->getOperand(0);
8005
8006 // Otherwise, this is a comparison. The operands to be compared have just
8007 // changed type (to i1), but everything else is the same.
8008 return SDValue(N, 0);
8009}
8010
8011SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
8012 DAGCombinerInfo &DCI) const {
8013 SelectionDAG &DAG = DCI.DAG;
8014 SDLoc dl(N);
8015
Hal Finkel940ab932014-02-28 00:27:01 +00008016 // If we're tracking CR bits, we need to be careful that we don't have:
8017 // zext(binary-ops(trunc(x), trunc(y)))
8018 // or
8019 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
8020 // such that we're unnecessarily moving things into CR bits that can more
8021 // efficiently stay in GPRs. Note that if we're not certain that the high
8022 // bits are set as required by the final extension, we still may need to do
8023 // some masking to get the proper behavior.
8024
Hal Finkel46043ed2014-03-01 21:36:57 +00008025 // This same functionality is important on PPC64 when dealing with
8026 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
8027 // the return values of functions. Because it is so similar, it is handled
8028 // here as well.
8029
Hal Finkel940ab932014-02-28 00:27:01 +00008030 if (N->getValueType(0) != MVT::i32 &&
8031 N->getValueType(0) != MVT::i64)
8032 return SDValue();
8033
Hal Finkel46043ed2014-03-01 21:36:57 +00008034 if (!((N->getOperand(0).getValueType() == MVT::i1 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008035 Subtarget.useCRBits()) ||
Hal Finkel46043ed2014-03-01 21:36:57 +00008036 (N->getOperand(0).getValueType() == MVT::i32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008037 Subtarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00008038 return SDValue();
8039
8040 if (N->getOperand(0).getOpcode() != ISD::AND &&
8041 N->getOperand(0).getOpcode() != ISD::OR &&
8042 N->getOperand(0).getOpcode() != ISD::XOR &&
8043 N->getOperand(0).getOpcode() != ISD::SELECT &&
8044 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
8045 return SDValue();
8046
8047 SmallVector<SDValue, 4> Inputs;
8048 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
8049 SmallPtrSet<SDNode *, 16> Visited;
8050
8051 // Visit all inputs, collect all binary operations (and, or, xor and
8052 // select) that are all fed by truncations.
8053 while (!BinOps.empty()) {
8054 SDValue BinOp = BinOps.back();
8055 BinOps.pop_back();
8056
8057 if (!Visited.insert(BinOp.getNode()))
8058 continue;
8059
8060 PromOps.push_back(BinOp);
8061
8062 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
8063 // The condition of the select is not promoted.
8064 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
8065 continue;
8066 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
8067 continue;
8068
8069 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
8070 isa<ConstantSDNode>(BinOp.getOperand(i))) {
8071 Inputs.push_back(BinOp.getOperand(i));
8072 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
8073 BinOp.getOperand(i).getOpcode() == ISD::OR ||
8074 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
8075 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
8076 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
8077 BinOps.push_back(BinOp.getOperand(i));
8078 } else {
8079 // We have an input that is not a truncation or another binary
8080 // operation; we'll abort this transformation.
8081 return SDValue();
8082 }
8083 }
8084 }
8085
8086 // Make sure that this is a self-contained cluster of operations (which
8087 // is not quite the same thing as saying that everything has only one
8088 // use).
8089 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8090 if (isa<ConstantSDNode>(Inputs[i]))
8091 continue;
8092
8093 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
8094 UE = Inputs[i].getNode()->use_end();
8095 UI != UE; ++UI) {
8096 SDNode *User = *UI;
8097 if (User != N && !Visited.count(User))
8098 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008099
8100 // Make sure that we're not going to promote the non-output-value
8101 // operand(s) or SELECT or SELECT_CC.
8102 // FIXME: Although we could sometimes handle this, and it does occur in
8103 // practice that one of the condition inputs to the select is also one of
8104 // the outputs, we currently can't deal with this.
8105 if (User->getOpcode() == ISD::SELECT) {
8106 if (User->getOperand(0) == Inputs[i])
8107 return SDValue();
8108 } else if (User->getOpcode() == ISD::SELECT_CC) {
8109 if (User->getOperand(0) == Inputs[i] ||
8110 User->getOperand(1) == Inputs[i])
8111 return SDValue();
8112 }
Hal Finkel940ab932014-02-28 00:27:01 +00008113 }
8114 }
8115
8116 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
8117 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
8118 UE = PromOps[i].getNode()->use_end();
8119 UI != UE; ++UI) {
8120 SDNode *User = *UI;
8121 if (User != N && !Visited.count(User))
8122 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008123
8124 // Make sure that we're not going to promote the non-output-value
8125 // operand(s) or SELECT or SELECT_CC.
8126 // FIXME: Although we could sometimes handle this, and it does occur in
8127 // practice that one of the condition inputs to the select is also one of
8128 // the outputs, we currently can't deal with this.
8129 if (User->getOpcode() == ISD::SELECT) {
8130 if (User->getOperand(0) == PromOps[i])
8131 return SDValue();
8132 } else if (User->getOpcode() == ISD::SELECT_CC) {
8133 if (User->getOperand(0) == PromOps[i] ||
8134 User->getOperand(1) == PromOps[i])
8135 return SDValue();
8136 }
Hal Finkel940ab932014-02-28 00:27:01 +00008137 }
8138 }
8139
Hal Finkel46043ed2014-03-01 21:36:57 +00008140 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00008141 bool ReallyNeedsExt = false;
8142 if (N->getOpcode() != ISD::ANY_EXTEND) {
8143 // If all of the inputs are not already sign/zero extended, then
8144 // we'll still need to do that at the end.
8145 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8146 if (isa<ConstantSDNode>(Inputs[i]))
8147 continue;
8148
8149 unsigned OpBits =
8150 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00008151 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
8152
Hal Finkel940ab932014-02-28 00:27:01 +00008153 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
8154 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008155 APInt::getHighBitsSet(OpBits,
8156 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00008157 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00008158 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
8159 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00008160 ReallyNeedsExt = true;
8161 break;
8162 }
8163 }
8164 }
8165
8166 // Replace all inputs, either with the truncation operand, or a
8167 // truncation or extension to the final output type.
8168 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8169 // Constant inputs need to be replaced with the to-be-promoted nodes that
8170 // use them because they might have users outside of the cluster of
8171 // promoted nodes.
8172 if (isa<ConstantSDNode>(Inputs[i]))
8173 continue;
8174
8175 SDValue InSrc = Inputs[i].getOperand(0);
8176 if (Inputs[i].getValueType() == N->getValueType(0))
8177 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
8178 else if (N->getOpcode() == ISD::SIGN_EXTEND)
8179 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8180 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
8181 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8182 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8183 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
8184 else
8185 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8186 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
8187 }
8188
8189 // Replace all operations (these are all the same, but have a different
8190 // (promoted) return type). DAG.getNode will validate that the types of
8191 // a binary operator match, so go through the list in reverse so that
8192 // we've likely promoted both operands first.
8193 while (!PromOps.empty()) {
8194 SDValue PromOp = PromOps.back();
8195 PromOps.pop_back();
8196
8197 unsigned C;
8198 switch (PromOp.getOpcode()) {
8199 default: C = 0; break;
8200 case ISD::SELECT: C = 1; break;
8201 case ISD::SELECT_CC: C = 2; break;
8202 }
8203
8204 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
8205 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
8206 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
8207 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
8208 // The to-be-promoted operands of this node have not yet been
8209 // promoted (this should be rare because we're going through the
8210 // list backward, but if one of the operands has several users in
8211 // this cluster of to-be-promoted nodes, it is possible).
8212 PromOps.insert(PromOps.begin(), PromOp);
8213 continue;
8214 }
8215
8216 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
8217 PromOp.getNode()->op_end());
8218
8219 // If this node has constant inputs, then they'll need to be promoted here.
8220 for (unsigned i = 0; i < 2; ++i) {
8221 if (!isa<ConstantSDNode>(Ops[C+i]))
8222 continue;
8223 if (Ops[C+i].getValueType() == N->getValueType(0))
8224 continue;
8225
8226 if (N->getOpcode() == ISD::SIGN_EXTEND)
8227 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8228 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8229 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8230 else
8231 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8232 }
8233
8234 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00008235 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008236 }
8237
8238 // Now we're left with the initial extension itself.
8239 if (!ReallyNeedsExt)
8240 return N->getOperand(0);
8241
Hal Finkel46043ed2014-03-01 21:36:57 +00008242 // To zero extend, just mask off everything except for the first bit (in the
8243 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00008244 if (N->getOpcode() == ISD::ZERO_EXTEND)
8245 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008246 DAG.getConstant(APInt::getLowBitsSet(
8247 N->getValueSizeInBits(0), PromBits),
8248 N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00008249
8250 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
8251 "Invalid extension type");
8252 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0));
8253 SDValue ShiftCst =
Hal Finkel46043ed2014-03-01 21:36:57 +00008254 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00008255 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
8256 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
8257 N->getOperand(0), ShiftCst), ShiftCst);
8258}
8259
Duncan Sandsdc2dac12008-11-24 14:53:14 +00008260SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
8261 DAGCombinerInfo &DCI) const {
Dan Gohman57c732b2010-04-21 01:34:56 +00008262 const TargetMachine &TM = getTargetMachine();
Chris Lattnerf4184352006-03-01 04:57:39 +00008263 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008264 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +00008265 switch (N->getOpcode()) {
8266 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +00008267 case PPCISD::SHL:
8268 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008269 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008270 return N->getOperand(0);
8271 }
8272 break;
8273 case PPCISD::SRL:
8274 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008275 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008276 return N->getOperand(0);
8277 }
8278 break;
8279 case PPCISD::SRA:
8280 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008281 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008282 C->isAllOnesValue()) // -1 >>s V -> -1.
8283 return N->getOperand(0);
8284 }
8285 break;
Hal Finkel940ab932014-02-28 00:27:01 +00008286 case ISD::SIGN_EXTEND:
8287 case ISD::ZERO_EXTEND:
8288 case ISD::ANY_EXTEND:
8289 return DAGCombineExtBoolTrunc(N, DCI);
8290 case ISD::TRUNCATE:
8291 case ISD::SETCC:
8292 case ISD::SELECT_CC:
8293 return DAGCombineTruncBoolExt(N, DCI);
Hal Finkel2e103312013-04-03 04:01:11 +00008294 case ISD::FDIV: {
8295 assert(TM.Options.UnsafeFPMath &&
8296 "Reciprocal estimates require UnsafeFPMath");
Scott Michelcf0da6c2009-02-17 22:15:04 +00008297
Hal Finkel2e103312013-04-03 04:01:11 +00008298 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkelb0c810f2013-04-03 17:44:56 +00008299 SDValue RV =
8300 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008301 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008302 DCI.AddToWorklist(RV.getNode());
8303 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8304 N->getOperand(0), RV);
8305 }
Hal Finkelf96c18e2013-04-04 22:44:12 +00008306 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
8307 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
8308 SDValue RV =
8309 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
8310 DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008311 if (RV.getNode()) {
Hal Finkelf96c18e2013-04-04 22:44:12 +00008312 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00008313 RV = DAG.getNode(ISD::FP_EXTEND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00008314 N->getValueType(0), RV);
8315 DCI.AddToWorklist(RV.getNode());
8316 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8317 N->getOperand(0), RV);
8318 }
8319 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
8320 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
8321 SDValue RV =
8322 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
8323 DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008324 if (RV.getNode()) {
Hal Finkelf96c18e2013-04-04 22:44:12 +00008325 DCI.AddToWorklist(RV.getNode());
Andrew Trickef9de2a2013-05-25 02:42:55 +00008326 RV = DAG.getNode(ISD::FP_ROUND, SDLoc(N->getOperand(1)),
Hal Finkelf96c18e2013-04-04 22:44:12 +00008327 N->getValueType(0), RV,
8328 N->getOperand(1).getOperand(1));
8329 DCI.AddToWorklist(RV.getNode());
8330 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8331 N->getOperand(0), RV);
8332 }
Hal Finkel2e103312013-04-03 04:01:11 +00008333 }
8334
Hal Finkelb0c810f2013-04-03 17:44:56 +00008335 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008336 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008337 DCI.AddToWorklist(RV.getNode());
8338 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
8339 N->getOperand(0), RV);
8340 }
8341
8342 }
8343 break;
8344 case ISD::FSQRT: {
8345 assert(TM.Options.UnsafeFPMath &&
8346 "Reciprocal estimates require UnsafeFPMath");
8347
8348 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
8349 // reciprocal sqrt.
Hal Finkelb0c810f2013-04-03 17:44:56 +00008350 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008351 if (RV.getNode()) {
Hal Finkel2e103312013-04-03 04:01:11 +00008352 DCI.AddToWorklist(RV.getNode());
Hal Finkelb0c810f2013-04-03 17:44:56 +00008353 RV = DAGCombineFastRecip(RV, DCI);
Craig Topper062a2ba2014-04-25 05:30:21 +00008354 if (RV.getNode()) {
Eric Christopher174c6622014-05-30 22:47:48 +00008355 // Unfortunately, RV is now NaN if the input was exactly 0. Select out
8356 // this case and force the answer to 0.
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00008357
8358 EVT VT = RV.getValueType();
8359
8360 SDValue Zero = DAG.getConstantFP(0.0, VT.getScalarType());
8361 if (VT.isVector()) {
8362 assert(VT.getVectorNumElements() == 4 && "Unknown vector type");
8363 Zero = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Zero, Zero, Zero, Zero);
8364 }
8365
8366 SDValue ZeroCmp =
8367 DAG.getSetCC(dl, getSetCCResultType(*DAG.getContext(), VT),
8368 N->getOperand(0), Zero, ISD::SETEQ);
8369 DCI.AddToWorklist(ZeroCmp.getNode());
8370 DCI.AddToWorklist(RV.getNode());
8371
8372 RV = DAG.getNode(VT.isVector() ? ISD::VSELECT : ISD::SELECT, dl, VT,
8373 ZeroCmp, Zero, RV);
Hal Finkel2e103312013-04-03 04:01:11 +00008374 return RV;
Hal Finkel1e2e3ea2013-09-12 19:04:12 +00008375 }
Hal Finkel2e103312013-04-03 04:01:11 +00008376 }
8377
8378 }
8379 break;
Chris Lattnerf4184352006-03-01 04:57:39 +00008380 case ISD::SINT_TO_FP:
Chris Lattnera35f3062006-06-16 17:34:12 +00008381 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008382 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
8383 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
8384 // We allow the src/dst to be either f32/f64, but the intermediate
8385 // type must be i64.
Owen Anderson9f944592009-08-11 20:47:22 +00008386 if (N->getOperand(0).getValueType() == MVT::i64 &&
8387 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008388 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008389 if (Val.getValueType() == MVT::f32) {
8390 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008391 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008392 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008393
Owen Anderson9f944592009-08-11 20:47:22 +00008394 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008395 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008396 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008397 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008398 if (N->getValueType(0) == MVT::f32) {
8399 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner72733e52008-01-17 07:00:52 +00008400 DAG.getIntPtrConstant(0));
Gabor Greiff304a7a2008-08-28 21:40:38 +00008401 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008402 }
8403 return Val;
Owen Anderson9f944592009-08-11 20:47:22 +00008404 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008405 // If the intermediate type is i32, we can avoid the load/store here
8406 // too.
Chris Lattnerf4184352006-03-01 04:57:39 +00008407 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008408 }
8409 }
8410 break;
Chris Lattner27f53452006-03-01 05:50:56 +00008411 case ISD::STORE:
8412 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
8413 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerf5b46f72008-01-18 16:54:56 +00008414 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +00008415 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +00008416 N->getOperand(1).getValueType() == MVT::i32 &&
8417 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008418 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008419 if (Val.getValueType() == MVT::f32) {
8420 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008421 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008422 }
Owen Anderson9f944592009-08-11 20:47:22 +00008423 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008424 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008425
Hal Finkel60c75102013-04-01 15:37:53 +00008426 SDValue Ops[] = {
8427 N->getOperand(0), Val, N->getOperand(2),
8428 DAG.getValueType(N->getOperand(1).getValueType())
8429 };
8430
8431 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00008432 DAG.getVTList(MVT::Other), Ops,
Hal Finkel60c75102013-04-01 15:37:53 +00008433 cast<StoreSDNode>(N)->getMemoryVT(),
8434 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +00008435 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008436 return Val;
8437 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008438
Chris Lattnera7976d32006-07-10 20:56:58 +00008439 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +00008440 if (cast<StoreSDNode>(N)->isUnindexed() &&
8441 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00008442 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +00008443 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +00008444 N->getOperand(1).getValueType() == MVT::i16 ||
8445 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008446 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008447 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008448 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008449 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +00008450 if (BSwapOp.getValueType() == MVT::i16)
8451 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +00008452
Dan Gohman48b185d2009-09-25 20:36:54 +00008453 SDValue Ops[] = {
8454 N->getOperand(0), BSwapOp, N->getOperand(2),
8455 DAG.getValueType(N->getOperand(1).getValueType())
8456 };
8457 return
8458 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008459 Ops, cast<StoreSDNode>(N)->getMemoryVT(),
Dan Gohman48b185d2009-09-25 20:36:54 +00008460 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008461 }
8462 break;
Hal Finkelcf2e9082013-05-24 23:00:14 +00008463 case ISD::LOAD: {
8464 LoadSDNode *LD = cast<LoadSDNode>(N);
8465 EVT VT = LD->getValueType(0);
8466 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
8467 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
8468 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
8469 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
Hal Finkel40c34782013-09-15 22:09:58 +00008470 (VT == MVT::v16i8 || VT == MVT::v8i16 ||
8471 VT == MVT::v4i32 || VT == MVT::v4f32) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +00008472 LD->getAlignment() < ABIAlignment) {
8473 // This is a type-legal unaligned Altivec load.
8474 SDValue Chain = LD->getChain();
8475 SDValue Ptr = LD->getBasePtr();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008476 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelcf2e9082013-05-24 23:00:14 +00008477
8478 // This implements the loading of unaligned vectors as described in
8479 // the venerable Apple Velocity Engine overview. Specifically:
8480 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
8481 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
8482 //
8483 // The general idea is to expand a sequence of one or more unaligned
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008484 // loads into an alignment-based permutation-control instruction (lvsl
8485 // or lvsr), a series of regular vector loads (which always truncate
8486 // their input address to an aligned address), and a series of
8487 // permutations. The results of these permutations are the requested
8488 // loaded values. The trick is that the last "extra" load is not taken
8489 // from the address you might suspect (sizeof(vector) bytes after the
8490 // last requested load), but rather sizeof(vector) - 1 bytes after the
8491 // last requested vector. The point of this is to avoid a page fault if
8492 // the base address happened to be aligned. This works because if the
8493 // base address is aligned, then adding less than a full vector length
8494 // will cause the last vector in the sequence to be (re)loaded.
8495 // Otherwise, the next vector will be fetched as you might suspect was
8496 // necessary.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008497
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008498 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +00008499 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008500 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
8501 // optimization later.
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008502 Intrinsic::ID Intr = (isLittleEndian ?
8503 Intrinsic::ppc_altivec_lvsr :
8504 Intrinsic::ppc_altivec_lvsl);
8505 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, MVT::v16i8);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008506
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008507 // Create the new MMO for the new base load. It is like the original MMO,
8508 // but represents an area in memory almost twice the vector size centered
8509 // on the original address. If the address is unaligned, we might start
8510 // reading up to (sizeof(vector)-1) bytes below the address of the
8511 // original unaligned load.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008512 MachineFunction &MF = DAG.getMachineFunction();
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008513 MachineMemOperand *BaseMMO =
8514 MF.getMachineMemOperand(LD->getMemOperand(),
8515 -LD->getMemoryVT().getStoreSize()+1,
8516 2*LD->getMemoryVT().getStoreSize()-1);
8517
8518 // Create the new base load.
8519 SDValue LDXIntID = DAG.getTargetConstant(Intrinsic::ppc_altivec_lvx,
8520 getPointerTy());
8521 SDValue BaseLoadOps[] = { Chain, LDXIntID, Ptr };
8522 SDValue BaseLoad =
8523 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
8524 DAG.getVTList(MVT::v4i32, MVT::Other),
8525 BaseLoadOps, MVT::v4i32, BaseMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008526
8527 // Note that the value of IncOffset (which is provided to the next
8528 // load's pointer info offset value, and thus used to calculate the
8529 // alignment), and the value of IncValue (which is actually used to
8530 // increment the pointer value) are different! This is because we
8531 // require the next load to appear to be aligned, even though it
8532 // is actually offset from the base pointer by a lesser amount.
8533 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +00008534 int IncValue = IncOffset;
8535
8536 // Walk (both up and down) the chain looking for another load at the real
8537 // (aligned) offset (the alignment of the other load does not matter in
8538 // this case). If found, then do not use the offset reduction trick, as
8539 // that will prevent the loads from being later combined (as they would
8540 // otherwise be duplicates).
8541 if (!findConsecutiveLoad(LD, DAG))
8542 --IncValue;
8543
Hal Finkelcf2e9082013-05-24 23:00:14 +00008544 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
8545 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
8546
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008547 MachineMemOperand *ExtraMMO =
8548 MF.getMachineMemOperand(LD->getMemOperand(),
8549 1, 2*LD->getMemoryVT().getStoreSize()-1);
8550 SDValue ExtraLoadOps[] = { Chain, LDXIntID, Ptr };
Hal Finkelcf2e9082013-05-24 23:00:14 +00008551 SDValue ExtraLoad =
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008552 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
8553 DAG.getVTList(MVT::v4i32, MVT::Other),
8554 ExtraLoadOps, MVT::v4i32, ExtraMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008555
8556 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
8557 BaseLoad.getValue(1), ExtraLoad.getValue(1));
8558
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008559 // Because vperm has a big-endian bias, we must reverse the order
8560 // of the input vectors and complement the permute control vector
8561 // when generating little endian code. We have already handled the
8562 // latter by using lvsr instead of lvsl, so just reverse BaseLoad
8563 // and ExtraLoad here.
8564 SDValue Perm;
8565 if (isLittleEndian)
8566 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8567 ExtraLoad, BaseLoad, PermCntl, DAG, dl);
8568 else
8569 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8570 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008571
8572 if (VT != MVT::v4i32)
8573 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
8574
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008575 // The output of the permutation is our loaded result, the TokenFactor is
8576 // our new chain.
8577 DCI.CombineTo(N, Perm, TF);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008578 return SDValue(N, 0);
8579 }
8580 }
8581 break;
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008582 case ISD::INTRINSIC_WO_CHAIN: {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008583 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008584 Intrinsic::ID Intr = (isLittleEndian ?
8585 Intrinsic::ppc_altivec_lvsr :
8586 Intrinsic::ppc_altivec_lvsl);
8587 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() == Intr &&
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008588 N->getOperand(1)->getOpcode() == ISD::ADD) {
8589 SDValue Add = N->getOperand(1);
8590
8591 if (DAG.MaskedValueIsZero(Add->getOperand(1),
8592 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
8593 Add.getValueType().getScalarType().getSizeInBits()))) {
8594 SDNode *BasePtr = Add->getOperand(0).getNode();
8595 for (SDNode::use_iterator UI = BasePtr->use_begin(),
8596 UE = BasePtr->use_end(); UI != UE; ++UI) {
8597 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8598 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008599 Intr) {
8600 // We've found another LVSL/LVSR, and this address is an aligned
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008601 // multiple of that one. The results will be the same, so use the
8602 // one we've just found instead.
8603
8604 return SDValue(*UI, 0);
8605 }
8606 }
8607 }
8608 }
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008609 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +00008610
8611 break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008612 case ISD::BSWAP:
8613 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008614 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +00008615 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008616 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
8617 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008618 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008619 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008620 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +00008621 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +00008622 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008623 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +00008624 LD->getChain(), // Chain
8625 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008626 DAG.getValueType(N->getValueType(0)) // VT
8627 };
Dan Gohman48b185d2009-09-25 20:36:54 +00008628 SDValue BSLoad =
8629 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +00008630 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
8631 MVT::i64 : MVT::i32, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008632 Ops, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008633
Scott Michelcf0da6c2009-02-17 22:15:04 +00008634 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008635 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +00008636 if (N->getValueType(0) == MVT::i16)
8637 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008638
Chris Lattnera7976d32006-07-10 20:56:58 +00008639 // First, combine the bswap away. This makes the value produced by the
8640 // load dead.
8641 DCI.CombineTo(N, ResVal);
8642
8643 // Next, combine the load away, we give it a bogus result value but a real
8644 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008645 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +00008646
Chris Lattnera7976d32006-07-10 20:56:58 +00008647 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008648 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008649 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008650
Chris Lattner27f53452006-03-01 05:50:56 +00008651 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008652 case PPCISD::VCMP: {
8653 // If a VCMPo node already exists with exactly the same operands as this
8654 // node, use its result instead of this node (VCMPo computes both a CR6 and
8655 // a normal output).
8656 //
8657 if (!N->getOperand(0).hasOneUse() &&
8658 !N->getOperand(1).hasOneUse() &&
8659 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00008660
Chris Lattnerd4058a52006-03-31 06:02:07 +00008661 // Scan all of the users of the LHS, looking for VCMPo's that match.
Craig Topper062a2ba2014-04-25 05:30:21 +00008662 SDNode *VCMPoNode = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008663
Gabor Greiff304a7a2008-08-28 21:40:38 +00008664 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +00008665 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
8666 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008667 if (UI->getOpcode() == PPCISD::VCMPo &&
8668 UI->getOperand(1) == N->getOperand(1) &&
8669 UI->getOperand(2) == N->getOperand(2) &&
8670 UI->getOperand(0) == N->getOperand(0)) {
8671 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008672 break;
8673 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008674
Chris Lattner518834c2006-04-18 18:28:22 +00008675 // If there is no VCMPo node, or if the flag value has a single use, don't
8676 // transform this.
8677 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
8678 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008679
8680 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +00008681 // chain, this transformation is more complex. Note that multiple things
8682 // could use the value result, which we should ignore.
Craig Topper062a2ba2014-04-25 05:30:21 +00008683 SDNode *FlagUser = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008684 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Craig Topper062a2ba2014-04-25 05:30:21 +00008685 FlagUser == nullptr; ++UI) {
Chris Lattner518834c2006-04-18 18:28:22 +00008686 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008687 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +00008688 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008689 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +00008690 FlagUser = User;
8691 break;
8692 }
8693 }
8694 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008695
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008696 // If the user is a MFOCRF instruction, we know this is safe.
8697 // Otherwise we give up for right now.
8698 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008699 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +00008700 }
8701 break;
8702 }
Hal Finkel940ab932014-02-28 00:27:01 +00008703 case ISD::BRCOND: {
8704 SDValue Cond = N->getOperand(1);
8705 SDValue Target = N->getOperand(2);
8706
8707 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8708 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
8709 Intrinsic::ppc_is_decremented_ctr_nonzero) {
8710
8711 // We now need to make the intrinsic dead (it cannot be instruction
8712 // selected).
8713 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
8714 assert(Cond.getNode()->hasOneUse() &&
8715 "Counter decrement has more than one use");
8716
8717 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
8718 N->getOperand(0), Target);
8719 }
8720 }
8721 break;
Chris Lattner9754d142006-04-18 17:59:36 +00008722 case ISD::BR_CC: {
8723 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008724 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +00008725 // lowering is done pre-legalize, because the legalizer lowers the predicate
8726 // compare down to code that is difficult to reassemble.
8727 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008728 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +00008729
8730 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
8731 // value. If so, pass-through the AND to get to the intrinsic.
8732 if (LHS.getOpcode() == ISD::AND &&
8733 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8734 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
8735 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8736 isa<ConstantSDNode>(LHS.getOperand(1)) &&
8737 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
8738 isZero())
8739 LHS = LHS.getOperand(0);
8740
8741 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8742 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
8743 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8744 isa<ConstantSDNode>(RHS)) {
8745 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
8746 "Counter decrement comparison is not EQ or NE");
8747
8748 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
8749 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
8750 (CC == ISD::SETNE && !Val);
8751
8752 // We now need to make the intrinsic dead (it cannot be instruction
8753 // selected).
8754 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
8755 assert(LHS.getNode()->hasOneUse() &&
8756 "Counter decrement has more than one use");
8757
8758 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
8759 N->getOperand(0), N->getOperand(4));
8760 }
8761
Chris Lattner9754d142006-04-18 17:59:36 +00008762 int CompareOpc;
8763 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008764
Chris Lattner9754d142006-04-18 17:59:36 +00008765 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8766 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
8767 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
8768 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00008769
Chris Lattner9754d142006-04-18 17:59:36 +00008770 // If this is a comparison against something other than 0/1, then we know
8771 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008772 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00008773 if (Val != 0 && Val != 1) {
8774 if (CC == ISD::SETEQ) // Cond never true, remove branch.
8775 return N->getOperand(0);
8776 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +00008777 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +00008778 N->getOperand(0), N->getOperand(4));
8779 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008780
Chris Lattner9754d142006-04-18 17:59:36 +00008781 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008782
Chris Lattner9754d142006-04-18 17:59:36 +00008783 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008784 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008785 LHS.getOperand(2), // LHS of compare
8786 LHS.getOperand(3), // RHS of compare
Owen Anderson9f944592009-08-11 20:47:22 +00008787 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008788 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00008789 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00008790 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008791
Chris Lattner9754d142006-04-18 17:59:36 +00008792 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008793 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +00008794 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +00008795 default: // Can't happen, don't crash on invalid number though.
8796 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008797 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +00008798 break;
8799 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008800 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +00008801 break;
8802 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008803 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +00008804 break;
8805 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008806 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +00008807 break;
8808 }
8809
Owen Anderson9f944592009-08-11 20:47:22 +00008810 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
8811 DAG.getConstant(CompOpc, MVT::i32),
8812 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +00008813 N->getOperand(4), CompNode.getValue(1));
8814 }
8815 break;
8816 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008817 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008818
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008819 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +00008820}
8821
Chris Lattner4211ca92006-04-14 06:01:58 +00008822//===----------------------------------------------------------------------===//
8823// Inline Assembly Support
8824//===----------------------------------------------------------------------===//
8825
Jay Foada0653a32014-05-14 21:14:37 +00008826void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
8827 APInt &KnownZero,
8828 APInt &KnownOne,
8829 const SelectionDAG &DAG,
8830 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00008831 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +00008832 switch (Op.getOpcode()) {
8833 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +00008834 case PPCISD::LBRX: {
8835 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +00008836 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +00008837 KnownZero = 0xFFFF0000;
8838 break;
8839 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008840 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00008841 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +00008842 default: break;
8843 case Intrinsic::ppc_altivec_vcmpbfp_p:
8844 case Intrinsic::ppc_altivec_vcmpeqfp_p:
8845 case Intrinsic::ppc_altivec_vcmpequb_p:
8846 case Intrinsic::ppc_altivec_vcmpequh_p:
8847 case Intrinsic::ppc_altivec_vcmpequw_p:
8848 case Intrinsic::ppc_altivec_vcmpgefp_p:
8849 case Intrinsic::ppc_altivec_vcmpgtfp_p:
8850 case Intrinsic::ppc_altivec_vcmpgtsb_p:
8851 case Intrinsic::ppc_altivec_vcmpgtsh_p:
8852 case Intrinsic::ppc_altivec_vcmpgtsw_p:
8853 case Intrinsic::ppc_altivec_vcmpgtub_p:
8854 case Intrinsic::ppc_altivec_vcmpgtuh_p:
8855 case Intrinsic::ppc_altivec_vcmpgtuw_p:
8856 KnownZero = ~1U; // All bits but the low one are known to be zero.
8857 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008858 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00008859 }
8860 }
8861}
8862
8863
Chris Lattnerd6855142007-03-25 02:14:49 +00008864/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +00008865/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +00008866PPCTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00008867PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
8868 if (Constraint.size() == 1) {
8869 switch (Constraint[0]) {
8870 default: break;
8871 case 'b':
8872 case 'r':
8873 case 'f':
8874 case 'v':
8875 case 'y':
8876 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +00008877 case 'Z':
8878 // FIXME: While Z does indicate a memory constraint, it specifically
8879 // indicates an r+r address (used in conjunction with the 'y' modifier
8880 // in the replacement string). Currently, we're forcing the base
8881 // register to be r0 in the asm printer (which is interpreted as zero)
8882 // and forming the complete address in the second register. This is
8883 // suboptimal.
8884 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +00008885 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008886 } else if (Constraint == "wc") { // individual CR bits.
8887 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +00008888 } else if (Constraint == "wa" || Constraint == "wd" ||
8889 Constraint == "wf" || Constraint == "ws") {
8890 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +00008891 }
8892 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +00008893}
8894
John Thompsone8360b72010-10-29 17:29:13 +00008895/// Examine constraint type and operand type and determine a weight value.
8896/// This object must already have been set up with the operand type
8897/// and the current alternative constraint selected.
8898TargetLowering::ConstraintWeight
8899PPCTargetLowering::getSingleConstraintMatchWeight(
8900 AsmOperandInfo &info, const char *constraint) const {
8901 ConstraintWeight weight = CW_Invalid;
8902 Value *CallOperandVal = info.CallOperandVal;
8903 // If we don't have a value, we can't do a match,
8904 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00008905 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00008906 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00008907 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +00008908
John Thompsone8360b72010-10-29 17:29:13 +00008909 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +00008910 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
8911 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +00008912 else if ((StringRef(constraint) == "wa" ||
8913 StringRef(constraint) == "wd" ||
8914 StringRef(constraint) == "wf") &&
8915 type->isVectorTy())
8916 return CW_Register;
8917 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
8918 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +00008919
John Thompsone8360b72010-10-29 17:29:13 +00008920 switch (*constraint) {
8921 default:
8922 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
8923 break;
8924 case 'b':
8925 if (type->isIntegerTy())
8926 weight = CW_Register;
8927 break;
8928 case 'f':
8929 if (type->isFloatTy())
8930 weight = CW_Register;
8931 break;
8932 case 'd':
8933 if (type->isDoubleTy())
8934 weight = CW_Register;
8935 break;
8936 case 'v':
8937 if (type->isVectorTy())
8938 weight = CW_Register;
8939 break;
8940 case 'y':
8941 weight = CW_Register;
8942 break;
Hal Finkel4f24c622012-11-05 18:18:42 +00008943 case 'Z':
8944 weight = CW_Memory;
8945 break;
John Thompsone8360b72010-10-29 17:29:13 +00008946 }
8947 return weight;
8948}
8949
Scott Michelcf0da6c2009-02-17 22:15:04 +00008950std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +00008951PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00008952 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +00008953 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +00008954 // GCC RS6000 Constraint Letters
8955 switch (Constraint[0]) {
8956 case 'b': // R1-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008957 if (VT == MVT::i64 && Subtarget.isPPC64())
Hal Finkel638a9fa2013-03-19 18:51:05 +00008958 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
8959 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008960 case 'r': // R0-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008961 if (VT == MVT::i64 && Subtarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +00008962 return std::make_pair(0U, &PPC::G8RCRegClass);
8963 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008964 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008965 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +00008966 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00008967 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +00008968 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008969 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008970 case 'v':
Craig Topperabadc662012-04-20 06:31:50 +00008971 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00008972 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +00008973 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008974 }
Hal Finkel6aca2372014-03-02 18:23:39 +00008975 } else if (Constraint == "wc") { // an individual CR bit.
8976 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +00008977 } else if (Constraint == "wa" || Constraint == "wd" ||
Hal Finkel19be5062014-03-29 05:29:01 +00008978 Constraint == "wf") {
Hal Finkel27774d92014-03-13 07:58:58 +00008979 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkel19be5062014-03-29 05:29:01 +00008980 } else if (Constraint == "ws") {
8981 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00008982 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008983
Hal Finkelb176acb2013-08-03 12:25:10 +00008984 std::pair<unsigned, const TargetRegisterClass*> R =
8985 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
8986
8987 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
8988 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
8989 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
8990 // register.
8991 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
8992 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008993 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() &&
Hal Finkelb176acb2013-08-03 12:25:10 +00008994 PPC::GPRCRegClass.contains(R.first)) {
Eric Christopherd9134482014-08-04 21:25:23 +00008995 const TargetRegisterInfo *TRI =
8996 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Hal Finkelb176acb2013-08-03 12:25:10 +00008997 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +00008998 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +00008999 &PPC::G8RCRegClass);
9000 }
9001
9002 return R;
Chris Lattner01513612006-01-31 19:20:21 +00009003}
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009004
Chris Lattner584a11a2006-11-02 01:44:04 +00009005
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009006/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +00009007/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +00009008void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00009009 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009010 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00009011 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00009012 SDValue Result;
Eric Christopher0713a9d2011-06-08 23:55:35 +00009013
Eric Christopherde9399b2011-06-02 23:16:42 +00009014 // Only support length 1 constraints.
9015 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +00009016
Eric Christopherde9399b2011-06-02 23:16:42 +00009017 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009018 switch (Letter) {
9019 default: break;
9020 case 'I':
9021 case 'J':
9022 case 'K':
9023 case 'L':
9024 case 'M':
9025 case 'N':
9026 case 'O':
9027 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +00009028 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009029 if (!CST) return; // Must be an immediate to match.
Dan Gohmaneffb8942008-09-12 16:56:44 +00009030 unsigned Value = CST->getZExtValue();
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009031 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009032 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009033 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009034 if ((short)Value == (int)Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009035 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00009036 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009037 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
9038 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009039 if ((short)Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009040 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00009041 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009042 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009043 if ((Value >> 16) == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009044 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00009045 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009046 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009047 if (Value > 31)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009048 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00009049 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009050 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009051 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009052 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00009053 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009054 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009055 if (Value == 0)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009056 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00009057 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009058 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009059 if ((short)-Value == (int)-Value)
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009060 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattner8c6949e2006-10-31 19:40:43 +00009061 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009062 }
9063 break;
9064 }
9065 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009066
Gabor Greiff304a7a2008-08-28 21:40:38 +00009067 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009068 Ops.push_back(Result);
9069 return;
9070 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009071
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009072 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +00009073 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009074}
Evan Cheng2dd2c652006-03-13 23:20:37 +00009075
Chris Lattner1eb94d92007-03-30 23:15:24 +00009076// isLegalAddressingMode - Return true if the addressing mode represented
9077// by AM is legal for this target, for a load/store of the specified type.
Scott Michelcf0da6c2009-02-17 22:15:04 +00009078bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00009079 Type *Ty) const {
Chris Lattner1eb94d92007-03-30 23:15:24 +00009080 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelcf0da6c2009-02-17 22:15:04 +00009081
Chris Lattner1eb94d92007-03-30 23:15:24 +00009082 // PPC allows a sign-extended 16-bit immediate field.
9083 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
9084 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009085
Chris Lattner1eb94d92007-03-30 23:15:24 +00009086 // No global is ever allowed as a base.
9087 if (AM.BaseGV)
9088 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009089
9090 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +00009091 switch (AM.Scale) {
9092 case 0: // "r+i" or just "i", depending on HasBaseReg.
9093 break;
9094 case 1:
9095 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
9096 return false;
9097 // Otherwise we have r+r or r+i.
9098 break;
9099 case 2:
9100 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
9101 return false;
9102 // Allow 2*r as r+r.
9103 break;
Chris Lattner19ccd622007-04-09 22:10:05 +00009104 default:
9105 // No other scales are supported.
9106 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +00009107 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009108
Chris Lattner1eb94d92007-03-30 23:15:24 +00009109 return true;
9110}
9111
Dan Gohman21cea8a2010-04-17 15:26:15 +00009112SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
9113 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +00009114 MachineFunction &MF = DAG.getMachineFunction();
9115 MachineFrameInfo *MFI = MF.getFrameInfo();
9116 MFI->setReturnAddressIsTaken(true);
9117
Bill Wendling908bf812014-01-06 00:43:20 +00009118 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009119 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009120
Andrew Trickef9de2a2013-05-25 02:42:55 +00009121 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009122 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +00009123
Dale Johannesen81bfca72010-05-03 22:59:34 +00009124 // Make sure the function does not optimize away the store of the RA to
9125 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +00009126 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009127 FuncInfo->setLRStoreRequired();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009128 bool isPPC64 = Subtarget.isPPC64();
9129 bool isDarwinABI = Subtarget.isDarwinABI();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009130
9131 if (Depth > 0) {
9132 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9133 SDValue Offset =
Wesley Peck527da1b2010-11-23 03:31:01 +00009134
Anton Korobeynikov2f931282011-01-10 12:39:04 +00009135 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen81bfca72010-05-03 22:59:34 +00009136 isPPC64? MVT::i64 : MVT::i32);
9137 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
9138 DAG.getNode(ISD::ADD, dl, getPointerTy(),
9139 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009140 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009141 }
Chris Lattnerf6a81562007-12-08 06:59:59 +00009142
Chris Lattnerf6a81562007-12-08 06:59:59 +00009143 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009144 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009145 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009146 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +00009147}
9148
Dan Gohman21cea8a2010-04-17 15:26:15 +00009149SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
9150 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00009151 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009152 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00009153
Owen Anderson53aa7a92009-08-10 22:56:29 +00009154 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00009155 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009156
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009157 MachineFunction &MF = DAG.getMachineFunction();
9158 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009159 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +00009160
9161 // Naked functions never have a frame pointer, and so we use r1. For all
9162 // other functions, this decision must be delayed until during PEI.
9163 unsigned FrameReg;
9164 if (MF.getFunction()->getAttributes().hasAttribute(
9165 AttributeSet::FunctionIndex, Attribute::Naked))
9166 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
9167 else
9168 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
9169
Dale Johannesen81bfca72010-05-03 22:59:34 +00009170 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
9171 PtrVT);
9172 while (Depth--)
9173 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009174 FrameAddr, MachinePointerInfo(), false, false,
9175 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009176 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009177}
Dan Gohmanc14e5222008-10-21 03:41:46 +00009178
Hal Finkel0d8db462014-05-11 19:29:11 +00009179// FIXME? Maybe this could be a TableGen attribute on some registers and
9180// this table could be generated automatically from RegInfo.
9181unsigned PPCTargetLowering::getRegisterByName(const char* RegName,
9182 EVT VT) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009183 bool isPPC64 = Subtarget.isPPC64();
9184 bool isDarwinABI = Subtarget.isDarwinABI();
Hal Finkel0d8db462014-05-11 19:29:11 +00009185
9186 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) ||
9187 (!isPPC64 && VT != MVT::i32))
9188 report_fatal_error("Invalid register global variable type");
9189
9190 bool is64Bit = isPPC64 && VT == MVT::i64;
9191 unsigned Reg = StringSwitch<unsigned>(RegName)
9192 .Case("r1", is64Bit ? PPC::X1 : PPC::R1)
9193 .Case("r2", isDarwinABI ? 0 : (is64Bit ? PPC::X2 : PPC::R2))
9194 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 :
9195 (is64Bit ? PPC::X13 : PPC::R13))
9196 .Default(0);
9197
9198 if (Reg)
9199 return Reg;
9200 report_fatal_error("Invalid register name global variable");
9201}
9202
Dan Gohmanc14e5222008-10-21 03:41:46 +00009203bool
9204PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
9205 // The PowerPC target isn't yet aware of offsets.
9206 return false;
9207}
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009208
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009209bool PPCTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
9210 const CallInst &I,
9211 unsigned Intrinsic) const {
9212
9213 switch (Intrinsic) {
9214 case Intrinsic::ppc_altivec_lvx:
9215 case Intrinsic::ppc_altivec_lvxl:
9216 case Intrinsic::ppc_altivec_lvebx:
9217 case Intrinsic::ppc_altivec_lvehx:
9218 case Intrinsic::ppc_altivec_lvewx: {
9219 EVT VT;
9220 switch (Intrinsic) {
9221 case Intrinsic::ppc_altivec_lvebx:
9222 VT = MVT::i8;
9223 break;
9224 case Intrinsic::ppc_altivec_lvehx:
9225 VT = MVT::i16;
9226 break;
9227 case Intrinsic::ppc_altivec_lvewx:
9228 VT = MVT::i32;
9229 break;
9230 default:
9231 VT = MVT::v4i32;
9232 break;
9233 }
9234
9235 Info.opc = ISD::INTRINSIC_W_CHAIN;
9236 Info.memVT = VT;
9237 Info.ptrVal = I.getArgOperand(0);
9238 Info.offset = -VT.getStoreSize()+1;
9239 Info.size = 2*VT.getStoreSize()-1;
9240 Info.align = 1;
9241 Info.vol = false;
9242 Info.readMem = true;
9243 Info.writeMem = false;
9244 return true;
9245 }
9246 case Intrinsic::ppc_altivec_stvx:
9247 case Intrinsic::ppc_altivec_stvxl:
9248 case Intrinsic::ppc_altivec_stvebx:
9249 case Intrinsic::ppc_altivec_stvehx:
9250 case Intrinsic::ppc_altivec_stvewx: {
9251 EVT VT;
9252 switch (Intrinsic) {
9253 case Intrinsic::ppc_altivec_stvebx:
9254 VT = MVT::i8;
9255 break;
9256 case Intrinsic::ppc_altivec_stvehx:
9257 VT = MVT::i16;
9258 break;
9259 case Intrinsic::ppc_altivec_stvewx:
9260 VT = MVT::i32;
9261 break;
9262 default:
9263 VT = MVT::v4i32;
9264 break;
9265 }
9266
9267 Info.opc = ISD::INTRINSIC_VOID;
9268 Info.memVT = VT;
9269 Info.ptrVal = I.getArgOperand(1);
9270 Info.offset = -VT.getStoreSize()+1;
9271 Info.size = 2*VT.getStoreSize()-1;
9272 Info.align = 1;
9273 Info.vol = false;
9274 Info.readMem = false;
9275 Info.writeMem = true;
9276 return true;
9277 }
9278 default:
9279 break;
9280 }
9281
9282 return false;
9283}
9284
Evan Chengd9929f02010-04-01 20:10:42 +00009285/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +00009286/// and store operations as a result of memset, memcpy, and memmove
9287/// lowering. If DstAlign is zero that means it's safe to destination
9288/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
9289/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +00009290/// probably because the source does not need to be loaded. If 'IsMemset' is
9291/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
9292/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
9293/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +00009294/// It returns EVT::Other if the type should be determined using generic
9295/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +00009296EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
9297 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00009298 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +00009299 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +00009300 MachineFunction &MF) const {
Eric Christopherd90a8742014-06-12 22:38:20 +00009301 if (Subtarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +00009302 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009303 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00009304 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009305 }
9306}
Hal Finkel88ed4e32012-04-01 19:23:08 +00009307
Hal Finkel34974ed2014-04-12 21:52:38 +00009308/// \brief Returns true if it is beneficial to convert a load of a constant
9309/// to just the constant itself.
9310bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
9311 Type *Ty) const {
9312 assert(Ty->isIntegerTy());
9313
9314 unsigned BitSize = Ty->getPrimitiveSizeInBits();
9315 if (BitSize == 0 || BitSize > 64)
9316 return false;
9317 return true;
9318}
9319
9320bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
9321 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
9322 return false;
9323 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9324 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
9325 return NumBits1 == 64 && NumBits2 == 32;
9326}
9327
9328bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
9329 if (!VT1.isInteger() || !VT2.isInteger())
9330 return false;
9331 unsigned NumBits1 = VT1.getSizeInBits();
9332 unsigned NumBits2 = VT2.getSizeInBits();
9333 return NumBits1 == 64 && NumBits2 == 32;
9334}
9335
9336bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
9337 return isInt<16>(Imm) || isUInt<16>(Imm);
9338}
9339
9340bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
9341 return isInt<16>(Imm) || isUInt<16>(Imm);
9342}
9343
Matt Arsenault6f2a5262014-07-27 17:46:40 +00009344bool PPCTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
9345 unsigned,
9346 unsigned,
9347 bool *Fast) const {
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009348 if (DisablePPCUnaligned)
9349 return false;
9350
9351 // PowerPC supports unaligned memory access for simple non-vector types.
9352 // Although accessing unaligned addresses is not as efficient as accessing
9353 // aligned addresses, it is generally more efficient than manual expansion,
9354 // and generally only traps for software emulation when crossing page
9355 // boundaries.
9356
9357 if (!VT.isSimple())
9358 return false;
9359
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009360 if (VT.getSimpleVT().isVector()) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009361 if (Subtarget.hasVSX()) {
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009362 if (VT != MVT::v2f64 && VT != MVT::v2i64)
9363 return false;
9364 } else {
9365 return false;
9366 }
9367 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009368
9369 if (VT == MVT::ppcf128)
9370 return false;
9371
9372 if (Fast)
9373 *Fast = true;
9374
9375 return true;
9376}
9377
Stephen Lin73de7bf2013-07-09 18:16:56 +00009378bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
9379 VT = VT.getScalarType();
9380
Hal Finkel0a479ae2012-06-22 00:49:52 +00009381 if (!VT.isSimple())
9382 return false;
9383
9384 switch (VT.getSimpleVT().SimpleTy) {
9385 case MVT::f32:
9386 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +00009387 return true;
9388 default:
9389 break;
9390 }
9391
9392 return false;
9393}
9394
Hal Finkelb4240ca2014-03-31 17:48:16 +00009395bool
9396PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
9397 EVT VT , unsigned DefinedValues) const {
9398 if (VT == MVT::v2i64)
9399 return false;
9400
9401 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
9402}
9403
Hal Finkel88ed4e32012-04-01 19:23:08 +00009404Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009405 if (DisableILPPref || Subtarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009406 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +00009407
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009408 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +00009409}
9410
Bill Schmidt0cf702f2013-07-30 00:50:39 +00009411// Create a fast isel object.
9412FastISel *
9413PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
9414 const TargetLibraryInfo *LibInfo) const {
9415 return PPC::createFastISel(FuncInfo, LibInfo);
9416}