blob: 5f747c2ae569d6536f7883050a241018d4d7f9fc [file] [log] [blame]
Jia Liu9f610112012-02-17 08:55:11 +00001//===-- MipsTargetMachine.cpp - Define TargetMachine for Mips -------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// Implements the info about Mips target spec.
11//
Akira Hatanakae2489122011-04-15 21:51:11 +000012//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000013
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014#include "MipsTargetMachine.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "Mips.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000016#include "Mips16FrameLowering.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000017#include "Mips16ISelDAGToDAG.h"
18#include "Mips16ISelLowering.h"
19#include "Mips16InstrInfo.h"
Akira Hatanakafab89292012-08-02 18:21:47 +000020#include "MipsFrameLowering.h"
21#include "MipsInstrInfo.h"
Reed Kotler1595f362013-04-09 19:46:01 +000022#include "MipsModuleISelDAGToDAG.h"
23#include "MipsSEFrameLowering.h"
Reed Kotler1595f362013-04-09 19:46:01 +000024#include "MipsSEISelDAGToDAG.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000025#include "MipsSEISelLowering.h"
26#include "MipsSEInstrInfo.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000027#include "MipsTargetObjectFile.h"
Reed Kotler1595f362013-04-09 19:46:01 +000028#include "llvm/Analysis/TargetTransformInfo.h"
Andrew Trickccb67362012-02-03 05:12:41 +000029#include "llvm/CodeGen/Passes.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000030#include "llvm/IR/LegacyPassManager.h"
Reed Kotler1595f362013-04-09 19:46:01 +000031#include "llvm/Support/Debug.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000032#include "llvm/Support/TargetRegistry.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000033#include "llvm/Support/raw_ostream.h"
Richard Sandiford37cd6cf2013-08-23 10:27:02 +000034#include "llvm/Transforms/Scalar.h"
Vasileios Kalintiris6312f512015-03-14 08:34:25 +000035
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000036using namespace llvm;
37
Chandler Carruthe96dd892014-04-21 22:55:11 +000038#define DEBUG_TYPE "mips"
39
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000040extern "C" void LLVMInitializeMipsTarget() {
41 // Register the target.
Akira Hatanaka3d673cc2011-09-21 03:00:58 +000042 RegisterTargetMachine<MipsebTargetMachine> X(TheMipsTarget);
Eli Friedman57c11da2009-08-03 02:22:28 +000043 RegisterTargetMachine<MipselTargetMachine> Y(TheMipselTarget);
Akira Hatanaka30651802012-07-31 21:39:17 +000044 RegisterTargetMachine<MipsebTargetMachine> A(TheMips64Target);
45 RegisterTargetMachine<MipselTargetMachine> B(TheMips64elTarget);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000046}
47
Mehdi Amini93e1ea12015-03-12 00:07:24 +000048static std::string computeDataLayout(StringRef TT, StringRef CPU,
49 const TargetOptions &Options,
50 bool isLittle) {
Eric Christopher8b770652015-01-26 19:03:15 +000051 std::string Ret = "";
Mehdi Amini93e1ea12015-03-12 00:07:24 +000052 MipsABIInfo ABI =
53 MipsABIInfo::computeTargetABI(Triple(TT), CPU, Options.MCOptions);
Eric Christopher8b770652015-01-26 19:03:15 +000054
55 // There are both little and big endian mips.
56 if (isLittle)
57 Ret += "e";
58 else
59 Ret += "E";
60
61 Ret += "-m:m";
62
63 // Pointers are 32 bit on some ABIs.
64 if (!ABI.IsN64())
65 Ret += "-p:32:32";
66
67 // 8 and 16 bit integers only need no have natural alignment, but try to
68 // align them to 32 bits. 64 bit integers have natural alignment.
69 Ret += "-i8:8:32-i16:16:32-i64:64";
70
71 // 32 bit registers are always available and the stack is at least 64 bit
72 // aligned. On N64 64 bit registers are also available and the stack is
73 // 128 bit aligned.
74 if (ABI.IsN64() || ABI.IsN32())
75 Ret += "-n32:64-S128";
76 else
77 Ret += "-n32-S64";
78
79 return Ret;
80}
81
Bruno Cardoso Lopes43318832007-08-28 05:13:42 +000082// On function prologue, the stack is created by decrementing
83// its pointer. Once decremented, all references are done with positive
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000084// offset from the stack/frame pointer, using StackGrowsUp enables
Bruno Cardoso Lopes4659aad2008-08-06 06:14:43 +000085// an easier handling.
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000086// Using CodeModel::Large enables different CALL behavior.
Eric Christopher4407dde2014-07-02 00:54:07 +000087MipsTargetMachine::MipsTargetMachine(const Target &T, StringRef TT,
88 StringRef CPU, StringRef FS,
89 const TargetOptions &Options,
90 Reloc::Model RM, CodeModel::Model CM,
91 CodeGenOpt::Level OL, bool isLittle)
Mehdi Amini93e1ea12015-03-12 00:07:24 +000092 : LLVMTargetMachine(T, computeDataLayout(TT, CPU, Options, isLittle), TT,
93 CPU, FS, Options, RM, CM, OL),
Eric Christophera5762812015-01-26 17:33:46 +000094 isLittle(isLittle), TLOF(make_unique<MipsTargetObjectFile>()),
95 ABI(MipsABIInfo::computeTargetABI(Triple(TT), CPU, Options.MCOptions)),
Mehdi Amini93e1ea12015-03-12 00:07:24 +000096 Subtarget(nullptr), DefaultSubtarget(TT, CPU, FS, isLittle, *this),
Eric Christopher4e7d1e72014-07-18 23:41:32 +000097 NoMips16Subtarget(TT, CPU, FS.empty() ? "-mips16" : FS.str() + ",-mips16",
Eric Christopher90724282015-01-08 18:18:57 +000098 isLittle, *this),
Eric Christopher4e7d1e72014-07-18 23:41:32 +000099 Mips16Subtarget(TT, CPU, FS.empty() ? "+mips16" : FS.str() + ",+mips16",
Eric Christopher90724282015-01-08 18:18:57 +0000100 isLittle, *this) {
Eric Christopher4e7d1e72014-07-18 23:41:32 +0000101 Subtarget = &DefaultSubtarget;
Rafael Espindola227144c2013-05-13 01:16:13 +0000102 initAsmInfo();
Bruno Cardoso Lopes35d86e62007-10-09 03:01:19 +0000103}
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000104
Reid Kleckner357600e2014-11-20 23:37:18 +0000105MipsTargetMachine::~MipsTargetMachine() {}
106
David Blaikiea379b1812011-12-20 02:50:00 +0000107void MipsebTargetMachine::anchor() { }
108
Akira Hatanaka3d673cc2011-09-21 03:00:58 +0000109MipsebTargetMachine::
110MipsebTargetMachine(const Target &T, StringRef TT,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000111 StringRef CPU, StringRef FS, const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +0000112 Reloc::Model RM, CodeModel::Model CM,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000113 CodeGenOpt::Level OL)
114 : MipsTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Akira Hatanaka3d673cc2011-09-21 03:00:58 +0000115
David Blaikiea379b1812011-12-20 02:50:00 +0000116void MipselTargetMachine::anchor() { }
117
Bruno Cardoso Lopes326a0372008-06-04 01:45:25 +0000118MipselTargetMachine::
Evan Cheng2129f592011-07-19 06:37:02 +0000119MipselTargetMachine(const Target &T, StringRef TT,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000120 StringRef CPU, StringRef FS, const TargetOptions &Options,
Evan Chengecb29082011-11-16 08:38:26 +0000121 Reloc::Model RM, CodeModel::Model CM,
Nick Lewycky50f02cb2011-12-02 22:16:29 +0000122 CodeGenOpt::Level OL)
123 : MipsTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Bruno Cardoso Lopes326a0372008-06-04 01:45:25 +0000124
Eric Christophera9353d12014-09-26 01:44:08 +0000125const MipsSubtarget *
David Majnemerde360752014-09-26 02:57:05 +0000126MipsTargetMachine::getSubtargetImpl(const Function &F) const {
Duncan P. N. Exon Smith2e753142015-02-14 02:37:48 +0000127 Attribute CPUAttr = F.getFnAttribute("target-cpu");
128 Attribute FSAttr = F.getFnAttribute("target-features");
Eric Christophera9353d12014-09-26 01:44:08 +0000129
130 std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
131 ? CPUAttr.getValueAsString().str()
132 : TargetCPU;
133 std::string FS = !FSAttr.hasAttribute(Attribute::None)
134 ? FSAttr.getValueAsString().str()
135 : TargetFS;
136 bool hasMips16Attr =
Duncan P. N. Exon Smith2e753142015-02-14 02:37:48 +0000137 !F.getFnAttribute("mips16").hasAttribute(Attribute::None);
Eric Christophera9353d12014-09-26 01:44:08 +0000138 bool hasNoMips16Attr =
Duncan P. N. Exon Smith2e753142015-02-14 02:37:48 +0000139 !F.getFnAttribute("nomips16").hasAttribute(Attribute::None);
Eric Christophera9353d12014-09-26 01:44:08 +0000140
Eric Christopher6a0551e2014-09-29 21:57:54 +0000141 // FIXME: This is related to the code below to reset the target options,
142 // we need to know whether or not the soft float flag is set on the
143 // function before we can generate a subtarget. We also need to use
144 // it as a key for the subtarget since that can be the only difference
145 // between two functions.
Duncan P. N. Exon Smith2e753142015-02-14 02:37:48 +0000146 Attribute SFAttr = F.getFnAttribute("use-soft-float");
Eric Christopher6a0551e2014-09-29 21:57:54 +0000147 bool softFloat = !SFAttr.hasAttribute(Attribute::None)
Eric Christophera2db9222014-09-29 23:31:13 +0000148 ? SFAttr.getValueAsString() == "true"
Eric Christopher6a0551e2014-09-29 21:57:54 +0000149 : Options.UseSoftFloat;
150
Eric Christophera9353d12014-09-26 01:44:08 +0000151 if (hasMips16Attr)
152 FS += FS.empty() ? "+mips16" : ",+mips16";
153 else if (hasNoMips16Attr)
154 FS += FS.empty() ? "-mips16" : ",-mips16";
155
Eric Christopher6a0551e2014-09-29 21:57:54 +0000156 auto &I = SubtargetMap[CPU + FS + (softFloat ? "use-soft-float=true"
157 : "use-soft-float=false")];
Eric Christophera9353d12014-09-26 01:44:08 +0000158 if (!I) {
159 // This needs to be done before we create a new subtarget since any
160 // creation will depend on the TM and the code generation flags on the
161 // function that reside in TargetOptions.
162 resetTargetOptions(F);
Eric Christopher90724282015-01-08 18:18:57 +0000163 I = llvm::make_unique<MipsSubtarget>(TargetTriple, CPU, FS, isLittle, *this);
Eric Christophera9353d12014-09-26 01:44:08 +0000164 }
165 return I.get();
166}
167
Eric Christopher4e7d1e72014-07-18 23:41:32 +0000168void MipsTargetMachine::resetSubtarget(MachineFunction *MF) {
169 DEBUG(dbgs() << "resetSubtarget\n");
Eric Christophera9353d12014-09-26 01:44:08 +0000170
David Majnemerde360752014-09-26 02:57:05 +0000171 Subtarget = const_cast<MipsSubtarget *>(getSubtargetImpl(*MF->getFunction()));
Eric Christopherfc6de422014-08-05 02:39:49 +0000172 MF->setSubtarget(Subtarget);
Eric Christopher4e7d1e72014-07-18 23:41:32 +0000173 return;
174}
175
Andrew Trickccb67362012-02-03 05:12:41 +0000176namespace {
177/// Mips Code Generator Pass Configuration Options.
178class MipsPassConfig : public TargetPassConfig {
179public:
Andrew Trickf8ea1082012-02-04 02:56:59 +0000180 MipsPassConfig(MipsTargetMachine *TM, PassManagerBase &PM)
Akira Hatanaka3c0d6af2013-10-07 19:13:53 +0000181 : TargetPassConfig(TM, PM) {
182 // The current implementation of long branch pass requires a scratch
183 // register ($at) to be available before branch instructions. Tail merging
184 // can break this requirement, so disable it when long branch pass is
185 // enabled.
186 EnableTailMerge = !getMipsSubtarget().enableLongBranchPass();
187 }
Andrew Trickccb67362012-02-03 05:12:41 +0000188
189 MipsTargetMachine &getMipsTargetMachine() const {
190 return getTM<MipsTargetMachine>();
191 }
192
193 const MipsSubtarget &getMipsSubtarget() const {
194 return *getMipsTargetMachine().getSubtargetImpl();
195 }
196
Craig Topper56c590a2014-04-29 07:58:02 +0000197 void addIRPasses() override;
198 bool addInstSelector() override;
199 void addMachineSSAOptimization() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000200 void addPreEmitPass() override;
Reed Kotler96b74022014-03-10 16:31:25 +0000201
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000202 void addPreRegAlloc() override;
Reed Kotler96b74022014-03-10 16:31:25 +0000203
Andrew Trickccb67362012-02-03 05:12:41 +0000204};
205} // namespace
206
Andrew Trickf8ea1082012-02-04 02:56:59 +0000207TargetPassConfig *MipsTargetMachine::createPassConfig(PassManagerBase &PM) {
208 return new MipsPassConfig(this, PM);
Andrew Trickccb67362012-02-03 05:12:41 +0000209}
210
Reed Kotlerfe94cc32013-04-10 16:58:04 +0000211void MipsPassConfig::addIRPasses() {
212 TargetPassConfig::addIRPasses();
Robin Morissete2de06b2014-10-16 20:34:57 +0000213 addPass(createAtomicExpandPass(&getMipsTargetMachine()));
Reed Kotlerfe94cc32013-04-10 16:58:04 +0000214 if (getMipsSubtarget().os16())
Vasileios Kalintiris6312f512015-03-14 08:34:25 +0000215 addPass(createMipsOs16Pass(getMipsTargetMachine()));
Reed Kotler783c7942013-05-10 22:25:39 +0000216 if (getMipsSubtarget().inMips16HardFloat())
Vasileios Kalintiris6611eb32015-03-14 09:02:23 +0000217 addPass(createMips16HardFloatPass(getMipsTargetMachine()));
Reed Kotlerfe94cc32013-04-10 16:58:04 +0000218}
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000219// Install an instruction selector pass using
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000220// the ISelDag to gen Mips code.
Bill Wendlingb12f16e2012-05-01 08:27:43 +0000221bool MipsPassConfig::addInstSelector() {
Eric Christophera08db01b2014-07-18 20:29:02 +0000222 addPass(createMipsModuleISelDag(getMipsTargetMachine()));
223 addPass(createMips16ISelDag(getMipsTargetMachine()));
224 addPass(createMipsSEISelDag(getMipsTargetMachine()));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000225 return false;
226}
227
Akira Hatanaka168d4e52013-11-27 23:38:42 +0000228void MipsPassConfig::addMachineSSAOptimization() {
229 addPass(createMipsOptimizePICCallPass(getMipsTargetMachine()));
230 TargetPassConfig::addMachineSSAOptimization();
231}
232
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000233void MipsPassConfig::addPreRegAlloc() {
234 if (getOptLevel() == CodeGenOpt::None)
Reed Kotler96b74022014-03-10 16:31:25 +0000235 addPass(createMipsOptimizePICCallPass(getMipsTargetMachine()));
Reed Kotler96b74022014-03-10 16:31:25 +0000236}
237
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000238TargetIRAnalysis MipsTargetMachine::getTargetIRAnalysis() {
239 return TargetIRAnalysis([this](Function &F) {
240 if (Subtarget->allowMixed16_32()) {
241 DEBUG(errs() << "No Target Transform Info Pass Added\n");
242 // FIXME: This is no longer necessary as the TTI returned is per-function.
243 return TargetTransformInfo(getDataLayout());
244 }
Chandler Carruth93dcdc42015-01-31 11:17:59 +0000245
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000246 DEBUG(errs() << "Target Transform Info Pass Added\n");
Chandler Carruthc956ab662015-02-01 14:22:17 +0000247 return TargetTransformInfo(BasicTTIImpl(this, F));
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000248 });
Reed Kotler1595f362013-04-09 19:46:01 +0000249}
250
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +0000251// Implemented by targets that want to run passes immediately before
252// machine code is emitted. return true if -print-machineinstrs should
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000253// print out the code after the passes.
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000254void MipsPassConfig::addPreEmitPass() {
Akira Hatanakaeb365222012-06-14 01:19:35 +0000255 MipsTargetMachine &TM = getMipsTargetMachine();
Matthias Braunb2f23882014-12-11 23:18:03 +0000256 addPass(createMipsDelaySlotFillerPass(TM));
257 addPass(createMipsLongBranchPass(TM));
Eric Christophera08db01b2014-07-18 20:29:02 +0000258 addPass(createMipsConstantIslandPass(TM));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000259}