Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 1 | //===-- AArch64BaseInfo.cpp - AArch64 Base encoding information------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file provides basic encoding and assembly information for AArch64. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | #include "AArch64BaseInfo.h" |
| 14 | #include "llvm/ADT/APFloat.h" |
| 15 | #include "llvm/ADT/SmallVector.h" |
| 16 | #include "llvm/ADT/StringExtras.h" |
| 17 | #include "llvm/Support/Regex.h" |
| 18 | |
| 19 | using namespace llvm; |
| 20 | |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 21 | StringRef AArch64NamedImmMapper::toString(uint32_t Value, |
| 22 | const FeatureBitset& FeatureBits, bool &Valid) const { |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 23 | for (unsigned i = 0; i < NumMappings; ++i) { |
Vladimir Sukharev | a98f689 | 2015-04-16 12:15:27 +0000 | [diff] [blame] | 24 | if (Mappings[i].isValueEqual(Value, FeatureBits)) { |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 25 | Valid = true; |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 26 | return Mappings[i].Name; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 27 | } |
| 28 | } |
| 29 | |
| 30 | Valid = false; |
| 31 | return StringRef(); |
| 32 | } |
| 33 | |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 34 | uint32_t AArch64NamedImmMapper::fromString(StringRef Name, |
| 35 | const FeatureBitset& FeatureBits, bool &Valid) const { |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 36 | std::string LowerCaseName = Name.lower(); |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 37 | for (unsigned i = 0; i < NumMappings; ++i) { |
Vladimir Sukharev | a98f689 | 2015-04-16 12:15:27 +0000 | [diff] [blame] | 38 | if (Mappings[i].isNameEqual(LowerCaseName, FeatureBits)) { |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 39 | Valid = true; |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 40 | return Mappings[i].Value; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 41 | } |
| 42 | } |
| 43 | |
| 44 | Valid = false; |
| 45 | return -1; |
| 46 | } |
| 47 | |
| 48 | bool AArch64NamedImmMapper::validImm(uint32_t Value) const { |
| 49 | return Value < TooBigImm; |
| 50 | } |
| 51 | |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 52 | const AArch64NamedImmMapper::Mapping AArch64AT::ATMapper::ATMappings[] = { |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 53 | {"s1e1r", S1E1R, {}}, |
| 54 | {"s1e2r", S1E2R, {}}, |
| 55 | {"s1e3r", S1E3R, {}}, |
| 56 | {"s1e1w", S1E1W, {}}, |
| 57 | {"s1e2w", S1E2W, {}}, |
| 58 | {"s1e3w", S1E3W, {}}, |
| 59 | {"s1e0r", S1E0R, {}}, |
| 60 | {"s1e0w", S1E0W, {}}, |
| 61 | {"s12e1r", S12E1R, {}}, |
| 62 | {"s12e1w", S12E1W, {}}, |
| 63 | {"s12e0r", S12E0R, {}}, |
| 64 | {"s12e0w", S12E0W, {}}, |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 65 | }; |
| 66 | |
| 67 | AArch64AT::ATMapper::ATMapper() |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 68 | : AArch64NamedImmMapper(ATMappings, 0) {} |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 69 | |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 70 | const AArch64NamedImmMapper::Mapping AArch64DB::DBarrierMapper::DBarrierMappings[] = { |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 71 | {"oshld", OSHLD, {}}, |
| 72 | {"oshst", OSHST, {}}, |
| 73 | {"osh", OSH, {}}, |
| 74 | {"nshld", NSHLD, {}}, |
| 75 | {"nshst", NSHST, {}}, |
| 76 | {"nsh", NSH, {}}, |
| 77 | {"ishld", ISHLD, {}}, |
| 78 | {"ishst", ISHST, {}}, |
| 79 | {"ish", ISH, {}}, |
| 80 | {"ld", LD, {}}, |
| 81 | {"st", ST, {}}, |
| 82 | {"sy", SY, {}} |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 83 | }; |
| 84 | |
| 85 | AArch64DB::DBarrierMapper::DBarrierMapper() |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 86 | : AArch64NamedImmMapper(DBarrierMappings, 16u) {} |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 87 | |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 88 | const AArch64NamedImmMapper::Mapping AArch64DC::DCMapper::DCMappings[] = { |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 89 | {"zva", ZVA, {}}, |
| 90 | {"ivac", IVAC, {}}, |
| 91 | {"isw", ISW, {}}, |
| 92 | {"cvac", CVAC, {}}, |
| 93 | {"csw", CSW, {}}, |
| 94 | {"cvau", CVAU, {}}, |
| 95 | {"civac", CIVAC, {}}, |
| 96 | {"cisw", CISW, {}} |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 97 | }; |
| 98 | |
| 99 | AArch64DC::DCMapper::DCMapper() |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 100 | : AArch64NamedImmMapper(DCMappings, 0) {} |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 101 | |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 102 | const AArch64NamedImmMapper::Mapping AArch64IC::ICMapper::ICMappings[] = { |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 103 | {"ialluis", IALLUIS, {}}, |
| 104 | {"iallu", IALLU, {}}, |
| 105 | {"ivau", IVAU, {}} |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 106 | }; |
| 107 | |
| 108 | AArch64IC::ICMapper::ICMapper() |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 109 | : AArch64NamedImmMapper(ICMappings, 0) {} |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 110 | |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 111 | const AArch64NamedImmMapper::Mapping AArch64ISB::ISBMapper::ISBMappings[] = { |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 112 | {"sy", SY, {}}, |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 113 | }; |
| 114 | |
| 115 | AArch64ISB::ISBMapper::ISBMapper() |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 116 | : AArch64NamedImmMapper(ISBMappings, 16) {} |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 117 | |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 118 | const AArch64NamedImmMapper::Mapping AArch64PRFM::PRFMMapper::PRFMMappings[] = { |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 119 | {"pldl1keep", PLDL1KEEP, {}}, |
| 120 | {"pldl1strm", PLDL1STRM, {}}, |
| 121 | {"pldl2keep", PLDL2KEEP, {}}, |
| 122 | {"pldl2strm", PLDL2STRM, {}}, |
| 123 | {"pldl3keep", PLDL3KEEP, {}}, |
| 124 | {"pldl3strm", PLDL3STRM, {}}, |
| 125 | {"plil1keep", PLIL1KEEP, {}}, |
| 126 | {"plil1strm", PLIL1STRM, {}}, |
| 127 | {"plil2keep", PLIL2KEEP, {}}, |
| 128 | {"plil2strm", PLIL2STRM, {}}, |
| 129 | {"plil3keep", PLIL3KEEP, {}}, |
| 130 | {"plil3strm", PLIL3STRM, {}}, |
| 131 | {"pstl1keep", PSTL1KEEP, {}}, |
| 132 | {"pstl1strm", PSTL1STRM, {}}, |
| 133 | {"pstl2keep", PSTL2KEEP, {}}, |
| 134 | {"pstl2strm", PSTL2STRM, {}}, |
| 135 | {"pstl3keep", PSTL3KEEP, {}}, |
| 136 | {"pstl3strm", PSTL3STRM, {}} |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 137 | }; |
| 138 | |
| 139 | AArch64PRFM::PRFMMapper::PRFMMapper() |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 140 | : AArch64NamedImmMapper(PRFMMappings, 32) {} |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 141 | |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 142 | const AArch64NamedImmMapper::Mapping AArch64PState::PStateMapper::PStateMappings[] = { |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 143 | {"spsel", SPSel, {}}, |
| 144 | {"daifset", DAIFSet, {}}, |
| 145 | {"daifclr", DAIFClr, {}}, |
Vladimir Sukharev | 251ce0c | 2015-04-16 15:20:51 +0000 | [diff] [blame] | 146 | |
| 147 | // v8.1a "Privileged Access Never" extension-specific PStates |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 148 | {"pan", PAN, {AArch64::HasV8_1aOps}}, |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 149 | }; |
| 150 | |
| 151 | AArch64PState::PStateMapper::PStateMapper() |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 152 | : AArch64NamedImmMapper(PStateMappings, 0) {} |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 153 | |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 154 | const AArch64NamedImmMapper::Mapping AArch64SysReg::MRSMapper::MRSMappings[] = { |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 155 | {"mdccsr_el0", MDCCSR_EL0, {}}, |
| 156 | {"dbgdtrrx_el0", DBGDTRRX_EL0, {}}, |
| 157 | {"mdrar_el1", MDRAR_EL1, {}}, |
| 158 | {"oslsr_el1", OSLSR_EL1, {}}, |
| 159 | {"dbgauthstatus_el1", DBGAUTHSTATUS_EL1, {}}, |
| 160 | {"pmceid0_el0", PMCEID0_EL0, {}}, |
| 161 | {"pmceid1_el0", PMCEID1_EL0, {}}, |
| 162 | {"midr_el1", MIDR_EL1, {}}, |
| 163 | {"ccsidr_el1", CCSIDR_EL1, {}}, |
| 164 | {"clidr_el1", CLIDR_EL1, {}}, |
| 165 | {"ctr_el0", CTR_EL0, {}}, |
| 166 | {"mpidr_el1", MPIDR_EL1, {}}, |
| 167 | {"revidr_el1", REVIDR_EL1, {}}, |
| 168 | {"aidr_el1", AIDR_EL1, {}}, |
| 169 | {"dczid_el0", DCZID_EL0, {}}, |
| 170 | {"id_pfr0_el1", ID_PFR0_EL1, {}}, |
| 171 | {"id_pfr1_el1", ID_PFR1_EL1, {}}, |
| 172 | {"id_dfr0_el1", ID_DFR0_EL1, {}}, |
| 173 | {"id_afr0_el1", ID_AFR0_EL1, {}}, |
| 174 | {"id_mmfr0_el1", ID_MMFR0_EL1, {}}, |
| 175 | {"id_mmfr1_el1", ID_MMFR1_EL1, {}}, |
| 176 | {"id_mmfr2_el1", ID_MMFR2_EL1, {}}, |
| 177 | {"id_mmfr3_el1", ID_MMFR3_EL1, {}}, |
Javed Absar | e1c7dc3 | 2015-06-08 15:01:11 +0000 | [diff] [blame] | 178 | {"id_mmfr4_el1", ID_MMFR4_EL1, {}}, |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 179 | {"id_isar0_el1", ID_ISAR0_EL1, {}}, |
| 180 | {"id_isar1_el1", ID_ISAR1_EL1, {}}, |
| 181 | {"id_isar2_el1", ID_ISAR2_EL1, {}}, |
| 182 | {"id_isar3_el1", ID_ISAR3_EL1, {}}, |
| 183 | {"id_isar4_el1", ID_ISAR4_EL1, {}}, |
| 184 | {"id_isar5_el1", ID_ISAR5_EL1, {}}, |
| 185 | {"id_aa64pfr0_el1", ID_A64PFR0_EL1, {}}, |
| 186 | {"id_aa64pfr1_el1", ID_A64PFR1_EL1, {}}, |
| 187 | {"id_aa64dfr0_el1", ID_A64DFR0_EL1, {}}, |
| 188 | {"id_aa64dfr1_el1", ID_A64DFR1_EL1, {}}, |
| 189 | {"id_aa64afr0_el1", ID_A64AFR0_EL1, {}}, |
| 190 | {"id_aa64afr1_el1", ID_A64AFR1_EL1, {}}, |
| 191 | {"id_aa64isar0_el1", ID_A64ISAR0_EL1, {}}, |
| 192 | {"id_aa64isar1_el1", ID_A64ISAR1_EL1, {}}, |
| 193 | {"id_aa64mmfr0_el1", ID_A64MMFR0_EL1, {}}, |
| 194 | {"id_aa64mmfr1_el1", ID_A64MMFR1_EL1, {}}, |
Oliver Stannard | 48b4374 | 2015-11-26 15:26:10 +0000 | [diff] [blame^] | 195 | {"id_aa64mmfr2_el1", ID_A64MMFR2_EL1, {AArch64::HasV8_2aOps}}, |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 196 | {"mvfr0_el1", MVFR0_EL1, {}}, |
| 197 | {"mvfr1_el1", MVFR1_EL1, {}}, |
| 198 | {"mvfr2_el1", MVFR2_EL1, {}}, |
| 199 | {"rvbar_el1", RVBAR_EL1, {}}, |
| 200 | {"rvbar_el2", RVBAR_EL2, {}}, |
| 201 | {"rvbar_el3", RVBAR_EL3, {}}, |
| 202 | {"isr_el1", ISR_EL1, {}}, |
| 203 | {"cntpct_el0", CNTPCT_EL0, {}}, |
| 204 | {"cntvct_el0", CNTVCT_EL0, {}}, |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 205 | |
| 206 | // Trace registers |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 207 | {"trcstatr", TRCSTATR, {}}, |
| 208 | {"trcidr8", TRCIDR8, {}}, |
| 209 | {"trcidr9", TRCIDR9, {}}, |
| 210 | {"trcidr10", TRCIDR10, {}}, |
| 211 | {"trcidr11", TRCIDR11, {}}, |
| 212 | {"trcidr12", TRCIDR12, {}}, |
| 213 | {"trcidr13", TRCIDR13, {}}, |
| 214 | {"trcidr0", TRCIDR0, {}}, |
| 215 | {"trcidr1", TRCIDR1, {}}, |
| 216 | {"trcidr2", TRCIDR2, {}}, |
| 217 | {"trcidr3", TRCIDR3, {}}, |
| 218 | {"trcidr4", TRCIDR4, {}}, |
| 219 | {"trcidr5", TRCIDR5, {}}, |
| 220 | {"trcidr6", TRCIDR6, {}}, |
| 221 | {"trcidr7", TRCIDR7, {}}, |
| 222 | {"trcoslsr", TRCOSLSR, {}}, |
| 223 | {"trcpdsr", TRCPDSR, {}}, |
| 224 | {"trcdevaff0", TRCDEVAFF0, {}}, |
| 225 | {"trcdevaff1", TRCDEVAFF1, {}}, |
| 226 | {"trclsr", TRCLSR, {}}, |
| 227 | {"trcauthstatus", TRCAUTHSTATUS, {}}, |
| 228 | {"trcdevarch", TRCDEVARCH, {}}, |
| 229 | {"trcdevid", TRCDEVID, {}}, |
| 230 | {"trcdevtype", TRCDEVTYPE, {}}, |
| 231 | {"trcpidr4", TRCPIDR4, {}}, |
| 232 | {"trcpidr5", TRCPIDR5, {}}, |
| 233 | {"trcpidr6", TRCPIDR6, {}}, |
| 234 | {"trcpidr7", TRCPIDR7, {}}, |
| 235 | {"trcpidr0", TRCPIDR0, {}}, |
| 236 | {"trcpidr1", TRCPIDR1, {}}, |
| 237 | {"trcpidr2", TRCPIDR2, {}}, |
| 238 | {"trcpidr3", TRCPIDR3, {}}, |
| 239 | {"trccidr0", TRCCIDR0, {}}, |
| 240 | {"trccidr1", TRCCIDR1, {}}, |
| 241 | {"trccidr2", TRCCIDR2, {}}, |
| 242 | {"trccidr3", TRCCIDR3, {}}, |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 243 | |
| 244 | // GICv3 registers |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 245 | {"icc_iar1_el1", ICC_IAR1_EL1, {}}, |
| 246 | {"icc_iar0_el1", ICC_IAR0_EL1, {}}, |
| 247 | {"icc_hppir1_el1", ICC_HPPIR1_EL1, {}}, |
| 248 | {"icc_hppir0_el1", ICC_HPPIR0_EL1, {}}, |
| 249 | {"icc_rpr_el1", ICC_RPR_EL1, {}}, |
| 250 | {"ich_vtr_el2", ICH_VTR_EL2, {}}, |
| 251 | {"ich_eisr_el2", ICH_EISR_EL2, {}}, |
| 252 | {"ich_elsr_el2", ICH_ELSR_EL2, {}}, |
Vladimir Sukharev | bad1d1d | 2015-04-20 16:54:37 +0000 | [diff] [blame] | 253 | |
| 254 | // v8.1a "Limited Ordering Regions" extension-specific system registers |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 255 | {"lorid_el1", LORID_EL1, {AArch64::HasV8_1aOps}}, |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 256 | }; |
| 257 | |
Vladimir Sukharev | 45523ff | 2015-03-27 17:11:29 +0000 | [diff] [blame] | 258 | AArch64SysReg::MRSMapper::MRSMapper() { |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 259 | InstMappings = &MRSMappings[0]; |
| 260 | NumInstMappings = llvm::array_lengthof(MRSMappings); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 261 | } |
| 262 | |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 263 | const AArch64NamedImmMapper::Mapping AArch64SysReg::MSRMapper::MSRMappings[] = { |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 264 | {"dbgdtrtx_el0", DBGDTRTX_EL0, {}}, |
| 265 | {"oslar_el1", OSLAR_EL1, {}}, |
| 266 | {"pmswinc_el0", PMSWINC_EL0, {}}, |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 267 | |
| 268 | // Trace registers |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 269 | {"trcoslar", TRCOSLAR, {}}, |
| 270 | {"trclar", TRCLAR, {}}, |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 271 | |
| 272 | // GICv3 registers |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 273 | {"icc_eoir1_el1", ICC_EOIR1_EL1, {}}, |
| 274 | {"icc_eoir0_el1", ICC_EOIR0_EL1, {}}, |
| 275 | {"icc_dir_el1", ICC_DIR_EL1, {}}, |
| 276 | {"icc_sgi1r_el1", ICC_SGI1R_EL1, {}}, |
| 277 | {"icc_asgi1r_el1", ICC_ASGI1R_EL1, {}}, |
| 278 | {"icc_sgi0r_el1", ICC_SGI0R_EL1, {}}, |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 279 | }; |
| 280 | |
Vladimir Sukharev | 45523ff | 2015-03-27 17:11:29 +0000 | [diff] [blame] | 281 | AArch64SysReg::MSRMapper::MSRMapper() { |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 282 | InstMappings = &MSRMappings[0]; |
| 283 | NumInstMappings = llvm::array_lengthof(MSRMappings); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 284 | } |
| 285 | |
| 286 | |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 287 | const AArch64NamedImmMapper::Mapping AArch64SysReg::SysRegMapper::SysRegMappings[] = { |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 288 | {"osdtrrx_el1", OSDTRRX_EL1, {}}, |
| 289 | {"osdtrtx_el1", OSDTRTX_EL1, {}}, |
| 290 | {"teecr32_el1", TEECR32_EL1, {}}, |
| 291 | {"mdccint_el1", MDCCINT_EL1, {}}, |
| 292 | {"mdscr_el1", MDSCR_EL1, {}}, |
| 293 | {"dbgdtr_el0", DBGDTR_EL0, {}}, |
| 294 | {"oseccr_el1", OSECCR_EL1, {}}, |
| 295 | {"dbgvcr32_el2", DBGVCR32_EL2, {}}, |
| 296 | {"dbgbvr0_el1", DBGBVR0_EL1, {}}, |
| 297 | {"dbgbvr1_el1", DBGBVR1_EL1, {}}, |
| 298 | {"dbgbvr2_el1", DBGBVR2_EL1, {}}, |
| 299 | {"dbgbvr3_el1", DBGBVR3_EL1, {}}, |
| 300 | {"dbgbvr4_el1", DBGBVR4_EL1, {}}, |
| 301 | {"dbgbvr5_el1", DBGBVR5_EL1, {}}, |
| 302 | {"dbgbvr6_el1", DBGBVR6_EL1, {}}, |
| 303 | {"dbgbvr7_el1", DBGBVR7_EL1, {}}, |
| 304 | {"dbgbvr8_el1", DBGBVR8_EL1, {}}, |
| 305 | {"dbgbvr9_el1", DBGBVR9_EL1, {}}, |
| 306 | {"dbgbvr10_el1", DBGBVR10_EL1, {}}, |
| 307 | {"dbgbvr11_el1", DBGBVR11_EL1, {}}, |
| 308 | {"dbgbvr12_el1", DBGBVR12_EL1, {}}, |
| 309 | {"dbgbvr13_el1", DBGBVR13_EL1, {}}, |
| 310 | {"dbgbvr14_el1", DBGBVR14_EL1, {}}, |
| 311 | {"dbgbvr15_el1", DBGBVR15_EL1, {}}, |
| 312 | {"dbgbcr0_el1", DBGBCR0_EL1, {}}, |
| 313 | {"dbgbcr1_el1", DBGBCR1_EL1, {}}, |
| 314 | {"dbgbcr2_el1", DBGBCR2_EL1, {}}, |
| 315 | {"dbgbcr3_el1", DBGBCR3_EL1, {}}, |
| 316 | {"dbgbcr4_el1", DBGBCR4_EL1, {}}, |
| 317 | {"dbgbcr5_el1", DBGBCR5_EL1, {}}, |
| 318 | {"dbgbcr6_el1", DBGBCR6_EL1, {}}, |
| 319 | {"dbgbcr7_el1", DBGBCR7_EL1, {}}, |
| 320 | {"dbgbcr8_el1", DBGBCR8_EL1, {}}, |
| 321 | {"dbgbcr9_el1", DBGBCR9_EL1, {}}, |
| 322 | {"dbgbcr10_el1", DBGBCR10_EL1, {}}, |
| 323 | {"dbgbcr11_el1", DBGBCR11_EL1, {}}, |
| 324 | {"dbgbcr12_el1", DBGBCR12_EL1, {}}, |
| 325 | {"dbgbcr13_el1", DBGBCR13_EL1, {}}, |
| 326 | {"dbgbcr14_el1", DBGBCR14_EL1, {}}, |
| 327 | {"dbgbcr15_el1", DBGBCR15_EL1, {}}, |
| 328 | {"dbgwvr0_el1", DBGWVR0_EL1, {}}, |
| 329 | {"dbgwvr1_el1", DBGWVR1_EL1, {}}, |
| 330 | {"dbgwvr2_el1", DBGWVR2_EL1, {}}, |
| 331 | {"dbgwvr3_el1", DBGWVR3_EL1, {}}, |
| 332 | {"dbgwvr4_el1", DBGWVR4_EL1, {}}, |
| 333 | {"dbgwvr5_el1", DBGWVR5_EL1, {}}, |
| 334 | {"dbgwvr6_el1", DBGWVR6_EL1, {}}, |
| 335 | {"dbgwvr7_el1", DBGWVR7_EL1, {}}, |
| 336 | {"dbgwvr8_el1", DBGWVR8_EL1, {}}, |
| 337 | {"dbgwvr9_el1", DBGWVR9_EL1, {}}, |
| 338 | {"dbgwvr10_el1", DBGWVR10_EL1, {}}, |
| 339 | {"dbgwvr11_el1", DBGWVR11_EL1, {}}, |
| 340 | {"dbgwvr12_el1", DBGWVR12_EL1, {}}, |
| 341 | {"dbgwvr13_el1", DBGWVR13_EL1, {}}, |
| 342 | {"dbgwvr14_el1", DBGWVR14_EL1, {}}, |
| 343 | {"dbgwvr15_el1", DBGWVR15_EL1, {}}, |
| 344 | {"dbgwcr0_el1", DBGWCR0_EL1, {}}, |
| 345 | {"dbgwcr1_el1", DBGWCR1_EL1, {}}, |
| 346 | {"dbgwcr2_el1", DBGWCR2_EL1, {}}, |
| 347 | {"dbgwcr3_el1", DBGWCR3_EL1, {}}, |
| 348 | {"dbgwcr4_el1", DBGWCR4_EL1, {}}, |
| 349 | {"dbgwcr5_el1", DBGWCR5_EL1, {}}, |
| 350 | {"dbgwcr6_el1", DBGWCR6_EL1, {}}, |
| 351 | {"dbgwcr7_el1", DBGWCR7_EL1, {}}, |
| 352 | {"dbgwcr8_el1", DBGWCR8_EL1, {}}, |
| 353 | {"dbgwcr9_el1", DBGWCR9_EL1, {}}, |
| 354 | {"dbgwcr10_el1", DBGWCR10_EL1, {}}, |
| 355 | {"dbgwcr11_el1", DBGWCR11_EL1, {}}, |
| 356 | {"dbgwcr12_el1", DBGWCR12_EL1, {}}, |
| 357 | {"dbgwcr13_el1", DBGWCR13_EL1, {}}, |
| 358 | {"dbgwcr14_el1", DBGWCR14_EL1, {}}, |
| 359 | {"dbgwcr15_el1", DBGWCR15_EL1, {}}, |
| 360 | {"teehbr32_el1", TEEHBR32_EL1, {}}, |
| 361 | {"osdlr_el1", OSDLR_EL1, {}}, |
| 362 | {"dbgprcr_el1", DBGPRCR_EL1, {}}, |
| 363 | {"dbgclaimset_el1", DBGCLAIMSET_EL1, {}}, |
| 364 | {"dbgclaimclr_el1", DBGCLAIMCLR_EL1, {}}, |
| 365 | {"csselr_el1", CSSELR_EL1, {}}, |
| 366 | {"vpidr_el2", VPIDR_EL2, {}}, |
| 367 | {"vmpidr_el2", VMPIDR_EL2, {}}, |
| 368 | {"sctlr_el1", SCTLR_EL1, {}}, |
| 369 | {"sctlr_el2", SCTLR_EL2, {}}, |
| 370 | {"sctlr_el3", SCTLR_EL3, {}}, |
| 371 | {"actlr_el1", ACTLR_EL1, {}}, |
| 372 | {"actlr_el2", ACTLR_EL2, {}}, |
| 373 | {"actlr_el3", ACTLR_EL3, {}}, |
| 374 | {"cpacr_el1", CPACR_EL1, {}}, |
| 375 | {"hcr_el2", HCR_EL2, {}}, |
| 376 | {"scr_el3", SCR_EL3, {}}, |
| 377 | {"mdcr_el2", MDCR_EL2, {}}, |
| 378 | {"sder32_el3", SDER32_EL3, {}}, |
| 379 | {"cptr_el2", CPTR_EL2, {}}, |
| 380 | {"cptr_el3", CPTR_EL3, {}}, |
| 381 | {"hstr_el2", HSTR_EL2, {}}, |
| 382 | {"hacr_el2", HACR_EL2, {}}, |
| 383 | {"mdcr_el3", MDCR_EL3, {}}, |
| 384 | {"ttbr0_el1", TTBR0_EL1, {}}, |
| 385 | {"ttbr0_el2", TTBR0_EL2, {}}, |
| 386 | {"ttbr0_el3", TTBR0_EL3, {}}, |
| 387 | {"ttbr1_el1", TTBR1_EL1, {}}, |
| 388 | {"tcr_el1", TCR_EL1, {}}, |
| 389 | {"tcr_el2", TCR_EL2, {}}, |
| 390 | {"tcr_el3", TCR_EL3, {}}, |
| 391 | {"vttbr_el2", VTTBR_EL2, {}}, |
| 392 | {"vtcr_el2", VTCR_EL2, {}}, |
| 393 | {"dacr32_el2", DACR32_EL2, {}}, |
| 394 | {"spsr_el1", SPSR_EL1, {}}, |
| 395 | {"spsr_el2", SPSR_EL2, {}}, |
| 396 | {"spsr_el3", SPSR_EL3, {}}, |
| 397 | {"elr_el1", ELR_EL1, {}}, |
| 398 | {"elr_el2", ELR_EL2, {}}, |
| 399 | {"elr_el3", ELR_EL3, {}}, |
| 400 | {"sp_el0", SP_EL0, {}}, |
| 401 | {"sp_el1", SP_EL1, {}}, |
| 402 | {"sp_el2", SP_EL2, {}}, |
| 403 | {"spsel", SPSel, {}}, |
| 404 | {"nzcv", NZCV, {}}, |
| 405 | {"daif", DAIF, {}}, |
| 406 | {"currentel", CurrentEL, {}}, |
| 407 | {"spsr_irq", SPSR_irq, {}}, |
| 408 | {"spsr_abt", SPSR_abt, {}}, |
| 409 | {"spsr_und", SPSR_und, {}}, |
| 410 | {"spsr_fiq", SPSR_fiq, {}}, |
| 411 | {"fpcr", FPCR, {}}, |
| 412 | {"fpsr", FPSR, {}}, |
| 413 | {"dspsr_el0", DSPSR_EL0, {}}, |
| 414 | {"dlr_el0", DLR_EL0, {}}, |
| 415 | {"ifsr32_el2", IFSR32_EL2, {}}, |
| 416 | {"afsr0_el1", AFSR0_EL1, {}}, |
| 417 | {"afsr0_el2", AFSR0_EL2, {}}, |
| 418 | {"afsr0_el3", AFSR0_EL3, {}}, |
| 419 | {"afsr1_el1", AFSR1_EL1, {}}, |
| 420 | {"afsr1_el2", AFSR1_EL2, {}}, |
| 421 | {"afsr1_el3", AFSR1_EL3, {}}, |
| 422 | {"esr_el1", ESR_EL1, {}}, |
| 423 | {"esr_el2", ESR_EL2, {}}, |
| 424 | {"esr_el3", ESR_EL3, {}}, |
| 425 | {"fpexc32_el2", FPEXC32_EL2, {}}, |
| 426 | {"far_el1", FAR_EL1, {}}, |
| 427 | {"far_el2", FAR_EL2, {}}, |
| 428 | {"far_el3", FAR_EL3, {}}, |
| 429 | {"hpfar_el2", HPFAR_EL2, {}}, |
| 430 | {"par_el1", PAR_EL1, {}}, |
| 431 | {"pmcr_el0", PMCR_EL0, {}}, |
| 432 | {"pmcntenset_el0", PMCNTENSET_EL0, {}}, |
| 433 | {"pmcntenclr_el0", PMCNTENCLR_EL0, {}}, |
| 434 | {"pmovsclr_el0", PMOVSCLR_EL0, {}}, |
| 435 | {"pmselr_el0", PMSELR_EL0, {}}, |
| 436 | {"pmccntr_el0", PMCCNTR_EL0, {}}, |
| 437 | {"pmxevtyper_el0", PMXEVTYPER_EL0, {}}, |
| 438 | {"pmxevcntr_el0", PMXEVCNTR_EL0, {}}, |
| 439 | {"pmuserenr_el0", PMUSERENR_EL0, {}}, |
| 440 | {"pmintenset_el1", PMINTENSET_EL1, {}}, |
| 441 | {"pmintenclr_el1", PMINTENCLR_EL1, {}}, |
| 442 | {"pmovsset_el0", PMOVSSET_EL0, {}}, |
| 443 | {"mair_el1", MAIR_EL1, {}}, |
| 444 | {"mair_el2", MAIR_EL2, {}}, |
| 445 | {"mair_el3", MAIR_EL3, {}}, |
| 446 | {"amair_el1", AMAIR_EL1, {}}, |
| 447 | {"amair_el2", AMAIR_EL2, {}}, |
| 448 | {"amair_el3", AMAIR_EL3, {}}, |
| 449 | {"vbar_el1", VBAR_EL1, {}}, |
| 450 | {"vbar_el2", VBAR_EL2, {}}, |
| 451 | {"vbar_el3", VBAR_EL3, {}}, |
| 452 | {"rmr_el1", RMR_EL1, {}}, |
| 453 | {"rmr_el2", RMR_EL2, {}}, |
| 454 | {"rmr_el3", RMR_EL3, {}}, |
| 455 | {"contextidr_el1", CONTEXTIDR_EL1, {}}, |
| 456 | {"tpidr_el0", TPIDR_EL0, {}}, |
| 457 | {"tpidr_el2", TPIDR_EL2, {}}, |
| 458 | {"tpidr_el3", TPIDR_EL3, {}}, |
| 459 | {"tpidrro_el0", TPIDRRO_EL0, {}}, |
| 460 | {"tpidr_el1", TPIDR_EL1, {}}, |
| 461 | {"cntfrq_el0", CNTFRQ_EL0, {}}, |
| 462 | {"cntvoff_el2", CNTVOFF_EL2, {}}, |
| 463 | {"cntkctl_el1", CNTKCTL_EL1, {}}, |
| 464 | {"cnthctl_el2", CNTHCTL_EL2, {}}, |
| 465 | {"cntp_tval_el0", CNTP_TVAL_EL0, {}}, |
| 466 | {"cnthp_tval_el2", CNTHP_TVAL_EL2, {}}, |
| 467 | {"cntps_tval_el1", CNTPS_TVAL_EL1, {}}, |
| 468 | {"cntp_ctl_el0", CNTP_CTL_EL0, {}}, |
| 469 | {"cnthp_ctl_el2", CNTHP_CTL_EL2, {}}, |
| 470 | {"cntps_ctl_el1", CNTPS_CTL_EL1, {}}, |
| 471 | {"cntp_cval_el0", CNTP_CVAL_EL0, {}}, |
| 472 | {"cnthp_cval_el2", CNTHP_CVAL_EL2, {}}, |
| 473 | {"cntps_cval_el1", CNTPS_CVAL_EL1, {}}, |
| 474 | {"cntv_tval_el0", CNTV_TVAL_EL0, {}}, |
| 475 | {"cntv_ctl_el0", CNTV_CTL_EL0, {}}, |
| 476 | {"cntv_cval_el0", CNTV_CVAL_EL0, {}}, |
| 477 | {"pmevcntr0_el0", PMEVCNTR0_EL0, {}}, |
| 478 | {"pmevcntr1_el0", PMEVCNTR1_EL0, {}}, |
| 479 | {"pmevcntr2_el0", PMEVCNTR2_EL0, {}}, |
| 480 | {"pmevcntr3_el0", PMEVCNTR3_EL0, {}}, |
| 481 | {"pmevcntr4_el0", PMEVCNTR4_EL0, {}}, |
| 482 | {"pmevcntr5_el0", PMEVCNTR5_EL0, {}}, |
| 483 | {"pmevcntr6_el0", PMEVCNTR6_EL0, {}}, |
| 484 | {"pmevcntr7_el0", PMEVCNTR7_EL0, {}}, |
| 485 | {"pmevcntr8_el0", PMEVCNTR8_EL0, {}}, |
| 486 | {"pmevcntr9_el0", PMEVCNTR9_EL0, {}}, |
| 487 | {"pmevcntr10_el0", PMEVCNTR10_EL0, {}}, |
| 488 | {"pmevcntr11_el0", PMEVCNTR11_EL0, {}}, |
| 489 | {"pmevcntr12_el0", PMEVCNTR12_EL0, {}}, |
| 490 | {"pmevcntr13_el0", PMEVCNTR13_EL0, {}}, |
| 491 | {"pmevcntr14_el0", PMEVCNTR14_EL0, {}}, |
| 492 | {"pmevcntr15_el0", PMEVCNTR15_EL0, {}}, |
| 493 | {"pmevcntr16_el0", PMEVCNTR16_EL0, {}}, |
| 494 | {"pmevcntr17_el0", PMEVCNTR17_EL0, {}}, |
| 495 | {"pmevcntr18_el0", PMEVCNTR18_EL0, {}}, |
| 496 | {"pmevcntr19_el0", PMEVCNTR19_EL0, {}}, |
| 497 | {"pmevcntr20_el0", PMEVCNTR20_EL0, {}}, |
| 498 | {"pmevcntr21_el0", PMEVCNTR21_EL0, {}}, |
| 499 | {"pmevcntr22_el0", PMEVCNTR22_EL0, {}}, |
| 500 | {"pmevcntr23_el0", PMEVCNTR23_EL0, {}}, |
| 501 | {"pmevcntr24_el0", PMEVCNTR24_EL0, {}}, |
| 502 | {"pmevcntr25_el0", PMEVCNTR25_EL0, {}}, |
| 503 | {"pmevcntr26_el0", PMEVCNTR26_EL0, {}}, |
| 504 | {"pmevcntr27_el0", PMEVCNTR27_EL0, {}}, |
| 505 | {"pmevcntr28_el0", PMEVCNTR28_EL0, {}}, |
| 506 | {"pmevcntr29_el0", PMEVCNTR29_EL0, {}}, |
| 507 | {"pmevcntr30_el0", PMEVCNTR30_EL0, {}}, |
| 508 | {"pmccfiltr_el0", PMCCFILTR_EL0, {}}, |
| 509 | {"pmevtyper0_el0", PMEVTYPER0_EL0, {}}, |
| 510 | {"pmevtyper1_el0", PMEVTYPER1_EL0, {}}, |
| 511 | {"pmevtyper2_el0", PMEVTYPER2_EL0, {}}, |
| 512 | {"pmevtyper3_el0", PMEVTYPER3_EL0, {}}, |
| 513 | {"pmevtyper4_el0", PMEVTYPER4_EL0, {}}, |
| 514 | {"pmevtyper5_el0", PMEVTYPER5_EL0, {}}, |
| 515 | {"pmevtyper6_el0", PMEVTYPER6_EL0, {}}, |
| 516 | {"pmevtyper7_el0", PMEVTYPER7_EL0, {}}, |
| 517 | {"pmevtyper8_el0", PMEVTYPER8_EL0, {}}, |
| 518 | {"pmevtyper9_el0", PMEVTYPER9_EL0, {}}, |
| 519 | {"pmevtyper10_el0", PMEVTYPER10_EL0, {}}, |
| 520 | {"pmevtyper11_el0", PMEVTYPER11_EL0, {}}, |
| 521 | {"pmevtyper12_el0", PMEVTYPER12_EL0, {}}, |
| 522 | {"pmevtyper13_el0", PMEVTYPER13_EL0, {}}, |
| 523 | {"pmevtyper14_el0", PMEVTYPER14_EL0, {}}, |
| 524 | {"pmevtyper15_el0", PMEVTYPER15_EL0, {}}, |
| 525 | {"pmevtyper16_el0", PMEVTYPER16_EL0, {}}, |
| 526 | {"pmevtyper17_el0", PMEVTYPER17_EL0, {}}, |
| 527 | {"pmevtyper18_el0", PMEVTYPER18_EL0, {}}, |
| 528 | {"pmevtyper19_el0", PMEVTYPER19_EL0, {}}, |
| 529 | {"pmevtyper20_el0", PMEVTYPER20_EL0, {}}, |
| 530 | {"pmevtyper21_el0", PMEVTYPER21_EL0, {}}, |
| 531 | {"pmevtyper22_el0", PMEVTYPER22_EL0, {}}, |
| 532 | {"pmevtyper23_el0", PMEVTYPER23_EL0, {}}, |
| 533 | {"pmevtyper24_el0", PMEVTYPER24_EL0, {}}, |
| 534 | {"pmevtyper25_el0", PMEVTYPER25_EL0, {}}, |
| 535 | {"pmevtyper26_el0", PMEVTYPER26_EL0, {}}, |
| 536 | {"pmevtyper27_el0", PMEVTYPER27_EL0, {}}, |
| 537 | {"pmevtyper28_el0", PMEVTYPER28_EL0, {}}, |
| 538 | {"pmevtyper29_el0", PMEVTYPER29_EL0, {}}, |
| 539 | {"pmevtyper30_el0", PMEVTYPER30_EL0, {}}, |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 540 | |
| 541 | // Trace registers |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 542 | {"trcprgctlr", TRCPRGCTLR, {}}, |
| 543 | {"trcprocselr", TRCPROCSELR, {}}, |
| 544 | {"trcconfigr", TRCCONFIGR, {}}, |
| 545 | {"trcauxctlr", TRCAUXCTLR, {}}, |
| 546 | {"trceventctl0r", TRCEVENTCTL0R, {}}, |
| 547 | {"trceventctl1r", TRCEVENTCTL1R, {}}, |
| 548 | {"trcstallctlr", TRCSTALLCTLR, {}}, |
| 549 | {"trctsctlr", TRCTSCTLR, {}}, |
| 550 | {"trcsyncpr", TRCSYNCPR, {}}, |
| 551 | {"trcccctlr", TRCCCCTLR, {}}, |
| 552 | {"trcbbctlr", TRCBBCTLR, {}}, |
| 553 | {"trctraceidr", TRCTRACEIDR, {}}, |
| 554 | {"trcqctlr", TRCQCTLR, {}}, |
| 555 | {"trcvictlr", TRCVICTLR, {}}, |
| 556 | {"trcviiectlr", TRCVIIECTLR, {}}, |
| 557 | {"trcvissctlr", TRCVISSCTLR, {}}, |
| 558 | {"trcvipcssctlr", TRCVIPCSSCTLR, {}}, |
| 559 | {"trcvdctlr", TRCVDCTLR, {}}, |
| 560 | {"trcvdsacctlr", TRCVDSACCTLR, {}}, |
| 561 | {"trcvdarcctlr", TRCVDARCCTLR, {}}, |
| 562 | {"trcseqevr0", TRCSEQEVR0, {}}, |
| 563 | {"trcseqevr1", TRCSEQEVR1, {}}, |
| 564 | {"trcseqevr2", TRCSEQEVR2, {}}, |
| 565 | {"trcseqrstevr", TRCSEQRSTEVR, {}}, |
| 566 | {"trcseqstr", TRCSEQSTR, {}}, |
| 567 | {"trcextinselr", TRCEXTINSELR, {}}, |
| 568 | {"trccntrldvr0", TRCCNTRLDVR0, {}}, |
| 569 | {"trccntrldvr1", TRCCNTRLDVR1, {}}, |
| 570 | {"trccntrldvr2", TRCCNTRLDVR2, {}}, |
| 571 | {"trccntrldvr3", TRCCNTRLDVR3, {}}, |
| 572 | {"trccntctlr0", TRCCNTCTLR0, {}}, |
| 573 | {"trccntctlr1", TRCCNTCTLR1, {}}, |
| 574 | {"trccntctlr2", TRCCNTCTLR2, {}}, |
| 575 | {"trccntctlr3", TRCCNTCTLR3, {}}, |
| 576 | {"trccntvr0", TRCCNTVR0, {}}, |
| 577 | {"trccntvr1", TRCCNTVR1, {}}, |
| 578 | {"trccntvr2", TRCCNTVR2, {}}, |
| 579 | {"trccntvr3", TRCCNTVR3, {}}, |
| 580 | {"trcimspec0", TRCIMSPEC0, {}}, |
| 581 | {"trcimspec1", TRCIMSPEC1, {}}, |
| 582 | {"trcimspec2", TRCIMSPEC2, {}}, |
| 583 | {"trcimspec3", TRCIMSPEC3, {}}, |
| 584 | {"trcimspec4", TRCIMSPEC4, {}}, |
| 585 | {"trcimspec5", TRCIMSPEC5, {}}, |
| 586 | {"trcimspec6", TRCIMSPEC6, {}}, |
| 587 | {"trcimspec7", TRCIMSPEC7, {}}, |
| 588 | {"trcrsctlr2", TRCRSCTLR2, {}}, |
| 589 | {"trcrsctlr3", TRCRSCTLR3, {}}, |
| 590 | {"trcrsctlr4", TRCRSCTLR4, {}}, |
| 591 | {"trcrsctlr5", TRCRSCTLR5, {}}, |
| 592 | {"trcrsctlr6", TRCRSCTLR6, {}}, |
| 593 | {"trcrsctlr7", TRCRSCTLR7, {}}, |
| 594 | {"trcrsctlr8", TRCRSCTLR8, {}}, |
| 595 | {"trcrsctlr9", TRCRSCTLR9, {}}, |
| 596 | {"trcrsctlr10", TRCRSCTLR10, {}}, |
| 597 | {"trcrsctlr11", TRCRSCTLR11, {}}, |
| 598 | {"trcrsctlr12", TRCRSCTLR12, {}}, |
| 599 | {"trcrsctlr13", TRCRSCTLR13, {}}, |
| 600 | {"trcrsctlr14", TRCRSCTLR14, {}}, |
| 601 | {"trcrsctlr15", TRCRSCTLR15, {}}, |
| 602 | {"trcrsctlr16", TRCRSCTLR16, {}}, |
| 603 | {"trcrsctlr17", TRCRSCTLR17, {}}, |
| 604 | {"trcrsctlr18", TRCRSCTLR18, {}}, |
| 605 | {"trcrsctlr19", TRCRSCTLR19, {}}, |
| 606 | {"trcrsctlr20", TRCRSCTLR20, {}}, |
| 607 | {"trcrsctlr21", TRCRSCTLR21, {}}, |
| 608 | {"trcrsctlr22", TRCRSCTLR22, {}}, |
| 609 | {"trcrsctlr23", TRCRSCTLR23, {}}, |
| 610 | {"trcrsctlr24", TRCRSCTLR24, {}}, |
| 611 | {"trcrsctlr25", TRCRSCTLR25, {}}, |
| 612 | {"trcrsctlr26", TRCRSCTLR26, {}}, |
| 613 | {"trcrsctlr27", TRCRSCTLR27, {}}, |
| 614 | {"trcrsctlr28", TRCRSCTLR28, {}}, |
| 615 | {"trcrsctlr29", TRCRSCTLR29, {}}, |
| 616 | {"trcrsctlr30", TRCRSCTLR30, {}}, |
| 617 | {"trcrsctlr31", TRCRSCTLR31, {}}, |
| 618 | {"trcssccr0", TRCSSCCR0, {}}, |
| 619 | {"trcssccr1", TRCSSCCR1, {}}, |
| 620 | {"trcssccr2", TRCSSCCR2, {}}, |
| 621 | {"trcssccr3", TRCSSCCR3, {}}, |
| 622 | {"trcssccr4", TRCSSCCR4, {}}, |
| 623 | {"trcssccr5", TRCSSCCR5, {}}, |
| 624 | {"trcssccr6", TRCSSCCR6, {}}, |
| 625 | {"trcssccr7", TRCSSCCR7, {}}, |
| 626 | {"trcsscsr0", TRCSSCSR0, {}}, |
| 627 | {"trcsscsr1", TRCSSCSR1, {}}, |
| 628 | {"trcsscsr2", TRCSSCSR2, {}}, |
| 629 | {"trcsscsr3", TRCSSCSR3, {}}, |
| 630 | {"trcsscsr4", TRCSSCSR4, {}}, |
| 631 | {"trcsscsr5", TRCSSCSR5, {}}, |
| 632 | {"trcsscsr6", TRCSSCSR6, {}}, |
| 633 | {"trcsscsr7", TRCSSCSR7, {}}, |
| 634 | {"trcsspcicr0", TRCSSPCICR0, {}}, |
| 635 | {"trcsspcicr1", TRCSSPCICR1, {}}, |
| 636 | {"trcsspcicr2", TRCSSPCICR2, {}}, |
| 637 | {"trcsspcicr3", TRCSSPCICR3, {}}, |
| 638 | {"trcsspcicr4", TRCSSPCICR4, {}}, |
| 639 | {"trcsspcicr5", TRCSSPCICR5, {}}, |
| 640 | {"trcsspcicr6", TRCSSPCICR6, {}}, |
| 641 | {"trcsspcicr7", TRCSSPCICR7, {}}, |
| 642 | {"trcpdcr", TRCPDCR, {}}, |
| 643 | {"trcacvr0", TRCACVR0, {}}, |
| 644 | {"trcacvr1", TRCACVR1, {}}, |
| 645 | {"trcacvr2", TRCACVR2, {}}, |
| 646 | {"trcacvr3", TRCACVR3, {}}, |
| 647 | {"trcacvr4", TRCACVR4, {}}, |
| 648 | {"trcacvr5", TRCACVR5, {}}, |
| 649 | {"trcacvr6", TRCACVR6, {}}, |
| 650 | {"trcacvr7", TRCACVR7, {}}, |
| 651 | {"trcacvr8", TRCACVR8, {}}, |
| 652 | {"trcacvr9", TRCACVR9, {}}, |
| 653 | {"trcacvr10", TRCACVR10, {}}, |
| 654 | {"trcacvr11", TRCACVR11, {}}, |
| 655 | {"trcacvr12", TRCACVR12, {}}, |
| 656 | {"trcacvr13", TRCACVR13, {}}, |
| 657 | {"trcacvr14", TRCACVR14, {}}, |
| 658 | {"trcacvr15", TRCACVR15, {}}, |
| 659 | {"trcacatr0", TRCACATR0, {}}, |
| 660 | {"trcacatr1", TRCACATR1, {}}, |
| 661 | {"trcacatr2", TRCACATR2, {}}, |
| 662 | {"trcacatr3", TRCACATR3, {}}, |
| 663 | {"trcacatr4", TRCACATR4, {}}, |
| 664 | {"trcacatr5", TRCACATR5, {}}, |
| 665 | {"trcacatr6", TRCACATR6, {}}, |
| 666 | {"trcacatr7", TRCACATR7, {}}, |
| 667 | {"trcacatr8", TRCACATR8, {}}, |
| 668 | {"trcacatr9", TRCACATR9, {}}, |
| 669 | {"trcacatr10", TRCACATR10, {}}, |
| 670 | {"trcacatr11", TRCACATR11, {}}, |
| 671 | {"trcacatr12", TRCACATR12, {}}, |
| 672 | {"trcacatr13", TRCACATR13, {}}, |
| 673 | {"trcacatr14", TRCACATR14, {}}, |
| 674 | {"trcacatr15", TRCACATR15, {}}, |
| 675 | {"trcdvcvr0", TRCDVCVR0, {}}, |
| 676 | {"trcdvcvr1", TRCDVCVR1, {}}, |
| 677 | {"trcdvcvr2", TRCDVCVR2, {}}, |
| 678 | {"trcdvcvr3", TRCDVCVR3, {}}, |
| 679 | {"trcdvcvr4", TRCDVCVR4, {}}, |
| 680 | {"trcdvcvr5", TRCDVCVR5, {}}, |
| 681 | {"trcdvcvr6", TRCDVCVR6, {}}, |
| 682 | {"trcdvcvr7", TRCDVCVR7, {}}, |
| 683 | {"trcdvcmr0", TRCDVCMR0, {}}, |
| 684 | {"trcdvcmr1", TRCDVCMR1, {}}, |
| 685 | {"trcdvcmr2", TRCDVCMR2, {}}, |
| 686 | {"trcdvcmr3", TRCDVCMR3, {}}, |
| 687 | {"trcdvcmr4", TRCDVCMR4, {}}, |
| 688 | {"trcdvcmr5", TRCDVCMR5, {}}, |
| 689 | {"trcdvcmr6", TRCDVCMR6, {}}, |
| 690 | {"trcdvcmr7", TRCDVCMR7, {}}, |
| 691 | {"trccidcvr0", TRCCIDCVR0, {}}, |
| 692 | {"trccidcvr1", TRCCIDCVR1, {}}, |
| 693 | {"trccidcvr2", TRCCIDCVR2, {}}, |
| 694 | {"trccidcvr3", TRCCIDCVR3, {}}, |
| 695 | {"trccidcvr4", TRCCIDCVR4, {}}, |
| 696 | {"trccidcvr5", TRCCIDCVR5, {}}, |
| 697 | {"trccidcvr6", TRCCIDCVR6, {}}, |
| 698 | {"trccidcvr7", TRCCIDCVR7, {}}, |
| 699 | {"trcvmidcvr0", TRCVMIDCVR0, {}}, |
| 700 | {"trcvmidcvr1", TRCVMIDCVR1, {}}, |
| 701 | {"trcvmidcvr2", TRCVMIDCVR2, {}}, |
| 702 | {"trcvmidcvr3", TRCVMIDCVR3, {}}, |
| 703 | {"trcvmidcvr4", TRCVMIDCVR4, {}}, |
| 704 | {"trcvmidcvr5", TRCVMIDCVR5, {}}, |
| 705 | {"trcvmidcvr6", TRCVMIDCVR6, {}}, |
| 706 | {"trcvmidcvr7", TRCVMIDCVR7, {}}, |
| 707 | {"trccidcctlr0", TRCCIDCCTLR0, {}}, |
| 708 | {"trccidcctlr1", TRCCIDCCTLR1, {}}, |
| 709 | {"trcvmidcctlr0", TRCVMIDCCTLR0, {}}, |
| 710 | {"trcvmidcctlr1", TRCVMIDCCTLR1, {}}, |
| 711 | {"trcitctrl", TRCITCTRL, {}}, |
| 712 | {"trcclaimset", TRCCLAIMSET, {}}, |
| 713 | {"trcclaimclr", TRCCLAIMCLR, {}}, |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 714 | |
| 715 | // GICv3 registers |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 716 | {"icc_bpr1_el1", ICC_BPR1_EL1, {}}, |
| 717 | {"icc_bpr0_el1", ICC_BPR0_EL1, {}}, |
| 718 | {"icc_pmr_el1", ICC_PMR_EL1, {}}, |
| 719 | {"icc_ctlr_el1", ICC_CTLR_EL1, {}}, |
| 720 | {"icc_ctlr_el3", ICC_CTLR_EL3, {}}, |
| 721 | {"icc_sre_el1", ICC_SRE_EL1, {}}, |
| 722 | {"icc_sre_el2", ICC_SRE_EL2, {}}, |
| 723 | {"icc_sre_el3", ICC_SRE_EL3, {}}, |
| 724 | {"icc_igrpen0_el1", ICC_IGRPEN0_EL1, {}}, |
| 725 | {"icc_igrpen1_el1", ICC_IGRPEN1_EL1, {}}, |
| 726 | {"icc_igrpen1_el3", ICC_IGRPEN1_EL3, {}}, |
| 727 | {"icc_seien_el1", ICC_SEIEN_EL1, {}}, |
| 728 | {"icc_ap0r0_el1", ICC_AP0R0_EL1, {}}, |
| 729 | {"icc_ap0r1_el1", ICC_AP0R1_EL1, {}}, |
| 730 | {"icc_ap0r2_el1", ICC_AP0R2_EL1, {}}, |
| 731 | {"icc_ap0r3_el1", ICC_AP0R3_EL1, {}}, |
| 732 | {"icc_ap1r0_el1", ICC_AP1R0_EL1, {}}, |
| 733 | {"icc_ap1r1_el1", ICC_AP1R1_EL1, {}}, |
| 734 | {"icc_ap1r2_el1", ICC_AP1R2_EL1, {}}, |
| 735 | {"icc_ap1r3_el1", ICC_AP1R3_EL1, {}}, |
| 736 | {"ich_ap0r0_el2", ICH_AP0R0_EL2, {}}, |
| 737 | {"ich_ap0r1_el2", ICH_AP0R1_EL2, {}}, |
| 738 | {"ich_ap0r2_el2", ICH_AP0R2_EL2, {}}, |
| 739 | {"ich_ap0r3_el2", ICH_AP0R3_EL2, {}}, |
| 740 | {"ich_ap1r0_el2", ICH_AP1R0_EL2, {}}, |
| 741 | {"ich_ap1r1_el2", ICH_AP1R1_EL2, {}}, |
| 742 | {"ich_ap1r2_el2", ICH_AP1R2_EL2, {}}, |
| 743 | {"ich_ap1r3_el2", ICH_AP1R3_EL2, {}}, |
| 744 | {"ich_hcr_el2", ICH_HCR_EL2, {}}, |
| 745 | {"ich_misr_el2", ICH_MISR_EL2, {}}, |
| 746 | {"ich_vmcr_el2", ICH_VMCR_EL2, {}}, |
| 747 | {"ich_vseir_el2", ICH_VSEIR_EL2, {}}, |
| 748 | {"ich_lr0_el2", ICH_LR0_EL2, {}}, |
| 749 | {"ich_lr1_el2", ICH_LR1_EL2, {}}, |
| 750 | {"ich_lr2_el2", ICH_LR2_EL2, {}}, |
| 751 | {"ich_lr3_el2", ICH_LR3_EL2, {}}, |
| 752 | {"ich_lr4_el2", ICH_LR4_EL2, {}}, |
| 753 | {"ich_lr5_el2", ICH_LR5_EL2, {}}, |
| 754 | {"ich_lr6_el2", ICH_LR6_EL2, {}}, |
| 755 | {"ich_lr7_el2", ICH_LR7_EL2, {}}, |
| 756 | {"ich_lr8_el2", ICH_LR8_EL2, {}}, |
| 757 | {"ich_lr9_el2", ICH_LR9_EL2, {}}, |
| 758 | {"ich_lr10_el2", ICH_LR10_EL2, {}}, |
| 759 | {"ich_lr11_el2", ICH_LR11_EL2, {}}, |
| 760 | {"ich_lr12_el2", ICH_LR12_EL2, {}}, |
| 761 | {"ich_lr13_el2", ICH_LR13_EL2, {}}, |
| 762 | {"ich_lr14_el2", ICH_LR14_EL2, {}}, |
| 763 | {"ich_lr15_el2", ICH_LR15_EL2, {}}, |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 764 | |
Vladimir Sukharev | a11db3e | 2015-04-16 15:01:20 +0000 | [diff] [blame] | 765 | // Cyclone registers |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 766 | {"cpm_ioacc_ctl_el3", CPM_IOACC_CTL_EL3, {AArch64::ProcCyclone}}, |
Vladimir Sukharev | 251ce0c | 2015-04-16 15:20:51 +0000 | [diff] [blame] | 767 | |
| 768 | // v8.1a "Privileged Access Never" extension-specific system registers |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 769 | {"pan", PAN, {AArch64::HasV8_1aOps}}, |
Vladimir Sukharev | d49cb8f | 2015-04-16 15:30:43 +0000 | [diff] [blame] | 770 | |
| 771 | // v8.1a "Limited Ordering Regions" extension-specific system registers |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 772 | {"lorsa_el1", LORSA_EL1, {AArch64::HasV8_1aOps}}, |
| 773 | {"lorea_el1", LOREA_EL1, {AArch64::HasV8_1aOps}}, |
| 774 | {"lorn_el1", LORN_EL1, {AArch64::HasV8_1aOps}}, |
| 775 | {"lorc_el1", LORC_EL1, {AArch64::HasV8_1aOps}}, |
Vladimir Sukharev | 6334cf3 | 2015-04-16 15:38:58 +0000 | [diff] [blame] | 776 | |
| 777 | // v8.1a "Virtualization host extensions" system registers |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 778 | {"ttbr1_el2", TTBR1_EL2, {AArch64::HasV8_1aOps}}, |
| 779 | {"contextidr_el2", CONTEXTIDR_EL2, {AArch64::HasV8_1aOps}}, |
| 780 | {"cnthv_tval_el2", CNTHV_TVAL_EL2, {AArch64::HasV8_1aOps}}, |
| 781 | {"cnthv_cval_el2", CNTHV_CVAL_EL2, {AArch64::HasV8_1aOps}}, |
| 782 | {"cnthv_ctl_el2", CNTHV_CTL_EL2, {AArch64::HasV8_1aOps}}, |
| 783 | {"sctlr_el12", SCTLR_EL12, {AArch64::HasV8_1aOps}}, |
| 784 | {"cpacr_el12", CPACR_EL12, {AArch64::HasV8_1aOps}}, |
| 785 | {"ttbr0_el12", TTBR0_EL12, {AArch64::HasV8_1aOps}}, |
| 786 | {"ttbr1_el12", TTBR1_EL12, {AArch64::HasV8_1aOps}}, |
| 787 | {"tcr_el12", TCR_EL12, {AArch64::HasV8_1aOps}}, |
| 788 | {"afsr0_el12", AFSR0_EL12, {AArch64::HasV8_1aOps}}, |
| 789 | {"afsr1_el12", AFSR1_EL12, {AArch64::HasV8_1aOps}}, |
| 790 | {"esr_el12", ESR_EL12, {AArch64::HasV8_1aOps}}, |
| 791 | {"far_el12", FAR_EL12, {AArch64::HasV8_1aOps}}, |
| 792 | {"mair_el12", MAIR_EL12, {AArch64::HasV8_1aOps}}, |
| 793 | {"amair_el12", AMAIR_EL12, {AArch64::HasV8_1aOps}}, |
| 794 | {"vbar_el12", VBAR_EL12, {AArch64::HasV8_1aOps}}, |
| 795 | {"contextidr_el12", CONTEXTIDR_EL12, {AArch64::HasV8_1aOps}}, |
| 796 | {"cntkctl_el12", CNTKCTL_EL12, {AArch64::HasV8_1aOps}}, |
| 797 | {"cntp_tval_el02", CNTP_TVAL_EL02, {AArch64::HasV8_1aOps}}, |
| 798 | {"cntp_ctl_el02", CNTP_CTL_EL02, {AArch64::HasV8_1aOps}}, |
| 799 | {"cntp_cval_el02", CNTP_CVAL_EL02, {AArch64::HasV8_1aOps}}, |
| 800 | {"cntv_tval_el02", CNTV_TVAL_EL02, {AArch64::HasV8_1aOps}}, |
| 801 | {"cntv_ctl_el02", CNTV_CTL_EL02, {AArch64::HasV8_1aOps}}, |
| 802 | {"cntv_cval_el02", CNTV_CVAL_EL02, {AArch64::HasV8_1aOps}}, |
| 803 | {"spsr_el12", SPSR_EL12, {AArch64::HasV8_1aOps}}, |
| 804 | {"elr_el12", ELR_EL12, {AArch64::HasV8_1aOps}}, |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 805 | }; |
| 806 | |
| 807 | uint32_t |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 808 | AArch64SysReg::SysRegMapper::fromString(StringRef Name, |
| 809 | const FeatureBitset& FeatureBits, bool &Valid) const { |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 810 | std::string NameLower = Name.lower(); |
| 811 | |
| 812 | // First search the registers shared by all |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 813 | for (unsigned i = 0; i < array_lengthof(SysRegMappings); ++i) { |
Vladimir Sukharev | a98f689 | 2015-04-16 12:15:27 +0000 | [diff] [blame] | 814 | if (SysRegMappings[i].isNameEqual(NameLower, FeatureBits)) { |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 815 | Valid = true; |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 816 | return SysRegMappings[i].Value; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 817 | } |
| 818 | } |
| 819 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 820 | // Now try the instruction-specific registers (either read-only or |
| 821 | // write-only). |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 822 | for (unsigned i = 0; i < NumInstMappings; ++i) { |
Vladimir Sukharev | a98f689 | 2015-04-16 12:15:27 +0000 | [diff] [blame] | 823 | if (InstMappings[i].isNameEqual(NameLower, FeatureBits)) { |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 824 | Valid = true; |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 825 | return InstMappings[i].Value; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 826 | } |
| 827 | } |
| 828 | |
Tom Coxon | e493f17 | 2014-10-01 10:13:59 +0000 | [diff] [blame] | 829 | // Try to parse an S<op0>_<op1>_<Cn>_<Cm>_<op2> register name |
| 830 | Regex GenericRegPattern("^s([0-3])_([0-7])_c([0-9]|1[0-5])_c([0-9]|1[0-5])_([0-7])$"); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 831 | |
Tom Coxon | e493f17 | 2014-10-01 10:13:59 +0000 | [diff] [blame] | 832 | SmallVector<StringRef, 5> Ops; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 833 | if (!GenericRegPattern.match(NameLower, &Ops)) { |
| 834 | Valid = false; |
| 835 | return -1; |
| 836 | } |
| 837 | |
Tom Coxon | e493f17 | 2014-10-01 10:13:59 +0000 | [diff] [blame] | 838 | uint32_t Op0 = 0, Op1 = 0, CRn = 0, CRm = 0, Op2 = 0; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 839 | uint32_t Bits; |
Tom Coxon | e493f17 | 2014-10-01 10:13:59 +0000 | [diff] [blame] | 840 | Ops[1].getAsInteger(10, Op0); |
| 841 | Ops[2].getAsInteger(10, Op1); |
| 842 | Ops[3].getAsInteger(10, CRn); |
| 843 | Ops[4].getAsInteger(10, CRm); |
| 844 | Ops[5].getAsInteger(10, Op2); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 845 | Bits = (Op0 << 14) | (Op1 << 11) | (CRn << 7) | (CRm << 3) | Op2; |
| 846 | |
| 847 | Valid = true; |
| 848 | return Bits; |
| 849 | } |
| 850 | |
| 851 | std::string |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 852 | AArch64SysReg::SysRegMapper::toString(uint32_t Bits, |
| 853 | const FeatureBitset& FeatureBits) const { |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 854 | // First search the registers shared by all |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 855 | for (unsigned i = 0; i < array_lengthof(SysRegMappings); ++i) { |
Vladimir Sukharev | a98f689 | 2015-04-16 12:15:27 +0000 | [diff] [blame] | 856 | if (SysRegMappings[i].isValueEqual(Bits, FeatureBits)) { |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 857 | return SysRegMappings[i].Name; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 858 | } |
| 859 | } |
| 860 | |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 861 | // Now try the instruction-specific registers (either read-only or |
| 862 | // write-only). |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 863 | for (unsigned i = 0; i < NumInstMappings; ++i) { |
Vladimir Sukharev | a98f689 | 2015-04-16 12:15:27 +0000 | [diff] [blame] | 864 | if (InstMappings[i].isValueEqual(Bits, FeatureBits)) { |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 865 | return InstMappings[i].Name; |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 866 | } |
| 867 | } |
| 868 | |
Tom Coxon | e493f17 | 2014-10-01 10:13:59 +0000 | [diff] [blame] | 869 | assert(Bits < 0x10000); |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 870 | uint32_t Op0 = (Bits >> 14) & 0x3; |
| 871 | uint32_t Op1 = (Bits >> 11) & 0x7; |
| 872 | uint32_t CRn = (Bits >> 7) & 0xf; |
| 873 | uint32_t CRm = (Bits >> 3) & 0xf; |
| 874 | uint32_t Op2 = Bits & 0x7; |
| 875 | |
Tom Coxon | e493f17 | 2014-10-01 10:13:59 +0000 | [diff] [blame] | 876 | return "s" + utostr(Op0)+ "_" + utostr(Op1) + "_c" + utostr(CRn) |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 877 | + "_c" + utostr(CRm) + "_" + utostr(Op2); |
| 878 | } |
| 879 | |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 880 | const AArch64NamedImmMapper::Mapping AArch64TLBI::TLBIMapper::TLBIMappings[] = { |
Michael Kuperstein | db0712f | 2015-05-26 10:47:10 +0000 | [diff] [blame] | 881 | {"ipas2e1is", IPAS2E1IS, {}}, |
| 882 | {"ipas2le1is", IPAS2LE1IS, {}}, |
| 883 | {"vmalle1is", VMALLE1IS, {}}, |
| 884 | {"alle2is", ALLE2IS, {}}, |
| 885 | {"alle3is", ALLE3IS, {}}, |
| 886 | {"vae1is", VAE1IS, {}}, |
| 887 | {"vae2is", VAE2IS, {}}, |
| 888 | {"vae3is", VAE3IS, {}}, |
| 889 | {"aside1is", ASIDE1IS, {}}, |
| 890 | {"vaae1is", VAAE1IS, {}}, |
| 891 | {"alle1is", ALLE1IS, {}}, |
| 892 | {"vale1is", VALE1IS, {}}, |
| 893 | {"vale2is", VALE2IS, {}}, |
| 894 | {"vale3is", VALE3IS, {}}, |
| 895 | {"vmalls12e1is", VMALLS12E1IS, {}}, |
| 896 | {"vaale1is", VAALE1IS, {}}, |
| 897 | {"ipas2e1", IPAS2E1, {}}, |
| 898 | {"ipas2le1", IPAS2LE1, {}}, |
| 899 | {"vmalle1", VMALLE1, {}}, |
| 900 | {"alle2", ALLE2, {}}, |
| 901 | {"alle3", ALLE3, {}}, |
| 902 | {"vae1", VAE1, {}}, |
| 903 | {"vae2", VAE2, {}}, |
| 904 | {"vae3", VAE3, {}}, |
| 905 | {"aside1", ASIDE1, {}}, |
| 906 | {"vaae1", VAAE1, {}}, |
| 907 | {"alle1", ALLE1, {}}, |
| 908 | {"vale1", VALE1, {}}, |
| 909 | {"vale2", VALE2, {}}, |
| 910 | {"vale3", VALE3, {}}, |
| 911 | {"vmalls12e1", VMALLS12E1, {}}, |
| 912 | {"vaale1", VAALE1, {}} |
Tim Northover | 3b0846e | 2014-05-24 12:50:23 +0000 | [diff] [blame] | 913 | }; |
| 914 | |
| 915 | AArch64TLBI::TLBIMapper::TLBIMapper() |
Vladimir Sukharev | edc71ab | 2015-03-26 17:57:39 +0000 | [diff] [blame] | 916 | : AArch64NamedImmMapper(TLBIMappings, 0) {} |