blob: 5f34dd24605635ce825b10fdc9ac6e478ce24af2 [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman1a6c47f2009-11-23 18:04:58 +000014#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000016#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000017#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohman575fad32008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000020#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000022#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000023#include "llvm/CodeGen/Analysis.h"
24#include "llvm/CodeGen/FastISel.h"
25#include "llvm/CodeGen/FunctionLoweringInfo.h"
26#include "llvm/CodeGen/GCMetadata.h"
27#include "llvm/CodeGen/GCStrategy.h"
28#include "llvm/CodeGen/MachineFrameInfo.h"
29#include "llvm/CodeGen/MachineFunction.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
31#include "llvm/CodeGen/MachineJumpTableInfo.h"
32#include "llvm/CodeGen/MachineModuleInfo.h"
33#include "llvm/CodeGen/MachineRegisterInfo.h"
34#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000035#include "llvm/CodeGen/StackMaps.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000036#include "llvm/IR/CallingConv.h"
37#include "llvm/IR/Constants.h"
38#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000039#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000040#include "llvm/IR/DerivedTypes.h"
41#include "llvm/IR/Function.h"
42#include "llvm/IR/GlobalVariable.h"
43#include "llvm/IR/InlineAsm.h"
44#include "llvm/IR/Instructions.h"
45#include "llvm/IR/IntrinsicInst.h"
46#include "llvm/IR/Intrinsics.h"
47#include "llvm/IR/LLVMContext.h"
48#include "llvm/IR/Module.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000049#include "llvm/Support/CommandLine.h"
50#include "llvm/Support/Debug.h"
51#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000052#include "llvm/Support/MathExtras.h"
53#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000054#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000055#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000056#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Andersonbb15fec2011-12-08 22:15:21 +000057#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000058#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000059#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000060#include "llvm/Target/TargetSelectionDAGInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000061#include <algorithm>
62using namespace llvm;
63
Chandler Carruth1b9dde02014-04-22 02:02:50 +000064#define DEBUG_TYPE "isel"
65
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000066/// LimitFloatPrecision - Generate low-precision inline sequences for
67/// some float libcalls (6, 8 or 12 bits).
68static unsigned LimitFloatPrecision;
69
70static cl::opt<unsigned, true>
71LimitFPPrecision("limit-float-precision",
72 cl::desc("Generate low-precision inline sequences "
73 "for some float libcalls"),
74 cl::location(LimitFloatPrecision),
75 cl::init(0));
76
Andrew Trick116efac2010-11-12 17:50:46 +000077// Limit the width of DAG chains. This is important in general to prevent
78// prevent DAG-based analysis from blowing up. For example, alias analysis and
79// load clustering may not complete in reasonable time. It is difficult to
80// recognize and avoid this situation within each individual analysis, and
81// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickcf7fefb2010-11-20 07:26:51 +000082// the safe approach, and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000083//
84// MaxParallelChains default is arbitrarily high to avoid affecting
85// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000086// sequence over this should have been converted to llvm.memcpy by the
87// frontend. It easy to induce this behavior with .ll code such as:
88// %buffer = alloca [4096 x i8]
89// %data = load [4096 x i8]* %argPtr
90// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000091static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +000092
Andrew Trickef9de2a2013-05-25 02:42:55 +000093static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +000094 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +000095 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +000096
Dan Gohman575fad32008-09-03 16:12:24 +000097/// getCopyFromParts - Create a value that contains the specified legal parts
98/// combined into the value they represent. If the parts combine to a type
99/// larger then ValueVT then AssertOp can be used to specify whether the extra
100/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
101/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000102static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000103 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000104 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000105 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000106 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000107 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000108 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
109 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000110
Dan Gohman575fad32008-09-03 16:12:24 +0000111 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000112 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000113 SDValue Val = Parts[0];
114
115 if (NumParts > 1) {
116 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000117 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000118 unsigned PartBits = PartVT.getSizeInBits();
119 unsigned ValueBits = ValueVT.getSizeInBits();
120
121 // Assemble the power of 2 part.
122 unsigned RoundParts = NumParts & (NumParts - 1) ?
123 1 << Log2_32(NumParts) : NumParts;
124 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000125 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000126 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000127 SDValue Lo, Hi;
128
Owen Anderson117c9e82009-08-12 00:36:31 +0000129 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000130
Dan Gohman575fad32008-09-03 16:12:24 +0000131 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000132 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000133 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000134 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000135 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000136 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000137 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
138 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000139 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000140
Dan Gohman575fad32008-09-03 16:12:24 +0000141 if (TLI.isBigEndian())
142 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000143
Chris Lattner05bcb482010-08-24 23:20:40 +0000144 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000145
146 if (RoundParts < NumParts) {
147 // Assemble the trailing non-power-of-2 part.
148 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000149 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000150 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000151 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000152
153 // Combine the round and odd parts.
154 Lo = Val;
155 if (TLI.isBigEndian())
156 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000157 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000158 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
159 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohman575fad32008-09-03 16:12:24 +0000160 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands41826032009-01-31 15:50:11 +0000161 TLI.getPointerTy()));
Chris Lattner05bcb482010-08-24 23:20:40 +0000162 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
163 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000164 }
Eli Friedman9030c352009-05-20 06:02:09 +0000165 } else if (PartVT.isFloatingPoint()) {
166 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000167 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000168 "Unexpected split");
169 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000170 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
171 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman9030c352009-05-20 06:02:09 +0000172 if (TLI.isBigEndian())
173 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000174 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000175 } else {
176 // FP split into integer parts (soft fp)
177 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
178 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000179 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000180 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000181 }
182 }
183
184 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000185 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000186
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000187 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000188 return Val;
189
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000190 if (PartEVT.isInteger() && ValueVT.isInteger()) {
191 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000192 // For a truncate, see if we have any information to
193 // indicate whether the truncated bits will always be
194 // zero or sign-extension.
195 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000196 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000197 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000198 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000199 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000200 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000201 }
202
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000203 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000204 // FP_ROUND's are always exact here.
205 if (ValueVT.bitsLT(Val.getValueType()))
206 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Coopere3d305a2012-01-17 01:54:07 +0000207 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000208
Chris Lattner05bcb482010-08-24 23:20:40 +0000209 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000210 }
211
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000212 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000213 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000214
Torok Edwinfbcc6632009-07-14 16:55:14 +0000215 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000216}
217
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000218static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
219 const Twine &ErrMsg) {
220 const Instruction *I = dyn_cast_or_null<Instruction>(V);
221 if (!V)
222 return Ctx.emitError(ErrMsg);
223
224 const char *AsmError = ", possible invalid constraint for vector type";
225 if (const CallInst *CI = dyn_cast<CallInst>(I))
226 if (isa<InlineAsm>(CI->getCalledValue()))
227 return Ctx.emitError(I, ErrMsg + AsmError);
228
229 return Ctx.emitError(I, ErrMsg);
230}
231
Bill Wendling81406f62012-09-26 04:04:19 +0000232/// getCopyFromPartsVector - Create a value that contains the specified legal
233/// parts combined into the value they represent. If the parts combine to a
234/// type larger then ValueVT then AssertOp can be used to specify whether the
235/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
236/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000237static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000238 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000239 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000240 assert(ValueVT.isVector() && "Not a vector value");
241 assert(NumParts > 0 && "No parts to assemble!");
242 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
243 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000244
Chris Lattner05bcb482010-08-24 23:20:40 +0000245 // Handle a multi-element vector.
246 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000247 EVT IntermediateVT;
248 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000249 unsigned NumIntermediates;
250 unsigned NumRegs =
251 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
252 NumIntermediates, RegisterVT);
253 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
254 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000255 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000256 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner05bcb482010-08-24 23:20:40 +0000257 "Part type doesn't match part!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000258
Chris Lattner05bcb482010-08-24 23:20:40 +0000259 // Assemble the parts into intermediate operands.
260 SmallVector<SDValue, 8> Ops(NumIntermediates);
261 if (NumIntermediates == NumParts) {
262 // If the register was not expanded, truncate or copy the value,
263 // as appropriate.
264 for (unsigned i = 0; i != NumParts; ++i)
265 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000266 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000267 } else if (NumParts > 0) {
268 // If the intermediate type was expanded, build the intermediate
269 // operands from the parts.
270 assert(NumParts % NumIntermediates == 0 &&
271 "Must expand into a divisible number of parts!");
272 unsigned Factor = NumParts / NumIntermediates;
273 for (unsigned i = 0; i != NumIntermediates; ++i)
274 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000275 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000276 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000277
Chris Lattner05bcb482010-08-24 23:20:40 +0000278 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
279 // intermediate operands.
280 Val = DAG.getNode(IntermediateVT.isVector() ?
281 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
282 ValueVT, &Ops[0], NumIntermediates);
283 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000284
Chris Lattner05bcb482010-08-24 23:20:40 +0000285 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000286 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000287
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000288 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000289 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000290
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000291 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000292 // If the element type of the source/dest vectors are the same, but the
293 // parts vector has more elements than the value vector, then we have a
294 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
295 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000296 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
297 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000298 "Cannot narrow, it would be a lossy transformation");
299 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000300 DAG.getConstant(0, TLI.getVectorIdxTy()));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000301 }
302
Chris Lattner75ff0532010-08-25 22:49:25 +0000303 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000304 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000305 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
306
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000307 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000308 "Cannot handle this kind of promotion");
309 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000310 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000311 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
312 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000313
Chris Lattner75ff0532010-08-25 22:49:25 +0000314 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000315
Eric Christopher690030c2011-06-01 19:55:10 +0000316 // Trivial bitcast if the types are the same size and the destination
317 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000318 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000319 TLI.isTypeLegal(ValueVT))
320 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000321
Nadav Rotem083837e2011-06-12 14:49:38 +0000322 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000323 if (ValueVT.getVectorNumElements() != 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000324 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
325 "non-trivial scalar-to-vector conversion");
Chad Rosier8e4824f2013-05-01 19:49:26 +0000326 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000327 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000328
329 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000330 ValueVT.getVectorElementType() != PartEVT) {
331 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000332 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
333 DL, ValueVT.getScalarType(), Val);
334 }
335
Chris Lattner05bcb482010-08-24 23:20:40 +0000336 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
337}
338
Andrew Trickef9de2a2013-05-25 02:42:55 +0000339static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000340 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000341 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000342
Dan Gohman575fad32008-09-03 16:12:24 +0000343/// getCopyToParts - Create a series of nodes that contain the specified value
344/// split into legal parts. If the parts contain more bits than Val, then, for
345/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000346static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000347 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000348 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000349 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000350 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000351
Chris Lattner96a77eb2010-08-24 23:10:06 +0000352 // Handle the vector case separately.
353 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000354 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000355
Chris Lattner96a77eb2010-08-24 23:10:06 +0000356 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000357 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000358 unsigned OrigNumParts = NumParts;
Dan Gohman575fad32008-09-03 16:12:24 +0000359 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
360
Chris Lattner96a77eb2010-08-24 23:10:06 +0000361 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000362 return;
363
Chris Lattner96a77eb2010-08-24 23:10:06 +0000364 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000365 EVT PartEVT = PartVT;
366 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000367 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000368 Parts[0] = Val;
369 return;
370 }
371
Chris Lattner96a77eb2010-08-24 23:10:06 +0000372 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
373 // If the parts cover more bits than the value has, promote the value.
374 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
375 assert(NumParts == 1 && "Do not know what to promote to!");
376 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
377 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000378 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
379 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000380 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000381 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
382 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000383 if (PartVT == MVT::x86mmx)
384 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000385 }
386 } else if (PartBits == ValueVT.getSizeInBits()) {
387 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000388 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000389 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000390 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
391 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000392 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
393 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000394 "Unknown mismatch!");
395 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
396 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000397 if (PartVT == MVT::x86mmx)
398 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000399 }
400
401 // The value may have changed - recompute ValueVT.
402 ValueVT = Val.getValueType();
403 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
404 "Failed to tile the value with PartVT!");
405
406 if (NumParts == 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000407 if (PartEVT != ValueVT)
408 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
409 "scalar-to-vector conversion failed");
Bill Wendling5def8912012-09-26 06:16:18 +0000410
Chris Lattner96a77eb2010-08-24 23:10:06 +0000411 Parts[0] = Val;
412 return;
413 }
414
415 // Expand the value into multiple parts.
416 if (NumParts & (NumParts - 1)) {
417 // The number of parts is not a power of 2. Split off and copy the tail.
418 assert(PartVT.isInteger() && ValueVT.isInteger() &&
419 "Do not know what to expand to!");
420 unsigned RoundParts = 1 << Log2_32(NumParts);
421 unsigned RoundBits = RoundParts * PartBits;
422 unsigned OddParts = NumParts - RoundParts;
423 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
424 DAG.getIntPtrConstant(RoundBits));
Bill Wendling5def8912012-09-26 06:16:18 +0000425 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000426
427 if (TLI.isBigEndian())
428 // The odd parts were reversed by getCopyToParts - unreverse them.
429 std::reverse(Parts + RoundParts, Parts + NumParts);
430
431 NumParts = RoundParts;
432 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
433 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
434 }
435
436 // The number of parts is a power of 2. Repeatedly bisect the value using
437 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000438 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000439 EVT::getIntegerVT(*DAG.getContext(),
440 ValueVT.getSizeInBits()),
441 Val);
442
443 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
444 for (unsigned i = 0; i < NumParts; i += StepSize) {
445 unsigned ThisBits = StepSize * PartBits / 2;
446 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
447 SDValue &Part0 = Parts[i];
448 SDValue &Part1 = Parts[i+StepSize/2];
449
450 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
451 ThisVT, Part0, DAG.getIntPtrConstant(1));
452 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
453 ThisVT, Part0, DAG.getIntPtrConstant(0));
454
455 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000456 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
457 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000458 }
459 }
460 }
461
462 if (TLI.isBigEndian())
463 std::reverse(Parts, Parts + OrigNumParts);
464}
465
466
467/// getCopyToPartsVector - Create a series of nodes that contain the specified
468/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000469static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000470 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000471 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000472 EVT ValueVT = Val.getValueType();
473 assert(ValueVT.isVector() && "Not a vector");
474 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000475
Chris Lattner96a77eb2010-08-24 23:10:06 +0000476 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000477 EVT PartEVT = PartVT;
478 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000479 // Nothing to do.
480 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
481 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000482 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000483 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000484 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
485 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000486 EVT ElementVT = PartVT.getVectorElementType();
487 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
488 // undef elements.
489 SmallVector<SDValue, 16> Ops;
490 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
491 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000492 ElementVT, Val, DAG.getConstant(i,
493 TLI.getVectorIdxTy())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000494
Chris Lattner75ff0532010-08-25 22:49:25 +0000495 for (unsigned i = ValueVT.getVectorNumElements(),
496 e = PartVT.getVectorNumElements(); i != e; ++i)
497 Ops.push_back(DAG.getUNDEF(ElementVT));
498
499 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
500
501 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000502
Chris Lattner75ff0532010-08-25 22:49:25 +0000503 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
504 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000505 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000506 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000507 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000508 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000509
510 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000511 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000512 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
513 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000514 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000515 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000516 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000517 "Only trivial vector-to-scalar conversions should get here!");
518 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000519 PartVT, Val, DAG.getConstant(0, TLI.getVectorIdxTy()));
Nadav Rotem083837e2011-06-12 14:49:38 +0000520
521 bool Smaller = ValueVT.bitsLE(PartVT);
522 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
523 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000524 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000525
Chris Lattner96a77eb2010-08-24 23:10:06 +0000526 Parts[0] = Val;
527 return;
528 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000529
Dan Gohman575fad32008-09-03 16:12:24 +0000530 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000531 EVT IntermediateVT;
532 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000533 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000534 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000535 IntermediateVT,
536 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000537 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000538
Dan Gohman575fad32008-09-03 16:12:24 +0000539 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
540 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000541 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000542
Dan Gohman575fad32008-09-03 16:12:24 +0000543 // Split the vector into intermediate operands.
544 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000545 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000546 if (IntermediateVT.isVector())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000547 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohman575fad32008-09-03 16:12:24 +0000548 IntermediateVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000549 DAG.getConstant(i * (NumElements / NumIntermediates),
550 TLI.getVectorIdxTy()));
Dan Gohman575fad32008-09-03 16:12:24 +0000551 else
Chris Lattner96a77eb2010-08-24 23:10:06 +0000552 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000553 IntermediateVT, Val,
554 DAG.getConstant(i, TLI.getVectorIdxTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000555 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000556
Dan Gohman575fad32008-09-03 16:12:24 +0000557 // Split the intermediate operands into legal parts.
558 if (NumParts == NumIntermediates) {
559 // If the register was not expanded, promote or copy the value,
560 // as appropriate.
561 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000562 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000563 } else if (NumParts > 0) {
564 // If the intermediate type was expanded, split each the value into
565 // legal parts.
566 assert(NumParts % NumIntermediates == 0 &&
567 "Must expand into a divisible number of parts!");
568 unsigned Factor = NumParts / NumIntermediates;
569 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000570 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000571 }
572}
573
Dan Gohman4db93c92010-05-29 17:53:24 +0000574namespace {
575 /// RegsForValue - This struct represents the registers (physical or virtual)
576 /// that a particular set of values is assigned, and the type information
577 /// about the value. The most common situation is to represent one value at a
578 /// time, but struct or array values are handled element-wise as multiple
579 /// values. The splitting of aggregates is performed recursively, so that we
580 /// never have aggregate-typed registers. The values at this point do not
581 /// necessarily have legal types, so each value may require one or more
582 /// registers of some legal type.
583 ///
584 struct RegsForValue {
585 /// ValueVTs - The value types of the values, which may not be legal, and
586 /// may need be promoted or synthesized from one or more registers.
587 ///
588 SmallVector<EVT, 4> ValueVTs;
589
590 /// RegVTs - The value types of the registers. This is the same size as
591 /// ValueVTs and it records, for each value, what the type of the assigned
592 /// register or registers are. (Individual values are never synthesized
593 /// from more than one type of register.)
594 ///
595 /// With virtual registers, the contents of RegVTs is redundant with TLI's
596 /// getRegisterType member function, however when with physical registers
597 /// it is necessary to have a separate record of the types.
598 ///
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000599 SmallVector<MVT, 4> RegVTs;
Dan Gohman4db93c92010-05-29 17:53:24 +0000600
601 /// Regs - This list holds the registers assigned to the values.
602 /// Each legal or promoted value requires one register, and each
603 /// expanded value requires multiple registers.
604 ///
605 SmallVector<unsigned, 4> Regs;
606
607 RegsForValue() {}
608
609 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000610 MVT regvt, EVT valuevt)
Dan Gohman4db93c92010-05-29 17:53:24 +0000611 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
612
Dan Gohman4db93c92010-05-29 17:53:24 +0000613 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattner229907c2011-07-18 04:54:35 +0000614 unsigned Reg, Type *Ty) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000615 ComputeValueVTs(tli, Ty, ValueVTs);
616
617 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
618 EVT ValueVT = ValueVTs[Value];
619 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglundbad545c2012-12-19 11:48:16 +0000620 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman4db93c92010-05-29 17:53:24 +0000621 for (unsigned i = 0; i != NumRegs; ++i)
622 Regs.push_back(Reg + i);
623 RegVTs.push_back(RegisterVT);
624 Reg += NumRegs;
625 }
626 }
627
Dan Gohman4db93c92010-05-29 17:53:24 +0000628 /// append - Add the specified values to this one.
629 void append(const RegsForValue &RHS) {
630 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
631 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
632 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
633 }
634
635 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
636 /// this value and returns the result as a ValueVTs value. This uses
637 /// Chain/Flag as the input and updates them for the output Chain/Flag.
638 /// If the Flag pointer is NULL, no flag is used.
639 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000640 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000641 SDValue &Chain, SDValue *Flag,
Craig Topperc0196b12014-04-14 00:51:57 +0000642 const Value *V = nullptr) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000643
644 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
645 /// specified value into the registers specified by this object. This uses
646 /// Chain/Flag as the input and updates them for the output Chain/Flag.
647 /// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000648 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Bill Wendling5def8912012-09-26 06:16:18 +0000649 SDValue &Chain, SDValue *Flag, const Value *V) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000650
651 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
652 /// operand list. This adds the code marker, matching input operand index
653 /// (if applicable), and includes the number of values added into it.
654 void AddInlineAsmOperands(unsigned Kind,
655 bool HasMatching, unsigned MatchingIdx,
656 SelectionDAG &DAG,
657 std::vector<SDValue> &Ops) const;
658 };
659}
660
661/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
662/// this value and returns the result as a ValueVT value. This uses
663/// Chain/Flag as the input and updates them for the output Chain/Flag.
664/// If the Flag pointer is NULL, no flag is used.
665SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
666 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000667 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000668 SDValue &Chain, SDValue *Flag,
669 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000670 // A Value with type {} or [0 x %t] needs no registers.
671 if (ValueVTs.empty())
672 return SDValue();
673
Dan Gohman4db93c92010-05-29 17:53:24 +0000674 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
675
676 // Assemble the legal parts into the final values.
677 SmallVector<SDValue, 4> Values(ValueVTs.size());
678 SmallVector<SDValue, 8> Parts;
679 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
680 // Copy the legal parts from the registers.
681 EVT ValueVT = ValueVTs[Value];
682 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000683 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000684
685 Parts.resize(NumRegs);
686 for (unsigned i = 0; i != NumRegs; ++i) {
687 SDValue P;
Craig Topperc0196b12014-04-14 00:51:57 +0000688 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000689 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
690 } else {
691 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
692 *Flag = P.getValue(2);
693 }
694
695 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000696 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000697
698 // If the source register was virtual and if we know something about it,
699 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000700 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000701 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000702 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000703
704 const FunctionLoweringInfo::LiveOutInfo *LOI =
705 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
706 if (!LOI)
707 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000708
Chris Lattnercb404362010-12-13 01:11:17 +0000709 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000710 unsigned NumSignBits = LOI->NumSignBits;
711 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000712
Quentin Colombetb51a6862013-06-18 20:14:39 +0000713 if (NumZeroBits == RegSize) {
714 // The current value is a zero.
715 // Explicitly express that as it would be easier for
716 // optimizations to kick in.
717 Parts[i] = DAG.getConstant(0, RegisterVT);
718 continue;
719 }
720
Chris Lattnercb404362010-12-13 01:11:17 +0000721 // FIXME: We capture more information than the dag can represent. For
722 // now, just use the tightest assertzext/assertsext possible.
723 bool isSExt = true;
724 EVT FromVT(MVT::Other);
725 if (NumSignBits == RegSize)
726 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
727 else if (NumZeroBits >= RegSize-1)
728 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
729 else if (NumSignBits > RegSize-8)
730 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
731 else if (NumZeroBits >= RegSize-8)
732 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
733 else if (NumSignBits > RegSize-16)
734 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
735 else if (NumZeroBits >= RegSize-16)
736 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
737 else if (NumSignBits > RegSize-32)
738 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
739 else if (NumZeroBits >= RegSize-32)
740 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
741 else
742 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000743
Chris Lattnercb404362010-12-13 01:11:17 +0000744 // Add an assertion node.
745 assert(FromVT != MVT::Other);
746 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
747 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000748 }
749
750 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000751 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000752 Part += NumRegs;
753 Parts.clear();
754 }
755
756 return DAG.getNode(ISD::MERGE_VALUES, dl,
Craig Topperabb4ac72014-04-16 06:10:51 +0000757 DAG.getVTList(ValueVTs),
Dan Gohman4db93c92010-05-29 17:53:24 +0000758 &Values[0], ValueVTs.size());
759}
760
761/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
762/// specified value into the registers specified by this object. This uses
763/// Chain/Flag as the input and updates them for the output Chain/Flag.
764/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000765void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Bill Wendling5def8912012-09-26 06:16:18 +0000766 SDValue &Chain, SDValue *Flag,
767 const Value *V) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000768 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
769
770 // Get the list of the values's legal parts.
771 unsigned NumRegs = Regs.size();
772 SmallVector<SDValue, 8> Parts(NumRegs);
773 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
774 EVT ValueVT = ValueVTs[Value];
775 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000776 MVT RegisterVT = RegVTs[Value];
Evan Cheng9ec512d2012-12-06 19:13:27 +0000777 ISD::NodeType ExtendKind =
778 TLI.isZExtFree(Val, RegisterVT)? ISD::ZERO_EXTEND: ISD::ANY_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000779
Chris Lattner05bcb482010-08-24 23:20:40 +0000780 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000781 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000782 Part += NumParts;
783 }
784
785 // Copy the parts into the registers.
786 SmallVector<SDValue, 8> Chains(NumRegs);
787 for (unsigned i = 0; i != NumRegs; ++i) {
788 SDValue Part;
Craig Topperc0196b12014-04-14 00:51:57 +0000789 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000790 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
791 } else {
792 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
793 *Flag = Part.getValue(1);
794 }
795
796 Chains[i] = Part.getValue(0);
797 }
798
799 if (NumRegs == 1 || Flag)
800 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
801 // flagged to it. That is the CopyToReg nodes and the user are considered
802 // a single scheduling unit. If we create a TokenFactor and return it as
803 // chain, then the TokenFactor is both a predecessor (operand) of the
804 // user as well as a successor (the TF operands are flagged to the user).
805 // c1, f1 = CopyToReg
806 // c2, f2 = CopyToReg
807 // c3 = TokenFactor c1, c2
808 // ...
809 // = op c3, ..., f2
810 Chain = Chains[NumRegs-1];
811 else
812 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
813}
814
815/// AddInlineAsmOperands - Add this value to the specified inlineasm node
816/// operand list. This adds the code marker and includes the number of
817/// values added into it.
818void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
819 unsigned MatchingIdx,
820 SelectionDAG &DAG,
821 std::vector<SDValue> &Ops) const {
822 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
823
824 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
825 if (HasMatching)
826 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000827 else if (!Regs.empty() &&
828 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
829 // Put the register class of the virtual registers in the flag word. That
830 // way, later passes can recompute register class constraints for inline
831 // assembly as well as normal instructions.
832 // Don't do this for tied operands that can use the regclass information
833 // from the def.
834 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
835 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
836 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
837 }
838
Dan Gohman4db93c92010-05-29 17:53:24 +0000839 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
840 Ops.push_back(Res);
841
Reid Kleckneree088972013-12-10 18:27:32 +0000842 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000843 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
844 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000845 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000846 for (unsigned i = 0; i != NumRegs; ++i) {
847 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000848 unsigned TheReg = Regs[Reg++];
849 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
850
Reid Kleckneree088972013-12-10 18:27:32 +0000851 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000852 // If we clobbered the stack pointer, MFI should know about it.
853 assert(DAG.getMachineFunction().getFrameInfo()->
854 hasInlineAsmWithSPAdjust());
Reid Kleckneree088972013-12-10 18:27:32 +0000855 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000856 }
857 }
858}
Dan Gohman575fad32008-09-03 16:12:24 +0000859
Owen Andersonbb15fec2011-12-08 22:15:21 +0000860void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
861 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000862 AA = &aa;
863 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000864 LibInfo = li;
Rafael Espindola5f57f462014-02-21 18:34:28 +0000865 DL = DAG.getTarget().getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000866 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000867 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000868}
869
Dan Gohmanf5cca352010-04-14 18:24:06 +0000870/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000871/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000872/// for a new block. This doesn't clear out information about
873/// additional blocks that are needed to complete switch lowering
874/// or PHI node updating; that information is cleared out as it is
875/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000876void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000877 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000878 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000879 PendingLoads.clear();
880 PendingExports.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000881 CurInst = nullptr;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000882 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000883 SDNodeOrder = LowestSDNodeOrder;
Dan Gohman575fad32008-09-03 16:12:24 +0000884}
885
Devang Patel799288382011-05-23 17:44:13 +0000886/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000887/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000888/// information that is dangling in a basic block can be properly
889/// resolved in a different basic block. This allows the
890/// SelectionDAG to resolve dangling debug information attached
891/// to PHI nodes.
892void SelectionDAGBuilder::clearDanglingDebugInfo() {
893 DanglingDebugInfoMap.clear();
894}
895
Dan Gohman575fad32008-09-03 16:12:24 +0000896/// getRoot - Return the current virtual root of the Selection DAG,
897/// flushing any PendingLoad items. This must be done before emitting
898/// a store or any other node that may need to be ordered after any
899/// prior load instructions.
900///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000901SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000902 if (PendingLoads.empty())
903 return DAG.getRoot();
904
905 if (PendingLoads.size() == 1) {
906 SDValue Root = PendingLoads[0];
907 DAG.setRoot(Root);
908 PendingLoads.clear();
909 return Root;
910 }
911
912 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000913 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohman575fad32008-09-03 16:12:24 +0000914 &PendingLoads[0], PendingLoads.size());
915 PendingLoads.clear();
916 DAG.setRoot(Root);
917 return Root;
918}
919
920/// getControlRoot - Similar to getRoot, but instead of flushing all the
921/// PendingLoad items, flush all the PendingExports items. It is necessary
922/// to do this before emitting a terminator instruction.
923///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000924SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000925 SDValue Root = DAG.getRoot();
926
927 if (PendingExports.empty())
928 return Root;
929
930 // Turn all of the CopyToReg chains into one factored node.
931 if (Root.getOpcode() != ISD::EntryToken) {
932 unsigned i = 0, e = PendingExports.size();
933 for (; i != e; ++i) {
934 assert(PendingExports[i].getNode()->getNumOperands() > 1);
935 if (PendingExports[i].getNode()->getOperand(0) == Root)
936 break; // Don't add the root if we already indirectly depend on it.
937 }
938
939 if (i == e)
940 PendingExports.push_back(Root);
941 }
942
Andrew Trickef9de2a2013-05-25 02:42:55 +0000943 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohman575fad32008-09-03 16:12:24 +0000944 &PendingExports[0],
945 PendingExports.size());
946 PendingExports.clear();
947 DAG.setRoot(Root);
948 return Root;
949}
950
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000951void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000952 // Set up outgoing PHI node register values before emitting the terminator.
953 if (isa<TerminatorInst>(&I))
954 HandlePHINodesInSuccessorBlocks(I.getParent());
955
Andrew Tricke2431c62013-05-25 03:08:10 +0000956 ++SDNodeOrder;
957
Andrew Trick175143b2013-05-25 02:20:36 +0000958 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000959
Dan Gohman575fad32008-09-03 16:12:24 +0000960 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000961
Dan Gohman950fe782010-04-20 15:03:56 +0000962 if (!isa<TerminatorInst>(&I) && !HasTailCall)
963 CopyToExportRegsIfNeeded(&I);
964
Craig Topperc0196b12014-04-14 00:51:57 +0000965 CurInst = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +0000966}
967
Dan Gohmanf41ad472010-04-20 15:00:41 +0000968void SelectionDAGBuilder::visitPHI(const PHINode &) {
969 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
970}
971
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000972void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000973 // Note: this doesn't use InstVisitor, because it has to work with
974 // ConstantExpr's in addition to instructions.
975 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000976 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000977 // Build the switch statement using the Instruction.def file.
978#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000979 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000980#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000981 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000982}
Dan Gohman575fad32008-09-03 16:12:24 +0000983
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000984// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
985// generate the debug data structures now that we've seen its definition.
986void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
987 SDValue Val) {
988 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +0000989 if (DDI.getDI()) {
990 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000991 DebugLoc dl = DDI.getdl();
992 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patelb12ff592010-08-26 23:35:15 +0000993 MDNode *Variable = DI->getVariable();
994 uint64_t Offset = DI->getOffset();
Adrian Prantl32da8892014-04-25 20:49:25 +0000995 // A dbg.value for an alloca is always indirect.
996 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000997 SDDbgValue *SDV;
998 if (Val.getNode()) {
Adrian Prantl32da8892014-04-25 20:49:25 +0000999 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, IsIndirect, Val)) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001000 SDV = DAG.getDbgValue(Variable, Val.getNode(),
Adrian Prantl32da8892014-04-25 20:49:25 +00001001 Val.getResNo(), IsIndirect,
1002 Offset, dl, DbgSDNodeOrder);
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001003 DAG.AddDbgValue(SDV, Val.getNode(), false);
1004 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00001005 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +00001006 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001007 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1008 }
1009}
1010
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00001011/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001012SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +00001013 // If we already have an SDValue for this value, use it. It's important
1014 // to do this first, so that we don't create a CopyFromReg if we already
1015 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +00001016 SDValue &N = NodeMap[V];
1017 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001018
Dan Gohmand4322232010-07-01 01:59:43 +00001019 // If there's a virtual register allocated and initialized for this
1020 // value, use it.
1021 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1022 if (It != FuncInfo.ValueMap.end()) {
1023 unsigned InReg = It->second;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001024 RegsForValue RFV(*DAG.getContext(), *TM.getTargetLowering(),
1025 InReg, V->getType());
Dan Gohmand4322232010-07-01 01:59:43 +00001026 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001027 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Devang Patel70f8e592011-01-25 18:09:58 +00001028 resolveDanglingDebugInfo(V, N);
1029 return N;
Dan Gohmand4322232010-07-01 01:59:43 +00001030 }
1031
1032 // Otherwise create a new SDValue and remember it.
1033 SDValue Val = getValueImpl(V);
1034 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001035 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001036 return Val;
1037}
1038
1039/// getNonRegisterValue - Return an SDValue for the given Value, but
1040/// don't look in FuncInfo.ValueMap for a virtual register.
1041SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1042 // If we already have an SDValue for this value, use it.
1043 SDValue &N = NodeMap[V];
1044 if (N.getNode()) return N;
1045
1046 // Otherwise create a new SDValue and remember it.
1047 SDValue Val = getValueImpl(V);
1048 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001049 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001050 return Val;
1051}
1052
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001053/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001054/// Create an SDValue for the given value.
1055SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001056 const TargetLowering *TLI = TM.getTargetLowering();
1057
Dan Gohman8422e572010-04-17 15:32:28 +00001058 if (const Constant *C = dyn_cast<Constant>(V)) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001059 EVT VT = TLI->getValueType(V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001060
Dan Gohman8422e572010-04-17 15:32:28 +00001061 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001062 return DAG.getConstant(*CI, VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001063
Dan Gohman8422e572010-04-17 15:32:28 +00001064 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001065 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001066
Matt Arsenault19231e62013-11-16 20:24:41 +00001067 if (isa<ConstantPointerNull>(C)) {
1068 unsigned AS = V->getType()->getPointerAddressSpace();
1069 return DAG.getConstant(0, TLI->getPointerTy(AS));
1070 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001071
Dan Gohman8422e572010-04-17 15:32:28 +00001072 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001073 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001074
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001075 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001076 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001077
Dan Gohman8422e572010-04-17 15:32:28 +00001078 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001079 visit(CE->getOpcode(), *CE);
1080 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001081 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001082 return N1;
1083 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001084
Dan Gohman575fad32008-09-03 16:12:24 +00001085 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1086 SmallVector<SDValue, 4> Constants;
1087 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1088 OI != OE; ++OI) {
1089 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001090 // If the operand is an empty aggregate, there are no values.
1091 if (!Val) continue;
1092 // Add each leaf value from the operand to the Constants list
1093 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001094 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1095 Constants.push_back(SDValue(Val, i));
1096 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001097
Bill Wendling954cb182010-01-28 21:51:40 +00001098 return DAG.getMergeValues(&Constants[0], Constants.size(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001099 getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001100 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001101
Chris Lattner00245f42012-01-24 13:41:11 +00001102 if (const ConstantDataSequential *CDS =
1103 dyn_cast<ConstantDataSequential>(C)) {
1104 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001105 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001106 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1107 // Add each leaf value from the operand to the Constants list
1108 // to form a flattened list of all the values.
1109 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1110 Ops.push_back(SDValue(Val, i));
1111 }
1112
1113 if (isa<ArrayType>(CDS->getType()))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001114 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurSDLoc());
1115 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Chris Lattner00245f42012-01-24 13:41:11 +00001116 VT, &Ops[0], Ops.size());
1117 }
Dan Gohman575fad32008-09-03 16:12:24 +00001118
Duncan Sands19d0b472010-02-16 11:11:14 +00001119 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001120 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1121 "Unknown struct or array constant!");
1122
Owen Anderson53aa7a92009-08-10 22:56:29 +00001123 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001124 ComputeValueVTs(*TLI, C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001125 unsigned NumElts = ValueVTs.size();
1126 if (NumElts == 0)
1127 return SDValue(); // empty struct
1128 SmallVector<SDValue, 4> Constants(NumElts);
1129 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001130 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001131 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001132 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001133 else if (EltVT.isFloatingPoint())
1134 Constants[i] = DAG.getConstantFP(0, EltVT);
1135 else
1136 Constants[i] = DAG.getConstant(0, EltVT);
1137 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001138
Bill Wendling954cb182010-01-28 21:51:40 +00001139 return DAG.getMergeValues(&Constants[0], NumElts,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001140 getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001141 }
1142
Dan Gohman8422e572010-04-17 15:32:28 +00001143 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001144 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001145
Chris Lattner229907c2011-07-18 04:54:35 +00001146 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001147 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001148
Dan Gohman575fad32008-09-03 16:12:24 +00001149 // Now that we know the number and type of the elements, get that number of
1150 // elements into the Ops array based on what kind of constant it is.
1151 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001152 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001153 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001154 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001155 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001156 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001157 EVT EltVT = TLI->getValueType(VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001158
1159 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001160 if (EltVT.isFloatingPoint())
Dan Gohman575fad32008-09-03 16:12:24 +00001161 Op = DAG.getConstantFP(0, EltVT);
1162 else
1163 Op = DAG.getConstant(0, EltVT);
1164 Ops.assign(NumElements, Op);
1165 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001166
Dan Gohman575fad32008-09-03 16:12:24 +00001167 // Create a BUILD_VECTOR node.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001168 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00001169 VT, &Ops[0], Ops.size());
Dan Gohman575fad32008-09-03 16:12:24 +00001170 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001171
Dan Gohman575fad32008-09-03 16:12:24 +00001172 // If this is a static alloca, generate it as the frameindex instead of
1173 // computation.
1174 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1175 DenseMap<const AllocaInst*, int>::iterator SI =
1176 FuncInfo.StaticAllocaMap.find(AI);
1177 if (SI != FuncInfo.StaticAllocaMap.end())
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001178 return DAG.getFrameIndex(SI->second, TLI->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00001179 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001180
Dan Gohmand4322232010-07-01 01:59:43 +00001181 // If this is an instruction which fast-isel has deferred, select it now.
1182 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001183 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001184 RegsForValue RFV(*DAG.getContext(), *TLI, InReg, Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001185 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001186 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001187 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001188
Dan Gohmand4322232010-07-01 01:59:43 +00001189 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001190}
1191
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001192void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001193 const TargetLowering *TLI = TM.getTargetLowering();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001194 SDValue Chain = getControlRoot();
1195 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001196 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001197
Dan Gohmand16aa542010-05-29 17:03:36 +00001198 if (!FuncInfo.CanLowerReturn) {
1199 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001200 const Function *F = I.getParent()->getParent();
1201
1202 // Emit a store of the return value through the virtual register.
1203 // Leave Outs empty so that LowerReturn won't try to load return
1204 // registers the usual way.
1205 SmallVector<EVT, 1> PtrValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001206 ComputeValueVTs(*TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001207 PtrValueVTs);
1208
1209 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1210 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001211
Owen Anderson53aa7a92009-08-10 22:56:29 +00001212 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001213 SmallVector<uint64_t, 4> Offsets;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001214 ComputeValueVTs(*TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001215 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001216
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001217 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001218 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001219 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001220 RetPtr.getValueType(), RetPtr,
1221 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001222 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001223 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001224 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001225 // FIXME: better loc info would be nice.
1226 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001227 }
1228
Andrew Trickef9de2a2013-05-25 02:42:55 +00001229 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001230 MVT::Other, &Chains[0], NumValues);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001231 } else if (I.getNumOperands() != 0) {
1232 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001233 ComputeValueVTs(*TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001234 unsigned NumValues = ValueVTs.size();
1235 if (NumValues) {
1236 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001237 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1238 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001239
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001240 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001241
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001242 const Function *F = I.getParent()->getParent();
Bill Wendling74dba872012-12-30 13:01:51 +00001243 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1244 Attribute::SExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001245 ExtendKind = ISD::SIGN_EXTEND;
Bill Wendling74dba872012-12-30 13:01:51 +00001246 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1247 Attribute::ZExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001248 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman575fad32008-09-03 16:12:24 +00001249
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001250 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001251 VT = TLI->getTypeForExtArgOrReturn(VT.getSimpleVT(), ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001252
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001253 unsigned NumParts = TLI->getNumRegisters(*DAG.getContext(), VT);
1254 MVT PartVT = TLI->getRegisterType(*DAG.getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001255 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001256 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001257 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001258 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001259
1260 // 'inreg' on function refers to return value
1261 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Bill Wendling74dba872012-12-30 13:01:51 +00001262 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1263 Attribute::InReg))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001264 Flags.setInReg();
1265
1266 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001267 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001268 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001269 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001270 Flags.setZExt();
1271
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001272 for (unsigned i = 0; i < NumParts; ++i) {
1273 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001274 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001275 OutVals.push_back(Parts[i]);
1276 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001277 }
Dan Gohman575fad32008-09-03 16:12:24 +00001278 }
1279 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001280
1281 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001282 CallingConv::ID CallConv =
1283 DAG.getMachineFunction().getFunction()->getCallingConv();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001284 Chain = TM.getTargetLowering()->LowerReturn(Chain, CallConv, isVarArg,
1285 Outs, OutVals, getCurSDLoc(),
1286 DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001287
1288 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001289 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001290 "LowerReturn didn't return a valid chain!");
1291
1292 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001293 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001294}
1295
Dan Gohman9478c3f2009-04-23 23:13:24 +00001296/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1297/// created for it, emit nodes to copy the value into the virtual
1298/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001299void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001300 // Skip empty types
1301 if (V->getType()->isEmptyTy())
1302 return;
1303
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001304 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1305 if (VMI != FuncInfo.ValueMap.end()) {
1306 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1307 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001308 }
1309}
1310
Dan Gohman575fad32008-09-03 16:12:24 +00001311/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1312/// the current basic block, add it to ValueMap now so that we'll get a
1313/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001314void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001315 // No need to export constants.
1316 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001317
Dan Gohman575fad32008-09-03 16:12:24 +00001318 // Already exported?
1319 if (FuncInfo.isExportedInst(V)) return;
1320
1321 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1322 CopyValueToVirtualRegister(V, Reg);
1323}
1324
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001325bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001326 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001327 // The operands of the setcc have to be in this block. We don't know
1328 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001329 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001330 // Can export from current BB.
1331 if (VI->getParent() == FromBB)
1332 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001333
Dan Gohman575fad32008-09-03 16:12:24 +00001334 // Is already exported, noop.
1335 return FuncInfo.isExportedInst(V);
1336 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001337
Dan Gohman575fad32008-09-03 16:12:24 +00001338 // If this is an argument, we can export it if the BB is the entry block or
1339 // if it is already exported.
1340 if (isa<Argument>(V)) {
1341 if (FromBB == &FromBB->getParent()->getEntryBlock())
1342 return true;
1343
1344 // Otherwise, can only export this if it is already exported.
1345 return FuncInfo.isExportedInst(V);
1346 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001347
Dan Gohman575fad32008-09-03 16:12:24 +00001348 // Otherwise, constants can always be exported.
1349 return true;
1350}
1351
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001352/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001353uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1354 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001355 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1356 if (!BPI)
1357 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001358 const BasicBlock *SrcBB = Src->getBasicBlock();
1359 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001360 return BPI->getEdgeWeight(SrcBB, DstBB);
1361}
1362
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001363void SelectionDAGBuilder::
1364addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1365 uint32_t Weight /* = 0 */) {
1366 if (!Weight)
1367 Weight = getEdgeWeight(Src, Dst);
1368 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001369}
1370
1371
Dan Gohman575fad32008-09-03 16:12:24 +00001372static bool InBlock(const Value *V, const BasicBlock *BB) {
1373 if (const Instruction *I = dyn_cast<Instruction>(V))
1374 return I->getParent() == BB;
1375 return true;
1376}
1377
Dan Gohmand01ddb52008-10-17 21:16:08 +00001378/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1379/// This function emits a branch and is used at the leaves of an OR or an
1380/// AND operator tree.
1381///
1382void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001383SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001384 MachineBasicBlock *TBB,
1385 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001386 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001387 MachineBasicBlock *SwitchBB,
1388 uint32_t TWeight,
1389 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001390 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001391
Dan Gohmand01ddb52008-10-17 21:16:08 +00001392 // If the leaf of the tree is a comparison, merge the condition into
1393 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001394 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001395 // The operands of the cmp have to be in this block. We don't know
1396 // how to export them from some other block. If this is the first block
1397 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001398 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001399 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1400 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001401 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001402 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001403 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001404 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001405 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001406 if (TM.Options.NoNaNsFPMath)
1407 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001408 } else {
1409 Condition = ISD::SETEQ; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001410 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001411 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001412
Craig Topperc0196b12014-04-14 00:51:57 +00001413 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1414 TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001415 SwitchCases.push_back(CB);
1416 return;
1417 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001418 }
1419
1420 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001421 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001422 nullptr, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001423 SwitchCases.push_back(CB);
1424}
1425
Manman Ren4ece7452014-01-31 00:42:44 +00001426/// Scale down both weights to fit into uint32_t.
1427static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1428 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1429 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1430 NewTrue = NewTrue / Scale;
1431 NewFalse = NewFalse / Scale;
1432}
1433
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001434/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001435void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001436 MachineBasicBlock *TBB,
1437 MachineBasicBlock *FBB,
1438 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001439 MachineBasicBlock *SwitchBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001440 unsigned Opc, uint32_t TWeight,
1441 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001442 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001443 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001444 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001445 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1446 BOp->getParent() != CurBB->getBasicBlock() ||
1447 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1448 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001449 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1450 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001451 return;
1452 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001453
Dan Gohman575fad32008-09-03 16:12:24 +00001454 // Create TmpBB after CurBB.
1455 MachineFunction::iterator BBI = CurBB;
1456 MachineFunction &MF = DAG.getMachineFunction();
1457 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1458 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001459
Dan Gohman575fad32008-09-03 16:12:24 +00001460 if (Opc == Instruction::Or) {
1461 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001462 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001463 // jmp_if_X TBB
1464 // jmp TmpBB
1465 // TmpBB:
1466 // jmp_if_Y TBB
1467 // jmp FBB
1468 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001469
Manman Ren4ece7452014-01-31 00:42:44 +00001470 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1471 // The requirement is that
1472 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1473 // = TrueProb for orignal BB.
1474 // Assuming the orignal weights are A and B, one choice is to set BB1's
1475 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1476 // assumes that
1477 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1478 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1479 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001480
Manman Ren4ece7452014-01-31 00:42:44 +00001481 uint64_t NewTrueWeight = TWeight;
1482 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1483 ScaleWeights(NewTrueWeight, NewFalseWeight);
1484 // Emit the LHS condition.
1485 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1486 NewTrueWeight, NewFalseWeight);
1487
1488 NewTrueWeight = TWeight;
1489 NewFalseWeight = 2 * (uint64_t)FWeight;
1490 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001491 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001492 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1493 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001494 } else {
1495 assert(Opc == Instruction::And && "Unknown merge op!");
1496 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001497 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001498 // jmp_if_X TmpBB
1499 // jmp FBB
1500 // TmpBB:
1501 // jmp_if_Y TBB
1502 // jmp FBB
1503 //
1504 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001505
Manman Ren4ece7452014-01-31 00:42:44 +00001506 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1507 // The requirement is that
1508 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1509 // = FalseProb for orignal BB.
1510 // Assuming the orignal weights are A and B, one choice is to set BB1's
1511 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1512 // assumes that
1513 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001514
Manman Ren4ece7452014-01-31 00:42:44 +00001515 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1516 uint64_t NewFalseWeight = FWeight;
1517 ScaleWeights(NewTrueWeight, NewFalseWeight);
1518 // Emit the LHS condition.
1519 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1520 NewTrueWeight, NewFalseWeight);
1521
1522 NewTrueWeight = 2 * (uint64_t)TWeight;
1523 NewFalseWeight = FWeight;
1524 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001525 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001526 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1527 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001528 }
1529}
1530
1531/// If the set of cases should be emitted as a series of branches, return true.
1532/// If we should emit this as a bunch of and/or'd together conditions, return
1533/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001534bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001535SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001536 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001537
Dan Gohman575fad32008-09-03 16:12:24 +00001538 // If this is two comparisons of the same values or'd or and'd together, they
1539 // will get folded into a single comparison, so don't emit two blocks.
1540 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1541 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1542 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1543 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1544 return false;
1545 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001546
Chris Lattner1eea3b02010-01-02 00:00:03 +00001547 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1548 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1549 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1550 Cases[0].CC == Cases[1].CC &&
1551 isa<Constant>(Cases[0].CmpRHS) &&
1552 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1553 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1554 return false;
1555 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1556 return false;
1557 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001558
Dan Gohman575fad32008-09-03 16:12:24 +00001559 return true;
1560}
1561
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001562void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001563 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001564
Dan Gohman575fad32008-09-03 16:12:24 +00001565 // Update machine-CFG edges.
1566 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1567
1568 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00001569 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001570 MachineFunction::iterator BBI = BrMBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001571 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001572 NextBlock = BBI;
1573
1574 if (I.isUnconditional()) {
1575 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001576 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001577
Eric Christopherbfb38ba2014-04-03 12:11:51 +00001578 // If this is not a fall-through branch or optimizations are switched off,
1579 // emit the branch.
1580 if (Succ0MBB != NextBlock || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001581 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001582 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001583 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001584
Dan Gohman575fad32008-09-03 16:12:24 +00001585 return;
1586 }
1587
1588 // If this condition is one of the special cases we handle, do special stuff
1589 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001590 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001591 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1592
1593 // If this is a series of conditions that are or'd or and'd together, emit
1594 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001595 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001596 // For example, instead of something like:
1597 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001598 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001599 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001600 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001601 // or C, F
1602 // jnz foo
1603 // Emit:
1604 // cmp A, B
1605 // je foo
1606 // cmp D, E
1607 // jle foo
1608 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001609 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001610 if (!TM.getTargetLowering()->isJumpExpensive() &&
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001611 BOp->hasOneUse() &&
Dan Gohman575fad32008-09-03 16:12:24 +00001612 (BOp->getOpcode() == Instruction::And ||
1613 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001614 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001615 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1616 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001617 // If the compares in later blocks need to use values not currently
1618 // exported from this block, export them now. This block should always
1619 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001620 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001621
Dan Gohman575fad32008-09-03 16:12:24 +00001622 // Allow some cases to be rejected.
1623 if (ShouldEmitAsBranches(SwitchCases)) {
1624 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1625 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1626 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1627 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001628
Dan Gohman575fad32008-09-03 16:12:24 +00001629 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001630 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001631 SwitchCases.erase(SwitchCases.begin());
1632 return;
1633 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001634
Dan Gohman575fad32008-09-03 16:12:24 +00001635 // Okay, we decided not to do this, remove any inserted MBB's and clear
1636 // SwitchCases.
1637 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001638 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001639
Dan Gohman575fad32008-09-03 16:12:24 +00001640 SwitchCases.clear();
1641 }
1642 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001643
Dan Gohman575fad32008-09-03 16:12:24 +00001644 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001645 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001646 nullptr, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001647
Dan Gohman575fad32008-09-03 16:12:24 +00001648 // Use visitSwitchCase to actually insert the fast branch sequence for this
1649 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001650 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001651}
1652
1653/// visitSwitchCase - Emits the necessary code to represent a single node in
1654/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001655void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1656 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001657 SDValue Cond;
1658 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001659 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001660
1661 // Build the setcc now.
Craig Topperc0196b12014-04-14 00:51:57 +00001662 if (!CB.CmpMHS) {
Dan Gohman575fad32008-09-03 16:12:24 +00001663 // Fold "(X == true)" to X and "(X == false)" to !X to
1664 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001665 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001666 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001667 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001668 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001669 CB.CC == ISD::SETEQ) {
Dan Gohman575fad32008-09-03 16:12:24 +00001670 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001671 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001672 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001673 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001674 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001675 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001676
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001677 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1678 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001679
1680 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001681 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001682
Bob Wilsone4077362013-09-09 19:14:35 +00001683 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001684 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001685 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001686 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001687 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00001688 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001689 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohman575fad32008-09-03 16:12:24 +00001690 DAG.getConstant(High-Low, VT), ISD::SETULE);
1691 }
1692 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001693
Dan Gohman575fad32008-09-03 16:12:24 +00001694 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001695 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001696 // TrueBB and FalseBB are always different unless the incoming IR is
1697 // degenerate. This only happens when running llc on weird IR.
1698 if (CB.TrueBB != CB.FalseBB)
1699 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001700
Dan Gohman575fad32008-09-03 16:12:24 +00001701 // Set NextBlock to be the MBB immediately after the current one, if any.
1702 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001703 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001704 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001705 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001706 NextBlock = BBI;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001707
Dan Gohman575fad32008-09-03 16:12:24 +00001708 // If the lhs block is the next block, invert the condition so that we can
1709 // fall through to the lhs instead of the rhs block.
1710 if (CB.TrueBB == NextBlock) {
1711 std::swap(CB.TrueBB, CB.FalseBB);
1712 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001713 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001714 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001715
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001716 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001717 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001718 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001719
Evan Cheng79687dd2010-09-23 06:51:55 +00001720 // Insert the false branch. Do this even if it's a fall through branch,
1721 // this makes it easier to do DAG optimizations which require inverting
1722 // the branch condition.
1723 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1724 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001725
1726 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001727}
1728
1729/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001730void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001731 // Emit the code for the jump table
1732 assert(JT.Reg != -1U && "Should lower JT Header first!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001733 EVT PTy = TM.getTargetLowering()->getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001734 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001735 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001736 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001737 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001738 MVT::Other, Index.getValue(1),
1739 Table, Index);
1740 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001741}
1742
1743/// visitJumpTableHeader - This function emits necessary code to produce index
1744/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001745void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001746 JumpTableHeader &JTH,
1747 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001748 // Subtract the lowest switch case value from the value being switched on and
1749 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001750 // difference between smallest and largest cases.
1751 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001752 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001753 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001754 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001755
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001756 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001757 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001758 // can be used as an index into the jump table in a subsequent basic block.
1759 // This value may be smaller or larger than the target's pointer type, and
1760 // therefore require extension or truncating.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001761 const TargetLowering *TLI = TM.getTargetLowering();
1762 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), TLI->getPointerTy());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001763
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001764 unsigned JumpTableReg = FuncInfo.CreateReg(TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001765 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001766 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001767 JT.Reg = JumpTableReg;
1768
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001769 // Emit the range check for the jump table, and branch to the default block
1770 // for the switch statement if the value being switched on exceeds the largest
1771 // case in the switch.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001772 SDValue CMP = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001773 TLI->getSetCCResultType(*DAG.getContext(),
1774 Sub.getValueType()),
Matt Arsenault758659232013-05-18 00:21:46 +00001775 Sub,
1776 DAG.getConstant(JTH.Last - JTH.First,VT),
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001777 ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001778
1779 // Set NextBlock to be the MBB immediately after the current one, if any.
1780 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001781 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001782 MachineFunction::iterator BBI = SwitchBB;
Bill Wendlingc6b47342009-12-21 23:47:40 +00001783
Dan Gohmane8c913e2009-08-15 02:06:22 +00001784 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001785 NextBlock = BBI;
1786
Andrew Trickef9de2a2013-05-25 02:42:55 +00001787 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001788 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001789 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001790
Bill Wendling954cb182010-01-28 21:51:40 +00001791 if (JT.MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001792 BrCond = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001793 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001794
Bill Wendlingc6b47342009-12-21 23:47:40 +00001795 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001796}
1797
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001798/// Codegen a new tail for a stack protector check ParentMBB which has had its
1799/// tail spliced into a stack protector check success bb.
1800///
1801/// For a high level explanation of how this fits into the stack protector
1802/// generation see the comment on the declaration of class
1803/// StackProtectorDescriptor.
1804void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1805 MachineBasicBlock *ParentBB) {
1806
1807 // First create the loads to the guard/stack slot for the comparison.
1808 const TargetLowering *TLI = TM.getTargetLowering();
1809 EVT PtrTy = TLI->getPointerTy();
1810
1811 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1812 int FI = MFI->getStackProtectorIndex();
1813
1814 const Value *IRGuard = SPD.getGuard();
1815 SDValue GuardPtr = getValue(IRGuard);
1816 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1817
1818 unsigned Align =
1819 TLI->getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
1820 SDValue Guard = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1821 GuardPtr, MachinePointerInfo(IRGuard, 0),
1822 true, false, false, Align);
1823
1824 SDValue StackSlot = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1825 StackSlotPtr,
1826 MachinePointerInfo::getFixedStack(FI),
1827 true, false, false, Align);
1828
1829 // Perform the comparison via a subtract/getsetcc.
1830 EVT VT = Guard.getValueType();
1831 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, Guard, StackSlot);
1832
1833 SDValue Cmp = DAG.getSetCC(getCurSDLoc(),
1834 TLI->getSetCCResultType(*DAG.getContext(),
1835 Sub.getValueType()),
1836 Sub, DAG.getConstant(0, VT),
1837 ISD::SETNE);
1838
1839 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1840 // branch to failure MBB.
1841 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
1842 MVT::Other, StackSlot.getOperand(0),
1843 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1844 // Otherwise branch to success MBB.
1845 SDValue Br = DAG.getNode(ISD::BR, getCurSDLoc(),
1846 MVT::Other, BrCond,
1847 DAG.getBasicBlock(SPD.getSuccessMBB()));
1848
1849 DAG.setRoot(Br);
1850}
1851
1852/// Codegen the failure basic block for a stack protector check.
1853///
1854/// A failure stack protector machine basic block consists simply of a call to
1855/// __stack_chk_fail().
1856///
1857/// For a high level explanation of how this fits into the stack protector
1858/// generation see the comment on the declaration of class
1859/// StackProtectorDescriptor.
1860void
1861SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
1862 const TargetLowering *TLI = TM.getTargetLowering();
1863 SDValue Chain = TLI->makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL,
Craig Topperc0196b12014-04-14 00:51:57 +00001864 MVT::isVoid, nullptr, 0, false,
1865 getCurSDLoc(), false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001866 DAG.setRoot(Chain);
1867}
1868
Dan Gohman575fad32008-09-03 16:12:24 +00001869/// visitBitTestHeader - This function emits necessary code to produce value
1870/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001871void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1872 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001873 // Subtract the minimum value
1874 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001875 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001876 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001877 DAG.getConstant(B.First, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001878
1879 // Check range
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001880 const TargetLowering *TLI = TM.getTargetLowering();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001881 SDValue RangeCmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001882 TLI->getSetCCResultType(*DAG.getContext(),
Matt Arsenault758659232013-05-18 00:21:46 +00001883 Sub.getValueType()),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001884 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001885 ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001886
Evan Chengac730dd2011-01-06 01:02:44 +00001887 // Determine the type of the test operands.
1888 bool UsePtrType = false;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001889 if (!TLI->isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001890 UsePtrType = true;
1891 else {
1892 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001893 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001894 // Switch table case range are encoded into series of masks.
1895 // Just use pointer type, it's guaranteed to fit.
1896 UsePtrType = true;
1897 break;
1898 }
1899 }
1900 if (UsePtrType) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001901 VT = TLI->getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001902 Sub = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001903 }
Dan Gohman575fad32008-09-03 16:12:24 +00001904
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001905 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001906 B.Reg = FuncInfo.CreateReg(B.RegVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001907 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001908 B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001909
1910 // Set NextBlock to be the MBB immediately after the current one, if any.
1911 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001912 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001913 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001914 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001915 NextBlock = BBI;
1916
1917 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1918
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001919 addSuccessorWithWeight(SwitchBB, B.Default);
1920 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001921
Andrew Trickef9de2a2013-05-25 02:42:55 +00001922 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001923 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001924 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001925
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001926 if (MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001927 BrRange = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, CopyTo,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001928 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001929
Bill Wendlingc6b47342009-12-21 23:47:40 +00001930 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001931}
1932
1933/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001934void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1935 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001936 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001937 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001938 BitTestCase &B,
1939 MachineBasicBlock *SwitchBB) {
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001940 MVT VT = BB.RegVT;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001941 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001942 Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001943 SDValue Cmp;
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001944 unsigned PopCount = CountPopulation_64(B.Mask);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001945 const TargetLowering *TLI = TM.getTargetLowering();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001946 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001947 // Testing for a single bit; just compare the shift count with what it
1948 // would need to be to shift a 1 bit in that position.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001949 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001950 TLI->getSetCCResultType(*DAG.getContext(), VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001951 ShiftOp,
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001952 DAG.getConstant(countTrailingZeros(B.Mask), VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001953 ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001954 } else if (PopCount == BB.Range) {
1955 // There is only one zero bit in the range, test for it directly.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001956 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001957 TLI->getSetCCResultType(*DAG.getContext(), VT),
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001958 ShiftOp,
1959 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1960 ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001961 } else {
1962 // Make desired shift
Andrew Trickef9de2a2013-05-25 02:42:55 +00001963 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurSDLoc(), VT,
Evan Chengac730dd2011-01-06 01:02:44 +00001964 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001965
Dan Gohman0695e092010-06-24 02:06:24 +00001966 // Emit bit tests and jumps
Andrew Trickef9de2a2013-05-25 02:42:55 +00001967 SDValue AndOp = DAG.getNode(ISD::AND, getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001968 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001969 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001970 TLI->getSetCCResultType(*DAG.getContext(), VT),
Evan Chengac730dd2011-01-06 01:02:44 +00001971 AndOp, DAG.getConstant(0, VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001972 ISD::SETNE);
1973 }
Dan Gohman575fad32008-09-03 16:12:24 +00001974
Manman Rencf104462012-08-24 18:14:27 +00001975 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1976 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1977 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1978 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001979
Andrew Trickef9de2a2013-05-25 02:42:55 +00001980 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001981 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001982 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001983
1984 // Set NextBlock to be the MBB immediately after the current one, if any.
1985 // This is used to avoid emitting unnecessary branches to the next block.
Craig Topperc0196b12014-04-14 00:51:57 +00001986 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001987 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001988 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001989 NextBlock = BBI;
1990
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001991 if (NextMBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001992 BrAnd = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001993 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00001994
Bill Wendlingc6b47342009-12-21 23:47:40 +00001995 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00001996}
1997
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001998void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001999 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002000
Dan Gohman575fad32008-09-03 16:12:24 +00002001 // Retrieve successors.
2002 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
2003 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
2004
Gabor Greif08a4c282009-01-15 11:10:44 +00002005 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00002006 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00002007 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00002008 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00002009 else if (Fn && Fn->isIntrinsic()) {
2010 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
Nuno Lopes21514972012-07-18 00:07:17 +00002011 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
Nuno Lopesec9653b2012-06-28 22:30:12 +00002012 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00002013 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002014
2015 // If the value of the invoke is used outside of its defining block, make it
2016 // available as a virtual register.
Dan Gohman9478c3f2009-04-23 23:13:24 +00002017 CopyToExportRegsIfNeeded(&I);
Dan Gohman575fad32008-09-03 16:12:24 +00002018
2019 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00002020 addSuccessorWithWeight(InvokeMBB, Return);
2021 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002022
2023 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002024 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002025 MVT::Other, getControlRoot(),
2026 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00002027}
2028
Bill Wendlingf891bf82011-07-31 06:30:59 +00002029void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2030 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2031}
2032
Bill Wendling247fd3b2011-08-17 21:56:44 +00002033void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2034 assert(FuncInfo.MBB->isLandingPad() &&
2035 "Call to landingpad not in landing pad!");
2036
2037 MachineBasicBlock *MBB = FuncInfo.MBB;
2038 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2039 AddLandingPadInfo(LP, MMI, MBB);
2040
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002041 // If there aren't registers to copy the values into (e.g., during SjLj
2042 // exceptions), then don't bother to create these DAG nodes.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002043 const TargetLowering *TLI = TM.getTargetLowering();
2044 if (TLI->getExceptionPointerRegister() == 0 &&
2045 TLI->getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002046 return;
2047
Bill Wendling247fd3b2011-08-17 21:56:44 +00002048 SmallVector<EVT, 2> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002049 ComputeValueVTs(*TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002050 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002051
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002052 // Get the two live-in registers as SDValues. The physregs have already been
2053 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002054 SDValue Ops[2];
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002055 Ops[0] = DAG.getZExtOrTrunc(
2056 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2057 FuncInfo.ExceptionPointerVirtReg, TLI->getPointerTy()),
2058 getCurSDLoc(), ValueVTs[0]);
2059 Ops[1] = DAG.getZExtOrTrunc(
2060 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2061 FuncInfo.ExceptionSelectorVirtReg, TLI->getPointerTy()),
2062 getCurSDLoc(), ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002063
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002064 // Merge into one.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002065 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topperabb4ac72014-04-16 06:10:51 +00002066 DAG.getVTList(ValueVTs),
Bill Wendling247fd3b2011-08-17 21:56:44 +00002067 &Ops[0], 2);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002068 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002069}
2070
Dan Gohman575fad32008-09-03 16:12:24 +00002071/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
2072/// small case ranges).
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002073bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
2074 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002075 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002076 MachineBasicBlock *Default,
2077 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002078 // Size is the number of Cases represented by this range.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002079 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohman575fad32008-09-03 16:12:24 +00002080 if (Size > 3)
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002081 return false;
2082
Dan Gohman575fad32008-09-03 16:12:24 +00002083 // Get the MachineFunction which holds the current MBB. This is used when
2084 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002085 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002086
2087 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00002088 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002089 MachineFunction::iterator BBI = CR.CaseBB;
2090
Dan Gohmane8c913e2009-08-15 02:06:22 +00002091 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00002092 NextBlock = BBI;
2093
Manman Rencf104462012-08-24 18:14:27 +00002094 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramer24656c92010-11-22 09:45:38 +00002095 // If any two of the cases has the same destination, and if one value
Dan Gohman575fad32008-09-03 16:12:24 +00002096 // is the same as the other, but has one bit unset that the other has set,
2097 // use bit manipulation to do two compares at once. For example:
2098 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramer24656c92010-11-22 09:45:38 +00002099 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
2100 // TODO: Handle cases where CR.CaseBB != SwitchBB.
2101 if (Size == 2 && CR.CaseBB == SwitchBB) {
2102 Case &Small = *CR.Range.first;
2103 Case &Big = *(CR.Range.second-1);
2104
2105 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
2106 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
2107 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
2108
2109 // Check that there is only one bit different.
2110 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
2111 (SmallValue | BigValue) == BigValue) {
2112 // Isolate the common bit.
2113 APInt CommonBit = BigValue & ~SmallValue;
2114 assert((SmallValue | CommonBit) == BigValue &&
2115 CommonBit.countPopulation() == 1 && "Not a common bit?");
2116
2117 SDValue CondLHS = getValue(SV);
2118 EVT VT = CondLHS.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002119 SDLoc DL = getCurSDLoc();
Benjamin Kramer24656c92010-11-22 09:45:38 +00002120
2121 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
2122 DAG.getConstant(CommonBit, VT));
2123 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
2124 Or, DAG.getConstant(BigValue, VT),
2125 ISD::SETEQ);
2126
2127 // Update successor info.
Manman Rencf104462012-08-24 18:14:27 +00002128 // Both Small and Big will jump to Small.BB, so we sum up the weights.
2129 addSuccessorWithWeight(SwitchBB, Small.BB,
2130 Small.ExtraWeight + Big.ExtraWeight);
2131 addSuccessorWithWeight(SwitchBB, Default,
2132 // The default destination is the first successor in IR.
2133 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramer24656c92010-11-22 09:45:38 +00002134
2135 // Insert the true branch.
2136 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2137 getControlRoot(), Cond,
2138 DAG.getBasicBlock(Small.BB));
2139
2140 // Insert the false branch.
2141 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2142 DAG.getBasicBlock(Default));
2143
2144 DAG.setRoot(BrCond);
2145 return true;
2146 }
2147 }
2148 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002149
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002150 // Order cases by weight so the most likely case will be checked first.
Manman Rencf104462012-08-24 18:14:27 +00002151 uint32_t UnhandledWeights = 0;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002152 if (BPI) {
2153 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Rencf104462012-08-24 18:14:27 +00002154 uint32_t IWeight = I->ExtraWeight;
2155 UnhandledWeights += IWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002156 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Rencf104462012-08-24 18:14:27 +00002157 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002158 if (IWeight > JWeight)
2159 std::swap(*I, *J);
2160 }
2161 }
2162 }
Dan Gohman575fad32008-09-03 16:12:24 +00002163 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002164 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5aad8722012-05-26 21:19:12 +00002165 if (Size > 1 &&
2166 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohman575fad32008-09-03 16:12:24 +00002167 // The last case block won't fall through into 'NextBlock' if we emit the
2168 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002169 // We start at the bottom as it's the case with the least weight.
Stephen Lin6d715e82013-07-06 21:44:25 +00002170 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I)
Dan Gohman575fad32008-09-03 16:12:24 +00002171 if (I->BB == NextBlock) {
2172 std::swap(*I, BackCase);
2173 break;
2174 }
Dan Gohman575fad32008-09-03 16:12:24 +00002175 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002176
Dan Gohman575fad32008-09-03 16:12:24 +00002177 // Create a CaseBlock record representing a conditional branch to
2178 // the Case's target mbb if the value being switched on SV is equal
2179 // to C.
2180 MachineBasicBlock *CurBlock = CR.CaseBB;
2181 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2182 MachineBasicBlock *FallThrough;
2183 if (I != E-1) {
2184 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2185 CurMF->insert(BBI, FallThrough);
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002186
2187 // Put SV in a virtual register to make it available from the new blocks.
2188 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002189 } else {
2190 // If the last case doesn't match, go to the default block.
2191 FallThrough = Default;
2192 }
2193
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002194 const Value *RHS, *LHS, *MHS;
Dan Gohman575fad32008-09-03 16:12:24 +00002195 ISD::CondCode CC;
2196 if (I->High == I->Low) {
2197 // This is just small small case range :) containing exactly 1 case
2198 CC = ISD::SETEQ;
Craig Topperc0196b12014-04-14 00:51:57 +00002199 LHS = SV; RHS = I->High; MHS = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002200 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00002201 CC = ISD::SETLE;
Dan Gohman575fad32008-09-03 16:12:24 +00002202 LHS = I->Low; MHS = SV; RHS = I->High;
2203 }
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002204
Manman Rencf104462012-08-24 18:14:27 +00002205 // The false weight should be sum of all un-handled cases.
2206 UnhandledWeights -= I->ExtraWeight;
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002207 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2208 /* me */ CurBlock,
Manman Rencf104462012-08-24 18:14:27 +00002209 /* trueweight */ I->ExtraWeight,
2210 /* falseweight */ UnhandledWeights);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002211
Dan Gohman575fad32008-09-03 16:12:24 +00002212 // If emitting the first comparison, just call visitSwitchCase to emit the
2213 // code into the current block. Otherwise, push the CaseBlock onto the
2214 // vector to be later processed by SDISel, and insert the node's MBB
2215 // before the next MBB.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002216 if (CurBlock == SwitchBB)
2217 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002218 else
2219 SwitchCases.push_back(CB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002220
Dan Gohman575fad32008-09-03 16:12:24 +00002221 CurBlock = FallThrough;
2222 }
2223
2224 return true;
2225}
2226
2227static inline bool areJTsAllowed(const TargetLowering &TLI) {
Evan Cheng39e90022012-07-02 22:39:56 +00002228 return TLI.supportJumpTables() &&
Owen Anderson9f944592009-08-11 20:47:22 +00002229 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2230 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohman575fad32008-09-03 16:12:24 +00002231}
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002232
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002233static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002234 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Bob Wilsone4077362013-09-09 19:14:35 +00002235 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002236 return (LastExt - FirstExt + 1ULL);
2237}
2238
Dan Gohman575fad32008-09-03 16:12:24 +00002239/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnere74e0c82011-09-09 22:06:59 +00002240bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2241 CaseRecVector &WorkList,
2242 const Value *SV,
2243 MachineBasicBlock *Default,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002244 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002245 Case& FrontCase = *CR.Range.first;
2246 Case& BackCase = *(CR.Range.second-1);
2247
Chris Lattner8e1d7222009-11-07 07:50:34 +00002248 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2249 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002250
Chris Lattner8e1d7222009-11-07 07:50:34 +00002251 APInt TSize(First.getBitWidth(), 0);
Chris Lattnere74e0c82011-09-09 22:06:59 +00002252 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohman575fad32008-09-03 16:12:24 +00002253 TSize += I->size();
2254
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002255 const TargetLowering *TLI = TM.getTargetLowering();
2256 if (!areJTsAllowed(*TLI) || TSize.ult(TLI->getMinimumJumpTableEntries()))
Dan Gohman575fad32008-09-03 16:12:24 +00002257 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002258
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002259 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002260 // The density is TSize / Range. Require at least 40%.
2261 // It should not be possible for IntTSize to saturate for sane code, but make
2262 // sure we handle Range saturation correctly.
2263 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2264 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2265 if (IntTSize * 10 < IntRange * 4)
Dan Gohman575fad32008-09-03 16:12:24 +00002266 return false;
2267
David Greene5730f202010-01-05 01:24:57 +00002268 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002269 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002270 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002271
2272 // Get the MachineFunction which holds the current MBB. This is used when
2273 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002274 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002275
2276 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002277 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002278 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002279
2280 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2281
2282 // Create a new basic block to hold the code for loading the address
2283 // of the jump table, and jumping to it. Update successor information;
2284 // we will either branch to the default case for the switch, or the jump
2285 // table.
2286 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2287 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002288
2289 addSuccessorWithWeight(CR.CaseBB, Default);
2290 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002291
Dan Gohman575fad32008-09-03 16:12:24 +00002292 // Build a vector of destination BBs, corresponding to each target
2293 // of the jump table. If the value of the jump table slot corresponds to
2294 // a case statement, push the case's BB onto the vector, otherwise, push
2295 // the default BB.
2296 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002297 APInt TEI = First;
Dan Gohman575fad32008-09-03 16:12:24 +00002298 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002299 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2300 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002301
Bob Wilsone4077362013-09-09 19:14:35 +00002302 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002303 DestBBs.push_back(I->BB);
2304 if (TEI==High)
2305 ++I;
2306 } else {
2307 DestBBs.push_back(Default);
2308 }
2309 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002310
Manman Rencf104462012-08-24 18:14:27 +00002311 // Calculate weight for each unique destination in CR.
2312 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2313 if (FuncInfo.BPI)
2314 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2315 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2316 DestWeights.find(I->BB);
Stephen Lincfe7f352013-07-08 00:37:03 +00002317 if (Itr != DestWeights.end())
Manman Rencf104462012-08-24 18:14:27 +00002318 Itr->second += I->ExtraWeight;
2319 else
2320 DestWeights[I->BB] = I->ExtraWeight;
2321 }
2322
Dan Gohman575fad32008-09-03 16:12:24 +00002323 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002324 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2325 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohman575fad32008-09-03 16:12:24 +00002326 E = DestBBs.end(); I != E; ++I) {
2327 if (!SuccsHandled[(*I)->getNumber()]) {
2328 SuccsHandled[(*I)->getNumber()] = true;
Manman Rencf104462012-08-24 18:14:27 +00002329 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2330 DestWeights.find(*I);
2331 addSuccessorWithWeight(JumpTableBB, *I,
2332 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002333 }
2334 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002335
Bob Wilson3c7cde42010-03-18 18:42:41 +00002336 // Create a jump table index for this jump table.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002337 unsigned JTEncoding = TLI->getJumpTableEncoding();
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002338 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilson3c7cde42010-03-18 18:42:41 +00002339 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002340
Dan Gohman575fad32008-09-03 16:12:24 +00002341 // Set the jump table information so that we can codegen it as a second
2342 // MachineBasicBlock
2343 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman7c0303a2010-04-19 22:41:47 +00002344 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2345 if (CR.CaseBB == SwitchBB)
2346 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002347
Dan Gohman575fad32008-09-03 16:12:24 +00002348 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohman575fad32008-09-03 16:12:24 +00002349 return true;
2350}
2351
2352/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2353/// 2 subtrees.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002354bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2355 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002356 const Value* SV,
Stephen Lin6d715e82013-07-06 21:44:25 +00002357 MachineBasicBlock* Default,
2358 MachineBasicBlock* SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002359 // Get the MachineFunction which holds the current MBB. This is used when
2360 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002361 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002362
2363 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002364 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002365 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002366
2367 Case& FrontCase = *CR.Range.first;
2368 Case& BackCase = *(CR.Range.second-1);
2369 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2370
2371 // Size is the number of Cases represented by this range.
2372 unsigned Size = CR.Range.second - CR.Range.first;
2373
Chris Lattner8e1d7222009-11-07 07:50:34 +00002374 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2375 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002376 double FMetric = 0;
2377 CaseItr Pivot = CR.Range.first + Size/2;
2378
2379 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2380 // (heuristically) allow us to emit JumpTable's later.
Chris Lattner8e1d7222009-11-07 07:50:34 +00002381 APInt TSize(First.getBitWidth(), 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002382 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2383 I!=E; ++I)
2384 TSize += I->size();
2385
Chris Lattner8e1d7222009-11-07 07:50:34 +00002386 APInt LSize = FrontCase.size();
2387 APInt RSize = TSize-LSize;
David Greene5730f202010-01-05 01:24:57 +00002388 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002389 << "First: " << First << ", Last: " << Last <<'\n'
2390 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002391 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2392 J!=E; ++I, ++J) {
Chris Lattner8e1d7222009-11-07 07:50:34 +00002393 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2394 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002395 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiye01e9862012-05-15 06:50:18 +00002396 assert((Range - 2ULL).isNonNegative() &&
2397 "Invalid case distance");
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002398 // Use volatile double here to avoid excess precision issues on some hosts,
2399 // e.g. that use 80-bit X87 registers.
2400 volatile double LDensity =
2401 (double)LSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002402 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002403 volatile double RDensity =
2404 (double)RSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002405 (Last - RBegin + 1ULL).roundToDouble();
Rafael Espindolad50dbc72013-12-05 04:14:33 +00002406 volatile double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohman575fad32008-09-03 16:12:24 +00002407 // Should always split in some non-trivial place
David Greene5730f202010-01-05 01:24:57 +00002408 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002409 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2410 << "LDensity: " << LDensity
2411 << ", RDensity: " << RDensity << '\n'
2412 << "Metric: " << Metric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002413 if (FMetric < Metric) {
2414 Pivot = J;
2415 FMetric = Metric;
David Greene5730f202010-01-05 01:24:57 +00002416 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002417 }
2418
2419 LSize += J->size();
2420 RSize -= J->size();
2421 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002422
2423 const TargetLowering *TLI = TM.getTargetLowering();
2424 if (areJTsAllowed(*TLI)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002425 // If our case is dense we *really* should handle it earlier!
2426 assert((FMetric > 0) && "Should handle dense range earlier!");
2427 } else {
2428 Pivot = CR.Range.first + Size/2;
2429 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002430
Dan Gohman575fad32008-09-03 16:12:24 +00002431 CaseRange LHSR(CR.Range.first, Pivot);
2432 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002433 const Constant *C = Pivot->Low;
Craig Topperc0196b12014-04-14 00:51:57 +00002434 MachineBasicBlock *FalseBB = nullptr, *TrueBB = nullptr;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002435
Dan Gohman575fad32008-09-03 16:12:24 +00002436 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002437 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohman575fad32008-09-03 16:12:24 +00002438 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002439 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohman575fad32008-09-03 16:12:24 +00002440 // Pivot's Value, then we can branch directly to the LHS's Target,
2441 // rather than creating a leaf node for it.
2442 if ((LHSR.second - LHSR.first) == 1 &&
2443 LHSR.first->High == CR.GE &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002444 cast<ConstantInt>(C)->getValue() ==
2445 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002446 TrueBB = LHSR.first->BB;
2447 } else {
2448 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2449 CurMF->insert(BBI, TrueBB);
2450 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002451
2452 // Put SV in a virtual register to make it available from the new blocks.
2453 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002454 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002455
Dan Gohman575fad32008-09-03 16:12:24 +00002456 // Similar to the optimization above, if the Value being switched on is
2457 // known to be less than the Constant CR.LT, and the current Case Value
2458 // is CR.LT - 1, then we can branch directly to the target block for
2459 // the current Case Value, rather than emitting a RHS leaf node for it.
2460 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002461 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2462 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002463 FalseBB = RHSR.first->BB;
2464 } else {
2465 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2466 CurMF->insert(BBI, FalseBB);
2467 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002468
2469 // Put SV in a virtual register to make it available from the new blocks.
2470 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002471 }
2472
2473 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002474 // the LHS node if the value being switched on SV is less than C.
Dan Gohman575fad32008-09-03 16:12:24 +00002475 // Otherwise, branch to LHS.
Craig Topperc0196b12014-04-14 00:51:57 +00002476 CaseBlock CB(ISD::SETLT, SV, C, nullptr, TrueBB, FalseBB, CR.CaseBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002477
Dan Gohman7c0303a2010-04-19 22:41:47 +00002478 if (CR.CaseBB == SwitchBB)
2479 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002480 else
2481 SwitchCases.push_back(CB);
2482
2483 return true;
2484}
2485
2486/// handleBitTestsSwitchCase - if current case range has few destination and
2487/// range span less, than machine word bitwidth, encode case range into series
2488/// of masks and emit bit tests with these masks.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002489bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2490 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002491 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002492 MachineBasicBlock* Default,
Stephen Lin6d715e82013-07-06 21:44:25 +00002493 MachineBasicBlock* SwitchBB) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002494 const TargetLowering *TLI = TM.getTargetLowering();
2495 EVT PTy = TLI->getPointerTy();
Owen Andersonc30530d2009-08-10 18:56:59 +00002496 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohman575fad32008-09-03 16:12:24 +00002497
2498 Case& FrontCase = *CR.Range.first;
2499 Case& BackCase = *(CR.Range.second-1);
2500
2501 // Get the MachineFunction which holds the current MBB. This is used when
2502 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002503 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002504
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002505 // If target does not have legal shift left, do not emit bit tests at all.
Matt Arsenaultbbd24902013-10-21 19:24:15 +00002506 if (!TLI->isOperationLegal(ISD::SHL, PTy))
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002507 return false;
2508
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002509 size_t numCmps = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002510 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2511 I!=E; ++I) {
2512 // Single case counts one, case range - two.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002513 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohman575fad32008-09-03 16:12:24 +00002514 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002515
Dan Gohman575fad32008-09-03 16:12:24 +00002516 // Count unique destinations
2517 SmallSet<MachineBasicBlock*, 4> Dests;
2518 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2519 Dests.insert(I->BB);
2520 if (Dests.size() > 3)
2521 // Don't bother the code below, if there are too much unique destinations
2522 return false;
2523 }
David Greene5730f202010-01-05 01:24:57 +00002524 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002525 << Dests.size() << '\n'
2526 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002527
Dan Gohman575fad32008-09-03 16:12:24 +00002528 // Compute span of values.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002529 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2530 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002531 APInt cmpRange = maxValue - minValue;
2532
David Greene5730f202010-01-05 01:24:57 +00002533 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002534 << "Low bound: " << minValue << '\n'
2535 << "High bound: " << maxValue << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002536
Dan Gohman4ce1fb12010-04-08 23:03:40 +00002537 if (cmpRange.uge(IntPtrBits) ||
Dan Gohman575fad32008-09-03 16:12:24 +00002538 (!(Dests.size() == 1 && numCmps >= 3) &&
2539 !(Dests.size() == 2 && numCmps >= 5) &&
2540 !(Dests.size() >= 3 && numCmps >= 6)))
2541 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002542
David Greene5730f202010-01-05 01:24:57 +00002543 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002544 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2545
Dan Gohman575fad32008-09-03 16:12:24 +00002546 // Optimize the case where all the case values fit in a
2547 // word without having to subtract minValue. In this case,
2548 // we can optimize away the subtraction.
Bob Wilsone4077362013-09-09 19:14:35 +00002549 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002550 cmpRange = maxValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002551 } else {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002552 lowBound = minValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002553 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002554
Dan Gohman575fad32008-09-03 16:12:24 +00002555 CaseBitsVector CasesBits;
2556 unsigned i, count = 0;
2557
2558 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2559 MachineBasicBlock* Dest = I->BB;
2560 for (i = 0; i < count; ++i)
2561 if (Dest == CasesBits[i].BB)
2562 break;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002563
Dan Gohman575fad32008-09-03 16:12:24 +00002564 if (i == count) {
2565 assert((count < 3) && "Too much destinations to test!");
Manman Rencf104462012-08-24 18:14:27 +00002566 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohman575fad32008-09-03 16:12:24 +00002567 count++;
2568 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002569
2570 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2571 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2572
2573 uint64_t lo = (lowValue - lowBound).getZExtValue();
2574 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Rencf104462012-08-24 18:14:27 +00002575 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002576
Dan Gohman575fad32008-09-03 16:12:24 +00002577 for (uint64_t j = lo; j <= hi; j++) {
2578 CasesBits[i].Mask |= 1ULL << j;
2579 CasesBits[i].Bits++;
2580 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002581
Dan Gohman575fad32008-09-03 16:12:24 +00002582 }
2583 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002584
Dan Gohman575fad32008-09-03 16:12:24 +00002585 BitTestInfo BTC;
2586
2587 // Figure out which block is immediately after the current one.
2588 MachineFunction::iterator BBI = CR.CaseBB;
2589 ++BBI;
2590
2591 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2592
David Greene5730f202010-01-05 01:24:57 +00002593 DEBUG(dbgs() << "Cases:\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002594 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene5730f202010-01-05 01:24:57 +00002595 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002596 << ", Bits: " << CasesBits[i].Bits
2597 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002598
2599 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2600 CurMF->insert(BBI, CaseBB);
2601 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2602 CaseBB,
Manman Rencf104462012-08-24 18:14:27 +00002603 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002604
2605 // Put SV in a virtual register to make it available from the new blocks.
2606 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002607 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002608
2609 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengac730dd2011-01-06 01:02:44 +00002610 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohman575fad32008-09-03 16:12:24 +00002611 CR.CaseBB, Default, BTC);
2612
Dan Gohman7c0303a2010-04-19 22:41:47 +00002613 if (CR.CaseBB == SwitchBB)
2614 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002615
Dan Gohman575fad32008-09-03 16:12:24 +00002616 BitTestCases.push_back(BTB);
2617
2618 return true;
2619}
2620
Dan Gohman575fad32008-09-03 16:12:24 +00002621/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002622size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2623 const SwitchInst& SI) {
Bob Wilsone4077362013-09-09 19:14:35 +00002624 size_t numCmps = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002625
Manman Rencf104462012-08-24 18:14:27 +00002626 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohman575fad32008-09-03 16:12:24 +00002627 // Start with "simple" cases
Stepan Dyatkovskiy97b02fc2012-03-11 06:09:17 +00002628 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiy5b648af2012-03-08 07:06:20 +00002629 i != e; ++i) {
2630 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002631 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2632
Bob Wilsone4077362013-09-09 19:14:35 +00002633 uint32_t ExtraWeight =
2634 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0;
2635
2636 Cases.push_back(Case(i.getCaseValue(), i.getCaseValue(),
2637 SMBB, ExtraWeight));
Dan Gohman575fad32008-09-03 16:12:24 +00002638 }
Bob Wilsone4077362013-09-09 19:14:35 +00002639 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Stephen Lincfe7f352013-07-08 00:37:03 +00002640
Bob Wilsone4077362013-09-09 19:14:35 +00002641 // Merge case into clusters
2642 if (Cases.size() >= 2)
2643 // Must recompute end() each iteration because it may be
2644 // invalidated by erase if we hold on to it
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00002645 for (CaseItr I = Cases.begin(), J = std::next(Cases.begin());
Bob Wilsone4077362013-09-09 19:14:35 +00002646 J != Cases.end(); ) {
2647 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2648 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
2649 MachineBasicBlock* nextBB = J->BB;
2650 MachineBasicBlock* currentBB = I->BB;
Stephen Lincfe7f352013-07-08 00:37:03 +00002651
Bob Wilsone4077362013-09-09 19:14:35 +00002652 // If the two neighboring cases go to the same destination, merge them
2653 // into a single case.
2654 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
2655 I->High = J->High;
2656 I->ExtraWeight += J->ExtraWeight;
2657 J = Cases.erase(J);
2658 } else {
2659 I = J++;
2660 }
2661 }
Dan Gohman575fad32008-09-03 16:12:24 +00002662
Bob Wilsone4077362013-09-09 19:14:35 +00002663 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2664 if (I->Low != I->High)
2665 // A range counts double, since it requires two compares.
2666 ++numCmps;
Dan Gohman575fad32008-09-03 16:12:24 +00002667 }
2668
2669 return numCmps;
2670}
2671
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002672void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2673 MachineBasicBlock *Last) {
2674 // Update JTCases.
2675 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2676 if (JTCases[i].first.HeaderBB == First)
2677 JTCases[i].first.HeaderBB = Last;
2678
2679 // Update BitTestCases.
2680 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2681 if (BitTestCases[i].Parent == First)
2682 BitTestCases[i].Parent = Last;
2683}
2684
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002685void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002686 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002687
Dan Gohman575fad32008-09-03 16:12:24 +00002688 // Figure out which block is immediately after the current one.
Craig Topperc0196b12014-04-14 00:51:57 +00002689 MachineBasicBlock *NextBlock = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002690 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2691
2692 // If there is only the default destination, branch to it if it is not the
2693 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002694 if (!SI.getNumCases()) {
Dan Gohman575fad32008-09-03 16:12:24 +00002695 // Update machine-CFG edges.
2696
2697 // If this is not a fall-through branch, emit the branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002698 SwitchMBB->addSuccessor(Default);
Bill Wendling954cb182010-01-28 21:51:40 +00002699 if (Default != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002700 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002701 MVT::Other, getControlRoot(),
2702 DAG.getBasicBlock(Default)));
Bill Wendling443d0722009-12-21 22:30:11 +00002703
Dan Gohman575fad32008-09-03 16:12:24 +00002704 return;
2705 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002706
Dan Gohman575fad32008-09-03 16:12:24 +00002707 // If there are any non-default case statements, create a vector of Cases
2708 // representing each one, and sort the vector so that we can efficiently
2709 // create a binary search tree from them.
2710 CaseVector Cases;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002711 size_t numCmps = Clusterify(Cases, SI);
David Greene5730f202010-01-05 01:24:57 +00002712 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002713 << ". Total compares: " << numCmps << '\n');
Duncan Sandsd278d352011-10-18 12:44:00 +00002714 (void)numCmps;
Dan Gohman575fad32008-09-03 16:12:24 +00002715
2716 // Get the Value to be switched on and default basic blocks, which will be
2717 // inserted into CaseBlock records, representing basic blocks in the binary
2718 // search tree.
Eli Friedman95031ed2011-09-29 20:21:17 +00002719 const Value *SV = SI.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00002720
2721 // Push the initial CaseRec onto the worklist
2722 CaseRecVector WorkList;
Craig Topperc0196b12014-04-14 00:51:57 +00002723 WorkList.push_back(CaseRec(SwitchMBB,nullptr,nullptr,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002724 CaseRange(Cases.begin(),Cases.end())));
Dan Gohman575fad32008-09-03 16:12:24 +00002725
2726 while (!WorkList.empty()) {
2727 // Grab a record representing a case range to process off the worklist
2728 CaseRec CR = WorkList.back();
2729 WorkList.pop_back();
2730
Dan Gohman7c0303a2010-04-19 22:41:47 +00002731 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002732 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002733
Dan Gohman575fad32008-09-03 16:12:24 +00002734 // If the range has few cases (two or less) emit a series of specific
2735 // tests.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002736 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002737 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002738
Sebastian Popedb31fa2012-09-25 20:35:36 +00002739 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002740 // target supports indirect branches, then emit a jump table rather than
Dan Gohman575fad32008-09-03 16:12:24 +00002741 // lowering the switch to a binary tree of conditional branches.
Sebastian Popedb31fa2012-09-25 20:35:36 +00002742 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman7c0303a2010-04-19 22:41:47 +00002743 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002744 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002745
Dan Gohman575fad32008-09-03 16:12:24 +00002746 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2747 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002748 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002749 }
2750}
2751
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002752void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002753 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002754
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002755 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002756 SmallSet<BasicBlock*, 32> Done;
2757 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2758 BasicBlock *BB = I.getSuccessor(i);
2759 bool Inserted = Done.insert(BB);
2760 if (!Inserted)
2761 continue;
2762
2763 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002764 addSuccessorWithWeight(IndirectBrMBB, Succ);
2765 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002766
Andrew Trickef9de2a2013-05-25 02:42:55 +00002767 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002768 MVT::Other, getControlRoot(),
2769 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002770}
Dan Gohman575fad32008-09-03 16:12:24 +00002771
Yaron Kerend7ba46b2014-04-19 13:47:43 +00002772void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2773 if (DAG.getTarget().Options.TrapUnreachable)
2774 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2775}
2776
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002777void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002778 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002779 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002780 if (isa<Constant>(I.getOperand(0)) &&
2781 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2782 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002783 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002784 Op2.getValueType(), Op2));
2785 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002786 }
Bill Wendling443d0722009-12-21 22:30:11 +00002787
Dan Gohmana5b96452009-06-04 22:49:04 +00002788 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002789}
2790
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002791void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002792 SDValue Op1 = getValue(I.getOperand(0));
2793 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002794 setValue(&I, DAG.getNode(OpCode, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002795 Op1.getValueType(), Op1, Op2));
Dan Gohman575fad32008-09-03 16:12:24 +00002796}
2797
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002798void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002799 SDValue Op1 = getValue(I.getOperand(0));
2800 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002801
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002802 EVT ShiftTy = TM.getTargetLowering()->getShiftAmountTy(Op2.getValueType());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002803
Chris Lattner2a720d92011-02-13 09:02:52 +00002804 // Coerce the shift amount to the right type if we can.
2805 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002806 unsigned ShiftSize = ShiftTy.getSizeInBits();
2807 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002808 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002809
Dan Gohman0e8d1992009-04-09 03:51:29 +00002810 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002811 if (ShiftSize > Op2Size)
2812 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002813
Dan Gohman0e8d1992009-04-09 03:51:29 +00002814 // If the operand is larger than the shift count type but the shift
2815 // count type has enough bits to represent any shift value, truncate
2816 // it now. This is a common case and it exposes the truncate to
2817 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002818 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2819 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2820 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002821 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002822 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002823 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002824 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002825
Andrew Trickef9de2a2013-05-25 02:42:55 +00002826 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002827 Op1.getValueType(), Op1, Op2));
Dan Gohman575fad32008-09-03 16:12:24 +00002828}
2829
Benjamin Kramer9960a252011-07-08 10:31:30 +00002830void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002831 SDValue Op1 = getValue(I.getOperand(0));
2832 SDValue Op2 = getValue(I.getOperand(1));
2833
2834 // Turn exact SDivs into multiplications.
2835 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2836 // exact bit.
Benjamin Kramer2bb8b262011-07-08 12:08:24 +00002837 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2838 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9960a252011-07-08 10:31:30 +00002839 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002840 setValue(&I, TM.getTargetLowering()->BuildExactSDIV(Op1, Op2,
2841 getCurSDLoc(), DAG));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002842 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00002843 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9960a252011-07-08 10:31:30 +00002844 Op1, Op2));
2845}
2846
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002847void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002848 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002849 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002850 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002851 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002852 predicate = ICmpInst::Predicate(IC->getPredicate());
2853 SDValue Op1 = getValue(I.getOperand(0));
2854 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002855 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002856
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002857 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002858 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002859}
2860
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002861void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002862 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002863 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002864 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002865 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002866 predicate = FCmpInst::Predicate(FC->getPredicate());
2867 SDValue Op1 = getValue(I.getOperand(0));
2868 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002869 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002870 if (TM.Options.NoNaNsFPMath)
2871 Condition = getFCmpCodeWithoutNaN(Condition);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002872 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002873 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002874}
2875
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002876void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002877 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002878 ComputeValueVTs(*TM.getTargetLowering(), I.getType(), ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002879 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002880 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002881
Bill Wendling443d0722009-12-21 22:30:11 +00002882 SmallVector<SDValue, 4> Values(NumValues);
2883 SDValue Cond = getValue(I.getOperand(0));
2884 SDValue TrueVal = getValue(I.getOperand(1));
2885 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sandsf2641e12011-09-06 19:07:46 +00002886 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2887 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002888
Bill Wendling954cb182010-01-28 21:51:40 +00002889 for (unsigned i = 0; i != NumValues; ++i)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002890 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
Duncan Sandsf2641e12011-09-06 19:07:46 +00002891 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattner53ebf8a2010-03-12 07:15:36 +00002892 Cond,
Bill Wendling443d0722009-12-21 22:30:11 +00002893 SDValue(TrueVal.getNode(),
2894 TrueVal.getResNo() + i),
2895 SDValue(FalseVal.getNode(),
2896 FalseVal.getResNo() + i));
2897
Andrew Trickef9de2a2013-05-25 02:42:55 +00002898 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topperabb4ac72014-04-16 06:10:51 +00002899 DAG.getVTList(ValueVTs),
Bill Wendling954cb182010-01-28 21:51:40 +00002900 &Values[0], NumValues));
Bill Wendling443d0722009-12-21 22:30:11 +00002901}
Dan Gohman575fad32008-09-03 16:12:24 +00002902
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002903void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002904 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2905 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002906 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002907 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002908}
2909
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002910void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002911 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2912 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2913 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002914 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002915 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002916}
2917
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002918void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002919 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2920 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2921 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002922 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002923 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002924}
2925
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002926void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002927 // FPTrunc is never a no-op cast, no need to check
2928 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002929 const TargetLowering *TLI = TM.getTargetLowering();
2930 EVT DestVT = TLI->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002931 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurSDLoc(),
Pete Coopere3d305a2012-01-17 01:54:07 +00002932 DestVT, N,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002933 DAG.getTargetConstant(0, TLI->getPointerTy())));
Dan Gohman575fad32008-09-03 16:12:24 +00002934}
2935
Stephen Lin6d715e82013-07-06 21:44:25 +00002936void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00002937 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002938 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002939 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002940 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002941}
2942
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002943void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002944 // FPToUI is never a no-op cast, no need to check
2945 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002946 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002947 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002948}
2949
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002950void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002951 // FPToSI is never a no-op cast, no need to check
2952 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002953 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002954 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002955}
2956
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002957void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002958 // UIToFP is never a no-op cast, no need to check
2959 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002960 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002961 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002962}
2963
Stephen Lin6d715e82013-07-06 21:44:25 +00002964void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00002965 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002966 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002967 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002968 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002969}
2970
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002971void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002972 // What to do depends on the size of the integer and the size of the pointer.
2973 // We can either truncate, zero extend, or no-op, accordingly.
2974 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002975 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002976 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002977}
2978
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002979void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002980 // What to do depends on the size of the integer and the size of the pointer.
2981 // We can either truncate, zero extend, or no-op, accordingly.
2982 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002983 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002984 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002985}
2986
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002987void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002988 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002989 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00002990
Bill Wendling443d0722009-12-21 22:30:11 +00002991 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00002992 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00002993 if (DestVT != N.getValueType())
Andrew Trickef9de2a2013-05-25 02:42:55 +00002994 setValue(&I, DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002995 DestVT, N)); // convert types.
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002996 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
2997 // might fold any kind of constant expression to an integer constant and that
2998 // is not what we are looking for. Only regcognize a bitcast of a genuine
2999 // constant integer as an opaque constant.
3000 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
3001 setValue(&I, DAG.getConstant(C->getValue(), DestVT, /*isTarget=*/false,
3002 /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00003003 else
Bill Wendling443d0722009-12-21 22:30:11 +00003004 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00003005}
3006
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00003007void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3008 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3009 const Value *SV = I.getOperand(0);
3010 SDValue N = getValue(SV);
3011 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
3012
3013 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3014 unsigned DestAS = I.getType()->getPointerAddressSpace();
3015
3016 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
3017 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3018
3019 setValue(&I, N);
3020}
3021
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003022void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003023 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003024 SDValue InVec = getValue(I.getOperand(0));
3025 SDValue InVal = getValue(I.getOperand(1));
Tom Stellardd42c5942013-08-05 22:22:01 +00003026 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
3027 getCurSDLoc(), TLI.getVectorIdxTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003028 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003029 TM.getTargetLowering()->getValueType(I.getType()),
Bill Wendling954cb182010-01-28 21:51:40 +00003030 InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003031}
3032
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003033void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003034 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003035 SDValue InVec = getValue(I.getOperand(0));
Tom Stellardd42c5942013-08-05 22:22:01 +00003036 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
3037 getCurSDLoc(), TLI.getVectorIdxTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003038 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003039 TM.getTargetLowering()->getValueType(I.getType()),
3040 InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003041}
3042
Craig Topperf726e152012-01-04 09:23:09 +00003043// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00003044// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00003045// specified sequential range [L, L+Pos). or is undef.
3046static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00003047 unsigned Pos, unsigned Size, int Low) {
3048 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00003049 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003050 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00003051 return true;
3052}
3053
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003054void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00003055 SDValue Src1 = getValue(I.getOperand(0));
3056 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00003057
Chris Lattnercf129702012-01-26 02:51:13 +00003058 SmallVector<int, 8> Mask;
3059 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
3060 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003061
3062 const TargetLowering *TLI = TM.getTargetLowering();
3063 EVT VT = TLI->getValueType(I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00003064 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00003065 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00003066
Mon P Wang7a824742008-11-16 05:06:27 +00003067 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003068 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003069 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003070 return;
3071 }
3072
3073 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00003074 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
3075 // Mask is longer than the source vectors and is a multiple of the source
3076 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00003077 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00003078 if (SrcNumElts*2 == MaskNumElts) {
3079 // First check for Src1 in low and Src2 in high
3080 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
3081 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
3082 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003083 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003084 VT, Src1, Src2));
3085 return;
3086 }
3087 // Then check for Src2 in low and Src1 in high
3088 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
3089 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
3090 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003091 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003092 VT, Src2, Src1));
3093 return;
3094 }
Mon P Wang25f01062008-11-10 04:46:22 +00003095 }
3096
Mon P Wang7a824742008-11-16 05:06:27 +00003097 // Pad both vectors with undefs to make them the same length as the mask.
3098 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003099 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
3100 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00003101 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003102
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003103 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3104 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00003105 MOps1[0] = Src1;
3106 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003107
3108 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003109 getCurSDLoc(), VT,
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003110 &MOps1[0], NumConcat);
3111 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003112 getCurSDLoc(), VT,
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003113 &MOps2[0], NumConcat);
Mon P Wangc3113602008-11-21 04:25:21 +00003114
Mon P Wang25f01062008-11-10 04:46:22 +00003115 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003116 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003117 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003118 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003119 if (Idx >= (int)SrcNumElts)
3120 Idx -= SrcNumElts - MaskNumElts;
3121 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00003122 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003123
Andrew Trickef9de2a2013-05-25 02:42:55 +00003124 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003125 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003126 return;
3127 }
3128
Mon P Wang7a824742008-11-16 05:06:27 +00003129 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00003130 // Analyze the access pattern of the vector to see if we can extract
3131 // two subvectors and do the shuffle. The analysis is done by calculating
3132 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00003133 int MinRange[2] = { static_cast<int>(SrcNumElts),
3134 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00003135 int MaxRange[2] = {-1, -1};
3136
Nate Begeman5f829d82009-04-29 05:20:52 +00003137 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003138 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00003139 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003140 if (Idx < 0)
3141 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003142
Nate Begeman5f829d82009-04-29 05:20:52 +00003143 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003144 Input = 1;
3145 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00003146 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003147 if (Idx > MaxRange[Input])
3148 MaxRange[Input] = Idx;
3149 if (Idx < MinRange[Input])
3150 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00003151 }
Mon P Wang25f01062008-11-10 04:46:22 +00003152
Mon P Wang7a824742008-11-16 05:06:27 +00003153 // Check if the access is smaller than the vector size and can we find
3154 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00003155 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
3156 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00003157 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00003158 for (unsigned Input = 0; Input < 2; ++Input) {
3159 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003160 RangeUse[Input] = 0; // Unused
3161 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00003162 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00003163 }
Craig Topperc8e2d912012-04-08 17:53:33 +00003164
3165 // Find a good start index that is a multiple of the mask length. Then
3166 // see if the rest of the elements are in range.
3167 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
3168 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
3169 StartIdx[Input] + MaskNumElts <= SrcNumElts)
3170 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00003171 }
3172
Bill Wendlingdff54ef2009-08-21 18:16:06 +00003173 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00003174 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00003175 return;
3176 }
Craig Topper6148fe62012-04-08 23:15:04 +00003177 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003178 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00003179 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00003180 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003181 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00003182 Src = DAG.getUNDEF(VT);
Bill Wendlingfff99f02009-12-21 22:42:14 +00003183 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00003184 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurSDLoc(), VT,
Tom Stellardd42c5942013-08-05 22:22:01 +00003185 Src, DAG.getConstant(StartIdx[Input],
3186 TLI->getVectorIdxTy()));
Mon P Wang25f01062008-11-10 04:46:22 +00003187 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003188
Mon P Wang7a824742008-11-16 05:06:27 +00003189 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003190 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003191 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003192 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003193 if (Idx >= 0) {
3194 if (Idx < (int)SrcNumElts)
3195 Idx -= StartIdx[0];
3196 else
3197 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3198 }
3199 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00003200 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003201
Andrew Trickef9de2a2013-05-25 02:42:55 +00003202 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003203 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00003204 return;
Mon P Wang25f01062008-11-10 04:46:22 +00003205 }
3206 }
3207
Mon P Wang7a824742008-11-16 05:06:27 +00003208 // We can't use either concat vectors or extract subvectors so fall back to
3209 // replacing the shuffle with extract and build vector.
3210 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003211 EVT EltVT = VT.getVectorElementType();
Tom Stellardd42c5942013-08-05 22:22:01 +00003212 EVT IdxVT = TLI->getVectorIdxTy();
Mon P Wang25f01062008-11-10 04:46:22 +00003213 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00003214 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003215 int Idx = Mask[i];
3216 SDValue Res;
3217
3218 if (Idx < 0) {
3219 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003220 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003221 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3222 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003223
Andrew Trickef9de2a2013-05-25 02:42:55 +00003224 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Tom Stellardd42c5942013-08-05 22:22:01 +00003225 EltVT, Src, DAG.getConstant(Idx, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00003226 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00003227
3228 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00003229 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003230
Andrew Trickef9de2a2013-05-25 02:42:55 +00003231 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003232 VT, &Ops[0], Ops.size()));
Dan Gohman575fad32008-09-03 16:12:24 +00003233}
3234
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003235void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003236 const Value *Op0 = I.getOperand(0);
3237 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00003238 Type *AggTy = I.getType();
3239 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003240 bool IntoUndef = isa<UndefValue>(Op0);
3241 bool FromUndef = isa<UndefValue>(Op1);
3242
Jay Foad57aa6362011-07-13 10:26:04 +00003243 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003244
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003245 const TargetLowering *TLI = TM.getTargetLowering();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003246 SmallVector<EVT, 4> AggValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003247 ComputeValueVTs(*TLI, AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00003248 SmallVector<EVT, 4> ValValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003249 ComputeValueVTs(*TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003250
3251 unsigned NumAggValues = AggValueVTs.size();
3252 unsigned NumValValues = ValValueVTs.size();
3253 SmallVector<SDValue, 4> Values(NumAggValues);
3254
3255 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003256 unsigned i = 0;
3257 // Copy the beginning value(s) from the original aggregate.
3258 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003259 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003260 SDValue(Agg.getNode(), Agg.getResNo() + i);
3261 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003262 if (NumValValues) {
3263 SDValue Val = getValue(Op1);
3264 for (; i != LinearIndex + NumValValues; ++i)
3265 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3266 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3267 }
Dan Gohman575fad32008-09-03 16:12:24 +00003268 // Copy remaining value(s) from the original aggregate.
3269 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003270 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003271 SDValue(Agg.getNode(), Agg.getResNo() + i);
3272
Andrew Trickef9de2a2013-05-25 02:42:55 +00003273 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topperabb4ac72014-04-16 06:10:51 +00003274 DAG.getVTList(AggValueVTs),
Bill Wendling954cb182010-01-28 21:51:40 +00003275 &Values[0], NumAggValues));
Dan Gohman575fad32008-09-03 16:12:24 +00003276}
3277
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003278void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003279 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00003280 Type *AggTy = Op0->getType();
3281 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003282 bool OutOfUndef = isa<UndefValue>(Op0);
3283
Jay Foad57aa6362011-07-13 10:26:04 +00003284 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003285
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003286 const TargetLowering *TLI = TM.getTargetLowering();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003287 SmallVector<EVT, 4> ValValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003288 ComputeValueVTs(*TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003289
3290 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003291
3292 // Ignore a extractvalue that produces an empty object
3293 if (!NumValValues) {
3294 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3295 return;
3296 }
3297
Dan Gohman575fad32008-09-03 16:12:24 +00003298 SmallVector<SDValue, 4> Values(NumValValues);
3299
3300 SDValue Agg = getValue(Op0);
3301 // Copy out the selected value(s).
3302 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3303 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00003304 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00003305 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00003306 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00003307
Andrew Trickef9de2a2013-05-25 02:42:55 +00003308 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topperabb4ac72014-04-16 06:10:51 +00003309 DAG.getVTList(ValValueVTs),
Bill Wendling954cb182010-01-28 21:51:40 +00003310 &Values[0], NumValValues));
Dan Gohman575fad32008-09-03 16:12:24 +00003311}
3312
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003313void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00003314 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00003315 // Note that the pointer operand may be a vector of pointers. Take the scalar
3316 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00003317 Type *Ty = Op0->getType()->getScalarType();
3318 unsigned AS = Ty->getPointerAddressSpace();
3319 SDValue N = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003320
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003321 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00003322 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003323 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00003324 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003325 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00003326 if (Field) {
3327 // N = N + Offset
Rafael Espindola5f57f462014-02-21 18:34:28 +00003328 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003329 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003330 DAG.getConstant(Offset, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003331 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003332
Dan Gohman575fad32008-09-03 16:12:24 +00003333 Ty = StTy->getElementType(Field);
3334 } else {
3335 Ty = cast<SequentialType>(Ty)->getElementType();
3336
3337 // If this is a constant subscript, handle it quickly.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003338 const TargetLowering *TLI = TM.getTargetLowering();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003339 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00003340 if (CI->isZero()) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003341 uint64_t Offs =
Rafael Espindola5f57f462014-02-21 18:34:28 +00003342 DL->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Chengfe174df2009-02-09 21:01:06 +00003343 SDValue OffsVal;
Tom Stellardfd155822013-08-26 15:05:36 +00003344 EVT PTy = TLI->getPointerTy(AS);
Owen Andersonc30530d2009-08-10 18:56:59 +00003345 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge79105b2009-12-21 23:10:19 +00003346 if (PtrBits < 64)
Tom Stellardfd155822013-08-26 15:05:36 +00003347 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), PTy,
Owen Anderson9f944592009-08-11 20:47:22 +00003348 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge79105b2009-12-21 23:10:19 +00003349 else
Tom Stellardfd155822013-08-26 15:05:36 +00003350 OffsVal = DAG.getConstant(Offs, PTy);
Bill Wendlinge79105b2009-12-21 23:10:19 +00003351
Andrew Trickef9de2a2013-05-25 02:42:55 +00003352 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Evan Cheng020588c2009-02-09 20:54:38 +00003353 OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00003354 continue;
3355 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003356
Dan Gohman575fad32008-09-03 16:12:24 +00003357 // N = N + Idx * ElementSize;
Tom Stellardfd155822013-08-26 15:05:36 +00003358 APInt ElementSize = APInt(TLI->getPointerSizeInBits(AS),
Rafael Espindola5f57f462014-02-21 18:34:28 +00003359 DL->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00003360 SDValue IdxN = getValue(Idx);
3361
3362 // If the index is smaller or larger than intptr_t, truncate or extend
3363 // it.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003364 IdxN = DAG.getSExtOrTrunc(IdxN, getCurSDLoc(), N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00003365
3366 // If this is a multiply by a power of two, turn it into a shl
3367 // immediately. This is a very common case.
3368 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00003369 if (ElementSize.isPowerOf2()) {
3370 unsigned Amt = ElementSize.logBase2();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003371 IdxN = DAG.getNode(ISD::SHL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003372 N.getValueType(), IdxN,
Nadav Rotem3924cb02011-12-05 06:29:09 +00003373 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003374 } else {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003375 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003376 IdxN = DAG.getNode(ISD::MUL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003377 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00003378 }
3379 }
3380
Andrew Trickef9de2a2013-05-25 02:42:55 +00003381 N = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003382 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00003383 }
3384 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003385
Dan Gohman575fad32008-09-03 16:12:24 +00003386 setValue(&I, N);
3387}
3388
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003389void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003390 // If this is a fixed sized alloca in the entry block of the function,
3391 // allocate it statically on the stack.
3392 if (FuncInfo.StaticAllocaMap.count(&I))
3393 return; // getValue will auto-populate this.
3394
Chris Lattner229907c2011-07-18 04:54:35 +00003395 Type *Ty = I.getAllocatedType();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003396 const TargetLowering *TLI = TM.getTargetLowering();
3397 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00003398 unsigned Align =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003399 std::max((unsigned)TLI->getDataLayout()->getPrefTypeAlignment(Ty),
Dan Gohman575fad32008-09-03 16:12:24 +00003400 I.getAlignment());
3401
3402 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003403
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003404 EVT IntPtr = TLI->getPointerTy();
Dan Gohman2140a742010-05-28 01:14:11 +00003405 if (AllocSize.getValueType() != IntPtr)
Andrew Trickef9de2a2013-05-25 02:42:55 +00003406 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurSDLoc(), IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00003407
Andrew Trickef9de2a2013-05-25 02:42:55 +00003408 AllocSize = DAG.getNode(ISD::MUL, getCurSDLoc(), IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00003409 AllocSize,
3410 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003411
Dan Gohman575fad32008-09-03 16:12:24 +00003412 // Handle alignment. If the requested alignment is less than or equal to
3413 // the stack alignment, ignore it. If the size is greater than or equal to
3414 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003415 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00003416 if (Align <= StackAlign)
3417 Align = 0;
3418
3419 // Round the size of the allocation up to the stack alignment size
3420 // by add SA-1 to the size.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003421 AllocSize = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003422 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003423 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003424
Dan Gohman575fad32008-09-03 16:12:24 +00003425 // Mask out the low bits for alignment purposes.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003426 AllocSize = DAG.getNode(ISD::AND, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003427 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003428 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3429
3430 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson9f944592009-08-11 20:47:22 +00003431 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003432 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003433 VTs, Ops, 3);
Dan Gohman575fad32008-09-03 16:12:24 +00003434 setValue(&I, DSA);
3435 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003436
Hans Wennborgacb842d2014-03-05 02:43:26 +00003437 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohman575fad32008-09-03 16:12:24 +00003438}
3439
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003440void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003441 if (I.isAtomic())
3442 return visitAtomicLoad(I);
3443
Dan Gohman575fad32008-09-03 16:12:24 +00003444 const Value *SV = I.getOperand(0);
3445 SDValue Ptr = getValue(SV);
3446
Chris Lattner229907c2011-07-18 04:54:35 +00003447 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00003448
Dan Gohman575fad32008-09-03 16:12:24 +00003449 bool isVolatile = I.isVolatile();
Craig Topperc0196b12014-04-14 00:51:57 +00003450 bool isNonTemporal = I.getMetadata("nontemporal") != nullptr;
3451 bool isInvariant = I.getMetadata("invariant.load") != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003452 unsigned Alignment = I.getAlignment();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003453 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Rafael Espindola80c540e2012-03-31 18:14:00 +00003454 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00003455
Owen Anderson53aa7a92009-08-10 22:56:29 +00003456 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003457 SmallVector<uint64_t, 4> Offsets;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003458 ComputeValueVTs(*TM.getTargetLowering(), Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003459 unsigned NumValues = ValueVTs.size();
3460 if (NumValues == 0)
3461 return;
3462
3463 SDValue Root;
3464 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00003465 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00003466 // Serialize volatile loads with other side effects.
3467 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003468 else if (AA->pointsToConstantMemory(
3469 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00003470 // Do not serialize (non-volatile) loads of constant memory with anything.
3471 Root = DAG.getEntryNode();
3472 ConstantMemory = true;
3473 } else {
3474 // Do not serialize non-volatile loads against each other.
3475 Root = DAG.getRoot();
3476 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003477
Richard Sandiford9afe6132013-12-10 10:36:34 +00003478 const TargetLowering *TLI = TM.getTargetLowering();
3479 if (isVolatile)
3480 Root = TLI->prepareVolatileOrAtomicLoad(Root, getCurSDLoc(), DAG);
3481
Dan Gohman575fad32008-09-03 16:12:24 +00003482 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trick116efac2010-11-12 17:50:46 +00003483 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3484 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003485 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00003486 unsigned ChainI = 0;
3487 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3488 // Serializing loads here may result in excessive register pressure, and
3489 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3490 // could recover a bit by hoisting nodes upward in the chain by recognizing
3491 // they are side-effect free or do not alias. The optimizer should really
3492 // avoid this case by converting large object/array copies to llvm.memcpy
3493 // (MaxParallelChains should always remain as failsafe).
3494 if (ChainI == MaxParallelChains) {
3495 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Andrew Trickef9de2a2013-05-25 02:42:55 +00003496 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003497 MVT::Other, &Chains[0], ChainI);
3498 Root = Chain;
3499 ChainI = 0;
3500 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003501 SDValue A = DAG.getNode(ISD::ADD, getCurSDLoc(),
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003502 PtrVT, Ptr,
3503 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003504 SDValue L = DAG.getLoad(ValueVTs[i], getCurSDLoc(), Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00003505 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Rafael Espindola80c540e2012-03-31 18:14:00 +00003506 isNonTemporal, isInvariant, Alignment, TBAAInfo,
3507 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003508
Dan Gohman575fad32008-09-03 16:12:24 +00003509 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00003510 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003511 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003512
Dan Gohman575fad32008-09-03 16:12:24 +00003513 if (!ConstantMemory) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003514 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003515 MVT::Other, &Chains[0], ChainI);
Dan Gohman575fad32008-09-03 16:12:24 +00003516 if (isVolatile)
3517 DAG.setRoot(Chain);
3518 else
3519 PendingLoads.push_back(Chain);
3520 }
3521
Andrew Trickef9de2a2013-05-25 02:42:55 +00003522 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topperabb4ac72014-04-16 06:10:51 +00003523 DAG.getVTList(ValueVTs),
Bill Wendling954cb182010-01-28 21:51:40 +00003524 &Values[0], NumValues));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003525}
Dan Gohman575fad32008-09-03 16:12:24 +00003526
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003527void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003528 if (I.isAtomic())
3529 return visitAtomicStore(I);
3530
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003531 const Value *SrcV = I.getOperand(0);
3532 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003533
Owen Anderson53aa7a92009-08-10 22:56:29 +00003534 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003535 SmallVector<uint64_t, 4> Offsets;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003536 ComputeValueVTs(*TM.getTargetLowering(), SrcV->getType(), ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003537 unsigned NumValues = ValueVTs.size();
3538 if (NumValues == 0)
3539 return;
3540
3541 // Get the lowered operands. Note that we do this after
3542 // checking if NumResults is zero, because with zero results
3543 // the operands won't have values in the map.
3544 SDValue Src = getValue(SrcV);
3545 SDValue Ptr = getValue(PtrV);
3546
3547 SDValue Root = getRoot();
Andrew Trick116efac2010-11-12 17:50:46 +00003548 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3549 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003550 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00003551 bool isVolatile = I.isVolatile();
Craig Topperc0196b12014-04-14 00:51:57 +00003552 bool isNonTemporal = I.getMetadata("nontemporal") != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003553 unsigned Alignment = I.getAlignment();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003554 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003555
Andrew Trick116efac2010-11-12 17:50:46 +00003556 unsigned ChainI = 0;
3557 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3558 // See visitLoad comments.
3559 if (ChainI == MaxParallelChains) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003560 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003561 MVT::Other, &Chains[0], ChainI);
3562 Root = Chain;
3563 ChainI = 0;
3564 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003565 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT, Ptr,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003566 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003567 SDValue St = DAG.getStore(Root, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003568 SDValue(Src.getNode(), Src.getResNo() + i),
3569 Add, MachinePointerInfo(PtrV, Offsets[i]),
3570 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3571 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003572 }
3573
Andrew Trickef9de2a2013-05-25 02:42:55 +00003574 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003575 MVT::Other, &Chains[0], ChainI);
Devang Patel05561e82010-10-26 22:14:52 +00003576 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003577}
3578
Eli Friedman30a49e92011-08-03 21:06:02 +00003579static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003580 SynchronizationScope Scope,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003581 bool Before, SDLoc dl,
Eli Friedman30a49e92011-08-03 21:06:02 +00003582 SelectionDAG &DAG,
3583 const TargetLowering &TLI) {
3584 // Fence, if necessary
3585 if (Before) {
Eli Friedman452aae62011-08-26 02:59:24 +00003586 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman30a49e92011-08-03 21:06:02 +00003587 Order = Release;
3588 else if (Order == Acquire || Order == Monotonic)
3589 return Chain;
3590 } else {
3591 if (Order == AcquireRelease)
3592 Order = Acquire;
3593 else if (Order == Release || Order == Monotonic)
3594 return Chain;
3595 }
3596 SDValue Ops[3];
3597 Ops[0] = Chain;
Eli Friedman342e8df2011-08-24 20:50:09 +00003598 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3599 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman30a49e92011-08-03 21:06:02 +00003600 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3601}
3602
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003603void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003604 SDLoc dl = getCurSDLoc();
Tim Northovere94a5182014-03-11 10:48:52 +00003605 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3606 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003607 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003608
3609 SDValue InChain = getRoot();
3610
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003611 const TargetLowering *TLI = TM.getTargetLowering();
3612 if (TLI->getInsertFencesForAtomic())
Tim Northovere94a5182014-03-11 10:48:52 +00003613 InChain = InsertFenceForAtomic(InChain, SuccessOrder, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003614 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003615
Eli Friedmanadec5872011-07-29 03:05:32 +00003616 SDValue L =
Eli Friedman30a49e92011-08-03 21:06:02 +00003617 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Craig Topperd9c27832013-08-15 02:44:19 +00003618 getValue(I.getCompareOperand()).getSimpleValueType(),
Eli Friedman30a49e92011-08-03 21:06:02 +00003619 InChain,
Eli Friedmanadec5872011-07-29 03:05:32 +00003620 getValue(I.getPointerOperand()),
3621 getValue(I.getCompareOperand()),
3622 getValue(I.getNewValOperand()),
3623 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Tim Northovere94a5182014-03-11 10:48:52 +00003624 TLI->getInsertFencesForAtomic() ? Monotonic : SuccessOrder,
3625 TLI->getInsertFencesForAtomic() ? Monotonic : FailureOrder,
Eli Friedman342e8df2011-08-24 20:50:09 +00003626 Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003627
3628 SDValue OutChain = L.getValue(1);
3629
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003630 if (TLI->getInsertFencesForAtomic())
Tim Northovere94a5182014-03-11 10:48:52 +00003631 OutChain = InsertFenceForAtomic(OutChain, SuccessOrder, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003632 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003633
Eli Friedmanadec5872011-07-29 03:05:32 +00003634 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003635 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003636}
3637
3638void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003639 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003640 ISD::NodeType NT;
3641 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003642 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003643 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3644 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3645 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3646 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3647 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3648 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3649 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3650 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3651 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3652 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3653 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3654 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003655 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003656 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003657
3658 SDValue InChain = getRoot();
3659
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003660 const TargetLowering *TLI = TM.getTargetLowering();
3661 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003662 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003663 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003664
Eli Friedmanadec5872011-07-29 03:05:32 +00003665 SDValue L =
Eli Friedman30a49e92011-08-03 21:06:02 +00003666 DAG.getAtomic(NT, dl,
Craig Topperd9c27832013-08-15 02:44:19 +00003667 getValue(I.getValOperand()).getSimpleValueType(),
Eli Friedman30a49e92011-08-03 21:06:02 +00003668 InChain,
Eli Friedmanadec5872011-07-29 03:05:32 +00003669 getValue(I.getPointerOperand()),
3670 getValue(I.getValOperand()),
3671 I.getPointerOperand(), 0 /* Alignment */,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003672 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003673 Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003674
3675 SDValue OutChain = L.getValue(1);
3676
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003677 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003678 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003679 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003680
Eli Friedmanadec5872011-07-29 03:05:32 +00003681 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003682 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003683}
3684
Eli Friedmanfee02c62011-07-25 23:16:38 +00003685void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003686 SDLoc dl = getCurSDLoc();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003687 const TargetLowering *TLI = TM.getTargetLowering();
Eli Friedman26a48482011-07-27 22:21:52 +00003688 SDValue Ops[3];
3689 Ops[0] = getRoot();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003690 Ops[1] = DAG.getConstant(I.getOrdering(), TLI->getPointerTy());
3691 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI->getPointerTy());
Eli Friedman26a48482011-07-27 22:21:52 +00003692 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003693}
3694
Eli Friedman342e8df2011-08-24 20:50:09 +00003695void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003696 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003697 AtomicOrdering Order = I.getOrdering();
3698 SynchronizationScope Scope = I.getSynchScope();
3699
3700 SDValue InChain = getRoot();
3701
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003702 const TargetLowering *TLI = TM.getTargetLowering();
3703 EVT VT = TLI->getValueType(I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003704
Evan Chenga72b9702013-02-06 02:06:33 +00003705 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003706 report_fatal_error("Cannot generate unaligned atomic load");
3707
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003708 MachineMemOperand *MMO =
3709 DAG.getMachineFunction().
3710 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
3711 MachineMemOperand::MOVolatile |
3712 MachineMemOperand::MOLoad,
3713 VT.getStoreSize(),
3714 I.getAlignment() ? I.getAlignment() :
3715 DAG.getEVTAlignment(VT));
3716
Richard Sandiford9afe6132013-12-10 10:36:34 +00003717 InChain = TLI->prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Eli Friedman342e8df2011-08-24 20:50:09 +00003718 SDValue L =
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003719 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3720 getValue(I.getPointerOperand()), MMO,
3721 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
3722 Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003723
3724 SDValue OutChain = L.getValue(1);
3725
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003726 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003727 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003728 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003729
3730 setValue(&I, L);
3731 DAG.setRoot(OutChain);
3732}
3733
3734void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003735 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003736
3737 AtomicOrdering Order = I.getOrdering();
3738 SynchronizationScope Scope = I.getSynchScope();
3739
3740 SDValue InChain = getRoot();
3741
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003742 const TargetLowering *TLI = TM.getTargetLowering();
3743 EVT VT = TLI->getValueType(I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003744
Evan Chenga72b9702013-02-06 02:06:33 +00003745 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003746 report_fatal_error("Cannot generate unaligned atomic store");
3747
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003748 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003749 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003750 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003751
3752 SDValue OutChain =
Eli Friedmanf1518212011-09-13 20:50:54 +00003753 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman342e8df2011-08-24 20:50:09 +00003754 InChain,
3755 getValue(I.getPointerOperand()),
3756 getValue(I.getValueOperand()),
3757 I.getPointerOperand(), I.getAlignment(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003758 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003759 Scope);
3760
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003761 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003762 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003763 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003764
3765 DAG.setRoot(OutChain);
3766}
3767
Dan Gohman575fad32008-09-03 16:12:24 +00003768/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3769/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003770void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003771 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003772 bool HasChain = !I.doesNotAccessMemory();
3773 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3774
3775 // Build the operand list.
3776 SmallVector<SDValue, 8> Ops;
3777 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3778 if (OnlyLoad) {
3779 // We don't need to serialize loads against other loads.
3780 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003781 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003782 Ops.push_back(getRoot());
3783 }
3784 }
Mon P Wang769134b2008-11-01 20:24:53 +00003785
3786 // Info is set by getTgtMemInstrinsic
3787 TargetLowering::IntrinsicInfo Info;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003788 const TargetLowering *TLI = TM.getTargetLowering();
3789 bool IsTgtIntrinsic = TLI->getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003790
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003791 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003792 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3793 Info.opc == ISD::INTRINSIC_W_CHAIN)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003794 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00003795
3796 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003797 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3798 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003799 Ops.push_back(Op);
3800 }
3801
Owen Anderson53aa7a92009-08-10 22:56:29 +00003802 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003803 ComputeValueVTs(*TLI, I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003804
Dan Gohman575fad32008-09-03 16:12:24 +00003805 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003806 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003807
Craig Topperabb4ac72014-04-16 06:10:51 +00003808 SDVTList VTs = DAG.getVTList(ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003809
3810 // Create the node.
3811 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003812 if (IsTgtIntrinsic) {
3813 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003814 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003815 VTs, &Ops[0], Ops.size(),
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003816 Info.memVT,
3817 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003818 Info.align, Info.vol,
3819 Info.readMem, Info.writeMem);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003820 } else if (!HasChain) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003821 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003822 VTs, &Ops[0], Ops.size());
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003823 } else if (!I.getType()->isVoidTy()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003824 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003825 VTs, &Ops[0], Ops.size());
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003826 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003827 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003828 VTs, &Ops[0], Ops.size());
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003829 }
3830
Dan Gohman575fad32008-09-03 16:12:24 +00003831 if (HasChain) {
3832 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3833 if (OnlyLoad)
3834 PendingLoads.push_back(Chain);
3835 else
3836 DAG.setRoot(Chain);
3837 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003838
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003839 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003840 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003841 EVT VT = TLI->getValueType(PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003842 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003843 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003844
Dan Gohman575fad32008-09-03 16:12:24 +00003845 setValue(&I, Result);
3846 }
3847}
3848
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003849/// GetSignificand - Get the significand and build it into a floating-point
3850/// number with exponent of 1:
3851///
3852/// Op = (Op & 0x007fffff) | 0x3f800000;
3853///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003854/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003855static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003856GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003857 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3858 DAG.getConstant(0x007fffff, MVT::i32));
3859 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3860 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003861 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003862}
3863
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003864/// GetExponent - Get the exponent:
3865///
Bill Wendling23959162009-01-20 21:17:57 +00003866/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003867///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003868/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003869static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003870GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003871 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003872 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3873 DAG.getConstant(0x7f800000, MVT::i32));
3874 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands41826032009-01-31 15:50:11 +00003875 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson9f944592009-08-11 20:47:22 +00003876 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3877 DAG.getConstant(127, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003878 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003879}
3880
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003881/// getF32Constant - Get 32-bit floating point constant.
3882static SDValue
3883getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Tim Northover29178a32013-01-22 09:46:31 +00003884 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)),
3885 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003886}
3887
Craig Topperd2638c12012-11-24 18:52:06 +00003888/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00003889/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003890static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003891 const TargetLowering &TLI) {
3892 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00003893 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00003894
3895 // Put the exponent in the right bit position for later addition to the
3896 // final result:
3897 //
3898 // #define LOG2OFe 1.4426950f
3899 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson9f944592009-08-11 20:47:22 +00003900 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003901 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson9f944592009-08-11 20:47:22 +00003902 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling48217d82008-09-09 22:13:54 +00003903
3904 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00003905 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3906 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling48217d82008-09-09 22:13:54 +00003907
3908 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00003909 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00003910 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003911
Craig Topper4a981752012-11-24 08:22:37 +00003912 SDValue TwoToFracPartOfX;
Bill Wendling48217d82008-09-09 22:13:54 +00003913 if (LimitFloatPrecision <= 6) {
3914 // For floating-point precision of 6:
3915 //
3916 // TwoToFractionalPartOfX =
3917 // 0.997535578f +
3918 // (0.735607626f + 0.252464424f * x) * x;
3919 //
3920 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003921 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003922 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00003923 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003924 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00003925 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00003926 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3927 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00003928 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48217d82008-09-09 22:13:54 +00003929 // For floating-point precision of 12:
3930 //
3931 // TwoToFractionalPartOfX =
3932 // 0.999892986f +
3933 // (0.696457318f +
3934 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3935 //
3936 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003937 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003938 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00003939 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003940 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00003941 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3942 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003943 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00003944 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00003945 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
3946 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00003947 } else { // LimitFloatPrecision <= 18
Bill Wendling48217d82008-09-09 22:13:54 +00003948 // For floating-point precision of 18:
3949 //
3950 // TwoToFractionalPartOfX =
3951 // 0.999999982f +
3952 // (0.693148872f +
3953 // (0.240227044f +
3954 // (0.554906021e-1f +
3955 // (0.961591928e-2f +
3956 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3957 //
3958 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003959 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003960 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00003961 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003962 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00003963 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3964 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003965 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00003966 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3967 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003968 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00003969 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3970 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003971 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00003972 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3973 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003974 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00003975 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00003976 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
3977 getF32Constant(DAG, 0x3f800000));
Bill Wendling48217d82008-09-09 22:13:54 +00003978 }
Craig Topper4a981752012-11-24 08:22:37 +00003979
3980 // Add the exponent into the result in integer domain.
3981 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00003982 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3983 DAG.getNode(ISD::ADD, dl, MVT::i32,
3984 t13, IntegerPartOfX));
Bill Wendling48217d82008-09-09 22:13:54 +00003985 }
3986
Craig Topperd2638c12012-11-24 18:52:06 +00003987 // No special expansion.
3988 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003989}
3990
Craig Topperbef254a2012-11-23 18:38:31 +00003991/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00003992/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003993static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003994 const TargetLowering &TLI) {
3995 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00003996 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003997 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003998
3999 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004000 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004001 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004002 getF32Constant(DAG, 0x3f317218));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004003
4004 // Get the significand and build it into a floating-point number with
4005 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004006 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004007
Craig Topper3669de42012-11-16 19:08:44 +00004008 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00004009 if (LimitFloatPrecision <= 6) {
4010 // For floating-point precision of 6:
4011 //
4012 // LogofMantissa =
4013 // -1.1609546f +
4014 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004015 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00004016 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004017 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004018 getF32Constant(DAG, 0xbe74c456));
Owen Anderson9f944592009-08-11 20:47:22 +00004019 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004020 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson9f944592009-08-11 20:47:22 +00004021 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004022 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4023 getF32Constant(DAG, 0x3f949a29));
Craig Toppered756c52012-11-16 20:01:39 +00004024 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00004025 // For floating-point precision of 12:
4026 //
4027 // LogOfMantissa =
4028 // -1.7417939f +
4029 // (2.8212026f +
4030 // (-1.4699568f +
4031 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
4032 //
4033 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004034 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004035 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson9f944592009-08-11 20:47:22 +00004036 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004037 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson9f944592009-08-11 20:47:22 +00004038 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4039 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004040 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson9f944592009-08-11 20:47:22 +00004041 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4042 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004043 getF32Constant(DAG, 0x40348e95));
Owen Anderson9f944592009-08-11 20:47:22 +00004044 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004045 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4046 getF32Constant(DAG, 0x3fdef31a));
Craig Toppered756c52012-11-16 20:01:39 +00004047 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00004048 // For floating-point precision of 18:
4049 //
4050 // LogOfMantissa =
4051 // -2.1072184f +
4052 // (4.2372794f +
4053 // (-3.7029485f +
4054 // (2.2781945f +
4055 // (-0.87823314f +
4056 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
4057 //
4058 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004059 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004060 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson9f944592009-08-11 20:47:22 +00004061 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004062 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson9f944592009-08-11 20:47:22 +00004063 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4064 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004065 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004066 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4067 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004068 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson9f944592009-08-11 20:47:22 +00004069 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4070 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004071 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson9f944592009-08-11 20:47:22 +00004072 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4073 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004074 getF32Constant(DAG, 0x408797cb));
Owen Anderson9f944592009-08-11 20:47:22 +00004075 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004076 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4077 getF32Constant(DAG, 0x4006dcab));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004078 }
Craig Topper3669de42012-11-16 19:08:44 +00004079
Craig Topperbef254a2012-11-23 18:38:31 +00004080 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004081 }
4082
Craig Topperbef254a2012-11-23 18:38:31 +00004083 // No special expansion.
4084 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004085}
4086
Craig Topperbef254a2012-11-23 18:38:31 +00004087/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004088/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004089static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004090 const TargetLowering &TLI) {
4091 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004092 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004093 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004094
Bill Wendlinged3bb782008-09-09 20:39:27 +00004095 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004096 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00004097
Bill Wendling48416782008-09-09 00:28:24 +00004098 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004099 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004100 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004101
Bill Wendling48416782008-09-09 00:28:24 +00004102 // Different possible minimax approximations of significand in
4103 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00004104 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004105 if (LimitFloatPrecision <= 6) {
4106 // For floating-point precision of 6:
4107 //
4108 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
4109 //
4110 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004111 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004112 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson9f944592009-08-11 20:47:22 +00004113 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004114 getF32Constant(DAG, 0x40019463));
Owen Anderson9f944592009-08-11 20:47:22 +00004115 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004116 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4117 getF32Constant(DAG, 0x3fd6633d));
Craig Toppered756c52012-11-16 20:01:39 +00004118 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004119 // For floating-point precision of 12:
4120 //
4121 // Log2ofMantissa =
4122 // -2.51285454f +
4123 // (4.07009056f +
4124 // (-2.12067489f +
4125 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004126 //
Bill Wendling48416782008-09-09 00:28:24 +00004127 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004128 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004129 getF32Constant(DAG, 0xbda7262e));
Owen Anderson9f944592009-08-11 20:47:22 +00004130 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004131 getF32Constant(DAG, 0x3f25280b));
Owen Anderson9f944592009-08-11 20:47:22 +00004132 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4133 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004134 getF32Constant(DAG, 0x4007b923));
Owen Anderson9f944592009-08-11 20:47:22 +00004135 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4136 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004137 getF32Constant(DAG, 0x40823e2f));
Owen Anderson9f944592009-08-11 20:47:22 +00004138 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004139 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4140 getF32Constant(DAG, 0x4020d29c));
Craig Toppered756c52012-11-16 20:01:39 +00004141 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00004142 // For floating-point precision of 18:
4143 //
4144 // Log2ofMantissa =
4145 // -3.0400495f +
4146 // (6.1129976f +
4147 // (-5.3420409f +
4148 // (3.2865683f +
4149 // (-1.2669343f +
4150 // (0.27515199f -
4151 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
4152 //
4153 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004154 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004155 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson9f944592009-08-11 20:47:22 +00004156 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004157 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson9f944592009-08-11 20:47:22 +00004158 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4159 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004160 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson9f944592009-08-11 20:47:22 +00004161 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4162 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004163 getF32Constant(DAG, 0x40525723));
Owen Anderson9f944592009-08-11 20:47:22 +00004164 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4165 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004166 getF32Constant(DAG, 0x40aaf200));
Owen Anderson9f944592009-08-11 20:47:22 +00004167 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4168 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004169 getF32Constant(DAG, 0x40c39dad));
Owen Anderson9f944592009-08-11 20:47:22 +00004170 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004171 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4172 getF32Constant(DAG, 0x4042902c));
Bill Wendling48416782008-09-09 00:28:24 +00004173 }
Craig Topper3669de42012-11-16 19:08:44 +00004174
Craig Topperbef254a2012-11-23 18:38:31 +00004175 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00004176 }
Bill Wendling48416782008-09-09 00:28:24 +00004177
Craig Topperbef254a2012-11-23 18:38:31 +00004178 // No special expansion.
4179 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004180}
4181
Craig Topperbef254a2012-11-23 18:38:31 +00004182/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004183/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004184static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004185 const TargetLowering &TLI) {
4186 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004187 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004188 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004189
Bill Wendlinged3bb782008-09-09 20:39:27 +00004190 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004191 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004192 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004193 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling48416782008-09-09 00:28:24 +00004194
4195 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004196 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004197 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00004198
Craig Topper3669de42012-11-16 19:08:44 +00004199 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004200 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004201 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004202 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004203 // Log10ofMantissa =
4204 // -0.50419619f +
4205 // (0.60948995f - 0.10380950f * x) * x;
4206 //
4207 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004208 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004209 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson9f944592009-08-11 20:47:22 +00004210 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004211 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson9f944592009-08-11 20:47:22 +00004212 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004213 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4214 getF32Constant(DAG, 0x3f011300));
Craig Toppered756c52012-11-16 20:01:39 +00004215 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004216 // For floating-point precision of 12:
4217 //
4218 // Log10ofMantissa =
4219 // -0.64831180f +
4220 // (0.91751397f +
4221 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4222 //
4223 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004224 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004225 getF32Constant(DAG, 0x3d431f31));
Owen Anderson9f944592009-08-11 20:47:22 +00004226 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004227 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson9f944592009-08-11 20:47:22 +00004228 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4229 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004230 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson9f944592009-08-11 20:47:22 +00004231 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00004232 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4233 getF32Constant(DAG, 0x3f25f7c3));
Craig Toppered756c52012-11-16 20:01:39 +00004234 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004235 // For floating-point precision of 18:
4236 //
4237 // Log10ofMantissa =
4238 // -0.84299375f +
4239 // (1.5327582f +
4240 // (-1.0688956f +
4241 // (0.49102474f +
4242 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4243 //
4244 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004245 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004246 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson9f944592009-08-11 20:47:22 +00004247 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004248 getF32Constant(DAG, 0x3e00685a));
Owen Anderson9f944592009-08-11 20:47:22 +00004249 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4250 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004251 getF32Constant(DAG, 0x3efb6798));
Owen Anderson9f944592009-08-11 20:47:22 +00004252 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4253 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004254 getF32Constant(DAG, 0x3f88d192));
Owen Anderson9f944592009-08-11 20:47:22 +00004255 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4256 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004257 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson9f944592009-08-11 20:47:22 +00004258 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00004259 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4260 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling48416782008-09-09 00:28:24 +00004261 }
Craig Topper3669de42012-11-16 19:08:44 +00004262
Craig Topperbef254a2012-11-23 18:38:31 +00004263 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00004264 }
Bill Wendling48416782008-09-09 00:28:24 +00004265
Craig Topperbef254a2012-11-23 18:38:31 +00004266 // No special expansion.
4267 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004268}
4269
Craig Topperd2638c12012-11-24 18:52:06 +00004270/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00004271/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004272static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00004273 const TargetLowering &TLI) {
4274 if (Op.getValueType() == MVT::f32 &&
Bill Wendlingab6676a2008-09-09 22:39:21 +00004275 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Owen Anderson9f944592009-08-11 20:47:22 +00004276 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004277
4278 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004279 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4280 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004281
4282 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004283 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004284 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004285
Craig Topper4a981752012-11-24 08:22:37 +00004286 SDValue TwoToFractionalPartOfX;
Bill Wendlingab6676a2008-09-09 22:39:21 +00004287 if (LimitFloatPrecision <= 6) {
4288 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004289 //
Bill Wendlingab6676a2008-09-09 22:39:21 +00004290 // TwoToFractionalPartOfX =
4291 // 0.997535578f +
4292 // (0.735607626f + 0.252464424f * x) * x;
4293 //
4294 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004295 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004296 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004297 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004298 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004299 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00004300 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4301 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004302 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingab6676a2008-09-09 22:39:21 +00004303 // For floating-point precision of 12:
4304 //
4305 // TwoToFractionalPartOfX =
4306 // 0.999892986f +
4307 // (0.696457318f +
4308 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4309 //
4310 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004311 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004312 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004313 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004314 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004315 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4316 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004317 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004318 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00004319 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4320 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004321 } else { // LimitFloatPrecision <= 18
Bill Wendlingab6676a2008-09-09 22:39:21 +00004322 // For floating-point precision of 18:
4323 //
4324 // TwoToFractionalPartOfX =
4325 // 0.999999982f +
4326 // (0.693148872f +
4327 // (0.240227044f +
4328 // (0.554906021e-1f +
4329 // (0.961591928e-2f +
4330 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4331 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004332 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004333 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004334 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004335 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004336 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4337 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004338 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004339 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4340 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004341 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004342 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4343 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004344 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004345 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4346 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004347 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004348 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00004349 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4350 getF32Constant(DAG, 0x3f800000));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004351 }
Craig Topper4a981752012-11-24 08:22:37 +00004352
4353 // Add the exponent into the result in integer domain.
4354 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32,
4355 TwoToFractionalPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00004356 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4357 DAG.getNode(ISD::ADD, dl, MVT::i32,
4358 t13, IntegerPartOfX));
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004359 }
Bill Wendlingab6676a2008-09-09 22:39:21 +00004360
Craig Topperd2638c12012-11-24 18:52:06 +00004361 // No special expansion.
4362 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004363}
4364
Bill Wendling648930b2008-09-10 00:20:20 +00004365/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4366/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004367static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00004368 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00004369 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00004370 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00004371 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00004372 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4373 APFloat Ten(10.0f);
4374 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00004375 }
4376 }
4377
Craig Topper268b6222012-11-25 00:48:58 +00004378 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00004379 // Put the exponent in the right bit position for later addition to the
4380 // final result:
4381 //
4382 // #define LOG2OF10 3.3219281f
4383 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Craig Topper79bd2052012-11-25 08:08:58 +00004384 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004385 getF32Constant(DAG, 0x40549a78));
Owen Anderson9f944592009-08-11 20:47:22 +00004386 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling648930b2008-09-10 00:20:20 +00004387
4388 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004389 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4390 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling648930b2008-09-10 00:20:20 +00004391
4392 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004393 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004394 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling648930b2008-09-10 00:20:20 +00004395
Craig Topper85719442012-11-25 00:15:07 +00004396 SDValue TwoToFractionalPartOfX;
Bill Wendling648930b2008-09-10 00:20:20 +00004397 if (LimitFloatPrecision <= 6) {
4398 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004399 //
Bill Wendling648930b2008-09-10 00:20:20 +00004400 // twoToFractionalPartOfX =
4401 // 0.997535578f +
4402 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004403 //
Bill Wendling648930b2008-09-10 00:20:20 +00004404 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004405 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004406 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004407 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004408 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004409 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper85719442012-11-25 00:15:07 +00004410 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4411 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004412 } else if (LimitFloatPrecision <= 12) {
Bill Wendling648930b2008-09-10 00:20:20 +00004413 // For floating-point precision of 12:
4414 //
4415 // TwoToFractionalPartOfX =
4416 // 0.999892986f +
4417 // (0.696457318f +
4418 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4419 //
4420 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004421 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004422 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004423 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004424 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004425 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4426 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004427 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004428 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper85719442012-11-25 00:15:07 +00004429 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4430 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004431 } else { // LimitFloatPrecision <= 18
Bill Wendling648930b2008-09-10 00:20:20 +00004432 // For floating-point precision of 18:
4433 //
4434 // TwoToFractionalPartOfX =
4435 // 0.999999982f +
4436 // (0.693148872f +
4437 // (0.240227044f +
4438 // (0.554906021e-1f +
4439 // (0.961591928e-2f +
4440 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4441 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004442 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004443 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004444 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004445 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004446 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4447 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004448 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004449 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4450 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004451 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004452 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4453 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004454 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004455 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4456 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004457 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004458 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper85719442012-11-25 00:15:07 +00004459 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4460 getF32Constant(DAG, 0x3f800000));
Bill Wendling648930b2008-09-10 00:20:20 +00004461 }
Craig Topper85719442012-11-25 00:15:07 +00004462
4463 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX);
Craig Topper79bd2052012-11-25 08:08:58 +00004464 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4465 DAG.getNode(ISD::ADD, dl, MVT::i32,
4466 t13, IntegerPartOfX));
Bill Wendling648930b2008-09-10 00:20:20 +00004467 }
4468
Craig Topper79bd2052012-11-25 08:08:58 +00004469 // No special expansion.
4470 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00004471}
4472
Chris Lattner39f18e52010-01-01 03:32:16 +00004473
4474/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004475static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00004476 SelectionDAG &DAG) {
4477 // If RHS is a constant, we can expand this out to a multiplication tree,
4478 // otherwise we end up lowering to a call to __powidf2 (for example). When
4479 // optimizing for size, we only want to do this if the expansion would produce
4480 // a small number of multiplies, otherwise we do the full expansion.
4481 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4482 // Get the exponent as a positive value.
4483 unsigned Val = RHSC->getSExtValue();
4484 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004485
Chris Lattner39f18e52010-01-01 03:32:16 +00004486 // powi(x, 0) -> 1.0
4487 if (Val == 0)
4488 return DAG.getConstantFP(1.0, LHS.getValueType());
4489
Dan Gohman913c9982010-04-15 04:33:49 +00004490 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling698e84f2012-12-30 10:32:01 +00004491 if (!F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
4492 Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00004493 // If optimizing for size, don't insert too many multiplies. This
4494 // inserts up to 5 multiplies.
4495 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4496 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004497 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00004498 // powi(x,15) generates one more multiply than it should), but this has
4499 // the benefit of being both really simple and much better than a libcall.
4500 SDValue Res; // Logically starts equal to 1.0
4501 SDValue CurSquare = LHS;
4502 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004503 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00004504 if (Res.getNode())
4505 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4506 else
4507 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004508 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004509
Chris Lattner39f18e52010-01-01 03:32:16 +00004510 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4511 CurSquare, CurSquare);
4512 Val >>= 1;
4513 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004514
Chris Lattner39f18e52010-01-01 03:32:16 +00004515 // If the original was negative, invert the result, producing 1/(x*x*x).
4516 if (RHSC->getSExtValue() < 0)
4517 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4518 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4519 return Res;
4520 }
4521 }
4522
4523 // Otherwise, expand to a libcall.
4524 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4525}
4526
Devang Patel8e60ff12011-05-16 21:24:05 +00004527// getTruncatedArgReg - Find underlying register used for an truncated
4528// argument.
4529static unsigned getTruncatedArgReg(const SDValue &N) {
4530 if (N.getOpcode() != ISD::TRUNCATE)
4531 return 0;
4532
4533 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00004534 if (Ext.getOpcode() == ISD::AssertZext ||
4535 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00004536 const SDValue &CFR = Ext.getOperand(0);
4537 if (CFR.getOpcode() == ISD::CopyFromReg)
4538 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00004539 if (CFR.getOpcode() == ISD::TRUNCATE)
4540 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00004541 }
4542 return 0;
4543}
4544
Evan Cheng6e822452010-04-28 23:08:54 +00004545/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4546/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4547/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng5fb45a22010-04-29 01:40:30 +00004548bool
Devang Patel3f53d6e2010-08-25 20:39:26 +00004549SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Adrian Prantl32da8892014-04-25 20:49:25 +00004550 int64_t Offset, bool IsIndirect,
Dan Gohman63f31112010-05-01 00:33:16 +00004551 const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00004552 const Argument *Arg = dyn_cast<Argument>(V);
4553 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00004554 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00004555
Devang Patel03955532010-04-29 20:40:36 +00004556 MachineFunction &MF = DAG.getMachineFunction();
Devang Patel94f2a252010-11-02 17:01:30 +00004557 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00004558
Devang Patela46953d2010-04-29 18:50:36 +00004559 // Ignore inlined function arguments here.
4560 DIVariable DV(Variable);
Devang Patel03955532010-04-29 20:40:36 +00004561 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00004562 return false;
4563
David Blaikie0252265b2013-06-16 20:34:15 +00004564 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00004565 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00004566 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
4567 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00004568
David Blaikie0252265b2013-06-16 20:34:15 +00004569 if (!Op && N.getNode()) {
4570 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00004571 if (N.getOpcode() == ISD::CopyFromReg)
4572 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4573 else
4574 Reg = getTruncatedArgReg(N);
4575 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00004576 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4577 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4578 if (PR)
4579 Reg = PR;
4580 }
David Blaikie0252265b2013-06-16 20:34:15 +00004581 if (Reg)
4582 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00004583 }
4584
David Blaikie0252265b2013-06-16 20:34:15 +00004585 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00004586 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004587 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004588 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004589 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004590 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004591
David Blaikie0252265b2013-06-16 20:34:15 +00004592 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004593 // Check if frame index is available.
4594 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004595 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004596 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4597 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004598
David Blaikie0252265b2013-06-16 20:34:15 +00004599 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004600 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004601
David Blaikie0252265b2013-06-16 20:34:15 +00004602 if (Op->isReg())
Adrian Prantl418d1d12013-07-09 20:28:37 +00004603 FuncInfo.ArgDbgValues.push_back(BuildMI(MF, getCurDebugLoc(),
4604 TII->get(TargetOpcode::DBG_VALUE),
Adrian Prantlfacc9f42013-07-10 01:53:30 +00004605 IsIndirect,
Adrian Prantl418d1d12013-07-09 20:28:37 +00004606 Op->getReg(), Offset, Variable));
4607 else
4608 FuncInfo.ArgDbgValues.push_back(
David Blaikie0252265b2013-06-16 20:34:15 +00004609 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE))
4610 .addOperand(*Op).addImm(Offset).addMetadata(Variable));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004611
Evan Cheng5fb45a22010-04-29 01:40:30 +00004612 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004613}
Chris Lattner39f18e52010-01-01 03:32:16 +00004614
Douglas Gregor6739a892010-05-11 06:17:44 +00004615// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004616#if defined(_MSC_VER) && defined(setjmp) && \
4617 !defined(setjmp_undefined_for_msvc)
4618# pragma push_macro("setjmp")
4619# undef setjmp
4620# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004621#endif
4622
Dan Gohman575fad32008-09-03 16:12:24 +00004623/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4624/// we want to emit this as a call to a named external function, return the name
4625/// otherwise lower it and return null.
4626const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004627SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004628 const TargetLowering *TLI = TM.getTargetLowering();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004629 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004630 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004631 SDValue Res;
4632
Dan Gohman575fad32008-09-03 16:12:24 +00004633 switch (Intrinsic) {
4634 default:
4635 // By default, turn this into a target intrinsic node.
4636 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004637 return nullptr;
4638 case Intrinsic::vastart: visitVAStart(I); return nullptr;
4639 case Intrinsic::vaend: visitVAEnd(I); return nullptr;
4640 case Intrinsic::vacopy: visitVACopy(I); return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004641 case Intrinsic::returnaddress:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004642 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI->getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004643 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004644 return nullptr;
Bill Wendlingc966a732008-09-26 22:10:44 +00004645 case Intrinsic::frameaddress:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004646 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI->getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004647 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004648 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004649 case Intrinsic::setjmp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004650 return &"_setjmp"[!TLI->usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004651 case Intrinsic::longjmp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004652 return &"_longjmp"[!TLI->usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004653 case Intrinsic::memcpy: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004654 // Assert for address < 256 since we support only user defined address
4655 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004656 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004657 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004658 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004659 < 256 &&
4660 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004661 SDValue Op1 = getValue(I.getArgOperand(0));
4662 SDValue Op2 = getValue(I.getArgOperand(1));
4663 SDValue Op3 = getValue(I.getArgOperand(2));
4664 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004665 if (!Align)
4666 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004667 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004668 DAG.setRoot(DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattner2510de22010-09-21 05:40:29 +00004669 MachinePointerInfo(I.getArgOperand(0)),
4670 MachinePointerInfo(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004671 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004672 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004673 case Intrinsic::memset: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004674 // Assert for address < 256 since we support only user defined address
4675 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004676 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004677 < 256 &&
4678 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004679 SDValue Op1 = getValue(I.getArgOperand(0));
4680 SDValue Op2 = getValue(I.getArgOperand(1));
4681 SDValue Op3 = getValue(I.getArgOperand(2));
4682 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004683 if (!Align)
4684 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004685 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004686 DAG.setRoot(DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004687 MachinePointerInfo(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004688 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004689 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004690 case Intrinsic::memmove: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004691 // Assert for address < 256 since we support only user defined address
4692 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004693 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004694 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004695 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004696 < 256 &&
4697 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004698 SDValue Op1 = getValue(I.getArgOperand(0));
4699 SDValue Op2 = getValue(I.getArgOperand(1));
4700 SDValue Op3 = getValue(I.getArgOperand(2));
4701 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004702 if (!Align)
4703 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004704 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004705 DAG.setRoot(DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004706 MachinePointerInfo(I.getArgOperand(0)),
4707 MachinePointerInfo(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004708 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004709 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004710 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004711 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Pateldf45c7f2009-10-09 22:42:28 +00004712 MDNode *Variable = DI.getVariable();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004713 const Value *Address = DI.getAddress();
Manman Ren983a16c2013-06-28 05:43:10 +00004714 DIVariable DIVar(Variable);
4715 assert((!DIVar || DIVar.isVariable()) &&
4716 "Variable in DbgDeclareInst should be either null or a DIVariable.");
4717 if (!Address || !DIVar) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004718 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004719 return nullptr;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004720 }
Dale Johannesene0983522010-04-26 20:06:49 +00004721
Devang Patel3bffd522010-09-02 21:29:42 +00004722 // Check if address has undef value.
4723 if (isa<UndefValue>(Address) ||
4724 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004725 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004726 return nullptr;
Devang Patel3bffd522010-09-02 21:29:42 +00004727 }
4728
Dale Johannesene0983522010-04-26 20:06:49 +00004729 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004730 if (!N.getNode() && isa<Argument>(Address))
4731 // Check unused arguments map.
4732 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004733 SDDbgValue *SDV;
4734 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004735 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4736 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004737 // Parameters are handled specially.
4738 bool isParameter =
4739 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4740 isa<Argument>(Address));
4741
Devang Patel98d3edf2010-09-02 21:02:27 +00004742 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4743
Dale Johannesene0983522010-04-26 20:06:49 +00004744 if (isParameter && !AI) {
4745 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4746 if (FINode)
4747 // Byval parameter. We have a frame index at this point.
Adrian Prantl32da8892014-04-25 20:49:25 +00004748 SDV = DAG.getFrameIndexDbgValue(Variable, FINode->getIndex(),
4749 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004750 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004751 // Address is an argument, so try to emit its dbg value using
4752 // virtual register info from the FuncInfo.ValueMap.
Adrian Prantl32da8892014-04-25 20:49:25 +00004753 EmitFuncArgumentDbgValue(Address, Variable, 0, false, N);
Craig Topperc0196b12014-04-14 00:51:57 +00004754 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004755 }
Dale Johannesene0983522010-04-26 20:06:49 +00004756 } else if (AI)
4757 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
Adrian Prantl32da8892014-04-25 20:49:25 +00004758 true, 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004759 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004760 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004761 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004762 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4763 DEBUG(Address->dump());
Craig Topperc0196b12014-04-14 00:51:57 +00004764 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004765 }
Dale Johannesene0983522010-04-26 20:06:49 +00004766 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4767 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004768 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004769 // virtual register info from the FuncInfo.ValueMap.
Adrian Prantl32da8892014-04-25 20:49:25 +00004770 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, false, N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004771 // If variable is pinned by a alloca in dominating bb then
4772 // use StaticAllocaMap.
4773 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004774 if (AI->getParent() != DI.getParent()) {
4775 DenseMap<const AllocaInst*, int>::iterator SI =
4776 FuncInfo.StaticAllocaMap.find(AI);
4777 if (SI != FuncInfo.StaticAllocaMap.end()) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004778 SDV = DAG.getFrameIndexDbgValue(Variable, SI->second,
4779 0, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004780 DAG.AddDbgValue(SDV, nullptr, false);
4781 return nullptr;
Devang Patel46b96c42010-09-15 18:13:55 +00004782 }
Devang Patelda25de82010-09-15 14:48:53 +00004783 }
4784 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004785 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004786 }
Dale Johannesene0983522010-04-26 20:06:49 +00004787 }
Craig Topperc0196b12014-04-14 00:51:57 +00004788 return nullptr;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004789 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004790 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004791 const DbgValueInst &DI = cast<DbgValueInst>(I);
Manman Ren983a16c2013-06-28 05:43:10 +00004792 DIVariable DIVar(DI.getVariable());
4793 assert((!DIVar || DIVar.isVariable()) &&
4794 "Variable in DbgValueInst should be either null or a DIVariable.");
4795 if (!DIVar)
Craig Topperc0196b12014-04-14 00:51:57 +00004796 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004797
4798 MDNode *Variable = DI.getVariable();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004799 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004800 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004801 if (!V)
Craig Topperc0196b12014-04-14 00:51:57 +00004802 return nullptr;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004803
Dale Johannesene0983522010-04-26 20:06:49 +00004804 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004805 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004806 SDV = DAG.getConstantDbgValue(Variable, V, Offset, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004807 DAG.AddDbgValue(SDV, nullptr, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004808 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004809 // Do not use getValue() in here; we don't want to generate code at
4810 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004811 SDValue N = NodeMap[V];
4812 if (!N.getNode() && isa<Argument>(V))
4813 // Check unused arguments map.
4814 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004815 if (N.getNode()) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004816 // A dbg.value for an alloca is always indirect.
4817 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
4818 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, IsIndirect, N)) {
Evan Cheng5fb45a22010-04-29 01:40:30 +00004819 SDV = DAG.getDbgValue(Variable, N.getNode(),
Adrian Prantl32da8892014-04-25 20:49:25 +00004820 N.getResNo(), IsIndirect,
4821 Offset, dl, SDNodeOrder);
Evan Cheng5fb45a22010-04-29 01:40:30 +00004822 DAG.AddDbgValue(SDV, N.getNode(), false);
4823 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004824 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004825 // Do not call getValue(V) yet, as we don't want to generate code.
4826 // Remember it for later.
4827 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4828 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004829 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004830 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004831 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004832 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004833 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004834 }
4835
4836 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004837 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004838 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004839 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004840 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004841 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004842 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4843 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004844 return nullptr;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004845 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004846 DenseMap<const AllocaInst*, int>::iterator SI =
4847 FuncInfo.StaticAllocaMap.find(AI);
4848 if (SI == FuncInfo.StaticAllocaMap.end())
Craig Topperc0196b12014-04-14 00:51:57 +00004849 return nullptr; // VLAs.
Craig Topperc0196b12014-04-14 00:51:57 +00004850 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004851 }
Dan Gohman575fad32008-09-03 16:12:24 +00004852
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004853 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004854 // Find the type id for the given typeinfo.
Gabor Greifeba0be72010-06-25 09:38:13 +00004855 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004856 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4857 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004858 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004859 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004860 }
4861
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004862 case Intrinsic::eh_return_i32:
4863 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004864 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004865 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004866 MVT::Other,
4867 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004868 getValue(I.getArgOperand(0)),
4869 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004870 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004871 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004872 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Craig Topperc0196b12014-04-14 00:51:57 +00004873 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004874 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004875 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004876 TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004877 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004878 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004879 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004880 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004881 CfaArg);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004882 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004883 TLI->getPointerTy(),
4884 DAG.getConstant(0, TLI->getPointerTy()));
Tom Stellard838e2342013-08-26 15:06:10 +00004885 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004886 FA, Offset));
Craig Topperc0196b12014-04-14 00:51:57 +00004887 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004888 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004889 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004890 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004891 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004892 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004893 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004894
Chris Lattnerfb964e52010-04-05 06:19:28 +00004895 MMI.setCurrentCallSite(CI->getZExtValue());
Craig Topperc0196b12014-04-14 00:51:57 +00004896 return nullptr;
Jim Grosbach54c05302010-01-28 01:45:32 +00004897 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004898 case Intrinsic::eh_sjlj_functioncontext: {
4899 // Get and store the index of the function context.
4900 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004901 AllocaInst *FnCtx =
4902 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004903 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4904 MFI->setFunctionContextIndex(FI);
Craig Topperc0196b12014-04-14 00:51:57 +00004905 return nullptr;
Bill Wendling66b110f2011-09-28 03:36:43 +00004906 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004907 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004908 SDValue Ops[2];
4909 Ops[0] = getRoot();
4910 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004911 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004912 DAG.getVTList(MVT::i32, MVT::Other),
4913 Ops, 2);
4914 setValue(&I, Op.getValue(0));
4915 DAG.setRoot(Op.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004916 return nullptr;
Jim Grosbachc98892f2010-05-26 20:22:18 +00004917 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00004918 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004919 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004920 getRoot(), getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004921 return nullptr;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004922 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004923
Dale Johannesendd224d22010-09-30 23:57:10 +00004924 case Intrinsic::x86_mmx_pslli_w:
4925 case Intrinsic::x86_mmx_pslli_d:
4926 case Intrinsic::x86_mmx_pslli_q:
4927 case Intrinsic::x86_mmx_psrli_w:
4928 case Intrinsic::x86_mmx_psrli_d:
4929 case Intrinsic::x86_mmx_psrli_q:
4930 case Intrinsic::x86_mmx_psrai_w:
4931 case Intrinsic::x86_mmx_psrai_d: {
4932 SDValue ShAmt = getValue(I.getArgOperand(1));
4933 if (isa<ConstantSDNode>(ShAmt)) {
4934 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004935 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004936 }
4937 unsigned NewIntrinsic = 0;
4938 EVT ShAmtVT = MVT::v2i32;
4939 switch (Intrinsic) {
4940 case Intrinsic::x86_mmx_pslli_w:
4941 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4942 break;
4943 case Intrinsic::x86_mmx_pslli_d:
4944 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4945 break;
4946 case Intrinsic::x86_mmx_pslli_q:
4947 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4948 break;
4949 case Intrinsic::x86_mmx_psrli_w:
4950 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4951 break;
4952 case Intrinsic::x86_mmx_psrli_d:
4953 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4954 break;
4955 case Intrinsic::x86_mmx_psrli_q:
4956 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4957 break;
4958 case Intrinsic::x86_mmx_psrai_w:
4959 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4960 break;
4961 case Intrinsic::x86_mmx_psrai_d:
4962 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4963 break;
4964 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4965 }
4966
4967 // The vector shift intrinsics with scalars uses 32b shift amounts but
4968 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4969 // to be zero.
4970 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00004971 SDValue ShOps[2];
4972 ShOps[0] = ShAmt;
4973 ShOps[1] = DAG.getConstant(0, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004974 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, &ShOps[0], 2);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004975 EVT DestVT = TLI->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004976 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4977 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Dale Johannesendd224d22010-09-30 23:57:10 +00004978 DAG.getConstant(NewIntrinsic, MVT::i32),
4979 getValue(I.getArgOperand(0)), ShAmt);
4980 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004981 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004982 }
Pete Cooper682c76b2012-02-24 03:51:49 +00004983 case Intrinsic::x86_avx_vinsertf128_pd_256:
4984 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperd024cef2012-04-07 22:32:29 +00004985 case Intrinsic::x86_avx_vinsertf128_si_256:
4986 case Intrinsic::x86_avx2_vinserti128: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004987 EVT DestVT = TLI->getValueType(I.getType());
4988 EVT ElVT = TLI->getValueType(I.getArgOperand(1)->getType());
Pete Cooper682c76b2012-02-24 03:51:49 +00004989 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4990 ElVT.getVectorNumElements();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004991 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, DestVT,
Pete Cooper682c76b2012-02-24 03:51:49 +00004992 getValue(I.getArgOperand(0)),
4993 getValue(I.getArgOperand(1)),
Tom Stellardd42c5942013-08-05 22:22:01 +00004994 DAG.getConstant(Idx, TLI->getVectorIdxTy()));
Craig Topper2db23532012-09-05 05:48:09 +00004995 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004996 return nullptr;
Craig Topper2db23532012-09-05 05:48:09 +00004997 }
4998 case Intrinsic::x86_avx_vextractf128_pd_256:
4999 case Intrinsic::x86_avx_vextractf128_ps_256:
5000 case Intrinsic::x86_avx_vextractf128_si_256:
5001 case Intrinsic::x86_avx2_vextracti128: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005002 EVT DestVT = TLI->getValueType(I.getType());
Craig Topper2db23532012-09-05 05:48:09 +00005003 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) *
5004 DestVT.getVectorNumElements();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005005 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, DestVT,
Craig Topper2db23532012-09-05 05:48:09 +00005006 getValue(I.getArgOperand(0)),
Tom Stellardd42c5942013-08-05 22:22:01 +00005007 DAG.getConstant(Idx, TLI->getVectorIdxTy()));
Pete Cooper682c76b2012-02-24 03:51:49 +00005008 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005009 return nullptr;
Pete Cooper682c76b2012-02-24 03:51:49 +00005010 }
Mon P Wang58fb9132008-11-10 20:54:11 +00005011 case Intrinsic::convertff:
5012 case Intrinsic::convertfsi:
5013 case Intrinsic::convertfui:
5014 case Intrinsic::convertsif:
5015 case Intrinsic::convertuif:
5016 case Intrinsic::convertss:
5017 case Intrinsic::convertsu:
5018 case Intrinsic::convertus:
5019 case Intrinsic::convertuu: {
5020 ISD::CvtCode Code = ISD::CVT_INVALID;
5021 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00005022 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00005023 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
5024 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
5025 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
5026 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
5027 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
5028 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
5029 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
5030 case Intrinsic::convertus: Code = ISD::CVT_US; break;
5031 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
5032 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005033 EVT DestVT = TLI->getValueType(I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00005034 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005035 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00005036 DAG.getValueType(DestVT),
5037 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00005038 getValue(I.getArgOperand(1)),
5039 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00005040 Code);
5041 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005042 return nullptr;
Mon P Wang58fb9132008-11-10 20:54:11 +00005043 }
Dan Gohman575fad32008-09-03 16:12:24 +00005044 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005045 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00005046 getValue(I.getArgOperand(1)), DAG));
Craig Topperc0196b12014-04-14 00:51:57 +00005047 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005048 case Intrinsic::log:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005049 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005050 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005051 case Intrinsic::log2:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005052 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005053 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005054 case Intrinsic::log10:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005055 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005056 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005057 case Intrinsic::exp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005058 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005059 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005060 case Intrinsic::exp2:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005061 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005062 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005063 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005064 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005065 getValue(I.getArgOperand(1)), DAG, *TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00005066 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00005067 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00005068 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00005069 case Intrinsic::sin:
5070 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00005071 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00005072 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00005073 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00005074 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00005075 case Intrinsic::nearbyint:
5076 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00005077 unsigned Opcode;
5078 switch (Intrinsic) {
5079 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5080 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
5081 case Intrinsic::fabs: Opcode = ISD::FABS; break;
5082 case Intrinsic::sin: Opcode = ISD::FSIN; break;
5083 case Intrinsic::cos: Opcode = ISD::FCOS; break;
5084 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
5085 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
5086 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
5087 case Intrinsic::rint: Opcode = ISD::FRINT; break;
5088 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00005089 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00005090 }
5091
Andrew Trickef9de2a2013-05-25 02:42:55 +00005092 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00005093 getValue(I.getArgOperand(0)).getValueType(),
5094 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005095 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00005096 }
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00005097 case Intrinsic::copysign:
5098 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
5099 getValue(I.getArgOperand(0)).getValueType(),
5100 getValue(I.getArgOperand(0)),
5101 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00005102 return nullptr;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005103 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005104 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005105 getValue(I.getArgOperand(0)).getValueType(),
5106 getValue(I.getArgOperand(0)),
5107 getValue(I.getArgOperand(1)),
5108 getValue(I.getArgOperand(2))));
Craig Topperc0196b12014-04-14 00:51:57 +00005109 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00005110 case Intrinsic::fmuladd: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005111 EVT VT = TLI->getValueType(I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00005112 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Stephen Lin73de7bf2013-07-09 18:16:56 +00005113 TLI->isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005114 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005115 getValue(I.getArgOperand(0)).getValueType(),
5116 getValue(I.getArgOperand(0)),
5117 getValue(I.getArgOperand(1)),
5118 getValue(I.getArgOperand(2))));
5119 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005120 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005121 getValue(I.getArgOperand(0)).getValueType(),
5122 getValue(I.getArgOperand(0)),
5123 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005124 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005125 getValue(I.getArgOperand(0)).getValueType(),
5126 Mul,
5127 getValue(I.getArgOperand(2)));
5128 setValue(&I, Add);
5129 }
Craig Topperc0196b12014-04-14 00:51:57 +00005130 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00005131 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005132 case Intrinsic::convert_to_fp16:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005133 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005134 MVT::i16, getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005135 return nullptr;
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005136 case Intrinsic::convert_from_fp16:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005137 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005138 MVT::f32, getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005139 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005140 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005141 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005142 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Craig Topperc0196b12014-04-14 00:51:57 +00005143 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005144 }
5145 case Intrinsic::readcyclecounter: {
5146 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005147 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Bill Wendlingb99b2692009-12-22 00:40:51 +00005148 DAG.getVTList(MVT::i64, MVT::Other),
5149 &Op, 1);
5150 setValue(&I, Res);
5151 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005152 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005153 }
Dan Gohman575fad32008-09-03 16:12:24 +00005154 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005155 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005156 getValue(I.getArgOperand(0)).getValueType(),
5157 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005158 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005159 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005160 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005161 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005162 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005163 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005164 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005165 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005166 }
5167 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005168 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005169 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005170 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005171 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005172 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005173 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005174 }
5175 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005176 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005177 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005178 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00005179 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005180 }
5181 case Intrinsic::stacksave: {
5182 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005183 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005184 DAG.getVTList(TLI->getPointerTy(), MVT::Other), &Op, 1);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005185 setValue(&I, Res);
5186 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00005187 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005188 }
5189 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005190 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005191 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Craig Topperc0196b12014-04-14 00:51:57 +00005192 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005193 }
Bill Wendling13020d22008-11-18 11:01:33 +00005194 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00005195 // Emit code into the DAG to store the stack guard onto the stack.
5196 MachineFunction &MF = DAG.getMachineFunction();
5197 MachineFrameInfo *MFI = MF.getFrameInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005198 EVT PtrTy = TLI->getPointerTy();
Bill Wendlingd970ea32008-11-06 02:29:10 +00005199
Gabor Greifeba0be72010-06-25 09:38:13 +00005200 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
5201 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00005202
Bill Wendlingeb4268d2008-11-07 01:23:58 +00005203 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00005204 MFI->setStackProtectorIndex(FI);
5205
5206 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5207
5208 // Store the stack protector onto the stack.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005209 Res = DAG.getStore(getRoot(), sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00005210 MachinePointerInfo::getFixedStack(FI),
5211 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005212 setValue(&I, Res);
5213 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005214 return nullptr;
Bill Wendlingd970ea32008-11-06 02:29:10 +00005215 }
Eric Christopher7a50b282009-10-27 00:52:25 +00005216 case Intrinsic::objectsize: {
5217 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00005218 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00005219
5220 assert(CI && "Non-constant type in __builtin_object_size?");
5221
Gabor Greifeba0be72010-06-25 09:38:13 +00005222 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00005223 EVT Ty = Arg.getValueType();
5224
Dan Gohmanf1d83042010-06-18 14:22:04 +00005225 if (CI->isZero())
Bill Wendlingb99b2692009-12-22 00:40:51 +00005226 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00005227 else
Bill Wendlingb99b2692009-12-22 00:40:51 +00005228 Res = DAG.getConstant(0, Ty);
5229
5230 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005231 return nullptr;
Eric Christopher7a50b282009-10-27 00:52:25 +00005232 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00005233 case Intrinsic::annotation:
5234 case Intrinsic::ptr_annotation:
5235 // Drop the intrinsic, but forward the value
5236 setValue(&I, getValue(I.getOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00005237 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005238 case Intrinsic::var_annotation:
5239 // Discard annotate attributes
Craig Topperc0196b12014-04-14 00:51:57 +00005240 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005241
5242 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005243 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00005244
5245 SDValue Ops[6];
5246 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005247 Ops[1] = getValue(I.getArgOperand(0));
5248 Ops[2] = getValue(I.getArgOperand(1));
5249 Ops[3] = getValue(I.getArgOperand(2));
5250 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00005251 Ops[5] = DAG.getSrcValue(F);
5252
Andrew Trickef9de2a2013-05-25 02:42:55 +00005253 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops, 6);
Dan Gohman575fad32008-09-03 16:12:24 +00005254
Duncan Sandsa0984362011-09-06 13:37:06 +00005255 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00005256 return nullptr;
Duncan Sandsa0984362011-09-06 13:37:06 +00005257 }
5258 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005259 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005260 TLI->getPointerTy(),
Duncan Sandsa0984362011-09-06 13:37:06 +00005261 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00005262 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005263 }
Dan Gohman575fad32008-09-03 16:12:24 +00005264 case Intrinsic::gcroot:
5265 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00005266 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00005267 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005268
Dan Gohman575fad32008-09-03 16:12:24 +00005269 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5270 GFI->addStackRoot(FI->getIndex(), TypeMap);
5271 }
Craig Topperc0196b12014-04-14 00:51:57 +00005272 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005273 case Intrinsic::gcread:
5274 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00005275 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00005276 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005277 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Craig Topperc0196b12014-04-14 00:51:57 +00005278 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005279
5280 case Intrinsic::expect: {
5281 // Just replace __builtin_expect(exp, c) with EXP.
5282 setValue(&I, getValue(I.getArgOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00005283 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005284 }
5285
Shuxin Yangcdde0592012-10-19 20:11:16 +00005286 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00005287 case Intrinsic::trap: {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00005288 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng74d92c12011-04-08 21:37:21 +00005289 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00005290 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00005291 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00005292 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Craig Topperc0196b12014-04-14 00:51:57 +00005293 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005294 }
5295 TargetLowering::ArgListTy Args;
Justin Holewinskiaa583972012-05-25 16:35:28 +00005296 TargetLowering::
5297 CallLoweringInfo CLI(getRoot(), I.getType(),
Evan Cheng74d92c12011-04-08 21:37:21 +00005298 false, false, false, false, 0, CallingConv::C,
Evan Cheng65f9d192012-02-28 18:51:51 +00005299 /*isTailCall=*/false,
5300 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005301 DAG.getExternalSymbol(TrapFuncName.data(),
5302 TLI->getPointerTy()),
Andrew Trickef9de2a2013-05-25 02:42:55 +00005303 Args, DAG, sdl);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005304 std::pair<SDValue, SDValue> Result = TLI->LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00005305 DAG.setRoot(Result.second);
Craig Topperc0196b12014-04-14 00:51:57 +00005306 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00005307 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00005308
Bill Wendling5eee7442008-11-21 02:38:44 +00005309 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005310 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005311 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005312 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005313 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00005314 case Intrinsic::smul_with_overflow: {
5315 ISD::NodeType Op;
5316 switch (Intrinsic) {
5317 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5318 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5319 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5320 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5321 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5322 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5323 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5324 }
5325 SDValue Op1 = getValue(I.getArgOperand(0));
5326 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00005327
Craig Topperbc680062012-04-11 04:34:11 +00005328 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005329 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc0196b12014-04-14 00:51:57 +00005330 return nullptr;
Craig Topperbc680062012-04-11 04:34:11 +00005331 }
Dan Gohman575fad32008-09-03 16:12:24 +00005332 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005333 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00005334 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00005335 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005336 Ops[1] = getValue(I.getArgOperand(0));
5337 Ops[2] = getValue(I.getArgOperand(1));
5338 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005339 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005340 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Dale Johannesene660f4d2010-10-26 23:11:10 +00005341 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005342 &Ops[0], 5,
Dale Johannesene660f4d2010-10-26 23:11:10 +00005343 EVT::getIntegerVT(*Context, 8),
5344 MachinePointerInfo(I.getArgOperand(0)),
5345 0, /* align */
5346 false, /* volatile */
5347 rw==0, /* read */
5348 rw==1)); /* write */
Craig Topperc0196b12014-04-14 00:51:57 +00005349 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005350 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00005351 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00005352 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00005353 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00005354 // Stack coloring is not enabled in O0, discard region information.
5355 if (TM.getOptLevel() == CodeGenOpt::None)
Craig Topperc0196b12014-04-14 00:51:57 +00005356 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005357
Nadav Rotemd753a952012-09-10 08:43:23 +00005358 SmallVector<Value *, 4> Allocas;
Rafael Espindola5f57f462014-02-21 18:34:28 +00005359 GetUnderlyingObjects(I.getArgOperand(1), Allocas, DL);
Nadav Rotemd753a952012-09-10 08:43:23 +00005360
Craig Toppere1c1d362013-07-03 05:11:49 +00005361 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
5362 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00005363 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5364
5365 // Could not find an Alloca.
5366 if (!LifetimeObject)
5367 continue;
5368
5369 int FI = FuncInfo.StaticAllocaMap[LifetimeObject];
5370
5371 SDValue Ops[2];
5372 Ops[0] = getRoot();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005373 Ops[1] = DAG.getFrameIndex(FI, TLI->getPointerTy(), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00005374 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5375
Andrew Trickef9de2a2013-05-25 02:42:55 +00005376 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops, 2);
Nadav Rotemd753a952012-09-10 08:43:23 +00005377 DAG.setRoot(Res);
5378 }
Craig Topperc0196b12014-04-14 00:51:57 +00005379 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005380 }
5381 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005382 // Discard region information.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005383 setValue(&I, DAG.getUNDEF(TLI->getPointerTy()));
Craig Topperc0196b12014-04-14 00:51:57 +00005384 return nullptr;
Duncan Sandsdca0c282009-11-10 09:08:09 +00005385 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005386 // Discard region information.
Craig Topperc0196b12014-04-14 00:51:57 +00005387 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005388 case Intrinsic::stackprotectorcheck: {
5389 // Do not actually emit anything for this basic block. Instead we initialize
5390 // the stack protector descriptor and export the guard variable so we can
5391 // access it in FinishBasicBlock.
5392 const BasicBlock *BB = I.getParent();
5393 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
5394 ExportFromCurrentBlock(SPDescriptor.getGuard());
5395
5396 // Flush our exports since we are going to process a terminator.
5397 (void)getControlRoot();
Craig Topperc0196b12014-04-14 00:51:57 +00005398 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005399 }
Renato Golinc0a3c1d2014-03-26 12:52:28 +00005400 case Intrinsic::clear_cache:
5401 return TLI->getClearCacheBuiltinName();
Nuno Lopesec9653b2012-06-28 22:30:12 +00005402 case Intrinsic::donothing:
5403 // ignore
Craig Topperc0196b12014-04-14 00:51:57 +00005404 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005405 case Intrinsic::experimental_stackmap: {
5406 visitStackmap(I);
Craig Topperc0196b12014-04-14 00:51:57 +00005407 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005408 }
5409 case Intrinsic::experimental_patchpoint_void:
5410 case Intrinsic::experimental_patchpoint_i64: {
5411 visitPatchpoint(I);
Craig Topperc0196b12014-04-14 00:51:57 +00005412 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00005413 }
Dan Gohman575fad32008-09-03 16:12:24 +00005414 }
5415}
5416
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005417void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00005418 bool isTailCall,
5419 MachineBasicBlock *LandingPad) {
Chris Lattner229907c2011-07-18 04:54:35 +00005420 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5421 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5422 Type *RetTy = FTy->getReturnType();
Chris Lattnerfb964e52010-04-05 06:19:28 +00005423 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Craig Topperc0196b12014-04-14 00:51:57 +00005424 MCSymbol *BeginLabel = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005425
5426 TargetLowering::ArgListTy Args;
5427 TargetLowering::ArgListEntry Entry;
5428 Args.reserve(CS.arg_size());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005429
5430 // Check whether the function can return without sret-demotion.
Dan Gohmand7b5ce32010-07-10 09:00:22 +00005431 SmallVector<ISD::OutputArg, 4> Outs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005432 const TargetLowering *TLI = TM.getTargetLowering();
5433 GetReturnInfo(RetTy, CS.getAttributes(), Outs, *TLI);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005434
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005435 bool CanLowerReturn = TLI->CanLowerReturn(CS.getCallingConv(),
5436 DAG.getMachineFunction(),
5437 FTy->isVarArg(), Outs,
5438 FTy->getContext());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005439
5440 SDValue DemoteStackSlot;
Chris Lattner1ffcf522010-09-21 16:36:31 +00005441 int DemoteStackIdx = -100;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005442
5443 if (!CanLowerReturn) {
Reid Klecknerf5b76512014-01-31 23:50:57 +00005444 assert(!CS.hasInAllocaArgument() &&
5445 "sret demotion is incompatible with inalloca");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005446 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005447 FTy->getReturnType());
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005448 unsigned Align = TLI->getDataLayout()->getPrefTypeAlignment(
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005449 FTy->getReturnType());
5450 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1ffcf522010-09-21 16:36:31 +00005451 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattner229907c2011-07-18 04:54:35 +00005452 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005453
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005454 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI->getPointerTy());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005455 Entry.Node = DemoteStackSlot;
5456 Entry.Ty = StackSlotPtrType;
5457 Entry.isSExt = false;
5458 Entry.isZExt = false;
5459 Entry.isInReg = false;
5460 Entry.isSRet = true;
5461 Entry.isNest = false;
5462 Entry.isByVal = false;
Stephen Linb8bd2322013-04-20 05:14:40 +00005463 Entry.isReturned = false;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005464 Entry.Alignment = Align;
5465 Args.push_back(Entry);
5466 RetTy = Type::getVoidTy(FTy->getContext());
5467 }
5468
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005469 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005470 i != e; ++i) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00005471 const Value *V = *i;
5472
5473 // Skip empty types
5474 if (V->getType()->isEmptyTy())
5475 continue;
5476
5477 SDValue ArgNode = getValue(V);
5478 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00005479
Andrew Trick74f4c742013-10-31 17:18:24 +00005480 // Skip the first return-type Attribute to get to params.
5481 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
Dan Gohman575fad32008-09-03 16:12:24 +00005482 Args.push_back(Entry);
5483 }
5484
Chris Lattnerfb964e52010-04-05 06:19:28 +00005485 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005486 // Insert a label before the invoke call to mark the try range. This can be
5487 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005488 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00005489
Jim Grosbach54c05302010-01-28 01:45:32 +00005490 // For SjLj, keep track of which landing pads go with which invokes
5491 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005492 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005493 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005494 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005495 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005496
Jim Grosbach54c05302010-01-28 01:45:32 +00005497 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005498 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005499 }
5500
Dan Gohman575fad32008-09-03 16:12:24 +00005501 // Both PendingLoads and PendingExports must be flushed here;
5502 // this call might not return.
5503 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005504 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005505 }
5506
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005507 // Check if target-independent constraints permit a tail call here.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005508 // Target-dependent constraints are checked within TLI->LowerCallTo.
5509 if (isTailCall && !isInTailCallPosition(CS, *TLI))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005510 isTailCall = false;
5511
Justin Holewinskiaa583972012-05-25 16:35:28 +00005512 TargetLowering::
5513 CallLoweringInfo CLI(getRoot(), RetTy, FTy, isTailCall, Callee, Args, DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005514 getCurSDLoc(), CS);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005515 std::pair<SDValue,SDValue> Result = TLI->LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005516 assert((isTailCall || Result.second.getNode()) &&
5517 "Non-null chain expected with non-tail call!");
5518 assert((Result.second.getNode() || !Result.first.getNode()) &&
5519 "Null value expected with tail call!");
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005520 if (Result.first.getNode()) {
Dan Gohman575fad32008-09-03 16:12:24 +00005521 setValue(CS.getInstruction(), Result.first);
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005522 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005523 // The instruction result is the result of loading from the
5524 // hidden sret parameter.
5525 SmallVector<EVT, 1> PVTs;
Chris Lattner229907c2011-07-18 04:54:35 +00005526 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005527
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005528 ComputeValueVTs(*TLI, PtrRetTy, PVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005529 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5530 EVT PtrVT = PVTs[0];
Eli Friedman315a0c72012-05-25 00:09:29 +00005531
5532 SmallVector<EVT, 4> RetTys;
5533 SmallVector<uint64_t, 4> Offsets;
5534 RetTy = FTy->getReturnType();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005535 ComputeValueVTs(*TLI, RetTy, RetTys, &Offsets);
Eli Friedman315a0c72012-05-25 00:09:29 +00005536
5537 unsigned NumValues = RetTys.size();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005538 SmallVector<SDValue, 4> Values(NumValues);
5539 SmallVector<SDValue, 4> Chains(NumValues);
5540
5541 for (unsigned i = 0; i < NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005542 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT,
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005543 DemoteStackSlot,
5544 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005545 SDValue L = DAG.getLoad(RetTys[i], getCurSDLoc(), Result.second, Add,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005546 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005547 false, false, false, 1);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005548 Values[i] = L;
5549 Chains[i] = L.getValue(1);
5550 }
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005551
Andrew Trickef9de2a2013-05-25 02:42:55 +00005552 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005553 MVT::Other, &Chains[0], NumValues);
5554 PendingLoads.push_back(Chain);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005555
Bill Wendling954cb182010-01-28 21:51:40 +00005556 setValue(CS.getInstruction(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00005557 DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topperabb4ac72014-04-16 06:10:51 +00005558 DAG.getVTList(RetTys),
Eli Friedman315a0c72012-05-25 00:09:29 +00005559 &Values[0], Values.size()));
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005560 }
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005561
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005562 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005563 // As a special case, a null chain means that a tail call has been emitted
5564 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005565 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005566
5567 // Since there's no actual continuation from this block, nothing can be
5568 // relying on us setting vregs for them.
5569 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005570 } else {
5571 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005572 }
Dan Gohman575fad32008-09-03 16:12:24 +00005573
Chris Lattnerfb964e52010-04-05 06:19:28 +00005574 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005575 // Insert a label at the end of the invoke call to mark the try range. This
5576 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005577 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005578 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005579
5580 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005581 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005582 }
5583}
5584
Chris Lattner1a32ede2009-12-24 00:37:38 +00005585/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5586/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005587static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Chandler Carruthcdf47882014-03-09 03:16:01 +00005588 for (const User *U : V->users()) {
5589 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005590 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005591 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005592 if (C->isNullValue())
5593 continue;
5594 // Unknown instruction.
5595 return false;
5596 }
5597 return true;
5598}
5599
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005600static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005601 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005602 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005603
Chris Lattner1a32ede2009-12-24 00:37:38 +00005604 // Check to see if this load can be trivially constant folded, e.g. if the
5605 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005606 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005607 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005608 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005609 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005610
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005611 if (const Constant *LoadCst =
5612 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
Rafael Espindola5f57f462014-02-21 18:34:28 +00005613 Builder.DL))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005614 return Builder.getValue(LoadCst);
5615 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005616
Chris Lattner1a32ede2009-12-24 00:37:38 +00005617 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5618 // still constant memory, the input chain can be the entry node.
5619 SDValue Root;
5620 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005621
Chris Lattner1a32ede2009-12-24 00:37:38 +00005622 // Do not serialize (non-volatile) loads of constant memory with anything.
5623 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5624 Root = Builder.DAG.getEntryNode();
5625 ConstantMemory = true;
5626 } else {
5627 // Do not serialize non-volatile loads against each other.
5628 Root = Builder.DAG.getRoot();
5629 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005630
Chris Lattner1a32ede2009-12-24 00:37:38 +00005631 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005632 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005633 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005634 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005635 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005636 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005637
Chris Lattner1a32ede2009-12-24 00:37:38 +00005638 if (!ConstantMemory)
5639 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5640 return LoadVal;
5641}
5642
Richard Sandiforde3827752013-08-16 10:55:47 +00005643/// processIntegerCallValue - Record the value for an instruction that
5644/// produces an integer result, converting the type where necessary.
5645void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5646 SDValue Value,
5647 bool IsSigned) {
5648 EVT VT = TM.getTargetLowering()->getValueType(I.getType(), true);
5649 if (IsSigned)
5650 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5651 else
5652 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5653 setValue(&I, Value);
5654}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005655
5656/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5657/// If so, return true and lower it, otherwise return false and it will be
5658/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005659bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005660 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005661 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005662 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005663
Gabor Greifeba0be72010-06-25 09:38:13 +00005664 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005665 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005666 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005667 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005668 return false;
5669
Richard Sandiforde3827752013-08-16 10:55:47 +00005670 const Value *Size = I.getArgOperand(2);
5671 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5672 if (CSize && CSize->getZExtValue() == 0) {
Richard Sandiford564681c2013-08-12 10:28:10 +00005673 EVT CallVT = TM.getTargetLowering()->getValueType(I.getType(), true);
5674 setValue(&I, DAG.getConstant(0, CallVT));
5675 return true;
5676 }
5677
Richard Sandiford564681c2013-08-12 10:28:10 +00005678 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5679 std::pair<SDValue, SDValue> Res =
5680 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005681 getValue(LHS), getValue(RHS), getValue(Size),
5682 MachinePointerInfo(LHS),
5683 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005684 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005685 processIntegerCallValue(I, Res.first, true);
5686 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005687 return true;
5688 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005689
Chris Lattner1a32ede2009-12-24 00:37:38 +00005690 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5691 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005692 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005693 bool ActuallyDoIt = true;
5694 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005695 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005696 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005697 default:
5698 LoadVT = MVT::Other;
Craig Topperc0196b12014-04-14 00:51:57 +00005699 LoadTy = nullptr;
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005700 ActuallyDoIt = false;
5701 break;
5702 case 2:
5703 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005704 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005705 break;
5706 case 4:
5707 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005708 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005709 break;
5710 case 8:
5711 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005712 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005713 break;
5714 /*
5715 case 16:
5716 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005717 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005718 LoadTy = VectorType::get(LoadTy, 4);
5719 break;
5720 */
5721 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005722
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005723 // This turns into unaligned loads. We only do this if the target natively
5724 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5725 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005726
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005727 // Require that we can find a legal MVT, and only do this if the target
5728 // supports unaligned loads of that type. Expanding into byte loads would
5729 // bloat the code.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005730 const TargetLowering *TLI = TM.getTargetLowering();
Richard Sandiforde3827752013-08-16 10:55:47 +00005731 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005732 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5733 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005734 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5735 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005736 if (!TLI->isTypeLegal(LoadVT) ||
5737 !TLI->allowsUnalignedMemoryAccesses(LoadVT, SrcAS) ||
5738 !TLI->allowsUnalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005739 ActuallyDoIt = false;
5740 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005741
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005742 if (ActuallyDoIt) {
5743 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5744 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005745
Andrew Trickef9de2a2013-05-25 02:42:55 +00005746 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005747 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005748 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005749 return true;
5750 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005751 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005752
5753
Chris Lattner1a32ede2009-12-24 00:37:38 +00005754 return false;
5755}
5756
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005757/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5758/// form. If so, return true and lower it, otherwise return false and it
5759/// will be lowered like a normal call.
5760bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5761 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5762 if (I.getNumArgOperands() != 3)
5763 return false;
5764
5765 const Value *Src = I.getArgOperand(0);
5766 const Value *Char = I.getArgOperand(1);
5767 const Value *Length = I.getArgOperand(2);
5768 if (!Src->getType()->isPointerTy() ||
5769 !Char->getType()->isIntegerTy() ||
5770 !Length->getType()->isIntegerTy() ||
5771 !I.getType()->isPointerTy())
5772 return false;
5773
5774 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5775 std::pair<SDValue, SDValue> Res =
5776 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5777 getValue(Src), getValue(Char), getValue(Length),
5778 MachinePointerInfo(Src));
5779 if (Res.first.getNode()) {
5780 setValue(&I, Res.first);
5781 PendingLoads.push_back(Res.second);
5782 return true;
5783 }
5784
5785 return false;
5786}
5787
Richard Sandifordbb83a502013-08-16 11:29:37 +00005788/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5789/// optimized form. If so, return true and lower it, otherwise return false
5790/// and it will be lowered like a normal call.
5791bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5792 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5793 if (I.getNumArgOperands() != 2)
5794 return false;
5795
5796 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5797 if (!Arg0->getType()->isPointerTy() ||
5798 !Arg1->getType()->isPointerTy() ||
5799 !I.getType()->isPointerTy())
5800 return false;
5801
5802 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5803 std::pair<SDValue, SDValue> Res =
5804 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5805 getValue(Arg0), getValue(Arg1),
5806 MachinePointerInfo(Arg0),
5807 MachinePointerInfo(Arg1), isStpcpy);
5808 if (Res.first.getNode()) {
5809 setValue(&I, Res.first);
5810 DAG.setRoot(Res.second);
5811 return true;
5812 }
5813
5814 return false;
5815}
5816
Richard Sandifordca232712013-08-16 11:21:54 +00005817/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5818/// If so, return true and lower it, otherwise return false and it will be
5819/// lowered like a normal call.
5820bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5821 // Verify that the prototype makes sense. int strcmp(void*,void*)
5822 if (I.getNumArgOperands() != 2)
5823 return false;
5824
5825 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5826 if (!Arg0->getType()->isPointerTy() ||
5827 !Arg1->getType()->isPointerTy() ||
5828 !I.getType()->isIntegerTy())
5829 return false;
5830
5831 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5832 std::pair<SDValue, SDValue> Res =
5833 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5834 getValue(Arg0), getValue(Arg1),
5835 MachinePointerInfo(Arg0),
5836 MachinePointerInfo(Arg1));
5837 if (Res.first.getNode()) {
5838 processIntegerCallValue(I, Res.first, true);
5839 PendingLoads.push_back(Res.second);
5840 return true;
5841 }
5842
5843 return false;
5844}
5845
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005846/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5847/// form. If so, return true and lower it, otherwise return false and it
5848/// will be lowered like a normal call.
5849bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5850 // Verify that the prototype makes sense. size_t strlen(char *)
5851 if (I.getNumArgOperands() != 1)
5852 return false;
5853
5854 const Value *Arg0 = I.getArgOperand(0);
5855 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5856 return false;
5857
5858 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5859 std::pair<SDValue, SDValue> Res =
5860 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5861 getValue(Arg0), MachinePointerInfo(Arg0));
5862 if (Res.first.getNode()) {
5863 processIntegerCallValue(I, Res.first, false);
5864 PendingLoads.push_back(Res.second);
5865 return true;
5866 }
5867
5868 return false;
5869}
5870
5871/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5872/// form. If so, return true and lower it, otherwise return false and it
5873/// will be lowered like a normal call.
5874bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5875 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5876 if (I.getNumArgOperands() != 2)
5877 return false;
5878
5879 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5880 if (!Arg0->getType()->isPointerTy() ||
5881 !Arg1->getType()->isIntegerTy() ||
5882 !I.getType()->isIntegerTy())
5883 return false;
5884
5885 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5886 std::pair<SDValue, SDValue> Res =
5887 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5888 getValue(Arg0), getValue(Arg1),
5889 MachinePointerInfo(Arg0));
5890 if (Res.first.getNode()) {
5891 processIntegerCallValue(I, Res.first, false);
5892 PendingLoads.push_back(Res.second);
5893 return true;
5894 }
5895
5896 return false;
5897}
5898
Bob Wilson874886c2012-08-03 23:29:17 +00005899/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5900/// operation (as expected), translate it to an SDNode with the specified opcode
5901/// and return true.
5902bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5903 unsigned Opcode) {
5904 // Sanity check that it really is a unary floating-point call.
5905 if (I.getNumArgOperands() != 1 ||
5906 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5907 I.getType() != I.getArgOperand(0)->getType() ||
5908 !I.onlyReadsMemory())
5909 return false;
5910
5911 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005912 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005913 return true;
5914}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005915
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005916void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005917 // Handle inline assembly differently.
5918 if (isa<InlineAsm>(I.getCalledValue())) {
5919 visitInlineAsm(&I);
5920 return;
5921 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005922
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005923 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005924 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005925
Craig Topperc0196b12014-04-14 00:51:57 +00005926 const char *RenameFn = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005927 if (Function *F = I.getCalledFunction()) {
5928 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005929 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005930 if (unsigned IID = II->getIntrinsicID(F)) {
5931 RenameFn = visitIntrinsicCall(I, IID);
5932 if (!RenameFn)
5933 return;
5934 }
5935 }
Dan Gohman575fad32008-09-03 16:12:24 +00005936 if (unsigned IID = F->getIntrinsicID()) {
5937 RenameFn = visitIntrinsicCall(I, IID);
5938 if (!RenameFn)
5939 return;
5940 }
5941 }
5942
5943 // Check for well-known libc/libm calls. If the function is internal, it
5944 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005945 LibFunc::Func Func;
5946 if (!F->hasLocalLinkage() && F->hasName() &&
5947 LibInfo->getLibFunc(F->getName(), Func) &&
5948 LibInfo->hasOptimizedCodeGen(Func)) {
5949 switch (Func) {
5950 default: break;
5951 case LibFunc::copysign:
5952 case LibFunc::copysignf:
5953 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00005954 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00005955 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5956 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00005957 I.getType() == I.getArgOperand(1)->getType() &&
5958 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00005959 SDValue LHS = getValue(I.getArgOperand(0));
5960 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005961 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00005962 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00005963 return;
5964 }
Bob Wilson871701c2012-08-03 21:26:24 +00005965 break;
5966 case LibFunc::fabs:
5967 case LibFunc::fabsf:
5968 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00005969 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00005970 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005971 break;
5972 case LibFunc::sin:
5973 case LibFunc::sinf:
5974 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00005975 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00005976 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005977 break;
5978 case LibFunc::cos:
5979 case LibFunc::cosf:
5980 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00005981 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00005982 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005983 break;
5984 case LibFunc::sqrt:
5985 case LibFunc::sqrtf:
5986 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00005987 case LibFunc::sqrt_finite:
5988 case LibFunc::sqrtf_finite:
5989 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00005990 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00005991 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005992 break;
5993 case LibFunc::floor:
5994 case LibFunc::floorf:
5995 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00005996 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005997 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005998 break;
5999 case LibFunc::nearbyint:
6000 case LibFunc::nearbyintf:
6001 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00006002 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006003 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006004 break;
6005 case LibFunc::ceil:
6006 case LibFunc::ceilf:
6007 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00006008 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006009 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006010 break;
6011 case LibFunc::rint:
6012 case LibFunc::rintf:
6013 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00006014 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006015 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006016 break;
Hal Finkel171817e2013-08-07 22:49:12 +00006017 case LibFunc::round:
6018 case LibFunc::roundf:
6019 case LibFunc::roundl:
6020 if (visitUnaryFloatCall(I, ISD::FROUND))
6021 return;
6022 break;
Bob Wilson871701c2012-08-03 21:26:24 +00006023 case LibFunc::trunc:
6024 case LibFunc::truncf:
6025 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00006026 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006027 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006028 break;
6029 case LibFunc::log2:
6030 case LibFunc::log2f:
6031 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006032 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006033 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006034 break;
6035 case LibFunc::exp2:
6036 case LibFunc::exp2f:
6037 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006038 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006039 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006040 break;
6041 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00006042 if (visitMemCmpCall(I))
6043 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006044 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00006045 case LibFunc::memchr:
6046 if (visitMemChrCall(I))
6047 return;
6048 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00006049 case LibFunc::strcpy:
6050 if (visitStrCpyCall(I, false))
6051 return;
6052 break;
6053 case LibFunc::stpcpy:
6054 if (visitStrCpyCall(I, true))
6055 return;
6056 break;
Richard Sandifordca232712013-08-16 11:21:54 +00006057 case LibFunc::strcmp:
6058 if (visitStrCmpCall(I))
6059 return;
6060 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00006061 case LibFunc::strlen:
6062 if (visitStrLenCall(I))
6063 return;
6064 break;
6065 case LibFunc::strnlen:
6066 if (visitStrNLenCall(I))
6067 return;
6068 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006069 }
6070 }
Dan Gohman575fad32008-09-03 16:12:24 +00006071 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006072
Dan Gohman575fad32008-09-03 16:12:24 +00006073 SDValue Callee;
6074 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00006075 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006076 else
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006077 Callee = DAG.getExternalSymbol(RenameFn,
6078 TM.getTargetLowering()->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006079
Bill Wendling0602f392009-12-23 01:28:19 +00006080 // Check if we can potentially perform a tail call. More detailed checking is
6081 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00006082 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00006083}
6084
Benjamin Kramer355ce072011-03-26 16:35:10 +00006085namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00006086
Dan Gohman575fad32008-09-03 16:12:24 +00006087/// AsmOperandInfo - This contains information for each constraint that we are
6088/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00006089class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00006090public:
Dan Gohman575fad32008-09-03 16:12:24 +00006091 /// CallOperand - If this is the result output operand or a clobber
6092 /// this is null, otherwise it is the incoming operand to the CallInst.
6093 /// This gets modified as the asm is processed.
6094 SDValue CallOperand;
6095
6096 /// AssignedRegs - If this is a register or register class operand, this
6097 /// contains the set of register corresponding to the operand.
6098 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006099
John Thompson1094c802010-09-13 18:15:37 +00006100 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Craig Topperc0196b12014-04-14 00:51:57 +00006101 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) {
Dan Gohman575fad32008-09-03 16:12:24 +00006102 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006103
Owen Anderson53aa7a92009-08-10 22:56:29 +00006104 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00006105 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00006106 /// MVT::Other.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006107 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson55f1c092009-08-13 21:58:54 +00006108 const TargetLowering &TLI,
Rafael Espindola5f57f462014-02-21 18:34:28 +00006109 const DataLayout *DL) const {
Craig Topperc0196b12014-04-14 00:51:57 +00006110 if (!CallOperandVal) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006111
Chris Lattner3b1833c2008-10-17 17:05:25 +00006112 if (isa<BasicBlock>(CallOperandVal))
6113 return TLI.getPointerTy();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006114
Chris Lattner229907c2011-07-18 04:54:35 +00006115 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006116
Eric Christopher44804282011-05-09 20:04:43 +00006117 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00006118 // If this is an indirect operand, the operand is a pointer to the
6119 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006120 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00006121 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006122 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00006123 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006124 OpTy = PtrTy->getElementType();
6125 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006126
Eric Christopher44804282011-05-09 20:04:43 +00006127 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00006128 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00006129 if (STy->getNumElements() == 1)
6130 OpTy = STy->getElementType(0);
6131
Chris Lattner3b1833c2008-10-17 17:05:25 +00006132 // If OpTy is not a single value, it may be a struct/union that we
6133 // can tile with integers.
6134 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Rafael Espindola5f57f462014-02-21 18:34:28 +00006135 unsigned BitSize = DL->getTypeSizeInBits(OpTy);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006136 switch (BitSize) {
6137 default: break;
6138 case 1:
6139 case 8:
6140 case 16:
6141 case 32:
6142 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00006143 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00006144 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006145 break;
6146 }
6147 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006148
Chris Lattner3b1833c2008-10-17 17:05:25 +00006149 return TLI.getValueType(OpTy, true);
6150 }
Dan Gohman575fad32008-09-03 16:12:24 +00006151};
Dan Gohman4db93c92010-05-29 17:53:24 +00006152
John Thompsone8360b72010-10-29 17:29:13 +00006153typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
6154
Benjamin Kramer355ce072011-03-26 16:35:10 +00006155} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00006156
Dan Gohman575fad32008-09-03 16:12:24 +00006157/// GetRegistersForValue - Assign registers (virtual or physical) for the
6158/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00006159/// register allocator to handle the assignment process. However, if the asm
6160/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00006161/// allocation. This produces generally horrible, but correct, code.
6162///
6163/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00006164///
Benjamin Kramer355ce072011-03-26 16:35:10 +00006165static void GetRegistersForValue(SelectionDAG &DAG,
6166 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006167 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00006168 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006169 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00006170
Dan Gohman575fad32008-09-03 16:12:24 +00006171 MachineFunction &MF = DAG.getMachineFunction();
6172 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006173
Dan Gohman575fad32008-09-03 16:12:24 +00006174 // If this is a constraint for a single physreg, or a constraint for a
6175 // register class, find it.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006176 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohman575fad32008-09-03 16:12:24 +00006177 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6178 OpInfo.ConstraintVT);
6179
6180 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00006181 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00006182 // If this is a FP input in an integer register (or visa versa) insert a bit
6183 // cast of the input value. More generally, handle any case where the input
6184 // value disagrees with the register class we plan to stick this in.
6185 if (OpInfo.Type == InlineAsm::isInput &&
6186 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006187 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00006188 // types are identical size, use a bitcast to convert (e.g. two differing
6189 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006190 MVT RegVT = *PhysReg.second->vt_begin();
Kevin Qin275ce912014-03-21 02:14:50 +00006191 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006192 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006193 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006194 OpInfo.ConstraintVT = RegVT;
6195 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
6196 // If the input is a FP value and we want it in FP registers, do a
6197 // bitcast to the corresponding integer type. This turns an f64 value
6198 // into i64, which can be passed with two i32 values on a 32-bit
6199 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006200 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00006201 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006202 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006203 OpInfo.ConstraintVT = RegVT;
6204 }
6205 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006206
Owen Anderson117c9e82009-08-12 00:36:31 +00006207 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006208 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006209
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006210 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00006211 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006212
6213 // If this is a constraint for a specific physical register, like {r17},
6214 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006215 if (unsigned AssignedReg = PhysReg.first) {
6216 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00006217 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00006218 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006219
Dan Gohman575fad32008-09-03 16:12:24 +00006220 // Get the actual register value type. This is important, because the user
6221 // may have asked for (e.g.) the AX register in i32 type. We need to
6222 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006223 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006224
Dan Gohman575fad32008-09-03 16:12:24 +00006225 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006226 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00006227
6228 // If this is an expanded reference, add the rest of the regs to Regs.
6229 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006230 TargetRegisterClass::iterator I = RC->begin();
6231 for (; *I != AssignedReg; ++I)
6232 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006233
Dan Gohman575fad32008-09-03 16:12:24 +00006234 // Already added the first reg.
6235 --NumRegs; ++I;
6236 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006237 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00006238 Regs.push_back(*I);
6239 }
6240 }
Bill Wendlingac087582009-12-22 01:25:10 +00006241
Dan Gohmand16aa542010-05-29 17:03:36 +00006242 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00006243 return;
6244 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006245
Dan Gohman575fad32008-09-03 16:12:24 +00006246 // Otherwise, if this was a reference to an LLVM register class, create vregs
6247 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00006248 if (const TargetRegisterClass *RC = PhysReg.second) {
6249 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00006250 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00006251 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006252
Evan Cheng968c3b02009-03-23 08:01:15 +00006253 // Create the appropriate number of virtual registers.
6254 MachineRegisterInfo &RegInfo = MF.getRegInfo();
6255 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00006256 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006257
Dan Gohmand16aa542010-05-29 17:03:36 +00006258 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00006259 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006260 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006261
Dan Gohman575fad32008-09-03 16:12:24 +00006262 // Otherwise, we couldn't allocate enough registers for this.
6263}
6264
Dan Gohman575fad32008-09-03 16:12:24 +00006265/// visitInlineAsm - Handle a call to an InlineAsm object.
6266///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006267void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
6268 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006269
6270 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00006271 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006272
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006273 const TargetLowering *TLI = TM.getTargetLowering();
Evan Chengd26fc5e2011-05-06 20:52:23 +00006274 TargetLowering::AsmOperandInfoVector
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006275 TargetConstraints = TLI->ParseConstraints(CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00006276
John Thompson1094c802010-09-13 18:15:37 +00006277 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006278
Dan Gohman575fad32008-09-03 16:12:24 +00006279 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
6280 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00006281 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6282 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00006283 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006284
Patrik Hagglundf9934612012-12-19 15:19:11 +00006285 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00006286
6287 // Compute the value type for each operand.
6288 switch (OpInfo.Type) {
6289 case InlineAsm::isOutput:
6290 // Indirect outputs just consume an argument.
6291 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006292 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006293 break;
6294 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006295
Dan Gohman575fad32008-09-03 16:12:24 +00006296 // The return value of the call is this value. As such, there is no
6297 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00006298 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00006299 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006300 OpVT = TLI->getSimpleValueType(STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00006301 } else {
6302 assert(ResNo == 0 && "Asm only has one result!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006303 OpVT = TLI->getSimpleValueType(CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00006304 }
6305 ++ResNo;
6306 break;
6307 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006308 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006309 break;
6310 case InlineAsm::isClobber:
6311 // Nothing to do.
6312 break;
6313 }
6314
6315 // If this is an input or an indirect output, process the call argument.
6316 // BasicBlocks are labels, currently appearing only in asm's.
6317 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006318 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006319 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006320 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00006321 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00006322 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006323
Rafael Espindola5f57f462014-02-21 18:34:28 +00006324 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), *TLI, DL).
Patrik Hagglundf9934612012-12-19 15:19:11 +00006325 getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00006326 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006327
Dan Gohman575fad32008-09-03 16:12:24 +00006328 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006329
John Thompson1094c802010-09-13 18:15:37 +00006330 // Indirect operand accesses access memory.
6331 if (OpInfo.isIndirect)
6332 hasMemory = true;
6333 else {
6334 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006335 TargetLowering::ConstraintType
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006336 CType = TLI->getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00006337 if (CType == TargetLowering::C_Memory) {
6338 hasMemory = true;
6339 break;
6340 }
6341 }
6342 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00006343 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006344
John Thompson1094c802010-09-13 18:15:37 +00006345 SDValue Chain, Flag;
6346
6347 // We won't need to flush pending loads if this asm doesn't touch
6348 // memory and is nonvolatile.
6349 if (hasMemory || IA->hasSideEffects())
6350 Chain = getRoot();
6351 else
6352 Chain = DAG.getRoot();
6353
Chris Lattner160e8ab2008-10-18 18:49:30 +00006354 // Second pass over the constraints: compute which constraint option to use
6355 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00006356 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00006357 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006358
John Thompson8118ef82010-09-24 22:24:05 +00006359 // If this is an output operand with a matching input operand, look up the
6360 // matching input. If their types mismatch, e.g. one is an integer, the
6361 // other is floating point, or their sizes are different, flag it as an
6362 // error.
6363 if (OpInfo.hasMatchingInput()) {
6364 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006365
John Thompson8118ef82010-09-24 22:24:05 +00006366 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendlingd1634052012-07-19 00:04:14 +00006367 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006368 TLI->getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6369 OpInfo.ConstraintVT);
Bill Wendlingd1634052012-07-19 00:04:14 +00006370 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006371 TLI->getRegForInlineAsmConstraint(Input.ConstraintCode,
6372 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00006373 if ((OpInfo.ConstraintVT.isInteger() !=
6374 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00006375 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00006376 report_fatal_error("Unsupported asm: input constraint"
6377 " with a matching output constraint of"
6378 " incompatible type!");
6379 }
6380 Input.ConstraintVT = OpInfo.ConstraintVT;
6381 }
6382 }
6383
Dan Gohman575fad32008-09-03 16:12:24 +00006384 // Compute the constraint code and ConstraintType to use.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006385 TLI->ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00006386
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006387 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6388 OpInfo.Type == InlineAsm::isClobber)
6389 continue;
6390
Dan Gohman575fad32008-09-03 16:12:24 +00006391 // If this is a memory input, and if the operand is not indirect, do what we
6392 // need to to provide an address for the memory input.
6393 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6394 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006395 assert((OpInfo.isMultipleAlternative ||
6396 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006397 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006398
Dan Gohman575fad32008-09-03 16:12:24 +00006399 // Memory operands really want the address of the value. If we don't have
6400 // an indirect input, put it in the constpool if we can, otherwise spill
6401 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00006402 // TODO: This isn't quite right. We need to handle these according to
6403 // the addressing mode that the constraint wants. Also, this may take
6404 // an additional register for the computation and we don't want that
6405 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00006406
Dan Gohman575fad32008-09-03 16:12:24 +00006407 // If the operand is a float, integer, or vector constant, spill to a
6408 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006409 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00006410 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00006411 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006412 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006413 TLI->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006414 } else {
6415 // Otherwise, create a stack slot and emit a store to it before the
6416 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00006417 Type *Ty = OpVal->getType();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006418 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(Ty);
6419 unsigned Align = TLI->getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00006420 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00006421 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006422 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00006423 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00006424 OpInfo.CallOperand, StackSlot,
6425 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00006426 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00006427 OpInfo.CallOperand = StackSlot;
6428 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006429
Dan Gohman575fad32008-09-03 16:12:24 +00006430 // There is no longer a Value* corresponding to this operand.
Craig Topperc0196b12014-04-14 00:51:57 +00006431 OpInfo.CallOperandVal = nullptr;
Bill Wendlingac087582009-12-22 01:25:10 +00006432
Dan Gohman575fad32008-09-03 16:12:24 +00006433 // It is now an indirect operand.
6434 OpInfo.isIndirect = true;
6435 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006436
Dan Gohman575fad32008-09-03 16:12:24 +00006437 // If this constraint is for a specific register, allocate it before
6438 // anything else.
6439 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006440 GetRegistersForValue(DAG, *TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00006441 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006442
Dan Gohman575fad32008-09-03 16:12:24 +00006443 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00006444 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00006445 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6446 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006447
Dan Gohman575fad32008-09-03 16:12:24 +00006448 // C_Register operands have already been allocated, Other/Memory don't need
6449 // to be.
6450 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006451 GetRegistersForValue(DAG, *TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006452 }
6453
Dan Gohman575fad32008-09-03 16:12:24 +00006454 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6455 std::vector<SDValue> AsmNodeOperands;
6456 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6457 AsmNodeOperands.push_back(
Dan Gohmanfeeced42010-01-04 21:00:54 +00006458 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006459 TLI->getPointerTy()));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006460
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006461 // If we have a !srcloc metadata node associated with it, we want to attach
6462 // this to the ultimately generated inline asm machineinstr. To do this, we
6463 // pass in the third operand as this (potentially null) inline asm MDNode.
6464 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6465 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006466
Chad Rosier9e1274f2012-10-30 19:11:54 +00006467 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6468 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006469 unsigned ExtraInfo = 0;
6470 if (IA->hasSideEffects())
6471 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6472 if (IA->isAlignStack())
6473 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006474 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006475 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006476
6477 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6478 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6479 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6480
6481 // Compute the constraint code and ConstraintType to use.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006482 TLI->ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006483
Chad Rosier86f60502012-10-30 20:01:12 +00006484 // Ideally, we would only check against memory constraints. However, the
6485 // meaning of an other constraint can be target-specific and we can't easily
6486 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6487 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006488 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6489 OpInfo.ConstraintType == TargetLowering::C_Other) {
6490 if (OpInfo.Type == InlineAsm::isInput)
6491 ExtraInfo |= InlineAsm::Extra_MayLoad;
6492 else if (OpInfo.Type == InlineAsm::isOutput)
6493 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006494 else if (OpInfo.Type == InlineAsm::isClobber)
6495 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006496 }
6497 }
6498
Evan Cheng6eb516d2011-01-07 23:50:32 +00006499 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006500 TLI->getPointerTy()));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006501
Dan Gohman575fad32008-09-03 16:12:24 +00006502 // Loop over all of the inputs, copying the operand values into the
6503 // appropriate registers and processing the output regs.
6504 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006505
Dan Gohman575fad32008-09-03 16:12:24 +00006506 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6507 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006508
Dan Gohman575fad32008-09-03 16:12:24 +00006509 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6510 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6511
6512 switch (OpInfo.Type) {
6513 case InlineAsm::isOutput: {
6514 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6515 OpInfo.ConstraintType != TargetLowering::C_Register) {
6516 // Memory output, or 'other' output (e.g. 'X' constraint).
6517 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6518
6519 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006520 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6521 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006522 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006523 AsmNodeOperands.push_back(OpInfo.CallOperand);
6524 break;
6525 }
6526
6527 // Otherwise, this is a register or register class output.
6528
6529 // Copy the output from the appropriate register. Find a register that
6530 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006531 if (OpInfo.AssignedRegs.Regs.empty()) {
6532 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006533 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006534 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006535 Twine(OpInfo.ConstraintCode) + "'");
6536 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006537 }
Dan Gohman575fad32008-09-03 16:12:24 +00006538
6539 // If this is an indirect operand, store through the pointer after the
6540 // asm.
6541 if (OpInfo.isIndirect) {
6542 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6543 OpInfo.CallOperandVal));
6544 } else {
6545 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006546 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006547 // Concatenate this output onto the outputs list.
6548 RetValRegs.append(OpInfo.AssignedRegs);
6549 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006550
Dan Gohman575fad32008-09-03 16:12:24 +00006551 // Add information to the INLINEASM node to know that this register is
6552 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006553 OpInfo.AssignedRegs
6554 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6555 ? InlineAsm::Kind_RegDefEarlyClobber
6556 : InlineAsm::Kind_RegDef,
6557 false, 0, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006558 break;
6559 }
6560 case InlineAsm::isInput: {
6561 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006562
Chris Lattner860df6e2008-10-17 16:47:46 +00006563 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006564 // If this is required to match an output register we have already set,
6565 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006566 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006567
Dan Gohman575fad32008-09-03 16:12:24 +00006568 // Scan until we find the definition we already emitted of this operand.
6569 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006570 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006571 for (; OperandNo; --OperandNo) {
6572 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006573 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006574 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006575 assert((InlineAsm::isRegDefKind(OpFlag) ||
6576 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6577 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006578 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006579 }
6580
Evan Cheng2e559232009-03-20 18:03:34 +00006581 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006582 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006583 if (InlineAsm::isRegDefKind(OpFlag) ||
6584 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006585 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006586 if (OpInfo.isIndirect) {
6587 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006588 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006589 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6590 " don't know how to handle tied "
6591 "indirect register inputs");
6592 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006593 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006594
Dan Gohman575fad32008-09-03 16:12:24 +00006595 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006596 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006597 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006598 MatchedRegs.RegVTs.push_back(RegVT);
6599 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006600 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006601 i != e; ++i) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006602 if (const TargetRegisterClass *RC = TLI->getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006603 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6604 else {
6605 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006606 Ctx.emitError(CS.getInstruction(),
6607 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006608 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006609 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006610 }
6611 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006612 // Use the produced MatchedRegs object to
Andrew Trickef9de2a2013-05-25 02:42:55 +00006613 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006614 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006615 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Cheng968c3b02009-03-23 08:01:15 +00006616 true, OpInfo.getMatchedOperand(),
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006617 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006618 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006619 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006620
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006621 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6622 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6623 "Unexpected number of operands");
6624 // Add information to the INLINEASM node to know about this input.
6625 // See InlineAsm.h isUseOperandTiedToDef.
6626 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6627 OpInfo.getMatchedOperand());
6628 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006629 TLI->getPointerTy()));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006630 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6631 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006632 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006633
Dale Johannesencaca5482010-07-13 20:17:05 +00006634 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006635 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6636 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006637 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006638
Dale Johannesencaca5482010-07-13 20:17:05 +00006639 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006640 std::vector<SDValue> Ops;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006641 TLI->LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
6642 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006643 if (Ops.empty()) {
6644 LLVMContext &Ctx = *DAG.getContext();
6645 Ctx.emitError(CS.getInstruction(),
6646 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006647 Twine(OpInfo.ConstraintCode) + "'");
6648 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006649 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006650
Dan Gohman575fad32008-09-03 16:12:24 +00006651 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006652 unsigned ResOpType =
6653 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006654 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006655 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006656 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6657 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006658 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006659
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006660 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006661 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006662 assert(InOperandVal.getValueType() == TLI->getPointerTy() &&
Dan Gohman575fad32008-09-03 16:12:24 +00006663 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006664
Dan Gohman575fad32008-09-03 16:12:24 +00006665 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006666 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesenc36660d2008-09-24 01:07:17 +00006667 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006668 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006669 AsmNodeOperands.push_back(InOperandVal);
6670 break;
6671 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006672
Dan Gohman575fad32008-09-03 16:12:24 +00006673 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6674 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6675 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006676
6677 // TODO: Support this.
6678 if (OpInfo.isIndirect) {
6679 LLVMContext &Ctx = *DAG.getContext();
6680 Ctx.emitError(CS.getInstruction(),
6681 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006682 "for constraint '" +
6683 Twine(OpInfo.ConstraintCode) + "'");
6684 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006685 }
Dan Gohman575fad32008-09-03 16:12:24 +00006686
6687 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006688 if (OpInfo.AssignedRegs.Regs.empty()) {
6689 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006690 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006691 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006692 Twine(OpInfo.ConstraintCode) + "'");
6693 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006694 }
Dan Gohman575fad32008-09-03 16:12:24 +00006695
Andrew Trickef9de2a2013-05-25 02:42:55 +00006696 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006697 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006698
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006699 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006700 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006701 break;
6702 }
6703 case InlineAsm::isClobber: {
6704 // Add the clobbered value to the operand list, so that the register
6705 // allocator is aware that the physreg got clobbered.
6706 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006707 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006708 false, 0, DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006709 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006710 break;
6711 }
6712 }
6713 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006714
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006715 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006716 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006717 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006718
Andrew Trickef9de2a2013-05-25 02:42:55 +00006719 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Chris Lattner3e5fbd72010-12-21 02:38:05 +00006720 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohman575fad32008-09-03 16:12:24 +00006721 &AsmNodeOperands[0], AsmNodeOperands.size());
6722 Flag = Chain.getValue(1);
6723
6724 // If this asm returns a register value, copy the result from that register
6725 // and set it as the value of the call.
6726 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006727 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006728 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006729
Chris Lattner160e8ab2008-10-18 18:49:30 +00006730 // FIXME: Why don't we do this for inline asms with MRVs?
6731 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006732 EVT ResultType = TLI->getValueType(CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006733
Chris Lattner160e8ab2008-10-18 18:49:30 +00006734 // If any of the results of the inline asm is a vector, it may have the
6735 // wrong width/num elts. This can happen for register classes that can
6736 // contain multiple different value types. The preg or vreg allocated may
6737 // not have the same VT as was expected. Convert it to the right type
6738 // with bit_convert.
6739 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006740 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006741 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006742
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006743 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006744 ResultType.isInteger() && Val.getValueType().isInteger()) {
6745 // If a result value was tied to an input value, the computed result may
6746 // have a wider width than the expected result. Extract the relevant
6747 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006748 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006749 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006750
Chris Lattner160e8ab2008-10-18 18:49:30 +00006751 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006752 }
Dan Gohman6de25562008-10-18 01:03:45 +00006753
Dan Gohman575fad32008-09-03 16:12:24 +00006754 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006755 // Don't need to use this as a chain in this case.
6756 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6757 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006758 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006759
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006760 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006761
Dan Gohman575fad32008-09-03 16:12:24 +00006762 // Process indirect outputs, first output all of the flagged copies out of
6763 // physregs.
6764 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6765 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006766 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006767 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006768 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006769 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6770 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006771
Dan Gohman575fad32008-09-03 16:12:24 +00006772 // Emit the non-flagged stores from the physregs.
6773 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006774 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006775 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006776 StoresToEmit[i].first,
6777 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006778 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006779 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006780 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006781 }
6782
Dan Gohman575fad32008-09-03 16:12:24 +00006783 if (!OutChains.empty())
Andrew Trickef9de2a2013-05-25 02:42:55 +00006784 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohman575fad32008-09-03 16:12:24 +00006785 &OutChains[0], OutChains.size());
Bill Wendlingac087582009-12-22 01:25:10 +00006786
Dan Gohman575fad32008-09-03 16:12:24 +00006787 DAG.setRoot(Chain);
6788}
6789
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006790void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006791 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006792 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006793 getValue(I.getArgOperand(0)),
6794 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006795}
6796
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006797void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006798 const TargetLowering *TLI = TM.getTargetLowering();
Rafael Espindola5f57f462014-02-21 18:34:28 +00006799 const DataLayout &DL = *TLI->getDataLayout();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006800 SDValue V = DAG.getVAArg(TLI->getValueType(I.getType()), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00006801 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006802 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola5f57f462014-02-21 18:34:28 +00006803 DL.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006804 setValue(&I, V);
6805 DAG.setRoot(V.getValue(1));
6806}
6807
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006808void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006809 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006810 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006811 getValue(I.getArgOperand(0)),
6812 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006813}
6814
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006815void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006816 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006817 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006818 getValue(I.getArgOperand(0)),
6819 getValue(I.getArgOperand(1)),
6820 DAG.getSrcValue(I.getArgOperand(0)),
6821 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006822}
6823
Andrew Trick74f4c742013-10-31 17:18:24 +00006824/// \brief Lower an argument list according to the target calling convention.
6825///
6826/// \return A tuple of <return-value, token-chain>
6827///
6828/// This is a helper for lowering intrinsics that follow a target calling
6829/// convention or require stack pointer adjustment. Only a subset of the
6830/// intrinsic's operands need to participate in the calling convention.
6831std::pair<SDValue, SDValue>
6832SelectionDAGBuilder::LowerCallOperands(const CallInst &CI, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006833 unsigned NumArgs, SDValue Callee,
6834 bool useVoidTy) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006835 TargetLowering::ArgListTy Args;
6836 Args.reserve(NumArgs);
6837
6838 // Populate the argument list.
6839 // Attributes for args start at offset 1, after the return attribute.
6840 ImmutableCallSite CS(&CI);
6841 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6842 ArgI != ArgE; ++ArgI) {
6843 const Value *V = CI.getOperand(ArgI);
6844
6845 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6846
6847 TargetLowering::ArgListEntry Entry;
6848 Entry.Node = getValue(V);
6849 Entry.Ty = V->getType();
6850 Entry.setAttributes(&CS, AttrI);
6851 Args.push_back(Entry);
6852 }
6853
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006854 Type *retTy = useVoidTy ? Type::getVoidTy(*DAG.getContext()) : CI.getType();
6855 TargetLowering::CallLoweringInfo CLI(getRoot(), retTy, /*retSExt*/ false,
6856 /*retZExt*/ false, /*isVarArg*/ false, /*isInReg*/ false, NumArgs,
6857 CI.getCallingConv(), /*isTailCall*/ false, /*doesNotReturn*/ false,
Andrew Trick74f4c742013-10-31 17:18:24 +00006858 /*isReturnValueUsed*/ CI.use_empty(), Callee, Args, DAG, getCurSDLoc());
6859
6860 const TargetLowering *TLI = TM.getTargetLowering();
6861 return TLI->LowerCallTo(CLI);
6862}
6863
Andrew Trick4a1abb72013-11-22 19:07:36 +00006864/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6865/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006866///
6867/// Constants are converted to TargetConstants purely as an optimization to
6868/// avoid constant materialization and register allocation.
6869///
6870/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6871/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6872/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6873/// address materialization and register allocation, but may also be required
6874/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6875/// alloca in the entry block, then the runtime may assume that the alloca's
6876/// StackMap location can be read immediately after compilation and that the
6877/// location is valid at any point during execution (this is similar to the
6878/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6879/// only available in a register, then the runtime would need to trap when
6880/// execution reaches the StackMap in order to read the alloca's location.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006881static void addStackMapLiveVars(const CallInst &CI, unsigned StartIdx,
6882 SmallVectorImpl<SDValue> &Ops,
6883 SelectionDAGBuilder &Builder) {
6884 for (unsigned i = StartIdx, e = CI.getNumArgOperands(); i != e; ++i) {
6885 SDValue OpVal = Builder.getValue(CI.getArgOperand(i));
6886 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6887 Ops.push_back(
6888 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, MVT::i64));
6889 Ops.push_back(
6890 Builder.DAG.getTargetConstant(C->getSExtValue(), MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006891 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6892 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
6893 Ops.push_back(
6894 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006895 } else
6896 Ops.push_back(OpVal);
6897 }
6898}
6899
Andrew Trick74f4c742013-10-31 17:18:24 +00006900/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6901void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6902 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6903 // [live variables...])
6904
6905 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6906
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006907 SDValue Chain, InFlag, Callee, NullPtr;
6908 SmallVector<SDValue, 32> Ops;
Andrew Trick74f4c742013-10-31 17:18:24 +00006909
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006910 SDLoc DL = getCurSDLoc();
6911 Callee = getValue(CI.getCalledValue());
6912 NullPtr = DAG.getIntPtrConstant(0, true);
Andrew Trick74f4c742013-10-31 17:18:24 +00006913
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006914 // The stackmap intrinsic only records the live variables (the arguemnts
6915 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
6916 // intrinsic, this won't be lowered to a function call. This means we don't
6917 // have to worry about calling conventions and target specific lowering code.
6918 // Instead we perform the call lowering right here.
6919 //
6920 // chain, flag = CALLSEQ_START(chain, 0)
6921 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
6922 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
6923 //
6924 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
6925 InFlag = Chain.getValue(1);
Andrew Trick74f4c742013-10-31 17:18:24 +00006926
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006927 // Add the <id> and <numBytes> constants.
6928 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6929 Ops.push_back(DAG.getTargetConstant(
6930 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
6931 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6932 Ops.push_back(DAG.getTargetConstant(
6933 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006934
Andrew Trick74f4c742013-10-31 17:18:24 +00006935 // Push live variables for the stack map.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006936 addStackMapLiveVars(CI, 2, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006937
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006938 // We are not pushing any register mask info here on the operands list,
6939 // because the stackmap doesn't clobber anything.
Andrew Trick74f4c742013-10-31 17:18:24 +00006940
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006941 // Push the chain and the glue flag.
6942 Ops.push_back(Chain);
6943 Ops.push_back(InFlag);
Andrew Trick74f4c742013-10-31 17:18:24 +00006944
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006945 // Create the STACKMAP node.
Andrew Trick74f4c742013-10-31 17:18:24 +00006946 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006947 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
6948 Chain = SDValue(SM, 0);
6949 InFlag = Chain.getValue(1);
Andrew Trick6664df12013-11-05 22:44:04 +00006950
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006951 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
Andrew Trick6664df12013-11-05 22:44:04 +00006952
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006953 // Stackmaps don't generate values, so nothing goes into the NodeMap.
Andrew Trick6664df12013-11-05 22:44:04 +00006954
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006955 // Set the root to the target-lowered call chain.
6956 DAG.setRoot(Chain);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006957
6958 // Inform the Frame Information that we have a stackmap in this function.
6959 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00006960}
6961
6962/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
6963void SelectionDAGBuilder::visitPatchpoint(const CallInst &CI) {
Andrew Tricke8cba372013-12-13 18:37:10 +00006964 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00006965 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006966 // i8* <target>,
6967 // i32 <numArgs>,
6968 // [Args...],
6969 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00006970
Juergen Ributzka87ed9062013-11-09 01:51:33 +00006971 CallingConv::ID CC = CI.getCallingConv();
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006972 bool isAnyRegCC = CC == CallingConv::AnyReg;
6973 bool hasDef = !CI.getType()->isVoidTy();
Andrew Trick74f4c742013-10-31 17:18:24 +00006974 SDValue Callee = getValue(CI.getOperand(2)); // <target>
6975
6976 // Get the real number of arguments participating in the call <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006977 SDValue NArgVal = getValue(CI.getArgOperand(PatchPointOpers::NArgPos));
6978 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00006979
6980 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006981 // Intrinsics include all meta-operands up to but not including CC.
6982 unsigned NumMetaOpers = PatchPointOpers::CCPos;
6983 assert(CI.getNumArgOperands() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00006984 "Not enough arguments provided to the patchpoint intrinsic");
6985
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006986 // For AnyRegCC the arguments are lowered later on manually.
6987 unsigned NumCallArgs = isAnyRegCC ? 0 : NumArgs;
Andrew Trick74f4c742013-10-31 17:18:24 +00006988 std::pair<SDValue, SDValue> Result =
Andrew Tricka2428e02013-11-22 19:07:33 +00006989 LowerCallOperands(CI, NumMetaOpers, NumCallArgs, Callee, isAnyRegCC);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006990
Andrew Trick74f4c742013-10-31 17:18:24 +00006991 // Set the root to the target-lowered call chain.
6992 SDValue Chain = Result.second;
6993 DAG.setRoot(Chain);
6994
6995 SDNode *CallEnd = Chain.getNode();
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006996 if (hasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
6997 CallEnd = CallEnd->getOperand(0).getNode();
6998
Andrew Trick74f4c742013-10-31 17:18:24 +00006999 /// Get a call instruction from the call sequence chain.
7000 /// Tail calls are not allowed.
7001 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
7002 "Expected a callseq node.");
7003 SDNode *Call = CallEnd->getOperand(0).getNode();
7004 bool hasGlue = Call->getGluedNode();
7005
7006 // Replace the target specific call node with the patchable intrinsic.
7007 SmallVector<SDValue, 8> Ops;
7008
Andrew Tricka2428e02013-11-22 19:07:33 +00007009 // Add the <id> and <numBytes> constants.
7010 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
7011 Ops.push_back(DAG.getTargetConstant(
Andrew Tricke8cba372013-12-13 18:37:10 +00007012 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
Andrew Tricka2428e02013-11-22 19:07:33 +00007013 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
7014 Ops.push_back(DAG.getTargetConstant(
7015 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
7016
Andrew Trick74f4c742013-10-31 17:18:24 +00007017 // Assume that the Callee is a constant address.
Andrew Tricka2428e02013-11-22 19:07:33 +00007018 // FIXME: handle function symbols in the future.
Andrew Trick74f4c742013-10-31 17:18:24 +00007019 Ops.push_back(
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007020 DAG.getIntPtrConstant(cast<ConstantSDNode>(Callee)->getZExtValue(),
7021 /*isTarget=*/true));
Andrew Trick74f4c742013-10-31 17:18:24 +00007022
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007023 // Adjust <numArgs> to account for any arguments that have been passed on the
7024 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00007025 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007026 unsigned NumCallRegArgs = Call->getNumOperands() - (hasGlue ? 4 : 3);
7027 NumCallRegArgs = isAnyRegCC ? NumArgs : NumCallRegArgs;
7028 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, MVT::i32));
7029
7030 // Add the calling convention
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007031 Ops.push_back(DAG.getTargetConstant((unsigned)CC, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007032
7033 // Add the arguments we omitted previously. The register allocator should
7034 // place these in any free register.
7035 if (isAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00007036 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007037 Ops.push_back(getValue(CI.getArgOperand(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00007038
Andrew Tricka2428e02013-11-22 19:07:33 +00007039 // Push the arguments from the call instruction up to the register mask.
Andrew Trick74f4c742013-10-31 17:18:24 +00007040 SDNode::op_iterator e = hasGlue ? Call->op_end()-2 : Call->op_end()-1;
7041 for (SDNode::op_iterator i = Call->op_begin()+2; i != e; ++i)
7042 Ops.push_back(*i);
7043
7044 // Push live variables for the stack map.
Andrew Trick4a1abb72013-11-22 19:07:36 +00007045 addStackMapLiveVars(CI, NumMetaOpers + NumArgs, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00007046
7047 // Push the register mask info.
7048 if (hasGlue)
7049 Ops.push_back(*(Call->op_end()-2));
7050 else
7051 Ops.push_back(*(Call->op_end()-1));
7052
7053 // Push the chain (this is originally the first operand of the call, but
7054 // becomes now the last or second to last operand).
7055 Ops.push_back(*(Call->op_begin()));
7056
7057 // Push the glue flag (last operand).
7058 if (hasGlue)
7059 Ops.push_back(*(Call->op_end()-1));
7060
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007061 SDVTList NodeTys;
7062 if (isAnyRegCC && hasDef) {
7063 // Create the return types based on the intrinsic definition
7064 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7065 SmallVector<EVT, 3> ValueVTs;
7066 ComputeValueVTs(TLI, CI.getType(), ValueVTs);
7067 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00007068
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007069 // There is always a chain and a glue type at the end
7070 ValueVTs.push_back(MVT::Other);
7071 ValueVTs.push_back(MVT::Glue);
Craig Topperabb4ac72014-04-16 06:10:51 +00007072 NodeTys = DAG.getVTList(ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007073 } else
7074 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7075
7076 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00007077 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
7078 getCurSDLoc(), NodeTys, Ops);
7079
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007080 // Update the NodeMap.
7081 if (hasDef) {
7082 if (isAnyRegCC)
7083 setValue(&CI, SDValue(MN, 0));
7084 else
7085 setValue(&CI, Result.first);
7086 }
Andrew Trick6664df12013-11-05 22:44:04 +00007087
7088 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007089 // call sequence. Furthermore the location of the chain and glue can change
7090 // when the AnyReg calling convention is used and the intrinsic returns a
7091 // value.
7092 if (isAnyRegCC && hasDef) {
7093 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
7094 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
7095 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
7096 } else
7097 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00007098 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00007099
7100 // Inform the Frame Information that we have a patchpoint in this function.
7101 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00007102}
7103
Dan Gohman575fad32008-09-03 16:12:24 +00007104/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007105/// implementation, which just calls LowerCall.
7106/// FIXME: When all targets are
7107/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00007108std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00007109TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00007110 // Handle the incoming return values from the call.
7111 CLI.Ins.clear();
7112 SmallVector<EVT, 4> RetTys;
7113 ComputeValueVTs(*this, CLI.RetTy, RetTys);
7114 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7115 EVT VT = RetTys[I];
7116 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7117 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7118 for (unsigned i = 0; i != NumRegs; ++i) {
7119 ISD::InputArg MyFlags;
7120 MyFlags.VT = RegisterVT;
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007121 MyFlags.ArgVT = VT;
Stephen Lin699808c2013-04-30 22:49:28 +00007122 MyFlags.Used = CLI.IsReturnValueUsed;
7123 if (CLI.RetSExt)
7124 MyFlags.Flags.setSExt();
7125 if (CLI.RetZExt)
7126 MyFlags.Flags.setZExt();
7127 if (CLI.IsInReg)
7128 MyFlags.Flags.setInReg();
7129 CLI.Ins.push_back(MyFlags);
7130 }
7131 }
7132
Dan Gohman575fad32008-09-03 16:12:24 +00007133 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007134 CLI.Outs.clear();
7135 CLI.OutVals.clear();
7136 ArgListTy &Args = CLI.Args;
Dan Gohman575fad32008-09-03 16:12:24 +00007137 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007138 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00007139 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
7140 for (unsigned Value = 0, NumValues = ValueVTs.size();
7141 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007142 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00007143 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00007144 SDValue Op = SDValue(Args[i].Node.getNode(),
7145 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00007146 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007147 unsigned OriginalAlignment = getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007148
7149 if (Args[i].isZExt)
7150 Flags.setZExt();
7151 if (Args[i].isSExt)
7152 Flags.setSExt();
7153 if (Args[i].isInReg)
7154 Flags.setInReg();
7155 if (Args[i].isSRet)
7156 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007157 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00007158 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007159 if (Args[i].isInAlloca) {
7160 Flags.setInAlloca();
7161 // Set the byval flag for CCAssignFn callbacks that don't know about
7162 // inalloca. This way we can know how many bytes we should've allocated
7163 // and how many bytes a callee cleanup function will pop. If we port
7164 // inalloca to more targets, we'll have to add custom inalloca handling
7165 // in the various CC lowering callbacks.
7166 Flags.setByVal();
7167 }
7168 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00007169 PointerType *Ty = cast<PointerType>(Args[i].Ty);
7170 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007171 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00007172 // For ByVal, alignment should come from FE. BE will guess if this
7173 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007174 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00007175 if (Args[i].Alignment)
7176 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00007177 else
7178 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007179 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00007180 }
7181 if (Args[i].isNest)
7182 Flags.setNest();
7183 Flags.setOrigAlign(OriginalAlignment);
7184
Patrik Hagglundbad545c2012-12-19 11:48:16 +00007185 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007186 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007187 SmallVector<SDValue, 4> Parts(NumParts);
7188 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
7189
7190 if (Args[i].isSExt)
7191 ExtendKind = ISD::SIGN_EXTEND;
7192 else if (Args[i].isZExt)
7193 ExtendKind = ISD::ZERO_EXTEND;
7194
Stephen Lin699808c2013-04-30 22:49:28 +00007195 // Conservatively only handle 'returned' on non-vectors for now
7196 if (Args[i].isReturned && !Op.getValueType().isVector()) {
7197 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
7198 "unexpected use of 'returned'");
7199 // Before passing 'returned' to the target lowering code, ensure that
7200 // either the register MVT and the actual EVT are the same size or that
7201 // the return value and argument are extended in the same way; in these
7202 // cases it's safe to pass the argument register value unchanged as the
7203 // return register value (although it's at the target's option whether
7204 // to do so)
7205 // TODO: allow code generation to take advantage of partially preserved
7206 // registers rather than clobbering the entire register when the
7207 // parameter extension method is not compatible with the return
7208 // extension method
7209 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
7210 (ExtendKind != ISD::ANY_EXTEND &&
7211 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
7212 Flags.setReturned();
7213 }
7214
Craig Topperc0196b12014-04-14 00:51:57 +00007215 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
7216 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00007217
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007218 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00007219 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007220 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00007221 i < CLI.NumFixedArgs,
7222 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007223 if (NumParts > 1 && j == 0)
7224 MyFlags.Flags.setSplit();
7225 else if (j != 0)
7226 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00007227
Justin Holewinskiaa583972012-05-25 16:35:28 +00007228 CLI.Outs.push_back(MyFlags);
7229 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00007230 }
7231 }
7232 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007233
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007234 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007235 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007236
7237 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007238 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007239 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007240 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007241 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007242 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007243 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007244
7245 // For a tail call, the return value is merely live-out and there aren't
7246 // any nodes in the DAG representing it. Return a special value to
7247 // indicate that a tail call has been emitted and no more Instructions
7248 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007249 if (CLI.IsTailCall) {
7250 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007251 return std::make_pair(SDValue(), SDValue());
7252 }
7253
Justin Holewinskiaa583972012-05-25 16:35:28 +00007254 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00007255 assert(InVals[i].getNode() &&
7256 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007257 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00007258 "LowerCall emitted a value with the wrong type!");
7259 });
7260
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007261 // Collect the legal value parts into potentially illegal values
7262 // that correspond to the original function's return values.
7263 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007264 if (CLI.RetSExt)
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007265 AssertOp = ISD::AssertSext;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007266 else if (CLI.RetZExt)
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007267 AssertOp = ISD::AssertZext;
7268 SmallVector<SDValue, 4> ReturnValues;
7269 unsigned CurReg = 0;
7270 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007271 EVT VT = RetTys[I];
Patrik Hagglundbad545c2012-12-19 11:48:16 +00007272 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007273 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007274
Justin Holewinskiaa583972012-05-25 16:35:28 +00007275 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
Craig Topperc0196b12014-04-14 00:51:57 +00007276 NumRegs, RegisterVT, VT, nullptr,
Bill Wendling954cb182010-01-28 21:51:40 +00007277 AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007278 CurReg += NumRegs;
7279 }
7280
7281 // For a function returning void, there is no return value. We can't create
7282 // such a node, so we just return a null return value in that case. In
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00007283 // that case, nothing will actually look at the value.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007284 if (ReturnValues.empty())
Justin Holewinskiaa583972012-05-25 16:35:28 +00007285 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007286
Justin Holewinskiaa583972012-05-25 16:35:28 +00007287 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
Craig Topperabb4ac72014-04-16 06:10:51 +00007288 CLI.DAG.getVTList(RetTys),
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007289 &ReturnValues[0], ReturnValues.size());
Justin Holewinskiaa583972012-05-25 16:35:28 +00007290 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00007291}
7292
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007293void TargetLowering::LowerOperationWrapper(SDNode *N,
7294 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007295 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007296 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00007297 if (Res.getNode())
7298 Results.push_back(Res);
7299}
7300
Dan Gohman21cea8a2010-04-17 15:26:15 +00007301SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007302 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00007303}
7304
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007305void
7306SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00007307 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00007308 assert((Op.getOpcode() != ISD::CopyFromReg ||
7309 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
7310 "Copy from a reg to the same reg!");
7311 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
7312
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007313 const TargetLowering *TLI = TM.getTargetLowering();
7314 RegsForValue RFV(V->getContext(), *TLI, Reg, V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00007315 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00007316 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V);
Dan Gohman575fad32008-09-03 16:12:24 +00007317 PendingExports.push_back(Chain);
7318}
7319
7320#include "llvm/CodeGen/SelectionDAGISel.h"
7321
Eli Friedman441a01a2011-05-05 16:53:34 +00007322/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7323/// entry block, return true. This includes arguments used by switches, since
7324/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007325static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007326 // With FastISel active, we may be splitting blocks, so force creation
7327 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007328 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00007329 return A->use_empty();
7330
7331 const BasicBlock *Entry = A->getParent()->begin();
Chandler Carruthcdf47882014-03-09 03:16:01 +00007332 for (const User *U : A->users())
Eli Friedman441a01a2011-05-05 16:53:34 +00007333 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7334 return false; // Use not in entry block.
Chandler Carruthcdf47882014-03-09 03:16:01 +00007335
Eli Friedman441a01a2011-05-05 16:53:34 +00007336 return true;
7337}
7338
Eli Bendersky33ebf832013-02-28 23:09:18 +00007339void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007340 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007341 SDLoc dl = SDB->getCurSDLoc();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007342 const TargetLowering *TLI = getTargetLowering();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007343 const DataLayout *DL = TLI->getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007344 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007345
Dan Gohmand16aa542010-05-29 17:03:36 +00007346 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007347 // Put in an sret pointer parameter before all the other parameters.
7348 SmallVector<EVT, 1> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007349 ComputeValueVTs(*getTargetLowering(),
7350 PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007351
7352 // NOTE: Assuming that a pointer will never break down to more than one VT
7353 // or one register.
7354 ISD::ArgFlagsTy Flags;
7355 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007356 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007357 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 0, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007358 Ins.push_back(RetArg);
7359 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007360
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007361 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007362 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007363 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007364 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007365 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007366 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007367 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007368 unsigned PartBase = 0;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007369 for (unsigned Value = 0, NumValues = ValueVTs.size();
7370 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007371 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007372 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007373 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007374 unsigned OriginalAlignment = DL->getABITypeAlignment(ArgTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007375
Bill Wendling94dcaf82012-12-30 12:45:13 +00007376 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007377 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007378 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007379 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007380 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007381 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007382 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007383 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007384 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007385 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007386 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7387 Flags.setInAlloca();
7388 // Set the byval flag for CCAssignFn callbacks that don't know about
7389 // inalloca. This way we can know how many bytes we should've allocated
7390 // and how many bytes a callee cleanup function will pop. If we port
7391 // inalloca to more targets, we'll have to add custom inalloca handling
7392 // in the various CC lowering callbacks.
7393 Flags.setByVal();
7394 }
7395 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007396 PointerType *Ty = cast<PointerType>(I->getType());
7397 Type *ElementTy = Ty->getElementType();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007398 Flags.setByValSize(DL->getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007399 // For ByVal, alignment should be passed from FE. BE will guess if
7400 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007401 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007402 if (F.getParamAlignment(Idx))
7403 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007404 else
Bill Wendlingf7719082013-06-06 00:43:09 +00007405 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007406 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007407 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007408 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007409 Flags.setNest();
7410 Flags.setOrigAlign(OriginalAlignment);
7411
Bill Wendlingf7719082013-06-06 00:43:09 +00007412 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7413 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007414 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007415 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7416 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007417 if (NumRegs > 1 && i == 0)
7418 MyFlags.Flags.setSplit();
7419 // if it isn't first piece, alignment must be 1
7420 else if (i > 0)
7421 MyFlags.Flags.setOrigAlign(1);
7422 Ins.push_back(MyFlags);
7423 }
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007424 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007425 }
7426 }
7427
7428 // Call the target to set up the argument values.
7429 SmallVector<SDValue, 8> InVals;
Bill Wendlingf7719082013-06-06 00:43:09 +00007430 SDValue NewRoot = TLI->LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
7431 F.isVarArg(), Ins,
7432 dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007433
7434 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007435 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007436 "LowerFormalArguments didn't return a valid chain!");
7437 assert(InVals.size() == Ins.size() &&
7438 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007439 DEBUG({
7440 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7441 assert(InVals[i].getNode() &&
7442 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007443 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007444 "LowerFormalArguments emitted a value with the wrong type!");
7445 }
7446 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007447
Dan Gohman695d8112009-08-06 15:37:27 +00007448 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007449 DAG.setRoot(NewRoot);
7450
7451 // Set up the argument values.
7452 unsigned i = 0;
7453 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007454 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007455 // Create a virtual register for the sret pointer, and put in a copy
7456 // from the sret argument into it.
7457 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007458 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007459 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007460 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007461 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007462 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Craig Topperc0196b12014-04-14 00:51:57 +00007463 RegVT, VT, nullptr, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007464
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007465 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007466 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007467 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007468 FuncInfo->DemoteRegister = SRetReg;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007469 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(),
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00007470 SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007471 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007472
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007473 // i indexes lowered arguments. Bump it past the hidden sret argument.
7474 // Idx indexes LLVM arguments. Don't touch it.
7475 ++i;
7476 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007477
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007478 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007479 ++I, ++Idx) {
7480 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007481 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007482 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007483 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007484
7485 // If this argument is unused then remember its value. It is used to generate
7486 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007487 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007488 SDB->setUnusedArgValue(I, InVals[i]);
7489
Adrian Prantl9c930592013-05-16 23:44:12 +00007490 // Also remember any frame index for use in FastISel.
7491 if (FrameIndexSDNode *FI =
7492 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7493 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7494 }
7495
Eli Friedman441a01a2011-05-05 16:53:34 +00007496 for (unsigned Val = 0; Val != NumValues; ++Val) {
7497 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007498 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7499 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007500
7501 if (!I->use_empty()) {
7502 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007503 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007504 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007505 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007506 AssertOp = ISD::AssertZext;
7507
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007508 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007509 NumParts, PartVT, VT,
Craig Topperc0196b12014-04-14 00:51:57 +00007510 nullptr, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007511 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007512
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007513 i += NumParts;
7514 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007515
Eli Friedman441a01a2011-05-05 16:53:34 +00007516 // We don't need to do anything else for unused arguments.
7517 if (ArgValues.empty())
7518 continue;
7519
Devang Patel9d904e12011-09-08 22:59:09 +00007520 // Note down frame index.
7521 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007522 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007523 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007524
Eli Friedman441a01a2011-05-05 16:53:34 +00007525 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
Andrew Trickef9de2a2013-05-25 02:42:55 +00007526 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007527
Eli Friedman441a01a2011-05-05 16:53:34 +00007528 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007529 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007530 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007531 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7532 if (FrameIndexSDNode *FI =
7533 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7534 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7535 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007536
Eli Friedman441a01a2011-05-05 16:53:34 +00007537 // If this argument is live outside of the entry block, insert a copy from
7538 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007539 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007540 // If we can, though, try to skip creating an unnecessary vreg.
7541 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007542 // general. It's also subtly incompatible with the hacks FastISel
7543 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007544 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7545 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7546 FuncInfo->ValueMap[I] = Reg;
7547 continue;
7548 }
7549 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007550 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007551 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007552 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007553 }
Dan Gohman575fad32008-09-03 16:12:24 +00007554 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007555
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007556 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007557
7558 // Finally, if the target has anything special to do, allow it to do so.
7559 // FIXME: this should insert code into the DAG!
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007560 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007561}
7562
7563/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7564/// ensure constants are generated when needed. Remember the virtual registers
7565/// that need to be added to the Machine PHI nodes as input. We cannot just
7566/// directly add them, because expansion might result in multiple MBB's for one
7567/// BB. As such, the start of the BB might correspond to a different MBB than
7568/// the end.
7569///
7570void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007571SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007572 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007573
7574 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7575
7576 // Check successor nodes' PHI nodes that expect a constant to be available
7577 // from this block.
7578 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007579 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007580 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007581 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007582
Dan Gohman575fad32008-09-03 16:12:24 +00007583 // If this terminator has multiple identical successors (common for
7584 // switches), only handle each succ once.
7585 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007586
Dan Gohman575fad32008-09-03 16:12:24 +00007587 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007588
7589 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7590 // nodes and Machine PHI nodes, but the incoming operands have not been
7591 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007592 for (BasicBlock::const_iterator I = SuccBB->begin();
7593 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007594 // Ignore dead phi's.
7595 if (PN->use_empty()) continue;
7596
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007597 // Skip empty types
7598 if (PN->getType()->isEmptyTy())
7599 continue;
7600
Dan Gohman575fad32008-09-03 16:12:24 +00007601 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007602 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007603
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007604 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007605 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007606 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007607 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007608 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007609 }
7610 Reg = RegOut;
7611 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007612 DenseMap<const Value *, unsigned>::iterator I =
7613 FuncInfo.ValueMap.find(PHIOp);
7614 if (I != FuncInfo.ValueMap.end())
7615 Reg = I->second;
7616 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007617 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007618 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007619 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007620 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007621 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007622 }
7623 }
7624
7625 // Remember that this register needs to added to the machine PHI node as
7626 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007627 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007628 const TargetLowering *TLI = TM.getTargetLowering();
7629 ComputeValueVTs(*TLI, PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007630 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007631 EVT VT = ValueVTs[vti];
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007632 unsigned NumRegisters = TLI->getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007633 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007634 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007635 Reg += NumRegisters;
7636 }
7637 }
7638 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007639
Dan Gohmanc594eab2010-04-22 20:46:50 +00007640 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007641}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007642
7643/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7644/// is 0.
7645MachineBasicBlock *
7646SelectionDAGBuilder::StackProtectorDescriptor::
7647AddSuccessorMBB(const BasicBlock *BB,
7648 MachineBasicBlock *ParentMBB,
7649 MachineBasicBlock *SuccMBB) {
7650 // If SuccBB has not been created yet, create it.
7651 if (!SuccMBB) {
7652 MachineFunction *MF = ParentMBB->getParent();
7653 MachineFunction::iterator BBI = ParentMBB;
7654 SuccMBB = MF->CreateMachineBasicBlock(BB);
7655 MF->insert(++BBI, SuccMBB);
7656 }
7657 // Add it as a successor of ParentMBB.
7658 ParentMBB->addSuccessor(SuccMBB);
7659 return SuccMBB;
7660}