blob: a0b15d527974e832170d9457dc8e40412fccd590 [file] [log] [blame]
Ulrich Weigand640192d2013-05-03 19:49:39 +00001//===-- PPCAsmParser.cpp - Parse PowerPC asm to MCInst instructions ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Ulrich Weigand96e65782013-06-20 16:23:52 +000010#include "MCTargetDesc/PPCMCExpr.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000011#include "MCTargetDesc/PPCMCTargetDesc.h"
Rafael Espindola6b9ee9b2014-01-25 02:35:56 +000012#include "PPCTargetStreamer.h"
Craig Topper690d8ea2013-07-24 07:33:14 +000013#include "llvm/ADT/STLExtras.h"
Ulrich Weigand640192d2013-05-03 19:49:39 +000014#include "llvm/ADT/SmallString.h"
15#include "llvm/ADT/SmallVector.h"
16#include "llvm/ADT/StringSwitch.h"
17#include "llvm/ADT/Twine.h"
Ulrich Weigandbb686102014-07-20 23:06:03 +000018#include "llvm/MC/MCContext.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000019#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
21#include "llvm/MC/MCInstrInfo.h"
22#include "llvm/MC/MCParser/MCAsmLexer.h"
23#include "llvm/MC/MCParser/MCAsmParser.h"
24#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000025#include "llvm/MC/MCParser/MCTargetAsmParser.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000026#include "llvm/MC/MCRegisterInfo.h"
27#include "llvm/MC/MCStreamer.h"
28#include "llvm/MC/MCSubtargetInfo.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000029#include "llvm/MC/MCSymbolELF.h"
Ulrich Weigand640192d2013-05-03 19:49:39 +000030#include "llvm/Support/SourceMgr.h"
31#include "llvm/Support/TargetRegistry.h"
32#include "llvm/Support/raw_ostream.h"
33
34using namespace llvm;
35
Craig Topperf7df7222014-12-18 05:02:14 +000036static const MCPhysReg RRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000037 PPC::R0, PPC::R1, PPC::R2, PPC::R3,
38 PPC::R4, PPC::R5, PPC::R6, PPC::R7,
39 PPC::R8, PPC::R9, PPC::R10, PPC::R11,
40 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
41 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
42 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
43 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
44 PPC::R28, PPC::R29, PPC::R30, PPC::R31
45};
Craig Topperf7df7222014-12-18 05:02:14 +000046static const MCPhysReg RRegsNoR0[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000047 PPC::ZERO,
48 PPC::R1, PPC::R2, PPC::R3,
49 PPC::R4, PPC::R5, PPC::R6, PPC::R7,
50 PPC::R8, PPC::R9, PPC::R10, PPC::R11,
51 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
52 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
53 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
54 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
55 PPC::R28, PPC::R29, PPC::R30, PPC::R31
56};
Craig Topperf7df7222014-12-18 05:02:14 +000057static const MCPhysReg XRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000058 PPC::X0, PPC::X1, PPC::X2, PPC::X3,
59 PPC::X4, PPC::X5, PPC::X6, PPC::X7,
60 PPC::X8, PPC::X9, PPC::X10, PPC::X11,
61 PPC::X12, PPC::X13, PPC::X14, PPC::X15,
62 PPC::X16, PPC::X17, PPC::X18, PPC::X19,
63 PPC::X20, PPC::X21, PPC::X22, PPC::X23,
64 PPC::X24, PPC::X25, PPC::X26, PPC::X27,
65 PPC::X28, PPC::X29, PPC::X30, PPC::X31
66};
Craig Topperf7df7222014-12-18 05:02:14 +000067static const MCPhysReg XRegsNoX0[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000068 PPC::ZERO8,
69 PPC::X1, PPC::X2, PPC::X3,
70 PPC::X4, PPC::X5, PPC::X6, PPC::X7,
71 PPC::X8, PPC::X9, PPC::X10, PPC::X11,
72 PPC::X12, PPC::X13, PPC::X14, PPC::X15,
73 PPC::X16, PPC::X17, PPC::X18, PPC::X19,
74 PPC::X20, PPC::X21, PPC::X22, PPC::X23,
75 PPC::X24, PPC::X25, PPC::X26, PPC::X27,
76 PPC::X28, PPC::X29, PPC::X30, PPC::X31
77};
Craig Topperf7df7222014-12-18 05:02:14 +000078static const MCPhysReg FRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000079 PPC::F0, PPC::F1, PPC::F2, PPC::F3,
80 PPC::F4, PPC::F5, PPC::F6, PPC::F7,
81 PPC::F8, PPC::F9, PPC::F10, PPC::F11,
82 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
83 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
84 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
85 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
86 PPC::F28, PPC::F29, PPC::F30, PPC::F31
87};
Craig Topperf7df7222014-12-18 05:02:14 +000088static const MCPhysReg VRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +000089 PPC::V0, PPC::V1, PPC::V2, PPC::V3,
90 PPC::V4, PPC::V5, PPC::V6, PPC::V7,
91 PPC::V8, PPC::V9, PPC::V10, PPC::V11,
92 PPC::V12, PPC::V13, PPC::V14, PPC::V15,
93 PPC::V16, PPC::V17, PPC::V18, PPC::V19,
94 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
95 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
96 PPC::V28, PPC::V29, PPC::V30, PPC::V31
97};
Craig Topperf7df7222014-12-18 05:02:14 +000098static const MCPhysReg VSRegs[64] = {
Hal Finkel27774d92014-03-13 07:58:58 +000099 PPC::VSL0, PPC::VSL1, PPC::VSL2, PPC::VSL3,
100 PPC::VSL4, PPC::VSL5, PPC::VSL6, PPC::VSL7,
101 PPC::VSL8, PPC::VSL9, PPC::VSL10, PPC::VSL11,
102 PPC::VSL12, PPC::VSL13, PPC::VSL14, PPC::VSL15,
103 PPC::VSL16, PPC::VSL17, PPC::VSL18, PPC::VSL19,
104 PPC::VSL20, PPC::VSL21, PPC::VSL22, PPC::VSL23,
105 PPC::VSL24, PPC::VSL25, PPC::VSL26, PPC::VSL27,
106 PPC::VSL28, PPC::VSL29, PPC::VSL30, PPC::VSL31,
107
108 PPC::VSH0, PPC::VSH1, PPC::VSH2, PPC::VSH3,
109 PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7,
110 PPC::VSH8, PPC::VSH9, PPC::VSH10, PPC::VSH11,
111 PPC::VSH12, PPC::VSH13, PPC::VSH14, PPC::VSH15,
112 PPC::VSH16, PPC::VSH17, PPC::VSH18, PPC::VSH19,
113 PPC::VSH20, PPC::VSH21, PPC::VSH22, PPC::VSH23,
114 PPC::VSH24, PPC::VSH25, PPC::VSH26, PPC::VSH27,
115 PPC::VSH28, PPC::VSH29, PPC::VSH30, PPC::VSH31
116};
Craig Topperf7df7222014-12-18 05:02:14 +0000117static const MCPhysReg VSFRegs[64] = {
Hal Finkel19be5062014-03-29 05:29:01 +0000118 PPC::F0, PPC::F1, PPC::F2, PPC::F3,
119 PPC::F4, PPC::F5, PPC::F6, PPC::F7,
120 PPC::F8, PPC::F9, PPC::F10, PPC::F11,
121 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
122 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
123 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
124 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
125 PPC::F28, PPC::F29, PPC::F30, PPC::F31,
126
127 PPC::VF0, PPC::VF1, PPC::VF2, PPC::VF3,
128 PPC::VF4, PPC::VF5, PPC::VF6, PPC::VF7,
129 PPC::VF8, PPC::VF9, PPC::VF10, PPC::VF11,
130 PPC::VF12, PPC::VF13, PPC::VF14, PPC::VF15,
131 PPC::VF16, PPC::VF17, PPC::VF18, PPC::VF19,
132 PPC::VF20, PPC::VF21, PPC::VF22, PPC::VF23,
133 PPC::VF24, PPC::VF25, PPC::VF26, PPC::VF27,
134 PPC::VF28, PPC::VF29, PPC::VF30, PPC::VF31
135};
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000136static const MCPhysReg VSSRegs[64] = {
137 PPC::F0, PPC::F1, PPC::F2, PPC::F3,
138 PPC::F4, PPC::F5, PPC::F6, PPC::F7,
139 PPC::F8, PPC::F9, PPC::F10, PPC::F11,
140 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
141 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
142 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
143 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
144 PPC::F28, PPC::F29, PPC::F30, PPC::F31,
145
146 PPC::VF0, PPC::VF1, PPC::VF2, PPC::VF3,
147 PPC::VF4, PPC::VF5, PPC::VF6, PPC::VF7,
148 PPC::VF8, PPC::VF9, PPC::VF10, PPC::VF11,
149 PPC::VF12, PPC::VF13, PPC::VF14, PPC::VF15,
150 PPC::VF16, PPC::VF17, PPC::VF18, PPC::VF19,
151 PPC::VF20, PPC::VF21, PPC::VF22, PPC::VF23,
152 PPC::VF24, PPC::VF25, PPC::VF26, PPC::VF27,
153 PPC::VF28, PPC::VF29, PPC::VF30, PPC::VF31
154};
Hal Finkelc93a9a22015-02-25 01:06:45 +0000155static unsigned QFRegs[32] = {
156 PPC::QF0, PPC::QF1, PPC::QF2, PPC::QF3,
157 PPC::QF4, PPC::QF5, PPC::QF6, PPC::QF7,
158 PPC::QF8, PPC::QF9, PPC::QF10, PPC::QF11,
159 PPC::QF12, PPC::QF13, PPC::QF14, PPC::QF15,
160 PPC::QF16, PPC::QF17, PPC::QF18, PPC::QF19,
161 PPC::QF20, PPC::QF21, PPC::QF22, PPC::QF23,
162 PPC::QF24, PPC::QF25, PPC::QF26, PPC::QF27,
163 PPC::QF28, PPC::QF29, PPC::QF30, PPC::QF31
164};
Craig Topperf7df7222014-12-18 05:02:14 +0000165static const MCPhysReg CRBITRegs[32] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000166 PPC::CR0LT, PPC::CR0GT, PPC::CR0EQ, PPC::CR0UN,
167 PPC::CR1LT, PPC::CR1GT, PPC::CR1EQ, PPC::CR1UN,
168 PPC::CR2LT, PPC::CR2GT, PPC::CR2EQ, PPC::CR2UN,
169 PPC::CR3LT, PPC::CR3GT, PPC::CR3EQ, PPC::CR3UN,
170 PPC::CR4LT, PPC::CR4GT, PPC::CR4EQ, PPC::CR4UN,
171 PPC::CR5LT, PPC::CR5GT, PPC::CR5EQ, PPC::CR5UN,
172 PPC::CR6LT, PPC::CR6GT, PPC::CR6EQ, PPC::CR6UN,
173 PPC::CR7LT, PPC::CR7GT, PPC::CR7EQ, PPC::CR7UN
174};
Craig Topperf7df7222014-12-18 05:02:14 +0000175static const MCPhysReg CRRegs[8] = {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000176 PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3,
177 PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7
178};
179
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000180// Evaluate an expression containing condition register
181// or condition register field symbols. Returns positive
182// value on success, or -1 on error.
183static int64_t
184EvaluateCRExpr(const MCExpr *E) {
185 switch (E->getKind()) {
186 case MCExpr::Target:
187 return -1;
188
189 case MCExpr::Constant: {
190 int64_t Res = cast<MCConstantExpr>(E)->getValue();
191 return Res < 0 ? -1 : Res;
192 }
193
194 case MCExpr::SymbolRef: {
195 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
196 StringRef Name = SRE->getSymbol().getName();
197
198 if (Name == "lt") return 0;
199 if (Name == "gt") return 1;
200 if (Name == "eq") return 2;
201 if (Name == "so") return 3;
202 if (Name == "un") return 3;
203
204 if (Name == "cr0") return 0;
205 if (Name == "cr1") return 1;
206 if (Name == "cr2") return 2;
207 if (Name == "cr3") return 3;
208 if (Name == "cr4") return 4;
209 if (Name == "cr5") return 5;
210 if (Name == "cr6") return 6;
211 if (Name == "cr7") return 7;
212
213 return -1;
214 }
215
216 case MCExpr::Unary:
217 return -1;
218
219 case MCExpr::Binary: {
220 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
221 int64_t LHSVal = EvaluateCRExpr(BE->getLHS());
222 int64_t RHSVal = EvaluateCRExpr(BE->getRHS());
223 int64_t Res;
224
225 if (LHSVal < 0 || RHSVal < 0)
226 return -1;
227
228 switch (BE->getOpcode()) {
229 default: return -1;
230 case MCBinaryExpr::Add: Res = LHSVal + RHSVal; break;
231 case MCBinaryExpr::Mul: Res = LHSVal * RHSVal; break;
232 }
233
234 return Res < 0 ? -1 : Res;
235 }
236 }
237
238 llvm_unreachable("Invalid expression kind!");
239}
240
Craig Topperf7df7222014-12-18 05:02:14 +0000241namespace {
242
Ulrich Weigand640192d2013-05-03 19:49:39 +0000243struct PPCOperand;
244
245class PPCAsmParser : public MCTargetAsmParser {
Hal Finkel0096dbd2013-09-12 14:40:06 +0000246 const MCInstrInfo &MII;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000247 bool IsPPC64;
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000248 bool IsDarwin;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000249
Rafael Espindola961d4692014-11-11 05:18:41 +0000250 void Warning(SMLoc L, const Twine &Msg) { getParser().Warning(L, Msg); }
251 bool Error(SMLoc L, const Twine &Msg) { return getParser().Error(L, Msg); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000252
253 bool isPPC64() const { return IsPPC64; }
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000254 bool isDarwin() const { return IsDarwin; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000255
256 bool MatchRegisterName(const AsmToken &Tok,
257 unsigned &RegNo, int64_t &IntVal);
258
Craig Topper0d3fa922014-04-29 07:57:37 +0000259 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000260
Ulrich Weigand96e65782013-06-20 16:23:52 +0000261 const MCExpr *ExtractModifierFromExpr(const MCExpr *E,
262 PPCMCExpr::VariantKind &Variant);
Ulrich Weigand52cf8e42013-07-09 16:41:09 +0000263 const MCExpr *FixupVariantKind(const MCExpr *E);
Ulrich Weigand96e65782013-06-20 16:23:52 +0000264 bool ParseExpression(const MCExpr *&EVal);
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000265 bool ParseDarwinExpression(const MCExpr *&EVal);
Ulrich Weigand96e65782013-06-20 16:23:52 +0000266
David Blaikie960ea3f2014-06-08 16:18:35 +0000267 bool ParseOperand(OperandVector &Operands);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000268
269 bool ParseDirectiveWord(unsigned Size, SMLoc L);
270 bool ParseDirectiveTC(unsigned Size, SMLoc L);
Ulrich Weigand55daa772013-07-09 10:00:34 +0000271 bool ParseDirectiveMachine(SMLoc L);
Iain Sandoee0b4cb62013-12-14 13:34:02 +0000272 bool ParseDarwinDirectiveMachine(SMLoc L);
Ulrich Weigand0daa5162014-07-20 22:56:57 +0000273 bool ParseDirectiveAbiVersion(SMLoc L);
Ulrich Weigandbb686102014-07-20 23:06:03 +0000274 bool ParseDirectiveLocalEntry(SMLoc L);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000275
276 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000277 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000278 uint64_t &ErrorInfo,
Craig Topper0d3fa922014-04-29 07:57:37 +0000279 bool MatchingInlineAsm) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000280
David Blaikie960ea3f2014-06-08 16:18:35 +0000281 void ProcessInstruction(MCInst &Inst, const OperandVector &Ops);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000282
Ulrich Weigand640192d2013-05-03 19:49:39 +0000283 /// @name Auto-generated Match Functions
284 /// {
285
286#define GET_ASSEMBLER_HEADER
287#include "PPCGenAsmMatcher.inc"
288
289 /// }
290
291
292public:
Akira Hatanakab11ef082015-11-14 06:35:56 +0000293 PPCAsmParser(const MCSubtargetInfo &STI, MCAsmParser &,
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000294 const MCInstrInfo &MII, const MCTargetOptions &Options)
295 : MCTargetAsmParser(Options, STI), MII(MII) {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000296 // Check for 64-bit vs. 32-bit pointer mode.
Daniel Sanders50f17232015-09-15 16:17:27 +0000297 Triple TheTriple(STI.getTargetTriple());
298 IsPPC64 = (TheTriple.getArch() == Triple::ppc64 ||
299 TheTriple.getArch() == Triple::ppc64le);
300 IsDarwin = TheTriple.isMacOSX();
Ulrich Weigand640192d2013-05-03 19:49:39 +0000301 // Initialize the set of available features.
302 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
303 }
304
David Blaikie960ea3f2014-06-08 16:18:35 +0000305 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
306 SMLoc NameLoc, OperandVector &Operands) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000307
Craig Topper0d3fa922014-04-29 07:57:37 +0000308 bool ParseDirective(AsmToken DirectiveID) override;
Ulrich Weigandc0944b52013-07-08 14:49:37 +0000309
David Blaikie960ea3f2014-06-08 16:18:35 +0000310 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topper0d3fa922014-04-29 07:57:37 +0000311 unsigned Kind) override;
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +0000312
Craig Topper0d3fa922014-04-29 07:57:37 +0000313 const MCExpr *applyModifierToExpr(const MCExpr *E,
314 MCSymbolRefExpr::VariantKind,
315 MCContext &Ctx) override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000316};
317
318/// PPCOperand - Instances of this class represent a parsed PowerPC machine
319/// instruction.
320struct PPCOperand : public MCParsedAsmOperand {
321 enum KindTy {
322 Token,
323 Immediate,
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000324 ContextImmediate,
Ulrich Weigand5b427592013-07-05 12:22:36 +0000325 Expression,
326 TLSRegister
Ulrich Weigand640192d2013-05-03 19:49:39 +0000327 } Kind;
328
329 SMLoc StartLoc, EndLoc;
330 bool IsPPC64;
331
332 struct TokOp {
333 const char *Data;
334 unsigned Length;
335 };
336
337 struct ImmOp {
338 int64_t Val;
339 };
340
341 struct ExprOp {
342 const MCExpr *Val;
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000343 int64_t CRVal; // Cached result of EvaluateCRExpr(Val)
Ulrich Weigand640192d2013-05-03 19:49:39 +0000344 };
345
Ulrich Weigand5b427592013-07-05 12:22:36 +0000346 struct TLSRegOp {
347 const MCSymbolRefExpr *Sym;
348 };
349
Ulrich Weigand640192d2013-05-03 19:49:39 +0000350 union {
351 struct TokOp Tok;
352 struct ImmOp Imm;
353 struct ExprOp Expr;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000354 struct TLSRegOp TLSReg;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000355 };
356
357 PPCOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
358public:
359 PPCOperand(const PPCOperand &o) : MCParsedAsmOperand() {
360 Kind = o.Kind;
361 StartLoc = o.StartLoc;
362 EndLoc = o.EndLoc;
363 IsPPC64 = o.IsPPC64;
364 switch (Kind) {
365 case Token:
366 Tok = o.Tok;
367 break;
368 case Immediate:
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000369 case ContextImmediate:
Ulrich Weigand640192d2013-05-03 19:49:39 +0000370 Imm = o.Imm;
371 break;
372 case Expression:
373 Expr = o.Expr;
374 break;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000375 case TLSRegister:
376 TLSReg = o.TLSReg;
377 break;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000378 }
379 }
380
Richard Smithc2a28302016-03-08 00:59:44 +0000381 // Disable use of sized deallocation due to overallocation of PPCOperand
382 // objects in CreateTokenWithStringCopy.
383 void operator delete(void *p) { ::operator delete(p); }
384
Ulrich Weigand640192d2013-05-03 19:49:39 +0000385 /// getStartLoc - Get the location of the first token of this operand.
Craig Topper0d3fa922014-04-29 07:57:37 +0000386 SMLoc getStartLoc() const override { return StartLoc; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000387
388 /// getEndLoc - Get the location of the last token of this operand.
Craig Topper0d3fa922014-04-29 07:57:37 +0000389 SMLoc getEndLoc() const override { return EndLoc; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000390
391 /// isPPC64 - True if this operand is for an instruction in 64-bit mode.
392 bool isPPC64() const { return IsPPC64; }
393
394 int64_t getImm() const {
395 assert(Kind == Immediate && "Invalid access!");
396 return Imm.Val;
397 }
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000398 int64_t getImmS16Context() const {
399 assert((Kind == Immediate || Kind == ContextImmediate) && "Invalid access!");
400 if (Kind == Immediate)
401 return Imm.Val;
402 return static_cast<int16_t>(Imm.Val);
403 }
404 int64_t getImmU16Context() const {
405 assert((Kind == Immediate || Kind == ContextImmediate) && "Invalid access!");
406 return Imm.Val;
407 }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000408
409 const MCExpr *getExpr() const {
410 assert(Kind == Expression && "Invalid access!");
411 return Expr.Val;
412 }
413
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000414 int64_t getExprCRVal() const {
415 assert(Kind == Expression && "Invalid access!");
416 return Expr.CRVal;
417 }
418
Ulrich Weigand5b427592013-07-05 12:22:36 +0000419 const MCExpr *getTLSReg() const {
420 assert(Kind == TLSRegister && "Invalid access!");
421 return TLSReg.Sym;
422 }
423
Craig Topper0d3fa922014-04-29 07:57:37 +0000424 unsigned getReg() const override {
Ulrich Weigand640192d2013-05-03 19:49:39 +0000425 assert(isRegNumber() && "Invalid access!");
426 return (unsigned) Imm.Val;
427 }
428
Hal Finkel27774d92014-03-13 07:58:58 +0000429 unsigned getVSReg() const {
430 assert(isVSRegNumber() && "Invalid access!");
431 return (unsigned) Imm.Val;
432 }
433
Ulrich Weigand640192d2013-05-03 19:49:39 +0000434 unsigned getCCReg() const {
435 assert(isCCRegNumber() && "Invalid access!");
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000436 return (unsigned) (Kind == Immediate ? Imm.Val : Expr.CRVal);
437 }
438
439 unsigned getCRBit() const {
440 assert(isCRBitNumber() && "Invalid access!");
441 return (unsigned) (Kind == Immediate ? Imm.Val : Expr.CRVal);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000442 }
443
444 unsigned getCRBitMask() const {
445 assert(isCRBitMask() && "Invalid access!");
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000446 return 7 - countTrailingZeros<uint64_t>(Imm.Val);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000447 }
448
Craig Topper0d3fa922014-04-29 07:57:37 +0000449 bool isToken() const override { return Kind == Token; }
450 bool isImm() const override { return Kind == Immediate || Kind == Expression; }
Nemanja Ivanovice8effe12015-03-04 20:44:33 +0000451 bool isU1Imm() const { return Kind == Immediate && isUInt<1>(getImm()); }
Hal Finkel27774d92014-03-13 07:58:58 +0000452 bool isU2Imm() const { return Kind == Immediate && isUInt<2>(getImm()); }
Kit Barton535e69d2015-03-25 19:36:23 +0000453 bool isU3Imm() const { return Kind == Immediate && isUInt<3>(getImm()); }
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000454 bool isU4Imm() const { return Kind == Immediate && isUInt<4>(getImm()); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000455 bool isU5Imm() const { return Kind == Immediate && isUInt<5>(getImm()); }
456 bool isS5Imm() const { return Kind == Immediate && isInt<5>(getImm()); }
457 bool isU6Imm() const { return Kind == Immediate && isUInt<6>(getImm()); }
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000458 bool isU6ImmX2() const { return Kind == Immediate &&
459 isUInt<6>(getImm()) &&
460 (getImm() & 1) == 0; }
461 bool isU7ImmX4() const { return Kind == Immediate &&
462 isUInt<7>(getImm()) &&
463 (getImm() & 3) == 0; }
464 bool isU8ImmX8() const { return Kind == Immediate &&
465 isUInt<8>(getImm()) &&
466 (getImm() & 7) == 0; }
Bill Schmidte26236e2015-05-22 16:44:10 +0000467
468 bool isU10Imm() const { return Kind == Immediate && isUInt<10>(getImm()); }
Hal Finkelc93a9a22015-02-25 01:06:45 +0000469 bool isU12Imm() const { return Kind == Immediate && isUInt<12>(getImm()); }
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000470 bool isU16Imm() const {
471 switch (Kind) {
472 case Expression:
473 return true;
474 case Immediate:
475 case ContextImmediate:
476 return isUInt<16>(getImmU16Context());
477 default:
478 return false;
479 }
480 }
481 bool isS16Imm() const {
482 switch (Kind) {
483 case Expression:
484 return true;
485 case Immediate:
486 case ContextImmediate:
487 return isInt<16>(getImmS16Context());
488 default:
489 return false;
490 }
491 }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000492 bool isS16ImmX4() const { return Kind == Expression ||
493 (Kind == Immediate && isInt<16>(getImm()) &&
494 (getImm() & 3) == 0); }
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000495 bool isS17Imm() const {
496 switch (Kind) {
497 case Expression:
498 return true;
499 case Immediate:
500 case ContextImmediate:
501 return isInt<17>(getImmS16Context());
502 default:
503 return false;
504 }
505 }
Ulrich Weigand5b427592013-07-05 12:22:36 +0000506 bool isTLSReg() const { return Kind == TLSRegister; }
Joerg Sonnenbergereb9d13f2014-08-08 20:57:58 +0000507 bool isDirectBr() const {
508 if (Kind == Expression)
509 return true;
510 if (Kind != Immediate)
511 return false;
512 // Operand must be 64-bit aligned, signed 27-bit immediate.
513 if ((getImm() & 3) != 0)
514 return false;
515 if (isInt<26>(getImm()))
516 return true;
517 if (!IsPPC64) {
518 // In 32-bit mode, large 32-bit quantities wrap around.
519 if (isUInt<32>(getImm()) && isInt<26>(static_cast<int32_t>(getImm())))
520 return true;
521 }
522 return false;
523 }
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000524 bool isCondBr() const { return Kind == Expression ||
525 (Kind == Immediate && isInt<16>(getImm()) &&
526 (getImm() & 3) == 0); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000527 bool isRegNumber() const { return Kind == Immediate && isUInt<5>(getImm()); }
Hal Finkel27774d92014-03-13 07:58:58 +0000528 bool isVSRegNumber() const { return Kind == Immediate && isUInt<6>(getImm()); }
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000529 bool isCCRegNumber() const { return (Kind == Expression
530 && isUInt<3>(getExprCRVal())) ||
531 (Kind == Immediate
532 && isUInt<3>(getImm())); }
533 bool isCRBitNumber() const { return (Kind == Expression
534 && isUInt<5>(getExprCRVal())) ||
535 (Kind == Immediate
536 && isUInt<5>(getImm())); }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000537 bool isCRBitMask() const { return Kind == Immediate && isUInt<8>(getImm()) &&
538 isPowerOf2_32(getImm()); }
Craig Topper0d3fa922014-04-29 07:57:37 +0000539 bool isMem() const override { return false; }
540 bool isReg() const override { return false; }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000541
542 void addRegOperands(MCInst &Inst, unsigned N) const {
543 llvm_unreachable("addRegOperands");
544 }
545
546 void addRegGPRCOperands(MCInst &Inst, unsigned N) const {
547 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000548 Inst.addOperand(MCOperand::createReg(RRegs[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000549 }
550
551 void addRegGPRCNoR0Operands(MCInst &Inst, unsigned N) const {
552 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000553 Inst.addOperand(MCOperand::createReg(RRegsNoR0[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000554 }
555
556 void addRegG8RCOperands(MCInst &Inst, unsigned N) const {
557 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000558 Inst.addOperand(MCOperand::createReg(XRegs[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000559 }
560
561 void addRegG8RCNoX0Operands(MCInst &Inst, unsigned N) const {
562 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000563 Inst.addOperand(MCOperand::createReg(XRegsNoX0[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000564 }
565
566 void addRegGxRCOperands(MCInst &Inst, unsigned N) const {
567 if (isPPC64())
568 addRegG8RCOperands(Inst, N);
569 else
570 addRegGPRCOperands(Inst, N);
571 }
572
573 void addRegGxRCNoR0Operands(MCInst &Inst, unsigned N) const {
574 if (isPPC64())
575 addRegG8RCNoX0Operands(Inst, N);
576 else
577 addRegGPRCNoR0Operands(Inst, N);
578 }
579
580 void addRegF4RCOperands(MCInst &Inst, unsigned N) const {
581 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000582 Inst.addOperand(MCOperand::createReg(FRegs[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000583 }
584
585 void addRegF8RCOperands(MCInst &Inst, unsigned N) const {
586 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000587 Inst.addOperand(MCOperand::createReg(FRegs[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000588 }
589
590 void addRegVRRCOperands(MCInst &Inst, unsigned N) const {
591 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000592 Inst.addOperand(MCOperand::createReg(VRegs[getReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000593 }
594
Hal Finkel27774d92014-03-13 07:58:58 +0000595 void addRegVSRCOperands(MCInst &Inst, unsigned N) const {
596 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000597 Inst.addOperand(MCOperand::createReg(VSRegs[getVSReg()]));
Hal Finkel27774d92014-03-13 07:58:58 +0000598 }
599
Hal Finkel19be5062014-03-29 05:29:01 +0000600 void addRegVSFRCOperands(MCInst &Inst, unsigned N) const {
601 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000602 Inst.addOperand(MCOperand::createReg(VSFRegs[getVSReg()]));
Hal Finkel19be5062014-03-29 05:29:01 +0000603 }
604
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000605 void addRegVSSRCOperands(MCInst &Inst, unsigned N) const {
606 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000607 Inst.addOperand(MCOperand::createReg(VSSRegs[getVSReg()]));
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000608 }
609
Hal Finkelc93a9a22015-02-25 01:06:45 +0000610 void addRegQFRCOperands(MCInst &Inst, unsigned N) const {
611 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000612 Inst.addOperand(MCOperand::createReg(QFRegs[getReg()]));
Hal Finkelc93a9a22015-02-25 01:06:45 +0000613 }
614
615 void addRegQSRCOperands(MCInst &Inst, unsigned N) const {
616 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000617 Inst.addOperand(MCOperand::createReg(QFRegs[getReg()]));
Hal Finkelc93a9a22015-02-25 01:06:45 +0000618 }
619
620 void addRegQBRCOperands(MCInst &Inst, unsigned N) const {
621 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000622 Inst.addOperand(MCOperand::createReg(QFRegs[getReg()]));
Hal Finkelc93a9a22015-02-25 01:06:45 +0000623 }
624
Ulrich Weigand640192d2013-05-03 19:49:39 +0000625 void addRegCRBITRCOperands(MCInst &Inst, unsigned N) const {
626 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000627 Inst.addOperand(MCOperand::createReg(CRBITRegs[getCRBit()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000628 }
629
630 void addRegCRRCOperands(MCInst &Inst, unsigned N) const {
631 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000632 Inst.addOperand(MCOperand::createReg(CRRegs[getCCReg()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000633 }
634
635 void addCRBitMaskOperands(MCInst &Inst, unsigned N) const {
636 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000637 Inst.addOperand(MCOperand::createReg(CRRegs[getCRBitMask()]));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000638 }
639
640 void addImmOperands(MCInst &Inst, unsigned N) const {
641 assert(N == 1 && "Invalid number of operands!");
642 if (Kind == Immediate)
Jim Grosbache9119e42015-05-13 18:37:00 +0000643 Inst.addOperand(MCOperand::createImm(getImm()));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000644 else
Jim Grosbache9119e42015-05-13 18:37:00 +0000645 Inst.addOperand(MCOperand::createExpr(getExpr()));
Ulrich Weigand640192d2013-05-03 19:49:39 +0000646 }
647
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000648 void addS16ImmOperands(MCInst &Inst, unsigned N) const {
649 assert(N == 1 && "Invalid number of operands!");
650 switch (Kind) {
651 case Immediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000652 Inst.addOperand(MCOperand::createImm(getImm()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000653 break;
654 case ContextImmediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000655 Inst.addOperand(MCOperand::createImm(getImmS16Context()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000656 break;
657 default:
Jim Grosbache9119e42015-05-13 18:37:00 +0000658 Inst.addOperand(MCOperand::createExpr(getExpr()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000659 break;
660 }
661 }
662
663 void addU16ImmOperands(MCInst &Inst, unsigned N) const {
664 assert(N == 1 && "Invalid number of operands!");
665 switch (Kind) {
666 case Immediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000667 Inst.addOperand(MCOperand::createImm(getImm()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000668 break;
669 case ContextImmediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000670 Inst.addOperand(MCOperand::createImm(getImmU16Context()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000671 break;
672 default:
Jim Grosbache9119e42015-05-13 18:37:00 +0000673 Inst.addOperand(MCOperand::createExpr(getExpr()));
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000674 break;
675 }
676 }
677
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000678 void addBranchTargetOperands(MCInst &Inst, unsigned N) const {
679 assert(N == 1 && "Invalid number of operands!");
680 if (Kind == Immediate)
Jim Grosbache9119e42015-05-13 18:37:00 +0000681 Inst.addOperand(MCOperand::createImm(getImm() / 4));
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000682 else
Jim Grosbache9119e42015-05-13 18:37:00 +0000683 Inst.addOperand(MCOperand::createExpr(getExpr()));
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000684 }
685
Ulrich Weigand5b427592013-07-05 12:22:36 +0000686 void addTLSRegOperands(MCInst &Inst, unsigned N) const {
687 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +0000688 Inst.addOperand(MCOperand::createExpr(getTLSReg()));
Ulrich Weigand5b427592013-07-05 12:22:36 +0000689 }
690
Ulrich Weigand640192d2013-05-03 19:49:39 +0000691 StringRef getToken() const {
692 assert(Kind == Token && "Invalid access!");
693 return StringRef(Tok.Data, Tok.Length);
694 }
695
Craig Topper0d3fa922014-04-29 07:57:37 +0000696 void print(raw_ostream &OS) const override;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000697
David Blaikie960ea3f2014-06-08 16:18:35 +0000698 static std::unique_ptr<PPCOperand> CreateToken(StringRef Str, SMLoc S,
699 bool IsPPC64) {
700 auto Op = make_unique<PPCOperand>(Token);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000701 Op->Tok.Data = Str.data();
702 Op->Tok.Length = Str.size();
703 Op->StartLoc = S;
704 Op->EndLoc = S;
705 Op->IsPPC64 = IsPPC64;
706 return Op;
707 }
708
David Blaikie960ea3f2014-06-08 16:18:35 +0000709 static std::unique_ptr<PPCOperand>
710 CreateTokenWithStringCopy(StringRef Str, SMLoc S, bool IsPPC64) {
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000711 // Allocate extra memory for the string and copy it.
David Blaikie960ea3f2014-06-08 16:18:35 +0000712 // FIXME: This is incorrect, Operands are owned by unique_ptr with a default
713 // deleter which will destroy them by simply using "delete", not correctly
714 // calling operator delete on this extra memory after calling the dtor
715 // explicitly.
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000716 void *Mem = ::operator new(sizeof(PPCOperand) + Str.size());
David Blaikie960ea3f2014-06-08 16:18:35 +0000717 std::unique_ptr<PPCOperand> Op(new (Mem) PPCOperand(Token));
Benjamin Kramer769989c2014-08-15 11:05:45 +0000718 Op->Tok.Data = reinterpret_cast<const char *>(Op.get() + 1);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000719 Op->Tok.Length = Str.size();
Benjamin Kramer769989c2014-08-15 11:05:45 +0000720 std::memcpy(const_cast<char *>(Op->Tok.Data), Str.data(), Str.size());
Benjamin Kramer72d45cc2013-08-03 22:43:29 +0000721 Op->StartLoc = S;
722 Op->EndLoc = S;
723 Op->IsPPC64 = IsPPC64;
724 return Op;
725 }
726
David Blaikie960ea3f2014-06-08 16:18:35 +0000727 static std::unique_ptr<PPCOperand> CreateImm(int64_t Val, SMLoc S, SMLoc E,
728 bool IsPPC64) {
729 auto Op = make_unique<PPCOperand>(Immediate);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000730 Op->Imm.Val = Val;
731 Op->StartLoc = S;
732 Op->EndLoc = E;
733 Op->IsPPC64 = IsPPC64;
734 return Op;
735 }
736
David Blaikie960ea3f2014-06-08 16:18:35 +0000737 static std::unique_ptr<PPCOperand> CreateExpr(const MCExpr *Val, SMLoc S,
738 SMLoc E, bool IsPPC64) {
739 auto Op = make_unique<PPCOperand>(Expression);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000740 Op->Expr.Val = Val;
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000741 Op->Expr.CRVal = EvaluateCRExpr(Val);
Ulrich Weigand640192d2013-05-03 19:49:39 +0000742 Op->StartLoc = S;
743 Op->EndLoc = E;
744 Op->IsPPC64 = IsPPC64;
745 return Op;
746 }
Ulrich Weigand5b427592013-07-05 12:22:36 +0000747
David Blaikie960ea3f2014-06-08 16:18:35 +0000748 static std::unique_ptr<PPCOperand>
749 CreateTLSReg(const MCSymbolRefExpr *Sym, SMLoc S, SMLoc E, bool IsPPC64) {
750 auto Op = make_unique<PPCOperand>(TLSRegister);
Ulrich Weigand5b427592013-07-05 12:22:36 +0000751 Op->TLSReg.Sym = Sym;
752 Op->StartLoc = S;
753 Op->EndLoc = E;
754 Op->IsPPC64 = IsPPC64;
755 return Op;
756 }
757
David Blaikie960ea3f2014-06-08 16:18:35 +0000758 static std::unique_ptr<PPCOperand>
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000759 CreateContextImm(int64_t Val, SMLoc S, SMLoc E, bool IsPPC64) {
760 auto Op = make_unique<PPCOperand>(ContextImmediate);
761 Op->Imm.Val = Val;
762 Op->StartLoc = S;
763 Op->EndLoc = E;
764 Op->IsPPC64 = IsPPC64;
765 return Op;
766 }
767
768 static std::unique_ptr<PPCOperand>
David Blaikie960ea3f2014-06-08 16:18:35 +0000769 CreateFromMCExpr(const MCExpr *Val, SMLoc S, SMLoc E, bool IsPPC64) {
Ulrich Weigand5b427592013-07-05 12:22:36 +0000770 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Val))
771 return CreateImm(CE->getValue(), S, E, IsPPC64);
772
773 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(Val))
774 if (SRE->getKind() == MCSymbolRefExpr::VK_PPC_TLS)
775 return CreateTLSReg(SRE, S, E, IsPPC64);
776
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000777 if (const PPCMCExpr *TE = dyn_cast<PPCMCExpr>(Val)) {
778 int64_t Res;
Jim Grosbach13760bd2015-05-30 01:25:56 +0000779 if (TE->evaluateAsConstant(Res))
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000780 return CreateContextImm(Res, S, E, IsPPC64);
781 }
782
Ulrich Weigand5b427592013-07-05 12:22:36 +0000783 return CreateExpr(Val, S, E, IsPPC64);
784 }
Ulrich Weigand640192d2013-05-03 19:49:39 +0000785};
786
787} // end anonymous namespace.
788
789void PPCOperand::print(raw_ostream &OS) const {
790 switch (Kind) {
791 case Token:
792 OS << "'" << getToken() << "'";
793 break;
794 case Immediate:
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000795 case ContextImmediate:
Ulrich Weigand640192d2013-05-03 19:49:39 +0000796 OS << getImm();
797 break;
798 case Expression:
Rafael Espindolaf4a13652015-05-27 13:05:42 +0000799 OS << *getExpr();
Ulrich Weigand640192d2013-05-03 19:49:39 +0000800 break;
Ulrich Weigand5b427592013-07-05 12:22:36 +0000801 case TLSRegister:
Rafael Espindolaf4a13652015-05-27 13:05:42 +0000802 OS << *getTLSReg();
Ulrich Weigand5b427592013-07-05 12:22:36 +0000803 break;
Ulrich Weigand640192d2013-05-03 19:49:39 +0000804 }
805}
806
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000807static void
808addNegOperand(MCInst &Inst, MCOperand &Op, MCContext &Ctx) {
809 if (Op.isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +0000810 Inst.addOperand(MCOperand::createImm(-Op.getImm()));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000811 return;
812 }
813 const MCExpr *Expr = Op.getExpr();
814 if (const MCUnaryExpr *UnExpr = dyn_cast<MCUnaryExpr>(Expr)) {
815 if (UnExpr->getOpcode() == MCUnaryExpr::Minus) {
Jim Grosbache9119e42015-05-13 18:37:00 +0000816 Inst.addOperand(MCOperand::createExpr(UnExpr->getSubExpr()));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000817 return;
818 }
819 } else if (const MCBinaryExpr *BinExpr = dyn_cast<MCBinaryExpr>(Expr)) {
820 if (BinExpr->getOpcode() == MCBinaryExpr::Sub) {
Jim Grosbach13760bd2015-05-30 01:25:56 +0000821 const MCExpr *NE = MCBinaryExpr::createSub(BinExpr->getRHS(),
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000822 BinExpr->getLHS(), Ctx);
Jim Grosbache9119e42015-05-13 18:37:00 +0000823 Inst.addOperand(MCOperand::createExpr(NE));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000824 return;
825 }
826 }
Jim Grosbach13760bd2015-05-30 01:25:56 +0000827 Inst.addOperand(MCOperand::createExpr(MCUnaryExpr::createMinus(Expr, Ctx)));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000828}
829
David Blaikie960ea3f2014-06-08 16:18:35 +0000830void PPCAsmParser::ProcessInstruction(MCInst &Inst,
831 const OperandVector &Operands) {
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000832 int Opcode = Inst.getOpcode();
833 switch (Opcode) {
Hal Finkelfefcfff2015-04-23 22:47:57 +0000834 case PPC::DCBTx:
835 case PPC::DCBTT:
836 case PPC::DCBTSTx:
837 case PPC::DCBTSTT: {
838 MCInst TmpInst;
839 TmpInst.setOpcode((Opcode == PPC::DCBTx || Opcode == PPC::DCBTT) ?
840 PPC::DCBT : PPC::DCBTST);
Jim Grosbache9119e42015-05-13 18:37:00 +0000841 TmpInst.addOperand(MCOperand::createImm(
Hal Finkelfefcfff2015-04-23 22:47:57 +0000842 (Opcode == PPC::DCBTx || Opcode == PPC::DCBTSTx) ? 0 : 16));
843 TmpInst.addOperand(Inst.getOperand(0));
844 TmpInst.addOperand(Inst.getOperand(1));
845 Inst = TmpInst;
846 break;
847 }
848 case PPC::DCBTCT:
849 case PPC::DCBTDS: {
850 MCInst TmpInst;
851 TmpInst.setOpcode(PPC::DCBT);
852 TmpInst.addOperand(Inst.getOperand(2));
853 TmpInst.addOperand(Inst.getOperand(0));
854 TmpInst.addOperand(Inst.getOperand(1));
855 Inst = TmpInst;
856 break;
857 }
858 case PPC::DCBTSTCT:
859 case PPC::DCBTSTDS: {
860 MCInst TmpInst;
861 TmpInst.setOpcode(PPC::DCBTST);
862 TmpInst.addOperand(Inst.getOperand(2));
863 TmpInst.addOperand(Inst.getOperand(0));
864 TmpInst.addOperand(Inst.getOperand(1));
865 Inst = TmpInst;
866 break;
867 }
Ulrich Weigand6ca71572013-06-24 18:08:03 +0000868 case PPC::LAx: {
869 MCInst TmpInst;
870 TmpInst.setOpcode(PPC::LA);
871 TmpInst.addOperand(Inst.getOperand(0));
872 TmpInst.addOperand(Inst.getOperand(2));
873 TmpInst.addOperand(Inst.getOperand(1));
874 Inst = TmpInst;
875 break;
876 }
Ulrich Weigand4069e242013-06-25 13:16:48 +0000877 case PPC::SUBI: {
878 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000879 TmpInst.setOpcode(PPC::ADDI);
880 TmpInst.addOperand(Inst.getOperand(0));
881 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000882 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000883 Inst = TmpInst;
884 break;
885 }
886 case PPC::SUBIS: {
887 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000888 TmpInst.setOpcode(PPC::ADDIS);
889 TmpInst.addOperand(Inst.getOperand(0));
890 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000891 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000892 Inst = TmpInst;
893 break;
894 }
895 case PPC::SUBIC: {
896 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000897 TmpInst.setOpcode(PPC::ADDIC);
898 TmpInst.addOperand(Inst.getOperand(0));
899 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000900 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000901 Inst = TmpInst;
902 break;
903 }
904 case PPC::SUBICo: {
905 MCInst TmpInst;
Ulrich Weigand4069e242013-06-25 13:16:48 +0000906 TmpInst.setOpcode(PPC::ADDICo);
907 TmpInst.addOperand(Inst.getOperand(0));
908 TmpInst.addOperand(Inst.getOperand(1));
Joerg Sonnenberger5aab5af2014-08-09 17:10:26 +0000909 addNegOperand(TmpInst, Inst.getOperand(2), getContext());
Ulrich Weigand4069e242013-06-25 13:16:48 +0000910 Inst = TmpInst;
911 break;
912 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000913 case PPC::EXTLWI:
914 case PPC::EXTLWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000915 MCInst TmpInst;
916 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000917 int64_t B = Inst.getOperand(3).getImm();
918 TmpInst.setOpcode(Opcode == PPC::EXTLWI? PPC::RLWINM : PPC::RLWINMo);
919 TmpInst.addOperand(Inst.getOperand(0));
920 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +0000921 TmpInst.addOperand(MCOperand::createImm(B));
922 TmpInst.addOperand(MCOperand::createImm(0));
923 TmpInst.addOperand(MCOperand::createImm(N - 1));
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000924 Inst = TmpInst;
925 break;
926 }
927 case PPC::EXTRWI:
928 case PPC::EXTRWIo: {
929 MCInst TmpInst;
930 int64_t N = Inst.getOperand(2).getImm();
931 int64_t B = Inst.getOperand(3).getImm();
932 TmpInst.setOpcode(Opcode == PPC::EXTRWI? PPC::RLWINM : PPC::RLWINMo);
933 TmpInst.addOperand(Inst.getOperand(0));
934 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +0000935 TmpInst.addOperand(MCOperand::createImm(B + N));
936 TmpInst.addOperand(MCOperand::createImm(32 - N));
937 TmpInst.addOperand(MCOperand::createImm(31));
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000938 Inst = TmpInst;
939 break;
940 }
941 case PPC::INSLWI:
942 case PPC::INSLWIo: {
943 MCInst TmpInst;
944 int64_t N = Inst.getOperand(2).getImm();
945 int64_t B = Inst.getOperand(3).getImm();
946 TmpInst.setOpcode(Opcode == PPC::INSLWI? PPC::RLWIMI : PPC::RLWIMIo);
947 TmpInst.addOperand(Inst.getOperand(0));
948 TmpInst.addOperand(Inst.getOperand(0));
949 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +0000950 TmpInst.addOperand(MCOperand::createImm(32 - B));
951 TmpInst.addOperand(MCOperand::createImm(B));
952 TmpInst.addOperand(MCOperand::createImm((B + N) - 1));
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000953 Inst = TmpInst;
954 break;
955 }
956 case PPC::INSRWI:
957 case PPC::INSRWIo: {
958 MCInst TmpInst;
959 int64_t N = Inst.getOperand(2).getImm();
960 int64_t B = Inst.getOperand(3).getImm();
961 TmpInst.setOpcode(Opcode == PPC::INSRWI? PPC::RLWIMI : PPC::RLWIMIo);
962 TmpInst.addOperand(Inst.getOperand(0));
963 TmpInst.addOperand(Inst.getOperand(0));
964 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +0000965 TmpInst.addOperand(MCOperand::createImm(32 - (B + N)));
966 TmpInst.addOperand(MCOperand::createImm(B));
967 TmpInst.addOperand(MCOperand::createImm((B + N) - 1));
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000968 Inst = TmpInst;
969 break;
970 }
971 case PPC::ROTRWI:
972 case PPC::ROTRWIo: {
973 MCInst TmpInst;
974 int64_t N = Inst.getOperand(2).getImm();
975 TmpInst.setOpcode(Opcode == PPC::ROTRWI? PPC::RLWINM : PPC::RLWINMo);
976 TmpInst.addOperand(Inst.getOperand(0));
977 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +0000978 TmpInst.addOperand(MCOperand::createImm(32 - N));
979 TmpInst.addOperand(MCOperand::createImm(0));
980 TmpInst.addOperand(MCOperand::createImm(31));
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000981 Inst = TmpInst;
982 break;
983 }
984 case PPC::SLWI:
985 case PPC::SLWIo: {
986 MCInst TmpInst;
987 int64_t N = Inst.getOperand(2).getImm();
988 TmpInst.setOpcode(Opcode == PPC::SLWI? PPC::RLWINM : PPC::RLWINMo);
Ulrich Weigandd8394902013-05-03 19:50:27 +0000989 TmpInst.addOperand(Inst.getOperand(0));
990 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +0000991 TmpInst.addOperand(MCOperand::createImm(N));
992 TmpInst.addOperand(MCOperand::createImm(0));
993 TmpInst.addOperand(MCOperand::createImm(31 - N));
Ulrich Weigandd8394902013-05-03 19:50:27 +0000994 Inst = TmpInst;
995 break;
996 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +0000997 case PPC::SRWI:
998 case PPC::SRWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +0000999 MCInst TmpInst;
1000 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001001 TmpInst.setOpcode(Opcode == PPC::SRWI? PPC::RLWINM : PPC::RLWINMo);
Ulrich Weigandd8394902013-05-03 19:50:27 +00001002 TmpInst.addOperand(Inst.getOperand(0));
1003 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001004 TmpInst.addOperand(MCOperand::createImm(32 - N));
1005 TmpInst.addOperand(MCOperand::createImm(N));
1006 TmpInst.addOperand(MCOperand::createImm(31));
Ulrich Weigandd8394902013-05-03 19:50:27 +00001007 Inst = TmpInst;
1008 break;
1009 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001010 case PPC::CLRRWI:
1011 case PPC::CLRRWIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +00001012 MCInst TmpInst;
1013 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001014 TmpInst.setOpcode(Opcode == PPC::CLRRWI? PPC::RLWINM : PPC::RLWINMo);
1015 TmpInst.addOperand(Inst.getOperand(0));
1016 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001017 TmpInst.addOperand(MCOperand::createImm(0));
1018 TmpInst.addOperand(MCOperand::createImm(0));
1019 TmpInst.addOperand(MCOperand::createImm(31 - N));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001020 Inst = TmpInst;
1021 break;
1022 }
1023 case PPC::CLRLSLWI:
1024 case PPC::CLRLSLWIo: {
1025 MCInst TmpInst;
1026 int64_t B = Inst.getOperand(2).getImm();
1027 int64_t N = Inst.getOperand(3).getImm();
1028 TmpInst.setOpcode(Opcode == PPC::CLRLSLWI? PPC::RLWINM : PPC::RLWINMo);
1029 TmpInst.addOperand(Inst.getOperand(0));
1030 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001031 TmpInst.addOperand(MCOperand::createImm(N));
1032 TmpInst.addOperand(MCOperand::createImm(B - N));
1033 TmpInst.addOperand(MCOperand::createImm(31 - N));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001034 Inst = TmpInst;
1035 break;
1036 }
1037 case PPC::EXTLDI:
1038 case PPC::EXTLDIo: {
1039 MCInst TmpInst;
1040 int64_t N = Inst.getOperand(2).getImm();
1041 int64_t B = Inst.getOperand(3).getImm();
1042 TmpInst.setOpcode(Opcode == PPC::EXTLDI? PPC::RLDICR : PPC::RLDICRo);
1043 TmpInst.addOperand(Inst.getOperand(0));
1044 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001045 TmpInst.addOperand(MCOperand::createImm(B));
1046 TmpInst.addOperand(MCOperand::createImm(N - 1));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001047 Inst = TmpInst;
1048 break;
1049 }
1050 case PPC::EXTRDI:
1051 case PPC::EXTRDIo: {
1052 MCInst TmpInst;
1053 int64_t N = Inst.getOperand(2).getImm();
1054 int64_t B = Inst.getOperand(3).getImm();
1055 TmpInst.setOpcode(Opcode == PPC::EXTRDI? PPC::RLDICL : PPC::RLDICLo);
1056 TmpInst.addOperand(Inst.getOperand(0));
1057 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001058 TmpInst.addOperand(MCOperand::createImm(B + N));
1059 TmpInst.addOperand(MCOperand::createImm(64 - N));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001060 Inst = TmpInst;
1061 break;
1062 }
1063 case PPC::INSRDI:
1064 case PPC::INSRDIo: {
1065 MCInst TmpInst;
1066 int64_t N = Inst.getOperand(2).getImm();
1067 int64_t B = Inst.getOperand(3).getImm();
1068 TmpInst.setOpcode(Opcode == PPC::INSRDI? PPC::RLDIMI : PPC::RLDIMIo);
1069 TmpInst.addOperand(Inst.getOperand(0));
1070 TmpInst.addOperand(Inst.getOperand(0));
1071 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001072 TmpInst.addOperand(MCOperand::createImm(64 - (B + N)));
1073 TmpInst.addOperand(MCOperand::createImm(B));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001074 Inst = TmpInst;
1075 break;
1076 }
1077 case PPC::ROTRDI:
1078 case PPC::ROTRDIo: {
1079 MCInst TmpInst;
1080 int64_t N = Inst.getOperand(2).getImm();
1081 TmpInst.setOpcode(Opcode == PPC::ROTRDI? PPC::RLDICL : PPC::RLDICLo);
1082 TmpInst.addOperand(Inst.getOperand(0));
1083 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001084 TmpInst.addOperand(MCOperand::createImm(64 - N));
1085 TmpInst.addOperand(MCOperand::createImm(0));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001086 Inst = TmpInst;
1087 break;
1088 }
1089 case PPC::SLDI:
1090 case PPC::SLDIo: {
1091 MCInst TmpInst;
1092 int64_t N = Inst.getOperand(2).getImm();
1093 TmpInst.setOpcode(Opcode == PPC::SLDI? PPC::RLDICR : PPC::RLDICRo);
Ulrich Weigandd8394902013-05-03 19:50:27 +00001094 TmpInst.addOperand(Inst.getOperand(0));
1095 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001096 TmpInst.addOperand(MCOperand::createImm(N));
1097 TmpInst.addOperand(MCOperand::createImm(63 - N));
Ulrich Weigandd8394902013-05-03 19:50:27 +00001098 Inst = TmpInst;
1099 break;
1100 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001101 case PPC::SRDI:
1102 case PPC::SRDIo: {
Ulrich Weigandd8394902013-05-03 19:50:27 +00001103 MCInst TmpInst;
1104 int64_t N = Inst.getOperand(2).getImm();
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001105 TmpInst.setOpcode(Opcode == PPC::SRDI? PPC::RLDICL : PPC::RLDICLo);
Ulrich Weigandd8394902013-05-03 19:50:27 +00001106 TmpInst.addOperand(Inst.getOperand(0));
1107 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001108 TmpInst.addOperand(MCOperand::createImm(64 - N));
1109 TmpInst.addOperand(MCOperand::createImm(N));
Ulrich Weigandd8394902013-05-03 19:50:27 +00001110 Inst = TmpInst;
1111 break;
1112 }
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001113 case PPC::CLRRDI:
1114 case PPC::CLRRDIo: {
1115 MCInst TmpInst;
1116 int64_t N = Inst.getOperand(2).getImm();
1117 TmpInst.setOpcode(Opcode == PPC::CLRRDI? PPC::RLDICR : PPC::RLDICRo);
1118 TmpInst.addOperand(Inst.getOperand(0));
1119 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001120 TmpInst.addOperand(MCOperand::createImm(0));
1121 TmpInst.addOperand(MCOperand::createImm(63 - N));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001122 Inst = TmpInst;
1123 break;
1124 }
1125 case PPC::CLRLSLDI:
1126 case PPC::CLRLSLDIo: {
1127 MCInst TmpInst;
1128 int64_t B = Inst.getOperand(2).getImm();
1129 int64_t N = Inst.getOperand(3).getImm();
1130 TmpInst.setOpcode(Opcode == PPC::CLRLSLDI? PPC::RLDIC : PPC::RLDICo);
1131 TmpInst.addOperand(Inst.getOperand(0));
1132 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00001133 TmpInst.addOperand(MCOperand::createImm(N));
1134 TmpInst.addOperand(MCOperand::createImm(B - N));
Ulrich Weigandad873cd2013-06-25 13:17:41 +00001135 Inst = TmpInst;
1136 break;
1137 }
Hal Finkel6e9110a2015-03-28 19:42:41 +00001138 case PPC::RLWINMbm:
1139 case PPC::RLWINMobm: {
1140 unsigned MB, ME;
1141 int64_t BM = Inst.getOperand(3).getImm();
1142 if (!isRunOfOnes(BM, MB, ME))
1143 break;
1144
1145 MCInst TmpInst;
1146 TmpInst.setOpcode(Opcode == PPC::RLWINMbm ? PPC::RLWINM : PPC::RLWINMo);
1147 TmpInst.addOperand(Inst.getOperand(0));
1148 TmpInst.addOperand(Inst.getOperand(1));
1149 TmpInst.addOperand(Inst.getOperand(2));
Jim Grosbache9119e42015-05-13 18:37:00 +00001150 TmpInst.addOperand(MCOperand::createImm(MB));
1151 TmpInst.addOperand(MCOperand::createImm(ME));
Hal Finkel6e9110a2015-03-28 19:42:41 +00001152 Inst = TmpInst;
1153 break;
1154 }
1155 case PPC::RLWIMIbm:
1156 case PPC::RLWIMIobm: {
1157 unsigned MB, ME;
1158 int64_t BM = Inst.getOperand(3).getImm();
1159 if (!isRunOfOnes(BM, MB, ME))
1160 break;
1161
1162 MCInst TmpInst;
1163 TmpInst.setOpcode(Opcode == PPC::RLWIMIbm ? PPC::RLWIMI : PPC::RLWIMIo);
1164 TmpInst.addOperand(Inst.getOperand(0));
1165 TmpInst.addOperand(Inst.getOperand(0)); // The tied operand.
1166 TmpInst.addOperand(Inst.getOperand(1));
1167 TmpInst.addOperand(Inst.getOperand(2));
Jim Grosbache9119e42015-05-13 18:37:00 +00001168 TmpInst.addOperand(MCOperand::createImm(MB));
1169 TmpInst.addOperand(MCOperand::createImm(ME));
Hal Finkel6e9110a2015-03-28 19:42:41 +00001170 Inst = TmpInst;
1171 break;
1172 }
1173 case PPC::RLWNMbm:
1174 case PPC::RLWNMobm: {
1175 unsigned MB, ME;
1176 int64_t BM = Inst.getOperand(3).getImm();
1177 if (!isRunOfOnes(BM, MB, ME))
1178 break;
1179
1180 MCInst TmpInst;
1181 TmpInst.setOpcode(Opcode == PPC::RLWNMbm ? PPC::RLWNM : PPC::RLWNMo);
1182 TmpInst.addOperand(Inst.getOperand(0));
1183 TmpInst.addOperand(Inst.getOperand(1));
1184 TmpInst.addOperand(Inst.getOperand(2));
Jim Grosbache9119e42015-05-13 18:37:00 +00001185 TmpInst.addOperand(MCOperand::createImm(MB));
1186 TmpInst.addOperand(MCOperand::createImm(ME));
Hal Finkel6e9110a2015-03-28 19:42:41 +00001187 Inst = TmpInst;
1188 break;
1189 }
Kit Barton4f79f962015-06-16 16:01:15 +00001190 case PPC::MFTB: {
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001191 if (getSTI().getFeatureBits()[PPC::FeatureMFTB]) {
Kit Barton4f79f962015-06-16 16:01:15 +00001192 assert(Inst.getNumOperands() == 2 && "Expecting two operands");
1193 Inst.setOpcode(PPC::MFSPR);
1194 }
1195 break;
1196 }
Ulrich Weigandd8394902013-05-03 19:50:27 +00001197 }
1198}
1199
David Blaikie960ea3f2014-06-08 16:18:35 +00001200bool PPCAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
1201 OperandVector &Operands,
Tim Northover26bb14e2014-08-18 11:49:42 +00001202 MCStreamer &Out, uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +00001203 bool MatchingInlineAsm) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001204 MCInst Inst;
1205
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00001206 switch (MatchInstructionImpl(Operands, Inst, ErrorInfo, MatchingInlineAsm)) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001207 case Match_Success:
Ulrich Weigandd8394902013-05-03 19:50:27 +00001208 // Post-process instructions (typically extended mnemonics)
1209 ProcessInstruction(Inst, Operands);
Ulrich Weigand640192d2013-05-03 19:49:39 +00001210 Inst.setLoc(IDLoc);
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001211 Out.EmitInstruction(Inst, getSTI());
Ulrich Weigand640192d2013-05-03 19:49:39 +00001212 return false;
1213 case Match_MissingFeature:
1214 return Error(IDLoc, "instruction use requires an option to be enabled");
1215 case Match_MnemonicFail:
Craig Topper589ceee2015-01-03 08:16:34 +00001216 return Error(IDLoc, "unrecognized instruction mnemonic");
Ulrich Weigand640192d2013-05-03 19:49:39 +00001217 case Match_InvalidOperand: {
1218 SMLoc ErrorLoc = IDLoc;
Tim Northover26bb14e2014-08-18 11:49:42 +00001219 if (ErrorInfo != ~0ULL) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001220 if (ErrorInfo >= Operands.size())
1221 return Error(IDLoc, "too few operands for instruction");
1222
David Blaikie960ea3f2014-06-08 16:18:35 +00001223 ErrorLoc = ((PPCOperand &)*Operands[ErrorInfo]).getStartLoc();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001224 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
1225 }
1226
1227 return Error(ErrorLoc, "invalid operand for instruction");
1228 }
1229 }
1230
1231 llvm_unreachable("Implement any new match types added!");
1232}
1233
1234bool PPCAsmParser::
1235MatchRegisterName(const AsmToken &Tok, unsigned &RegNo, int64_t &IntVal) {
1236 if (Tok.is(AsmToken::Identifier)) {
Ulrich Weigand509c2402013-05-06 11:16:57 +00001237 StringRef Name = Tok.getString();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001238
Ulrich Weigand509c2402013-05-06 11:16:57 +00001239 if (Name.equals_lower("lr")) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001240 RegNo = isPPC64()? PPC::LR8 : PPC::LR;
1241 IntVal = 8;
1242 return false;
Ulrich Weigand509c2402013-05-06 11:16:57 +00001243 } else if (Name.equals_lower("ctr")) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001244 RegNo = isPPC64()? PPC::CTR8 : PPC::CTR;
1245 IntVal = 9;
1246 return false;
Hal Finkel52727c62013-07-02 03:39:34 +00001247 } else if (Name.equals_lower("vrsave")) {
1248 RegNo = PPC::VRSAVE;
1249 IntVal = 256;
1250 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +00001251 } else if (Name.startswith_lower("r") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001252 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1253 RegNo = isPPC64()? XRegs[IntVal] : RRegs[IntVal];
1254 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +00001255 } else if (Name.startswith_lower("f") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001256 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1257 RegNo = FRegs[IntVal];
1258 return false;
Hal Finkel4dc8fcc2015-04-23 23:16:22 +00001259 } else if (Name.startswith_lower("vs") &&
1260 !Name.substr(2).getAsInteger(10, IntVal) && IntVal < 64) {
1261 RegNo = VSRegs[IntVal];
1262 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +00001263 } else if (Name.startswith_lower("v") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001264 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1265 RegNo = VRegs[IntVal];
1266 return false;
Hal Finkel4dc8fcc2015-04-23 23:16:22 +00001267 } else if (Name.startswith_lower("q") &&
1268 !Name.substr(1).getAsInteger(10, IntVal) && IntVal < 32) {
1269 RegNo = QFRegs[IntVal];
1270 return false;
Rui Ueyama29d29102013-10-31 19:59:55 +00001271 } else if (Name.startswith_lower("cr") &&
Ulrich Weigand640192d2013-05-03 19:49:39 +00001272 !Name.substr(2).getAsInteger(10, IntVal) && IntVal < 8) {
1273 RegNo = CRRegs[IntVal];
1274 return false;
1275 }
1276 }
1277
1278 return true;
1279}
1280
1281bool PPCAsmParser::
1282ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001283 MCAsmParser &Parser = getParser();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001284 const AsmToken &Tok = Parser.getTok();
1285 StartLoc = Tok.getLoc();
1286 EndLoc = Tok.getEndLoc();
1287 RegNo = 0;
1288 int64_t IntVal;
1289
1290 if (!MatchRegisterName(Tok, RegNo, IntVal)) {
1291 Parser.Lex(); // Eat identifier token.
1292 return false;
1293 }
1294
1295 return Error(StartLoc, "invalid register name");
1296}
1297
NAKAMURA Takumi36c17ee2013-06-25 01:14:20 +00001298/// Extract \code @l/@ha \endcode modifier from expression. Recursively scan
Ulrich Weigande67c5652013-06-21 14:42:49 +00001299/// the expression and check for VK_PPC_LO/HI/HA
Ulrich Weigand96e65782013-06-20 16:23:52 +00001300/// symbol variants. If all symbols with modifier use the same
1301/// variant, return the corresponding PPCMCExpr::VariantKind,
1302/// and a modified expression using the default symbol variant.
1303/// Otherwise, return NULL.
1304const MCExpr *PPCAsmParser::
1305ExtractModifierFromExpr(const MCExpr *E,
1306 PPCMCExpr::VariantKind &Variant) {
1307 MCContext &Context = getParser().getContext();
1308 Variant = PPCMCExpr::VK_PPC_None;
1309
1310 switch (E->getKind()) {
1311 case MCExpr::Target:
1312 case MCExpr::Constant:
Craig Topper062a2ba2014-04-25 05:30:21 +00001313 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001314
1315 case MCExpr::SymbolRef: {
1316 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
1317
1318 switch (SRE->getKind()) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001319 case MCSymbolRefExpr::VK_PPC_LO:
1320 Variant = PPCMCExpr::VK_PPC_LO;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001321 break;
Ulrich Weigande67c5652013-06-21 14:42:49 +00001322 case MCSymbolRefExpr::VK_PPC_HI:
1323 Variant = PPCMCExpr::VK_PPC_HI;
1324 break;
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001325 case MCSymbolRefExpr::VK_PPC_HA:
1326 Variant = PPCMCExpr::VK_PPC_HA;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001327 break;
Ulrich Weigande9126f52013-06-21 14:43:42 +00001328 case MCSymbolRefExpr::VK_PPC_HIGHER:
1329 Variant = PPCMCExpr::VK_PPC_HIGHER;
1330 break;
1331 case MCSymbolRefExpr::VK_PPC_HIGHERA:
1332 Variant = PPCMCExpr::VK_PPC_HIGHERA;
1333 break;
1334 case MCSymbolRefExpr::VK_PPC_HIGHEST:
1335 Variant = PPCMCExpr::VK_PPC_HIGHEST;
1336 break;
1337 case MCSymbolRefExpr::VK_PPC_HIGHESTA:
1338 Variant = PPCMCExpr::VK_PPC_HIGHESTA;
1339 break;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001340 default:
Craig Topper062a2ba2014-04-25 05:30:21 +00001341 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001342 }
1343
Jim Grosbach13760bd2015-05-30 01:25:56 +00001344 return MCSymbolRefExpr::create(&SRE->getSymbol(), Context);
Ulrich Weigand96e65782013-06-20 16:23:52 +00001345 }
1346
1347 case MCExpr::Unary: {
1348 const MCUnaryExpr *UE = cast<MCUnaryExpr>(E);
1349 const MCExpr *Sub = ExtractModifierFromExpr(UE->getSubExpr(), Variant);
1350 if (!Sub)
Craig Topper062a2ba2014-04-25 05:30:21 +00001351 return nullptr;
Jim Grosbach13760bd2015-05-30 01:25:56 +00001352 return MCUnaryExpr::create(UE->getOpcode(), Sub, Context);
Ulrich Weigand96e65782013-06-20 16:23:52 +00001353 }
1354
1355 case MCExpr::Binary: {
1356 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
1357 PPCMCExpr::VariantKind LHSVariant, RHSVariant;
1358 const MCExpr *LHS = ExtractModifierFromExpr(BE->getLHS(), LHSVariant);
1359 const MCExpr *RHS = ExtractModifierFromExpr(BE->getRHS(), RHSVariant);
1360
1361 if (!LHS && !RHS)
Craig Topper062a2ba2014-04-25 05:30:21 +00001362 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001363
1364 if (!LHS) LHS = BE->getLHS();
1365 if (!RHS) RHS = BE->getRHS();
1366
1367 if (LHSVariant == PPCMCExpr::VK_PPC_None)
1368 Variant = RHSVariant;
1369 else if (RHSVariant == PPCMCExpr::VK_PPC_None)
1370 Variant = LHSVariant;
1371 else if (LHSVariant == RHSVariant)
1372 Variant = LHSVariant;
1373 else
Craig Topper062a2ba2014-04-25 05:30:21 +00001374 return nullptr;
Ulrich Weigand96e65782013-06-20 16:23:52 +00001375
Jim Grosbach13760bd2015-05-30 01:25:56 +00001376 return MCBinaryExpr::create(BE->getOpcode(), LHS, RHS, Context);
Ulrich Weigand96e65782013-06-20 16:23:52 +00001377 }
1378 }
1379
1380 llvm_unreachable("Invalid expression kind!");
1381}
1382
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001383/// Find all VK_TLSGD/VK_TLSLD symbol references in expression and replace
1384/// them by VK_PPC_TLSGD/VK_PPC_TLSLD. This is necessary to avoid having
1385/// _GLOBAL_OFFSET_TABLE_ created via ELFObjectWriter::RelocNeedsGOT.
1386/// FIXME: This is a hack.
1387const MCExpr *PPCAsmParser::
1388FixupVariantKind(const MCExpr *E) {
1389 MCContext &Context = getParser().getContext();
1390
1391 switch (E->getKind()) {
1392 case MCExpr::Target:
1393 case MCExpr::Constant:
1394 return E;
1395
1396 case MCExpr::SymbolRef: {
1397 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
1398 MCSymbolRefExpr::VariantKind Variant = MCSymbolRefExpr::VK_None;
1399
1400 switch (SRE->getKind()) {
1401 case MCSymbolRefExpr::VK_TLSGD:
1402 Variant = MCSymbolRefExpr::VK_PPC_TLSGD;
1403 break;
1404 case MCSymbolRefExpr::VK_TLSLD:
1405 Variant = MCSymbolRefExpr::VK_PPC_TLSLD;
1406 break;
1407 default:
1408 return E;
1409 }
Jim Grosbach13760bd2015-05-30 01:25:56 +00001410 return MCSymbolRefExpr::create(&SRE->getSymbol(), Variant, Context);
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001411 }
1412
1413 case MCExpr::Unary: {
1414 const MCUnaryExpr *UE = cast<MCUnaryExpr>(E);
1415 const MCExpr *Sub = FixupVariantKind(UE->getSubExpr());
1416 if (Sub == UE->getSubExpr())
1417 return E;
Jim Grosbach13760bd2015-05-30 01:25:56 +00001418 return MCUnaryExpr::create(UE->getOpcode(), Sub, Context);
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001419 }
1420
1421 case MCExpr::Binary: {
1422 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
1423 const MCExpr *LHS = FixupVariantKind(BE->getLHS());
1424 const MCExpr *RHS = FixupVariantKind(BE->getRHS());
1425 if (LHS == BE->getLHS() && RHS == BE->getRHS())
1426 return E;
Jim Grosbach13760bd2015-05-30 01:25:56 +00001427 return MCBinaryExpr::create(BE->getOpcode(), LHS, RHS, Context);
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001428 }
1429 }
1430
1431 llvm_unreachable("Invalid expression kind!");
1432}
1433
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001434/// ParseExpression. This differs from the default "parseExpression" in that
1435/// it handles modifiers.
Ulrich Weigand96e65782013-06-20 16:23:52 +00001436bool PPCAsmParser::
1437ParseExpression(const MCExpr *&EVal) {
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001438
1439 if (isDarwin())
1440 return ParseDarwinExpression(EVal);
1441
1442 // (ELF Platforms)
1443 // Handle \code @l/@ha \endcode
Ulrich Weigand96e65782013-06-20 16:23:52 +00001444 if (getParser().parseExpression(EVal))
1445 return true;
1446
Ulrich Weigand52cf8e42013-07-09 16:41:09 +00001447 EVal = FixupVariantKind(EVal);
1448
Ulrich Weigand96e65782013-06-20 16:23:52 +00001449 PPCMCExpr::VariantKind Variant;
1450 const MCExpr *E = ExtractModifierFromExpr(EVal, Variant);
1451 if (E)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001452 EVal = PPCMCExpr::create(Variant, E, false, getParser().getContext());
Ulrich Weigand96e65782013-06-20 16:23:52 +00001453
1454 return false;
1455}
1456
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001457/// ParseDarwinExpression. (MachO Platforms)
1458/// This differs from the default "parseExpression" in that it handles detection
1459/// of the \code hi16(), ha16() and lo16() \endcode modifiers. At present,
1460/// parseExpression() doesn't recognise the modifiers when in the Darwin/MachO
1461/// syntax form so it is done here. TODO: Determine if there is merit in arranging
1462/// for this to be done at a higher level.
1463bool PPCAsmParser::
1464ParseDarwinExpression(const MCExpr *&EVal) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001465 MCAsmParser &Parser = getParser();
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001466 PPCMCExpr::VariantKind Variant = PPCMCExpr::VK_PPC_None;
1467 switch (getLexer().getKind()) {
1468 default:
1469 break;
1470 case AsmToken::Identifier:
1471 // Compiler-generated Darwin identifiers begin with L,l,_ or "; thus
1472 // something starting with any other char should be part of the
1473 // asm syntax. If handwritten asm includes an identifier like lo16,
1474 // then all bets are off - but no-one would do that, right?
1475 StringRef poss = Parser.getTok().getString();
1476 if (poss.equals_lower("lo16")) {
1477 Variant = PPCMCExpr::VK_PPC_LO;
1478 } else if (poss.equals_lower("hi16")) {
1479 Variant = PPCMCExpr::VK_PPC_HI;
1480 } else if (poss.equals_lower("ha16")) {
1481 Variant = PPCMCExpr::VK_PPC_HA;
1482 }
1483 if (Variant != PPCMCExpr::VK_PPC_None) {
1484 Parser.Lex(); // Eat the xx16
1485 if (getLexer().isNot(AsmToken::LParen))
1486 return Error(Parser.getTok().getLoc(), "expected '('");
1487 Parser.Lex(); // Eat the '('
1488 }
1489 break;
1490 }
1491
1492 if (getParser().parseExpression(EVal))
1493 return true;
1494
1495 if (Variant != PPCMCExpr::VK_PPC_None) {
1496 if (getLexer().isNot(AsmToken::RParen))
1497 return Error(Parser.getTok().getLoc(), "expected ')'");
1498 Parser.Lex(); // Eat the ')'
Jim Grosbach13760bd2015-05-30 01:25:56 +00001499 EVal = PPCMCExpr::create(Variant, EVal, false, getParser().getContext());
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001500 }
1501 return false;
1502}
1503
1504/// ParseOperand
1505/// This handles registers in the form 'NN', '%rNN' for ELF platforms and
1506/// rNN for MachO.
David Blaikie960ea3f2014-06-08 16:18:35 +00001507bool PPCAsmParser::ParseOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001508 MCAsmParser &Parser = getParser();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001509 SMLoc S = Parser.getTok().getLoc();
1510 SMLoc E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
1511 const MCExpr *EVal;
Ulrich Weigand640192d2013-05-03 19:49:39 +00001512
1513 // Attempt to parse the next token as an immediate
1514 switch (getLexer().getKind()) {
1515 // Special handling for register names. These are interpreted
1516 // as immediates corresponding to the register number.
1517 case AsmToken::Percent:
1518 Parser.Lex(); // Eat the '%'.
1519 unsigned RegNo;
1520 int64_t IntVal;
1521 if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1522 Parser.Lex(); // Eat the identifier token.
David Blaikie960ea3f2014-06-08 16:18:35 +00001523 Operands.push_back(PPCOperand::CreateImm(IntVal, S, E, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001524 return false;
1525 }
1526 return Error(S, "invalid register name");
1527
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001528 case AsmToken::Identifier:
1529 // Note that non-register-name identifiers from the compiler will begin
1530 // with '_', 'L'/'l' or '"'. Of course, handwritten asm could include
1531 // identifiers like r31foo - so we fall through in the event that parsing
1532 // a register name fails.
1533 if (isDarwin()) {
1534 unsigned RegNo;
1535 int64_t IntVal;
1536 if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1537 Parser.Lex(); // Eat the identifier token.
David Blaikie960ea3f2014-06-08 16:18:35 +00001538 Operands.push_back(PPCOperand::CreateImm(IntVal, S, E, isPPC64()));
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001539 return false;
1540 }
1541 }
1542 // Fall-through to process non-register-name identifiers as expression.
Ulrich Weigand640192d2013-05-03 19:49:39 +00001543 // All other expressions
1544 case AsmToken::LParen:
1545 case AsmToken::Plus:
1546 case AsmToken::Minus:
1547 case AsmToken::Integer:
Ulrich Weigand640192d2013-05-03 19:49:39 +00001548 case AsmToken::Dot:
1549 case AsmToken::Dollar:
Roman Divackya26f9a62014-03-12 19:25:57 +00001550 case AsmToken::Exclaim:
1551 case AsmToken::Tilde:
Ulrich Weigand96e65782013-06-20 16:23:52 +00001552 if (!ParseExpression(EVal))
Ulrich Weigand640192d2013-05-03 19:49:39 +00001553 break;
1554 /* fall through */
1555 default:
1556 return Error(S, "unknown operand");
1557 }
1558
Ulrich Weigand640192d2013-05-03 19:49:39 +00001559 // Push the parsed operand into the list of operands
David Blaikie960ea3f2014-06-08 16:18:35 +00001560 Operands.push_back(PPCOperand::CreateFromMCExpr(EVal, S, E, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001561
Ulrich Weigand42a09dc2013-07-02 21:31:59 +00001562 // Check whether this is a TLS call expression
1563 bool TLSCall = false;
1564 if (const MCSymbolRefExpr *Ref = dyn_cast<MCSymbolRefExpr>(EVal))
1565 TLSCall = Ref->getSymbol().getName() == "__tls_get_addr";
1566
1567 if (TLSCall && getLexer().is(AsmToken::LParen)) {
1568 const MCExpr *TLSSym;
1569
1570 Parser.Lex(); // Eat the '('.
1571 S = Parser.getTok().getLoc();
1572 if (ParseExpression(TLSSym))
1573 return Error(S, "invalid TLS call expression");
1574 if (getLexer().isNot(AsmToken::RParen))
1575 return Error(Parser.getTok().getLoc(), "missing ')'");
1576 E = Parser.getTok().getLoc();
1577 Parser.Lex(); // Eat the ')'.
1578
David Blaikie960ea3f2014-06-08 16:18:35 +00001579 Operands.push_back(PPCOperand::CreateFromMCExpr(TLSSym, S, E, isPPC64()));
Ulrich Weigand42a09dc2013-07-02 21:31:59 +00001580 }
1581
1582 // Otherwise, check for D-form memory operands
1583 if (!TLSCall && getLexer().is(AsmToken::LParen)) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001584 Parser.Lex(); // Eat the '('.
1585 S = Parser.getTok().getLoc();
1586
1587 int64_t IntVal;
1588 switch (getLexer().getKind()) {
1589 case AsmToken::Percent:
1590 Parser.Lex(); // Eat the '%'.
1591 unsigned RegNo;
1592 if (MatchRegisterName(Parser.getTok(), RegNo, IntVal))
1593 return Error(S, "invalid register name");
1594 Parser.Lex(); // Eat the identifier token.
1595 break;
1596
1597 case AsmToken::Integer:
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001598 if (!isDarwin()) {
1599 if (getParser().parseAbsoluteExpression(IntVal) ||
Ulrich Weigand640192d2013-05-03 19:49:39 +00001600 IntVal < 0 || IntVal > 31)
1601 return Error(S, "invalid register number");
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001602 } else {
1603 return Error(S, "unexpected integer value");
1604 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001605 break;
1606
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001607 case AsmToken::Identifier:
1608 if (isDarwin()) {
1609 unsigned RegNo;
1610 if (!MatchRegisterName(Parser.getTok(), RegNo, IntVal)) {
1611 Parser.Lex(); // Eat the identifier token.
1612 break;
1613 }
1614 }
1615 // Fall-through..
1616
Ulrich Weigand640192d2013-05-03 19:49:39 +00001617 default:
1618 return Error(S, "invalid memory operand");
1619 }
1620
1621 if (getLexer().isNot(AsmToken::RParen))
1622 return Error(Parser.getTok().getLoc(), "missing ')'");
1623 E = Parser.getTok().getLoc();
1624 Parser.Lex(); // Eat the ')'.
1625
David Blaikie960ea3f2014-06-08 16:18:35 +00001626 Operands.push_back(PPCOperand::CreateImm(IntVal, S, E, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001627 }
1628
1629 return false;
1630}
1631
1632/// Parse an instruction mnemonic followed by its operands.
David Blaikie960ea3f2014-06-08 16:18:35 +00001633bool PPCAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
1634 SMLoc NameLoc, OperandVector &Operands) {
Ulrich Weigand640192d2013-05-03 19:49:39 +00001635 // The first operand is the token for the instruction name.
Ulrich Weigand86247b62013-06-24 16:52:04 +00001636 // If the next character is a '+' or '-', we need to add it to the
1637 // instruction name, to match what TableGen is doing.
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001638 std::string NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001639 if (getLexer().is(AsmToken::Plus)) {
1640 getLexer().Lex();
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001641 NewOpcode = Name;
1642 NewOpcode += '+';
1643 Name = NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001644 }
1645 if (getLexer().is(AsmToken::Minus)) {
1646 getLexer().Lex();
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001647 NewOpcode = Name;
1648 NewOpcode += '-';
1649 Name = NewOpcode;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001650 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001651 // If the instruction ends in a '.', we need to create a separate
1652 // token for it, to match what TableGen is doing.
1653 size_t Dot = Name.find('.');
1654 StringRef Mnemonic = Name.slice(0, Dot);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001655 if (!NewOpcode.empty()) // Underlying memory for Name is volatile.
1656 Operands.push_back(
1657 PPCOperand::CreateTokenWithStringCopy(Mnemonic, NameLoc, isPPC64()));
1658 else
1659 Operands.push_back(PPCOperand::CreateToken(Mnemonic, NameLoc, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001660 if (Dot != StringRef::npos) {
1661 SMLoc DotLoc = SMLoc::getFromPointer(NameLoc.getPointer() + Dot);
1662 StringRef DotStr = Name.slice(Dot, StringRef::npos);
Benjamin Kramer72d45cc2013-08-03 22:43:29 +00001663 if (!NewOpcode.empty()) // Underlying memory for Name is volatile.
1664 Operands.push_back(
1665 PPCOperand::CreateTokenWithStringCopy(DotStr, DotLoc, isPPC64()));
1666 else
1667 Operands.push_back(PPCOperand::CreateToken(DotStr, DotLoc, isPPC64()));
Ulrich Weigand640192d2013-05-03 19:49:39 +00001668 }
1669
1670 // If there are no more operands then finish
1671 if (getLexer().is(AsmToken::EndOfStatement))
1672 return false;
1673
1674 // Parse the first operand
1675 if (ParseOperand(Operands))
1676 return true;
1677
1678 while (getLexer().isNot(AsmToken::EndOfStatement) &&
1679 getLexer().is(AsmToken::Comma)) {
1680 // Consume the comma token
1681 getLexer().Lex();
1682
1683 // Parse the next operand
1684 if (ParseOperand(Operands))
1685 return true;
1686 }
1687
Hal Finkelfefcfff2015-04-23 22:47:57 +00001688 // We'll now deal with an unfortunate special case: the syntax for the dcbt
1689 // and dcbtst instructions differs for server vs. embedded cores.
1690 // The syntax for dcbt is:
1691 // dcbt ra, rb, th [server]
1692 // dcbt th, ra, rb [embedded]
1693 // where th can be omitted when it is 0. dcbtst is the same. We take the
1694 // server form to be the default, so swap the operands if we're parsing for
1695 // an embedded core (they'll be swapped again upon printing).
Akira Hatanakabd9fc282015-11-14 05:20:05 +00001696 if (getSTI().getFeatureBits()[PPC::FeatureBookE] &&
Hal Finkelfefcfff2015-04-23 22:47:57 +00001697 Operands.size() == 4 &&
1698 (Name == "dcbt" || Name == "dcbtst")) {
1699 std::swap(Operands[1], Operands[3]);
1700 std::swap(Operands[2], Operands[1]);
1701 }
1702
Ulrich Weigand640192d2013-05-03 19:49:39 +00001703 return false;
1704}
1705
1706/// ParseDirective parses the PPC specific directives
1707bool PPCAsmParser::ParseDirective(AsmToken DirectiveID) {
1708 StringRef IDVal = DirectiveID.getIdentifier();
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001709 if (!isDarwin()) {
1710 if (IDVal == ".word")
1711 return ParseDirectiveWord(2, DirectiveID.getLoc());
1712 if (IDVal == ".llong")
1713 return ParseDirectiveWord(8, DirectiveID.getLoc());
1714 if (IDVal == ".tc")
1715 return ParseDirectiveTC(isPPC64()? 8 : 4, DirectiveID.getLoc());
1716 if (IDVal == ".machine")
1717 return ParseDirectiveMachine(DirectiveID.getLoc());
Ulrich Weigand0daa5162014-07-20 22:56:57 +00001718 if (IDVal == ".abiversion")
1719 return ParseDirectiveAbiVersion(DirectiveID.getLoc());
Ulrich Weigandbb686102014-07-20 23:06:03 +00001720 if (IDVal == ".localentry")
1721 return ParseDirectiveLocalEntry(DirectiveID.getLoc());
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001722 } else {
1723 if (IDVal == ".machine")
1724 return ParseDarwinDirectiveMachine(DirectiveID.getLoc());
1725 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001726 return true;
1727}
1728
1729/// ParseDirectiveWord
1730/// ::= .word [ expression (, expression)* ]
1731bool PPCAsmParser::ParseDirectiveWord(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001732 MCAsmParser &Parser = getParser();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001733 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1734 for (;;) {
1735 const MCExpr *Value;
David Majnemera375b262015-10-26 02:45:50 +00001736 SMLoc ExprLoc = getLexer().getLoc();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001737 if (getParser().parseExpression(Value))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001738 return false;
Ulrich Weigand640192d2013-05-03 19:49:39 +00001739
David Majnemera375b262015-10-26 02:45:50 +00001740 if (const auto *MCE = dyn_cast<MCConstantExpr>(Value)) {
1741 assert(Size <= 8 && "Invalid size");
1742 uint64_t IntValue = MCE->getValue();
1743 if (!isUIntN(8 * Size, IntValue) && !isIntN(8 * Size, IntValue))
1744 return Error(ExprLoc, "literal value out of range for directive");
1745 getStreamer().EmitIntValue(IntValue, Size);
1746 } else {
1747 getStreamer().EmitValue(Value, Size, ExprLoc);
1748 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001749
1750 if (getLexer().is(AsmToken::EndOfStatement))
1751 break;
1752
1753 if (getLexer().isNot(AsmToken::Comma))
1754 return Error(L, "unexpected token in directive");
1755 Parser.Lex();
1756 }
1757 }
1758
1759 Parser.Lex();
1760 return false;
1761}
1762
1763/// ParseDirectiveTC
1764/// ::= .tc [ symbol (, expression)* ]
1765bool PPCAsmParser::ParseDirectiveTC(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001766 MCAsmParser &Parser = getParser();
Ulrich Weigand640192d2013-05-03 19:49:39 +00001767 // Skip TC symbol, which is only used with XCOFF.
1768 while (getLexer().isNot(AsmToken::EndOfStatement)
1769 && getLexer().isNot(AsmToken::Comma))
1770 Parser.Lex();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001771 if (getLexer().isNot(AsmToken::Comma)) {
1772 Error(L, "unexpected token in directive");
1773 return false;
1774 }
Ulrich Weigand640192d2013-05-03 19:49:39 +00001775 Parser.Lex();
1776
1777 // Align to word size.
1778 getParser().getStreamer().EmitValueToAlignment(Size);
1779
1780 // Emit expressions.
1781 return ParseDirectiveWord(Size, L);
1782}
1783
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001784/// ParseDirectiveMachine (ELF platforms)
Ulrich Weigand55daa772013-07-09 10:00:34 +00001785/// ::= .machine [ cpu | "push" | "pop" ]
1786bool PPCAsmParser::ParseDirectiveMachine(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001787 MCAsmParser &Parser = getParser();
Ulrich Weigand55daa772013-07-09 10:00:34 +00001788 if (getLexer().isNot(AsmToken::Identifier) &&
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001789 getLexer().isNot(AsmToken::String)) {
1790 Error(L, "unexpected token in directive");
1791 return false;
1792 }
Ulrich Weigand55daa772013-07-09 10:00:34 +00001793
1794 StringRef CPU = Parser.getTok().getIdentifier();
1795 Parser.Lex();
1796
1797 // FIXME: Right now, the parser always allows any available
1798 // instruction, so the .machine directive is not useful.
1799 // Implement ".machine any" (by doing nothing) for the benefit
1800 // of existing assembler code. Likewise, we can then implement
1801 // ".machine push" and ".machine pop" as no-op.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001802 if (CPU != "any" && CPU != "push" && CPU != "pop") {
1803 Error(L, "unrecognized machine type");
1804 return false;
1805 }
Ulrich Weigand55daa772013-07-09 10:00:34 +00001806
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001807 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1808 Error(L, "unexpected token in directive");
1809 return false;
1810 }
Rafael Espindola6b9ee9b2014-01-25 02:35:56 +00001811 PPCTargetStreamer &TStreamer =
1812 *static_cast<PPCTargetStreamer *>(
1813 getParser().getStreamer().getTargetStreamer());
1814 TStreamer.emitMachine(CPU);
Ulrich Weigand55daa772013-07-09 10:00:34 +00001815
1816 return false;
1817}
1818
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001819/// ParseDarwinDirectiveMachine (Mach-o platforms)
1820/// ::= .machine cpu-identifier
1821bool PPCAsmParser::ParseDarwinDirectiveMachine(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00001822 MCAsmParser &Parser = getParser();
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001823 if (getLexer().isNot(AsmToken::Identifier) &&
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001824 getLexer().isNot(AsmToken::String)) {
1825 Error(L, "unexpected token in directive");
1826 return false;
1827 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001828
1829 StringRef CPU = Parser.getTok().getIdentifier();
1830 Parser.Lex();
1831
1832 // FIXME: this is only the 'default' set of cpu variants.
1833 // However we don't act on this information at present, this is simply
1834 // allowing parsing to proceed with minimal sanity checking.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001835 if (CPU != "ppc7400" && CPU != "ppc" && CPU != "ppc64") {
1836 Error(L, "unrecognized cpu type");
1837 return false;
1838 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001839
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001840 if (isPPC64() && (CPU == "ppc7400" || CPU == "ppc")) {
1841 Error(L, "wrong cpu type specified for 64bit");
1842 return false;
1843 }
1844 if (!isPPC64() && CPU == "ppc64") {
1845 Error(L, "wrong cpu type specified for 32bit");
1846 return false;
1847 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001848
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00001849 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1850 Error(L, "unexpected token in directive");
1851 return false;
1852 }
Iain Sandoee0b4cb62013-12-14 13:34:02 +00001853
1854 return false;
1855}
1856
Ulrich Weigand0daa5162014-07-20 22:56:57 +00001857/// ParseDirectiveAbiVersion
1858/// ::= .abiversion constant-expression
1859bool PPCAsmParser::ParseDirectiveAbiVersion(SMLoc L) {
1860 int64_t AbiVersion;
1861 if (getParser().parseAbsoluteExpression(AbiVersion)){
1862 Error(L, "expected constant expression");
1863 return false;
1864 }
1865 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1866 Error(L, "unexpected token in directive");
1867 return false;
1868 }
1869
1870 PPCTargetStreamer &TStreamer =
1871 *static_cast<PPCTargetStreamer *>(
1872 getParser().getStreamer().getTargetStreamer());
1873 TStreamer.emitAbiVersion(AbiVersion);
1874
1875 return false;
1876}
1877
Ulrich Weigandbb686102014-07-20 23:06:03 +00001878/// ParseDirectiveLocalEntry
1879/// ::= .localentry symbol, expression
1880bool PPCAsmParser::ParseDirectiveLocalEntry(SMLoc L) {
1881 StringRef Name;
1882 if (getParser().parseIdentifier(Name)) {
1883 Error(L, "expected identifier in directive");
1884 return false;
1885 }
Rafael Espindola95fb9b92015-06-02 20:38:46 +00001886 MCSymbolELF *Sym = cast<MCSymbolELF>(getContext().getOrCreateSymbol(Name));
Ulrich Weigandbb686102014-07-20 23:06:03 +00001887
1888 if (getLexer().isNot(AsmToken::Comma)) {
1889 Error(L, "unexpected token in directive");
1890 return false;
1891 }
1892 Lex();
1893
1894 const MCExpr *Expr;
1895 if (getParser().parseExpression(Expr)) {
1896 Error(L, "expected expression");
1897 return false;
1898 }
1899
1900 if (getLexer().isNot(AsmToken::EndOfStatement)) {
1901 Error(L, "unexpected token in directive");
1902 return false;
1903 }
1904
1905 PPCTargetStreamer &TStreamer =
1906 *static_cast<PPCTargetStreamer *>(
1907 getParser().getStreamer().getTargetStreamer());
1908 TStreamer.emitLocalEntry(Sym, Expr);
1909
1910 return false;
1911}
1912
1913
1914
Ulrich Weigand640192d2013-05-03 19:49:39 +00001915/// Force static initialization.
1916extern "C" void LLVMInitializePowerPCAsmParser() {
1917 RegisterMCAsmParser<PPCAsmParser> A(ThePPC32Target);
1918 RegisterMCAsmParser<PPCAsmParser> B(ThePPC64Target);
Bill Schmidt0a9170d2013-07-26 01:35:43 +00001919 RegisterMCAsmParser<PPCAsmParser> C(ThePPC64LETarget);
Ulrich Weigand640192d2013-05-03 19:49:39 +00001920}
1921
1922#define GET_REGISTER_MATCHER
1923#define GET_MATCHER_IMPLEMENTATION
1924#include "PPCGenAsmMatcher.inc"
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001925
1926// Define this matcher function after the auto-generated include so we
1927// have the match class enum definitions.
David Blaikie960ea3f2014-06-08 16:18:35 +00001928unsigned PPCAsmParser::validateTargetOperandClass(MCParsedAsmOperand &AsmOp,
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001929 unsigned Kind) {
1930 // If the kind is a token for a literal immediate, check if our asm
1931 // operand matches. This is for InstAliases which have a fixed-value
1932 // immediate in the syntax.
1933 int64_t ImmVal;
1934 switch (Kind) {
1935 case MCK_0: ImmVal = 0; break;
1936 case MCK_1: ImmVal = 1; break;
Roman Divacky62cb6352013-09-12 17:50:54 +00001937 case MCK_2: ImmVal = 2; break;
1938 case MCK_3: ImmVal = 3; break;
Joerg Sonnenbergerdda8e782014-07-30 09:24:37 +00001939 case MCK_4: ImmVal = 4; break;
1940 case MCK_5: ImmVal = 5; break;
1941 case MCK_6: ImmVal = 6; break;
1942 case MCK_7: ImmVal = 7; break;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001943 default: return Match_InvalidOperand;
1944 }
1945
David Blaikie960ea3f2014-06-08 16:18:35 +00001946 PPCOperand &Op = static_cast<PPCOperand &>(AsmOp);
1947 if (Op.isImm() && Op.getImm() == ImmVal)
Ulrich Weigandc0944b52013-07-08 14:49:37 +00001948 return Match_Success;
1949
1950 return Match_InvalidOperand;
1951}
1952
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001953const MCExpr *
1954PPCAsmParser::applyModifierToExpr(const MCExpr *E,
1955 MCSymbolRefExpr::VariantKind Variant,
1956 MCContext &Ctx) {
1957 switch (Variant) {
1958 case MCSymbolRefExpr::VK_PPC_LO:
Jim Grosbach13760bd2015-05-30 01:25:56 +00001959 return PPCMCExpr::create(PPCMCExpr::VK_PPC_LO, E, false, Ctx);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001960 case MCSymbolRefExpr::VK_PPC_HI:
Jim Grosbach13760bd2015-05-30 01:25:56 +00001961 return PPCMCExpr::create(PPCMCExpr::VK_PPC_HI, E, false, Ctx);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001962 case MCSymbolRefExpr::VK_PPC_HA:
Jim Grosbach13760bd2015-05-30 01:25:56 +00001963 return PPCMCExpr::create(PPCMCExpr::VK_PPC_HA, E, false, Ctx);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001964 case MCSymbolRefExpr::VK_PPC_HIGHER:
Jim Grosbach13760bd2015-05-30 01:25:56 +00001965 return PPCMCExpr::create(PPCMCExpr::VK_PPC_HIGHER, E, false, Ctx);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001966 case MCSymbolRefExpr::VK_PPC_HIGHERA:
Jim Grosbach13760bd2015-05-30 01:25:56 +00001967 return PPCMCExpr::create(PPCMCExpr::VK_PPC_HIGHERA, E, false, Ctx);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001968 case MCSymbolRefExpr::VK_PPC_HIGHEST:
Jim Grosbach13760bd2015-05-30 01:25:56 +00001969 return PPCMCExpr::create(PPCMCExpr::VK_PPC_HIGHEST, E, false, Ctx);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001970 case MCSymbolRefExpr::VK_PPC_HIGHESTA:
Jim Grosbach13760bd2015-05-30 01:25:56 +00001971 return PPCMCExpr::create(PPCMCExpr::VK_PPC_HIGHESTA, E, false, Ctx);
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001972 default:
Craig Topper062a2ba2014-04-25 05:30:21 +00001973 return nullptr;
Joerg Sonnenbergerb822af42013-08-27 20:23:19 +00001974 }
1975}