blob: b1f2660a368a94a7b1e5f0c77ce23297295d59c0 [file] [log] [blame]
Akira Hatanakab7fa3c92012-07-31 21:49:49 +00001//===-- MipsSEInstrInfo.cpp - Mips32/64 Instruction Information -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the Mips32/64 implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "MipsSEInstrInfo.h"
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000015#include "InstPrinter/MipsInstPrinter.h"
Mehdi Aminib550cb12016-04-18 09:17:29 +000016#include "MipsAnalyzeImmediate.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "MipsMachineFunction.h"
18#include "MipsTargetMachine.h"
19#include "llvm/ADT/STLExtras.h"
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
21#include "llvm/CodeGen/MachineRegisterInfo.h"
22#include "llvm/Support/ErrorHandling.h"
Simon Dardis878c0b12016-06-14 13:39:43 +000023#include "llvm/Support/MathExtras.h"
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000024#include "llvm/Support/TargetRegistry.h"
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000025
26using namespace llvm;
27
Simon Atanasyandc7f04b2018-08-29 14:54:01 +000028static unsigned getUnconditionalBranch(const MipsSubtarget &STI) {
29 if (STI.inMicroMipsMode())
30 return STI.isPositionIndependent() ? Mips::B_MM : Mips::J_MM;
31 return STI.isPositionIndependent() ? Mips::B : Mips::J;
32}
33
Eric Christopher675cb4d2014-07-18 23:25:00 +000034MipsSEInstrInfo::MipsSEInstrInfo(const MipsSubtarget &STI)
Simon Atanasyandc7f04b2018-08-29 14:54:01 +000035 : MipsInstrInfo(STI, getUnconditionalBranch(STI)), RI() {}
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000036
Akira Hatanakacb37e132012-07-31 23:41:32 +000037const MipsRegisterInfo &MipsSEInstrInfo::getRegisterInfo() const {
38 return RI;
39}
40
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000041/// isLoadFromStackSlot - If the specified machine instruction is a direct
42/// load from a stack slot, return the virtual or physical register number of
43/// the destination along with the FrameIndex of the loaded stack slot. If
44/// not, return 0. This predicate must return 0 if the instruction has
45/// any side effects other than loading from the stack slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000046unsigned MipsSEInstrInfo::isLoadFromStackSlot(const MachineInstr &MI,
Eric Christopher1933f202015-01-08 18:18:53 +000047 int &FrameIndex) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000048 unsigned Opc = MI.getOpcode();
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000049
Akira Hatanaka6781fc12013-08-20 21:08:22 +000050 if ((Opc == Mips::LW) || (Opc == Mips::LD) ||
51 (Opc == Mips::LWC1) || (Opc == Mips::LDC1) || (Opc == Mips::LDC164)) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000052 if ((MI.getOperand(1).isFI()) && // is a stack slot
53 (MI.getOperand(2).isImm()) && // the imm is zero
54 (isZeroImm(MI.getOperand(2)))) {
55 FrameIndex = MI.getOperand(1).getIndex();
56 return MI.getOperand(0).getReg();
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000057 }
58 }
59
60 return 0;
61}
62
63/// isStoreToStackSlot - If the specified machine instruction is a direct
64/// store to a stack slot, return the virtual or physical register number of
65/// the source reg along with the FrameIndex of the loaded stack slot. If
66/// not, return 0. This predicate must return 0 if the instruction has
67/// any side effects other than storing to the stack slot.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000068unsigned MipsSEInstrInfo::isStoreToStackSlot(const MachineInstr &MI,
Eric Christopher1933f202015-01-08 18:18:53 +000069 int &FrameIndex) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000070 unsigned Opc = MI.getOpcode();
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000071
Akira Hatanaka6781fc12013-08-20 21:08:22 +000072 if ((Opc == Mips::SW) || (Opc == Mips::SD) ||
73 (Opc == Mips::SWC1) || (Opc == Mips::SDC1) || (Opc == Mips::SDC164)) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000074 if ((MI.getOperand(1).isFI()) && // is a stack slot
75 (MI.getOperand(2).isImm()) && // the imm is zero
76 (isZeroImm(MI.getOperand(2)))) {
77 FrameIndex = MI.getOperand(1).getIndex();
78 return MI.getOperand(0).getReg();
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000079 }
80 }
81 return 0;
82}
83
84void MipsSEInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Benjamin Kramerbdc49562016-06-12 15:39:02 +000085 MachineBasicBlock::iterator I,
86 const DebugLoc &DL, unsigned DestReg,
87 unsigned SrcReg, bool KillSrc) const {
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000088 unsigned Opc = 0, ZeroReg = 0;
Eric Christopher675cb4d2014-07-18 23:25:00 +000089 bool isMicroMips = Subtarget.inMicroMipsMode();
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000090
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +000091 if (Mips::GPR32RegClass.contains(DestReg)) { // Copy to CPU Reg.
Zoran Jovanovic87d13e52014-03-20 10:18:24 +000092 if (Mips::GPR32RegClass.contains(SrcReg)) {
93 if (isMicroMips)
94 Opc = Mips::MOVE16_MM;
95 else
Vasileios Kalintiris1c78ca62015-08-11 08:56:25 +000096 Opc = Mips::OR, ZeroReg = Mips::ZERO;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +000097 } else if (Mips::CCRRegClass.contains(SrcReg))
Akira Hatanakab7fa3c92012-07-31 21:49:49 +000098 Opc = Mips::CFC1;
99 else if (Mips::FGR32RegClass.contains(SrcReg))
100 Opc = Mips::MFC1;
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000101 else if (Mips::HI32RegClass.contains(SrcReg)) {
102 Opc = isMicroMips ? Mips::MFHI16_MM : Mips::MFHI;
103 SrcReg = 0;
104 } else if (Mips::LO32RegClass.contains(SrcReg)) {
105 Opc = isMicroMips ? Mips::MFLO16_MM : Mips::MFLO;
106 SrcReg = 0;
107 } else if (Mips::HI32DSPRegClass.contains(SrcReg))
Akira Hatanaka42543192013-04-30 23:22:09 +0000108 Opc = Mips::MFHI_DSP;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000109 else if (Mips::LO32DSPRegClass.contains(SrcReg))
Akira Hatanaka42543192013-04-30 23:22:09 +0000110 Opc = Mips::MFLO_DSP;
Akira Hatanaka5705f542013-05-02 23:07:05 +0000111 else if (Mips::DSPCCRegClass.contains(SrcReg)) {
112 BuildMI(MBB, I, DL, get(Mips::RDDSP), DestReg).addImm(1 << 4)
113 .addReg(SrcReg, RegState::Implicit | getKillRegState(KillSrc));
114 return;
115 }
Daniel Sandersf9aa1d12013-08-28 10:26:24 +0000116 else if (Mips::MSACtrlRegClass.contains(SrcReg))
117 Opc = Mips::CFCMSA;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000118 }
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000119 else if (Mips::GPR32RegClass.contains(SrcReg)) { // Copy from CPU Reg.
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000120 if (Mips::CCRRegClass.contains(DestReg))
121 Opc = Mips::CTC1;
122 else if (Mips::FGR32RegClass.contains(DestReg))
123 Opc = Mips::MTC1;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000124 else if (Mips::HI32RegClass.contains(DestReg))
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000125 Opc = Mips::MTHI, DestReg = 0;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000126 else if (Mips::LO32RegClass.contains(DestReg))
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000127 Opc = Mips::MTLO, DestReg = 0;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000128 else if (Mips::HI32DSPRegClass.contains(DestReg))
Akira Hatanaka42543192013-04-30 23:22:09 +0000129 Opc = Mips::MTHI_DSP;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000130 else if (Mips::LO32DSPRegClass.contains(DestReg))
Akira Hatanaka42543192013-04-30 23:22:09 +0000131 Opc = Mips::MTLO_DSP;
Akira Hatanaka5705f542013-05-02 23:07:05 +0000132 else if (Mips::DSPCCRegClass.contains(DestReg)) {
133 BuildMI(MBB, I, DL, get(Mips::WRDSP))
134 .addReg(SrcReg, getKillRegState(KillSrc)).addImm(1 << 4)
135 .addReg(DestReg, RegState::ImplicitDefine);
136 return;
Daniel Sandersd2a49ec2016-06-14 09:11:33 +0000137 } else if (Mips::MSACtrlRegClass.contains(DestReg)) {
138 BuildMI(MBB, I, DL, get(Mips::CTCMSA))
139 .addReg(DestReg)
140 .addReg(SrcReg, getKillRegState(KillSrc));
141 return;
Akira Hatanaka5705f542013-05-02 23:07:05 +0000142 }
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000143 }
144 else if (Mips::FGR32RegClass.contains(DestReg, SrcReg))
145 Opc = Mips::FMOV_S;
146 else if (Mips::AFGR64RegClass.contains(DestReg, SrcReg))
147 Opc = Mips::FMOV_D32;
148 else if (Mips::FGR64RegClass.contains(DestReg, SrcReg))
149 Opc = Mips::FMOV_D64;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000150 else if (Mips::GPR64RegClass.contains(DestReg)) { // Copy to CPU64 Reg.
151 if (Mips::GPR64RegClass.contains(SrcReg))
Vasileios Kalintiris1c78ca62015-08-11 08:56:25 +0000152 Opc = Mips::OR64, ZeroReg = Mips::ZERO_64;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000153 else if (Mips::HI64RegClass.contains(SrcReg))
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000154 Opc = Mips::MFHI64, SrcReg = 0;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000155 else if (Mips::LO64RegClass.contains(SrcReg))
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000156 Opc = Mips::MFLO64, SrcReg = 0;
157 else if (Mips::FGR64RegClass.contains(SrcReg))
158 Opc = Mips::DMFC1;
159 }
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000160 else if (Mips::GPR64RegClass.contains(SrcReg)) { // Copy from CPU64 Reg.
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000161 if (Mips::HI64RegClass.contains(DestReg))
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000162 Opc = Mips::MTHI64, DestReg = 0;
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000163 else if (Mips::LO64RegClass.contains(DestReg))
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000164 Opc = Mips::MTLO64, DestReg = 0;
165 else if (Mips::FGR64RegClass.contains(DestReg))
166 Opc = Mips::DMTC1;
167 }
Daniel Sanders9ea9ff22013-09-27 12:03:51 +0000168 else if (Mips::MSA128BRegClass.contains(DestReg)) { // Copy to MSA reg
169 if (Mips::MSA128BRegClass.contains(SrcReg))
170 Opc = Mips::MOVE_V;
171 }
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000172
173 assert(Opc && "Cannot copy registers");
174
175 MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(Opc));
176
177 if (DestReg)
178 MIB.addReg(DestReg, RegState::Define);
179
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000180 if (SrcReg)
181 MIB.addReg(SrcReg, getKillRegState(KillSrc));
Akira Hatanakaf42367212012-12-20 04:06:06 +0000182
183 if (ZeroReg)
184 MIB.addReg(ZeroReg);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000185}
186
Petar Jovanovicc0510002018-05-23 15:28:28 +0000187static bool isORCopyInst(const MachineInstr &MI) {
188 switch (MI.getOpcode()) {
Petar Jovanovic241f2862018-06-07 13:06:06 +0000189 default:
190 break;
Petar Jovanovicc0510002018-05-23 15:28:28 +0000191 case Mips::OR_MM:
192 case Mips::OR:
193 if (MI.getOperand(2).getReg() == Mips::ZERO)
194 return true;
Petar Jovanovic241f2862018-06-07 13:06:06 +0000195 break;
Petar Jovanovicc0510002018-05-23 15:28:28 +0000196 case Mips::OR64:
197 if (MI.getOperand(2).getReg() == Mips::ZERO_64)
198 return true;
Petar Jovanovic241f2862018-06-07 13:06:06 +0000199 break;
Petar Jovanovicc0510002018-05-23 15:28:28 +0000200 }
Petar Jovanovic241f2862018-06-07 13:06:06 +0000201 return false;
Petar Jovanovicc0510002018-05-23 15:28:28 +0000202}
203
204/// If @MI is WRDSP/RRDSP instruction return true with @isWrite set to true
205/// if it is WRDSP instruction.
Petar Jovanovic241f2862018-06-07 13:06:06 +0000206static bool isReadOrWriteToDSPReg(const MachineInstr &MI, bool &isWrite) {
Petar Jovanovicc0510002018-05-23 15:28:28 +0000207 switch (MI.getOpcode()) {
Petar Jovanovic241f2862018-06-07 13:06:06 +0000208 default:
209 return false;
210 case Mips::WRDSP:
211 case Mips::WRDSP_MM:
212 isWrite = true;
213 break;
214 case Mips::RDDSP:
215 case Mips::RDDSP_MM:
216 isWrite = false;
217 break;
Petar Jovanovicc0510002018-05-23 15:28:28 +0000218 }
Petar Jovanovic241f2862018-06-07 13:06:06 +0000219 return true;
Petar Jovanovicc0510002018-05-23 15:28:28 +0000220}
221
222/// We check for the common case of 'or', as it's MIPS' preferred instruction
223/// for GPRs but we have to check the operands to ensure that is the case.
224/// Other move instructions for MIPS are directly identifiable.
Alexander Ivchenkoaf961122018-08-30 14:32:47 +0000225bool MipsSEInstrInfo::isCopyInstrImpl(const MachineInstr &MI,
226 const MachineOperand *&Src,
227 const MachineOperand *&Dest) const {
Petar Jovanovicc0510002018-05-23 15:28:28 +0000228 bool isDSPControlWrite = false;
229 // Condition is made to match the creation of WRDSP/RDDSP copy instruction
230 // from copyPhysReg function.
Petar Jovanovic241f2862018-06-07 13:06:06 +0000231 if (isReadOrWriteToDSPReg(MI, isDSPControlWrite)) {
Petar Jovanovic8cb6a522018-06-06 16:36:30 +0000232 if (!MI.getOperand(1).isImm() || MI.getOperand(1).getImm() != (1<<4))
Petar Jovanovicc0510002018-05-23 15:28:28 +0000233 return false;
234 else if (isDSPControlWrite) {
Petar Jovanovic8cb6a522018-06-06 16:36:30 +0000235 Src = &MI.getOperand(0);
236 Dest = &MI.getOperand(2);
Petar Jovanovicc0510002018-05-23 15:28:28 +0000237 } else {
Petar Jovanovic8cb6a522018-06-06 16:36:30 +0000238 Dest = &MI.getOperand(0);
239 Src = &MI.getOperand(2);
Petar Jovanovicc0510002018-05-23 15:28:28 +0000240 }
241 return true;
242 } else if (MI.isMoveReg() || isORCopyInst(MI)) {
Petar Jovanovic8cb6a522018-06-06 16:36:30 +0000243 Dest = &MI.getOperand(0);
244 Src = &MI.getOperand(1);
Petar Jovanovicc0510002018-05-23 15:28:28 +0000245 return true;
246 }
247 return false;
248}
249
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000250void MipsSEInstrInfo::
Akira Hatanaka465facca2013-03-29 02:14:12 +0000251storeRegToStack(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
252 unsigned SrcReg, bool isKill, int FI,
253 const TargetRegisterClass *RC, const TargetRegisterInfo *TRI,
254 int64_t Offset) const {
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000255 DebugLoc DL;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000256 MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOStore);
257
258 unsigned Opc = 0;
259
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000260 if (Mips::GPR32RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000261 Opc = Mips::SW;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000262 else if (Mips::GPR64RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000263 Opc = Mips::SD;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000264 else if (Mips::ACC64RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000265 Opc = Mips::STORE_ACC64;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000266 else if (Mips::ACC64DSPRegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000267 Opc = Mips::STORE_ACC64DSP;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000268 else if (Mips::ACC128RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000269 Opc = Mips::STORE_ACC128;
Akira Hatanaka5705f542013-05-02 23:07:05 +0000270 else if (Mips::DSPCCRegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000271 Opc = Mips::STORE_CCOND_DSP;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000272 else if (Mips::FGR32RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000273 Opc = Mips::SWC1;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000274 else if (Mips::AFGR64RegClass.hasSubClassEq(RC))
275 Opc = Mips::SDC1;
276 else if (Mips::FGR64RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000277 Opc = Mips::SDC164;
Krzysztof Parzyszekc8e8e2a2017-04-24 19:51:12 +0000278 else if (TRI->isTypeLegalForClass(*RC, MVT::v16i8))
Daniel Sandersb8bce4d2013-08-27 10:04:21 +0000279 Opc = Mips::ST_B;
Krzysztof Parzyszekc8e8e2a2017-04-24 19:51:12 +0000280 else if (TRI->isTypeLegalForClass(*RC, MVT::v8i16) ||
281 TRI->isTypeLegalForClass(*RC, MVT::v8f16))
Daniel Sandersb8bce4d2013-08-27 10:04:21 +0000282 Opc = Mips::ST_H;
Krzysztof Parzyszekc8e8e2a2017-04-24 19:51:12 +0000283 else if (TRI->isTypeLegalForClass(*RC, MVT::v4i32) ||
284 TRI->isTypeLegalForClass(*RC, MVT::v4f32))
Daniel Sandersb8bce4d2013-08-27 10:04:21 +0000285 Opc = Mips::ST_W;
Krzysztof Parzyszekc8e8e2a2017-04-24 19:51:12 +0000286 else if (TRI->isTypeLegalForClass(*RC, MVT::v2i64) ||
287 TRI->isTypeLegalForClass(*RC, MVT::v2f64))
Daniel Sandersb8bce4d2013-08-27 10:04:21 +0000288 Opc = Mips::ST_D;
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +0000289 else if (Mips::LO32RegClass.hasSubClassEq(RC))
290 Opc = Mips::SW;
291 else if (Mips::LO64RegClass.hasSubClassEq(RC))
292 Opc = Mips::SD;
293 else if (Mips::HI32RegClass.hasSubClassEq(RC))
294 Opc = Mips::SW;
295 else if (Mips::HI64RegClass.hasSubClassEq(RC))
296 Opc = Mips::SD;
Simon Dardis055192c2017-10-03 13:45:49 +0000297 else if (Mips::DSPRRegClass.hasSubClassEq(RC))
298 Opc = Mips::SWDSP;
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +0000299
300 // Hi, Lo are normally caller save but they are callee save
301 // for interrupt handling.
Matthias Braunf1caa282017-12-15 22:22:58 +0000302 const Function &Func = MBB.getParent()->getFunction();
303 if (Func.hasFnAttribute("interrupt")) {
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +0000304 if (Mips::HI32RegClass.hasSubClassEq(RC)) {
305 BuildMI(MBB, I, DL, get(Mips::MFHI), Mips::K0);
306 SrcReg = Mips::K0;
307 } else if (Mips::HI64RegClass.hasSubClassEq(RC)) {
308 BuildMI(MBB, I, DL, get(Mips::MFHI64), Mips::K0_64);
309 SrcReg = Mips::K0_64;
310 } else if (Mips::LO32RegClass.hasSubClassEq(RC)) {
311 BuildMI(MBB, I, DL, get(Mips::MFLO), Mips::K0);
312 SrcReg = Mips::K0;
313 } else if (Mips::LO64RegClass.hasSubClassEq(RC)) {
314 BuildMI(MBB, I, DL, get(Mips::MFLO64), Mips::K0_64);
315 SrcReg = Mips::K0_64;
316 }
317 }
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000318
319 assert(Opc && "Register class not handled!");
320 BuildMI(MBB, I, DL, get(Opc)).addReg(SrcReg, getKillRegState(isKill))
Akira Hatanaka465facca2013-03-29 02:14:12 +0000321 .addFrameIndex(FI).addImm(Offset).addMemOperand(MMO);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000322}
323
324void MipsSEInstrInfo::
Akira Hatanaka465facca2013-03-29 02:14:12 +0000325loadRegFromStack(MachineBasicBlock &MBB, MachineBasicBlock::iterator I,
326 unsigned DestReg, int FI, const TargetRegisterClass *RC,
327 const TargetRegisterInfo *TRI, int64_t Offset) const {
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000328 DebugLoc DL;
329 if (I != MBB.end()) DL = I->getDebugLoc();
330 MachineMemOperand *MMO = GetMemOperand(MBB, FI, MachineMemOperand::MOLoad);
331 unsigned Opc = 0;
332
Matthias Braunf1caa282017-12-15 22:22:58 +0000333 const Function &Func = MBB.getParent()->getFunction();
334 bool ReqIndirectLoad = Func.hasFnAttribute("interrupt") &&
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +0000335 (DestReg == Mips::LO0 || DestReg == Mips::LO0_64 ||
336 DestReg == Mips::HI0 || DestReg == Mips::HI0_64);
337
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000338 if (Mips::GPR32RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000339 Opc = Mips::LW;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000340 else if (Mips::GPR64RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000341 Opc = Mips::LD;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000342 else if (Mips::ACC64RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000343 Opc = Mips::LOAD_ACC64;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000344 else if (Mips::ACC64DSPRegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000345 Opc = Mips::LOAD_ACC64DSP;
Akira Hatanaka00fcf2e2013-08-08 21:54:26 +0000346 else if (Mips::ACC128RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000347 Opc = Mips::LOAD_ACC128;
Akira Hatanaka5705f542013-05-02 23:07:05 +0000348 else if (Mips::DSPCCRegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000349 Opc = Mips::LOAD_CCOND_DSP;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000350 else if (Mips::FGR32RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000351 Opc = Mips::LWC1;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000352 else if (Mips::AFGR64RegClass.hasSubClassEq(RC))
353 Opc = Mips::LDC1;
354 else if (Mips::FGR64RegClass.hasSubClassEq(RC))
Akira Hatanaka6781fc12013-08-20 21:08:22 +0000355 Opc = Mips::LDC164;
Krzysztof Parzyszekc8e8e2a2017-04-24 19:51:12 +0000356 else if (TRI->isTypeLegalForClass(*RC, MVT::v16i8))
Daniel Sandersb8bce4d2013-08-27 10:04:21 +0000357 Opc = Mips::LD_B;
Krzysztof Parzyszekc8e8e2a2017-04-24 19:51:12 +0000358 else if (TRI->isTypeLegalForClass(*RC, MVT::v8i16) ||
359 TRI->isTypeLegalForClass(*RC, MVT::v8f16))
Daniel Sandersb8bce4d2013-08-27 10:04:21 +0000360 Opc = Mips::LD_H;
Krzysztof Parzyszekc8e8e2a2017-04-24 19:51:12 +0000361 else if (TRI->isTypeLegalForClass(*RC, MVT::v4i32) ||
362 TRI->isTypeLegalForClass(*RC, MVT::v4f32))
Daniel Sandersb8bce4d2013-08-27 10:04:21 +0000363 Opc = Mips::LD_W;
Krzysztof Parzyszekc8e8e2a2017-04-24 19:51:12 +0000364 else if (TRI->isTypeLegalForClass(*RC, MVT::v2i64) ||
365 TRI->isTypeLegalForClass(*RC, MVT::v2f64))
Daniel Sandersb8bce4d2013-08-27 10:04:21 +0000366 Opc = Mips::LD_D;
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +0000367 else if (Mips::HI32RegClass.hasSubClassEq(RC))
368 Opc = Mips::LW;
369 else if (Mips::HI64RegClass.hasSubClassEq(RC))
370 Opc = Mips::LD;
371 else if (Mips::LO32RegClass.hasSubClassEq(RC))
372 Opc = Mips::LW;
373 else if (Mips::LO64RegClass.hasSubClassEq(RC))
374 Opc = Mips::LD;
Simon Dardis055192c2017-10-03 13:45:49 +0000375 else if (Mips::DSPRRegClass.hasSubClassEq(RC))
376 Opc = Mips::LWDSP;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000377
378 assert(Opc && "Register class not handled!");
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +0000379
380 if (!ReqIndirectLoad)
381 BuildMI(MBB, I, DL, get(Opc), DestReg)
382 .addFrameIndex(FI)
383 .addImm(Offset)
384 .addMemOperand(MMO);
385 else {
386 // Load HI/LO through K0. Notably the DestReg is encoded into the
387 // instruction itself.
388 unsigned Reg = Mips::K0;
389 unsigned LdOp = Mips::MTLO;
390 if (DestReg == Mips::HI0)
391 LdOp = Mips::MTHI;
392
393 if (Subtarget.getABI().ArePtrs64bit()) {
394 Reg = Mips::K0_64;
395 if (DestReg == Mips::HI0_64)
396 LdOp = Mips::MTHI64;
397 else
398 LdOp = Mips::MTLO64;
399 }
400
401 BuildMI(MBB, I, DL, get(Opc), Reg)
402 .addFrameIndex(FI)
403 .addImm(Offset)
404 .addMemOperand(MMO);
405 BuildMI(MBB, I, DL, get(LdOp)).addReg(Reg);
406 }
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000407}
408
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000409bool MipsSEInstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
410 MachineBasicBlock &MBB = *MI.getParent();
Eric Christopher675cb4d2014-07-18 23:25:00 +0000411 bool isMicroMips = Subtarget.inMicroMipsMode();
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000412 unsigned Opc;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000413
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000414 switch (MI.getDesc().getOpcode()) {
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000415 default:
416 return false;
417 case Mips::RetRA:
Daniel Sanders338513b2014-07-09 10:16:07 +0000418 expandRetRA(MBB, MI);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000419 break;
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +0000420 case Mips::ERet:
421 expandERet(MBB, MI);
422 break;
Akira Hatanaka16048332013-10-07 18:49:46 +0000423 case Mips::PseudoMFHI:
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000424 Opc = isMicroMips ? Mips::MFHI16_MM : Mips::MFHI;
425 expandPseudoMFHiLo(MBB, MI, Opc);
Akira Hatanaka16048332013-10-07 18:49:46 +0000426 break;
427 case Mips::PseudoMFLO:
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000428 Opc = isMicroMips ? Mips::MFLO16_MM : Mips::MFLO;
429 expandPseudoMFHiLo(MBB, MI, Opc);
Akira Hatanaka16048332013-10-07 18:49:46 +0000430 break;
431 case Mips::PseudoMFHI64:
432 expandPseudoMFHiLo(MBB, MI, Mips::MFHI64);
433 break;
434 case Mips::PseudoMFLO64:
435 expandPseudoMFHiLo(MBB, MI, Mips::MFLO64);
436 break;
Akira Hatanaka06aff572013-10-15 01:48:30 +0000437 case Mips::PseudoMTLOHI:
438 expandPseudoMTLoHi(MBB, MI, Mips::MTLO, Mips::MTHI, false);
439 break;
440 case Mips::PseudoMTLOHI64:
441 expandPseudoMTLoHi(MBB, MI, Mips::MTLO64, Mips::MTHI64, false);
442 break;
443 case Mips::PseudoMTLOHI_DSP:
444 expandPseudoMTLoHi(MBB, MI, Mips::MTLO_DSP, Mips::MTHI_DSP, true);
445 break;
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000446 case Mips::PseudoCVT_S_W:
Akira Hatanakaae9d8e22013-06-08 00:14:54 +0000447 expandCvtFPInt(MBB, MI, Mips::CVT_S_W, Mips::MTC1, false);
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000448 break;
449 case Mips::PseudoCVT_D32_W:
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000450 Opc = isMicroMips ? Mips::CVT_D32_W_MM : Mips::CVT_D32_W;
451 expandCvtFPInt(MBB, MI, Opc, Mips::MTC1, false);
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000452 break;
453 case Mips::PseudoCVT_S_L:
Akira Hatanakaae9d8e22013-06-08 00:14:54 +0000454 expandCvtFPInt(MBB, MI, Mips::CVT_S_L, Mips::DMTC1, true);
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000455 break;
456 case Mips::PseudoCVT_D64_W:
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000457 Opc = isMicroMips ? Mips::CVT_D64_W_MM : Mips::CVT_D64_W;
458 expandCvtFPInt(MBB, MI, Opc, Mips::MTC1, true);
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000459 break;
460 case Mips::PseudoCVT_D64_L:
Akira Hatanakaae9d8e22013-06-08 00:14:54 +0000461 expandCvtFPInt(MBB, MI, Mips::CVT_D64_L, Mips::DMTC1, true);
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000462 break;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000463 case Mips::BuildPairF64:
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000464 expandBuildPairF64(MBB, MI, isMicroMips, false);
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000465 break;
466 case Mips::BuildPairF64_64:
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000467 expandBuildPairF64(MBB, MI, isMicroMips, true);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000468 break;
469 case Mips::ExtractElementF64:
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000470 expandExtractElementF64(MBB, MI, isMicroMips, false);
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000471 break;
472 case Mips::ExtractElementF64_64:
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000473 expandExtractElementF64(MBB, MI, isMicroMips, true);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000474 break;
Akira Hatanakac0b02062013-01-30 00:26:49 +0000475 case Mips::MIPSeh_return32:
476 case Mips::MIPSeh_return64:
Akira Hatanaka067d8152013-05-13 17:43:19 +0000477 expandEhReturn(MBB, MI);
Akira Hatanakac0b02062013-01-30 00:26:49 +0000478 break;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000479 }
480
481 MBB.erase(MI);
482 return true;
483}
484
Akira Hatanaka067d8152013-05-13 17:43:19 +0000485/// getOppositeBranchOpc - Return the inverse of the specified
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000486/// opcode, e.g. turning BEQ to BNE.
Akira Hatanaka067d8152013-05-13 17:43:19 +0000487unsigned MipsSEInstrInfo::getOppositeBranchOpc(unsigned Opc) const {
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000488 switch (Opc) {
489 default: llvm_unreachable("Illegal opcode!");
490 case Mips::BEQ: return Mips::BNE;
Hrvoje Varga2db00ce2016-07-22 07:18:33 +0000491 case Mips::BEQ_MM: return Mips::BNE_MM;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000492 case Mips::BNE: return Mips::BEQ;
Hrvoje Varga2db00ce2016-07-22 07:18:33 +0000493 case Mips::BNE_MM: return Mips::BEQ_MM;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000494 case Mips::BGTZ: return Mips::BLEZ;
495 case Mips::BGEZ: return Mips::BLTZ;
496 case Mips::BLTZ: return Mips::BGEZ;
497 case Mips::BLEZ: return Mips::BGTZ;
Simon Dardis5cf9de42018-05-16 10:03:05 +0000498 case Mips::BGTZ_MM: return Mips::BLEZ_MM;
499 case Mips::BGEZ_MM: return Mips::BLTZ_MM;
500 case Mips::BLTZ_MM: return Mips::BGEZ_MM;
501 case Mips::BLEZ_MM: return Mips::BGTZ_MM;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000502 case Mips::BEQ64: return Mips::BNE64;
503 case Mips::BNE64: return Mips::BEQ64;
504 case Mips::BGTZ64: return Mips::BLEZ64;
505 case Mips::BGEZ64: return Mips::BLTZ64;
506 case Mips::BLTZ64: return Mips::BGEZ64;
507 case Mips::BLEZ64: return Mips::BGTZ64;
508 case Mips::BC1T: return Mips::BC1F;
509 case Mips::BC1F: return Mips::BC1T;
Simon Dardis5cf9de42018-05-16 10:03:05 +0000510 case Mips::BC1T_MM: return Mips::BC1F_MM;
511 case Mips::BC1F_MM: return Mips::BC1T_MM;
512 case Mips::BEQZ16_MM: return Mips::BNEZ16_MM;
513 case Mips::BNEZ16_MM: return Mips::BEQZ16_MM;
514 case Mips::BEQZC_MM: return Mips::BNEZC_MM;
515 case Mips::BNEZC_MM: return Mips::BEQZC_MM;
Daniel Sanderse8efff32016-03-14 16:24:05 +0000516 case Mips::BEQZC: return Mips::BNEZC;
517 case Mips::BNEZC: return Mips::BEQZC;
Simon Dardis5cf9de42018-05-16 10:03:05 +0000518 case Mips::BLEZC: return Mips::BGTZC;
519 case Mips::BGEZC: return Mips::BLTZC;
520 case Mips::BGEC: return Mips::BLTC;
521 case Mips::BGTZC: return Mips::BLEZC;
522 case Mips::BLTZC: return Mips::BGEZC;
523 case Mips::BLTC: return Mips::BGEC;
524 case Mips::BGEUC: return Mips::BLTUC;
525 case Mips::BLTUC: return Mips::BGEUC;
Daniel Sanderse8efff32016-03-14 16:24:05 +0000526 case Mips::BEQC: return Mips::BNEC;
527 case Mips::BNEC: return Mips::BEQC;
Simon Dardis5cf9de42018-05-16 10:03:05 +0000528 case Mips::BC1EQZ: return Mips::BC1NEZ;
529 case Mips::BC1NEZ: return Mips::BC1EQZ;
Simon Dardise3c3c5a2018-04-27 15:49:49 +0000530 case Mips::BEQZC_MMR6: return Mips::BNEZC_MMR6;
531 case Mips::BNEZC_MMR6: return Mips::BEQZC_MMR6;
Simon Dardis5cf9de42018-05-16 10:03:05 +0000532 case Mips::BLEZC_MMR6: return Mips::BGTZC_MMR6;
533 case Mips::BGEZC_MMR6: return Mips::BLTZC_MMR6;
534 case Mips::BGEC_MMR6: return Mips::BLTC_MMR6;
535 case Mips::BGTZC_MMR6: return Mips::BLEZC_MMR6;
536 case Mips::BLTZC_MMR6: return Mips::BGEZC_MMR6;
537 case Mips::BLTC_MMR6: return Mips::BGEC_MMR6;
538 case Mips::BGEUC_MMR6: return Mips::BLTUC_MMR6;
539 case Mips::BLTUC_MMR6: return Mips::BGEUC_MMR6;
Simon Dardise3c3c5a2018-04-27 15:49:49 +0000540 case Mips::BEQC_MMR6: return Mips::BNEC_MMR6;
541 case Mips::BNEC_MMR6: return Mips::BEQC_MMR6;
Simon Dardis5cf9de42018-05-16 10:03:05 +0000542 case Mips::BC1EQZC_MMR6: return Mips::BC1NEZC_MMR6;
543 case Mips::BC1NEZC_MMR6: return Mips::BC1EQZC_MMR6;
Simon Dardis68a204d2016-07-26 10:25:07 +0000544 case Mips::BEQZC64: return Mips::BNEZC64;
545 case Mips::BNEZC64: return Mips::BEQZC64;
546 case Mips::BEQC64: return Mips::BNEC64;
547 case Mips::BNEC64: return Mips::BEQC64;
548 case Mips::BGEC64: return Mips::BLTC64;
549 case Mips::BGEUC64: return Mips::BLTUC64;
550 case Mips::BLTC64: return Mips::BGEC64;
551 case Mips::BLTUC64: return Mips::BGEUC64;
552 case Mips::BGTZC64: return Mips::BLEZC64;
553 case Mips::BGEZC64: return Mips::BLTZC64;
554 case Mips::BLTZC64: return Mips::BGEZC64;
555 case Mips::BLEZC64: return Mips::BGTZC64;
Strahinja Petrovica2b47482017-08-01 13:42:45 +0000556 case Mips::BBIT0: return Mips::BBIT1;
557 case Mips::BBIT1: return Mips::BBIT0;
558 case Mips::BBIT032: return Mips::BBIT132;
559 case Mips::BBIT132: return Mips::BBIT032;
Simon Dardis5cf9de42018-05-16 10:03:05 +0000560 case Mips::BZ_B: return Mips::BNZ_B;
561 case Mips::BZ_H: return Mips::BNZ_H;
562 case Mips::BZ_W: return Mips::BNZ_W;
563 case Mips::BZ_D: return Mips::BNZ_D;
564 case Mips::BZ_V: return Mips::BNZ_V;
565 case Mips::BNZ_B: return Mips::BZ_B;
566 case Mips::BNZ_H: return Mips::BZ_H;
567 case Mips::BNZ_W: return Mips::BZ_W;
568 case Mips::BNZ_D: return Mips::BZ_D;
569 case Mips::BNZ_V: return Mips::BZ_V;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000570 }
571}
572
Akira Hatanaka88d76cf2012-07-31 23:52:55 +0000573/// Adjust SP by Amount bytes.
574void MipsSEInstrInfo::adjustStackPtr(unsigned SP, int64_t Amount,
575 MachineBasicBlock &MBB,
576 MachineBasicBlock::iterator I) const {
Daniel Sanders81eb66c2015-04-17 09:50:21 +0000577 MipsABIInfo ABI = Subtarget.getABI();
Petar Jovanovic28e2b712015-08-28 17:53:26 +0000578 DebugLoc DL;
Daniel Sanders81eb66c2015-04-17 09:50:21 +0000579 unsigned ADDiu = ABI.GetPtrAddiuOp();
Akira Hatanaka88d76cf2012-07-31 23:52:55 +0000580
Vasileios Kalintirisb3698a52015-04-02 10:14:54 +0000581 if (Amount == 0)
582 return;
583
Simon Dardis878c0b12016-06-14 13:39:43 +0000584 if (isInt<16>(Amount)) {
585 // addi sp, sp, amount
Akira Hatanaka88d76cf2012-07-31 23:52:55 +0000586 BuildMI(MBB, I, DL, get(ADDiu), SP).addReg(SP).addImm(Amount);
Simon Dardis878c0b12016-06-14 13:39:43 +0000587 } else {
588 // For numbers which are not 16bit integers we synthesize Amount inline
589 // then add or subtract it from sp.
590 unsigned Opc = ABI.GetPtrAdduOp();
591 if (Amount < 0) {
592 Opc = ABI.GetPtrSubuOp();
593 Amount = -Amount;
594 }
Craig Topper062a2ba2014-04-25 05:30:21 +0000595 unsigned Reg = loadImmediate(Amount, MBB, I, DL, nullptr);
Simon Dardis878c0b12016-06-14 13:39:43 +0000596 BuildMI(MBB, I, DL, get(Opc), SP).addReg(SP).addReg(Reg, RegState::Kill);
Akira Hatanaka88d76cf2012-07-31 23:52:55 +0000597 }
598}
599
Akira Hatanakabf493942012-08-23 00:21:05 +0000600/// This function generates the sequence of instructions needed to get the
601/// result of adding register REG and immediate IMM.
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000602unsigned MipsSEInstrInfo::loadImmediate(int64_t Imm, MachineBasicBlock &MBB,
603 MachineBasicBlock::iterator II,
604 const DebugLoc &DL,
605 unsigned *NewImm) const {
Akira Hatanakabf493942012-08-23 00:21:05 +0000606 MipsAnalyzeImmediate AnalyzeImm;
Eric Christopher675cb4d2014-07-18 23:25:00 +0000607 const MipsSubtarget &STI = Subtarget;
Akira Hatanaka5852e3b2012-11-03 00:05:43 +0000608 MachineRegisterInfo &RegInfo = MBB.getParent()->getRegInfo();
Akira Hatanakabf493942012-08-23 00:21:05 +0000609 unsigned Size = STI.isABI_N64() ? 64 : 32;
610 unsigned LUi = STI.isABI_N64() ? Mips::LUi64 : Mips::LUi;
611 unsigned ZEROReg = STI.isABI_N64() ? Mips::ZERO_64 : Mips::ZERO;
Akira Hatanaka5852e3b2012-11-03 00:05:43 +0000612 const TargetRegisterClass *RC = STI.isABI_N64() ?
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000613 &Mips::GPR64RegClass : &Mips::GPR32RegClass;
Akira Hatanakabf493942012-08-23 00:21:05 +0000614 bool LastInstrIsADDiu = NewImm;
615
616 const MipsAnalyzeImmediate::InstSeq &Seq =
617 AnalyzeImm.Analyze(Imm, Size, LastInstrIsADDiu);
618 MipsAnalyzeImmediate::InstSeq::const_iterator Inst = Seq.begin();
619
620 assert(Seq.size() && (!LastInstrIsADDiu || (Seq.size() > 1)));
621
622 // The first instruction can be a LUi, which is different from other
623 // instructions (ADDiu, ORI and SLL) in that it does not have a register
624 // operand.
Akira Hatanaka5852e3b2012-11-03 00:05:43 +0000625 unsigned Reg = RegInfo.createVirtualRegister(RC);
626
Akira Hatanakabf493942012-08-23 00:21:05 +0000627 if (Inst->Opc == LUi)
Akira Hatanaka5852e3b2012-11-03 00:05:43 +0000628 BuildMI(MBB, II, DL, get(LUi), Reg).addImm(SignExtend64<16>(Inst->ImmOpnd));
Akira Hatanakabf493942012-08-23 00:21:05 +0000629 else
Akira Hatanaka5852e3b2012-11-03 00:05:43 +0000630 BuildMI(MBB, II, DL, get(Inst->Opc), Reg).addReg(ZEROReg)
Akira Hatanakabf493942012-08-23 00:21:05 +0000631 .addImm(SignExtend64<16>(Inst->ImmOpnd));
632
633 // Build the remaining instructions in Seq.
634 for (++Inst; Inst != Seq.end() - LastInstrIsADDiu; ++Inst)
Akira Hatanaka5852e3b2012-11-03 00:05:43 +0000635 BuildMI(MBB, II, DL, get(Inst->Opc), Reg).addReg(Reg, RegState::Kill)
Akira Hatanakabf493942012-08-23 00:21:05 +0000636 .addImm(SignExtend64<16>(Inst->ImmOpnd));
637
638 if (LastInstrIsADDiu)
639 *NewImm = Inst->ImmOpnd;
640
Akira Hatanaka5852e3b2012-11-03 00:05:43 +0000641 return Reg;
Akira Hatanakabf493942012-08-23 00:21:05 +0000642}
643
Akira Hatanaka067d8152013-05-13 17:43:19 +0000644unsigned MipsSEInstrInfo::getAnalyzableBrOpc(unsigned Opc) const {
Hrvoje Varga2db00ce2016-07-22 07:18:33 +0000645 return (Opc == Mips::BEQ || Opc == Mips::BEQ_MM || Opc == Mips::BNE ||
646 Opc == Mips::BNE_MM || Opc == Mips::BGTZ || Opc == Mips::BGEZ ||
647 Opc == Mips::BLTZ || Opc == Mips::BLEZ || Opc == Mips::BEQ64 ||
648 Opc == Mips::BNE64 || Opc == Mips::BGTZ64 || Opc == Mips::BGEZ64 ||
649 Opc == Mips::BLTZ64 || Opc == Mips::BLEZ64 || Opc == Mips::BC1T ||
650 Opc == Mips::BC1F || Opc == Mips::B || Opc == Mips::J ||
Simon Atanasyana7999212018-08-29 14:53:55 +0000651 Opc == Mips::J_MM || Opc == Mips::B_MM || Opc == Mips::BEQZC_MM ||
Simon Dardisc2d3e382017-11-09 16:02:18 +0000652 Opc == Mips::BNEZC_MM || Opc == Mips::BEQC || Opc == Mips::BNEC ||
653 Opc == Mips::BLTC || Opc == Mips::BGEC || Opc == Mips::BLTUC ||
654 Opc == Mips::BGEUC || Opc == Mips::BGTZC || Opc == Mips::BLEZC ||
655 Opc == Mips::BGEZC || Opc == Mips::BLTZC || Opc == Mips::BEQZC ||
656 Opc == Mips::BNEZC || Opc == Mips::BEQZC64 || Opc == Mips::BNEZC64 ||
657 Opc == Mips::BEQC64 || Opc == Mips::BNEC64 || Opc == Mips::BGEC64 ||
658 Opc == Mips::BGEUC64 || Opc == Mips::BLTC64 || Opc == Mips::BLTUC64 ||
659 Opc == Mips::BGTZC64 || Opc == Mips::BGEZC64 ||
660 Opc == Mips::BLTZC64 || Opc == Mips::BLEZC64 || Opc == Mips::BC ||
661 Opc == Mips::BBIT0 || Opc == Mips::BBIT1 || Opc == Mips::BBIT032 ||
Simon Dardise3c3c5a2018-04-27 15:49:49 +0000662 Opc == Mips::BBIT132 || Opc == Mips::BC_MMR6 ||
663 Opc == Mips::BEQC_MMR6 || Opc == Mips::BNEC_MMR6 ||
664 Opc == Mips::BLTC_MMR6 || Opc == Mips::BGEC_MMR6 ||
665 Opc == Mips::BLTUC_MMR6 || Opc == Mips::BGEUC_MMR6 ||
666 Opc == Mips::BGTZC_MMR6 || Opc == Mips::BLEZC_MMR6 ||
667 Opc == Mips::BGEZC_MMR6 || Opc == Mips::BLTZC_MMR6 ||
668 Opc == Mips::BEQZC_MMR6 || Opc == Mips::BNEZC_MMR6) ? Opc : 0;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000669}
670
Akira Hatanaka067d8152013-05-13 17:43:19 +0000671void MipsSEInstrInfo::expandRetRA(MachineBasicBlock &MBB,
Daniel Sanders338513b2014-07-09 10:16:07 +0000672 MachineBasicBlock::iterator I) const {
Simon Dardis158956c2017-03-09 11:19:48 +0000673
674 MachineInstrBuilder MIB;
Daniel Sanders338513b2014-07-09 10:16:07 +0000675 if (Subtarget.isGP64bit())
Simon Dardis158956c2017-03-09 11:19:48 +0000676 MIB = BuildMI(MBB, I, I->getDebugLoc(), get(Mips::PseudoReturn64))
677 .addReg(Mips::RA_64, RegState::Undef);
Daniel Sanders338513b2014-07-09 10:16:07 +0000678 else
Simon Dardis158956c2017-03-09 11:19:48 +0000679 MIB = BuildMI(MBB, I, I->getDebugLoc(), get(Mips::PseudoReturn))
680 .addReg(Mips::RA, RegState::Undef);
681
682 // Retain any imp-use flags.
683 for (auto & MO : I->operands()) {
684 if (MO.isImplicit())
685 MIB.add(MO);
686 }
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000687}
688
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +0000689void MipsSEInstrInfo::expandERet(MachineBasicBlock &MBB,
690 MachineBasicBlock::iterator I) const {
691 BuildMI(MBB, I, I->getDebugLoc(), get(Mips::ERET));
692}
693
Akira Hatanaka4be04b12013-06-11 18:48:16 +0000694std::pair<bool, bool>
695MipsSEInstrInfo::compareOpndSize(unsigned Opc,
696 const MachineFunction &MF) const {
Akira Hatanakaae9d8e22013-06-08 00:14:54 +0000697 const MCInstrDesc &Desc = get(Opc);
698 assert(Desc.NumOperands == 2 && "Unary instruction expected.");
Akira Hatanaka4be04b12013-06-11 18:48:16 +0000699 const MipsRegisterInfo *RI = &getRegisterInfo();
Krzysztof Parzyszek44e25f32017-04-24 18:55:33 +0000700 unsigned DstRegSize = RI->getRegSizeInBits(*getRegClass(Desc, 0, RI, MF));
701 unsigned SrcRegSize = RI->getRegSizeInBits(*getRegClass(Desc, 1, RI, MF));
Akira Hatanakaae9d8e22013-06-08 00:14:54 +0000702
703 return std::make_pair(DstRegSize > SrcRegSize, DstRegSize < SrcRegSize);
704}
705
Akira Hatanaka16048332013-10-07 18:49:46 +0000706void MipsSEInstrInfo::expandPseudoMFHiLo(MachineBasicBlock &MBB,
707 MachineBasicBlock::iterator I,
708 unsigned NewOpc) const {
709 BuildMI(MBB, I, I->getDebugLoc(), get(NewOpc), I->getOperand(0).getReg());
710}
711
Akira Hatanaka06aff572013-10-15 01:48:30 +0000712void MipsSEInstrInfo::expandPseudoMTLoHi(MachineBasicBlock &MBB,
713 MachineBasicBlock::iterator I,
714 unsigned LoOpc,
715 unsigned HiOpc,
716 bool HasExplicitDef) const {
717 // Expand
718 // lo_hi pseudomtlohi $gpr0, $gpr1
719 // to these two instructions:
720 // mtlo $gpr0
721 // mthi $gpr1
722
723 DebugLoc DL = I->getDebugLoc();
724 const MachineOperand &SrcLo = I->getOperand(1), &SrcHi = I->getOperand(2);
725 MachineInstrBuilder LoInst = BuildMI(MBB, I, DL, get(LoOpc));
726 MachineInstrBuilder HiInst = BuildMI(MBB, I, DL, get(HiOpc));
Akira Hatanaka06aff572013-10-15 01:48:30 +0000727
728 // Add lo/hi registers if the mtlo/hi instructions created have explicit
729 // def registers.
730 if (HasExplicitDef) {
731 unsigned DstReg = I->getOperand(0).getReg();
732 unsigned DstLo = getRegisterInfo().getSubReg(DstReg, Mips::sub_lo);
733 unsigned DstHi = getRegisterInfo().getSubReg(DstReg, Mips::sub_hi);
734 LoInst.addReg(DstLo, RegState::Define);
735 HiInst.addReg(DstHi, RegState::Define);
736 }
Daniel Sanders5e1d5a72016-01-12 15:15:14 +0000737
738 LoInst.addReg(SrcLo.getReg(), getKillRegState(SrcLo.isKill()));
739 HiInst.addReg(SrcHi.getReg(), getKillRegState(SrcHi.isKill()));
Akira Hatanaka06aff572013-10-15 01:48:30 +0000740}
741
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000742void MipsSEInstrInfo::expandCvtFPInt(MachineBasicBlock &MBB,
743 MachineBasicBlock::iterator I,
744 unsigned CvtOpc, unsigned MovOpc,
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000745 bool IsI64) const {
746 const MCInstrDesc &CvtDesc = get(CvtOpc), &MovDesc = get(MovOpc);
747 const MachineOperand &Dst = I->getOperand(0), &Src = I->getOperand(1);
748 unsigned DstReg = Dst.getReg(), SrcReg = Src.getReg(), TmpReg = DstReg;
749 unsigned KillSrc = getKillRegState(Src.isKill());
750 DebugLoc DL = I->getDebugLoc();
Akira Hatanakaae9d8e22013-06-08 00:14:54 +0000751 bool DstIsLarger, SrcIsLarger;
752
Benjamin Kramerd6f1f842014-03-02 13:30:33 +0000753 std::tie(DstIsLarger, SrcIsLarger) =
754 compareOpndSize(CvtOpc, *MBB.getParent());
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000755
756 if (DstIsLarger)
Akira Hatanaka14e31a22013-08-20 22:58:56 +0000757 TmpReg = getRegisterInfo().getSubReg(DstReg, Mips::sub_lo);
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000758
759 if (SrcIsLarger)
Akira Hatanaka14e31a22013-08-20 22:58:56 +0000760 DstReg = getRegisterInfo().getSubReg(DstReg, Mips::sub_lo);
Akira Hatanaka39d40f72013-05-16 19:48:37 +0000761
762 BuildMI(MBB, I, DL, MovDesc, TmpReg).addReg(SrcReg, KillSrc);
763 BuildMI(MBB, I, DL, CvtDesc, DstReg).addReg(TmpReg, RegState::Kill);
764}
765
Akira Hatanaka067d8152013-05-13 17:43:19 +0000766void MipsSEInstrInfo::expandExtractElementF64(MachineBasicBlock &MBB,
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000767 MachineBasicBlock::iterator I,
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000768 bool isMicroMips,
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000769 bool FP64) const {
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000770 unsigned DstReg = I->getOperand(0).getReg();
771 unsigned SrcReg = I->getOperand(1).getReg();
772 unsigned N = I->getOperand(2).getImm();
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000773 DebugLoc dl = I->getDebugLoc();
774
775 assert(N < 2 && "Invalid immediate");
Akira Hatanaka14e31a22013-08-20 22:58:56 +0000776 unsigned SubIdx = N ? Mips::sub_hi : Mips::sub_lo;
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000777 unsigned SubReg = getRegisterInfo().getSubReg(SrcReg, SubIdx);
778
Daniel Sanders7ddb0ab2014-07-14 13:08:14 +0000779 // FPXX on MIPS-II or MIPS32r1 should have been handled with a spill/reload
780 // in MipsSEFrameLowering.cpp.
781 assert(!(Subtarget.isABI_FPXX() && !Subtarget.hasMips32r2()));
782
783 // FP64A (FP64 with nooddspreg) should have been handled with a spill/reload
784 // in MipsSEFrameLowering.cpp.
785 assert(!(Subtarget.isFP64bit() && !Subtarget.useOddSPReg()));
786
787 if (SubIdx == Mips::sub_hi && Subtarget.hasMTHC1()) {
Daniel Sanders24e08fd2014-07-14 12:41:31 +0000788 // FIXME: Strictly speaking MFHC1 only reads the top 32-bits however, we
789 // claim to read the whole 64-bits as part of a white lie used to
Daniel Sanders059e4b12014-03-10 15:01:57 +0000790 // temporarily work around a widespread bug in the -mfp64 support.
791 // The problem is that none of the 32-bit fpu ops mention the fact
792 // that they clobber the upper 32-bits of the 64-bit FPR. Fixing that
793 // requires a major overhaul of the FPU implementation which can't
794 // be done right now due to time constraints.
Daniel Sanders61c76cc2014-03-12 13:35:43 +0000795 // MFHC1 is one of two instructions that are affected since they are
796 // the only instructions that don't read the lower 32-bits.
797 // We therefore pretend that it reads the bottom 32-bits to
798 // artificially create a dependency and prevent the scheduler
799 // changing the behaviour of the code.
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000800 BuildMI(MBB, I, dl,
801 get(isMicroMips ? (FP64 ? Mips::MFHC1_D64_MM : Mips::MFHC1_D32_MM)
802 : (FP64 ? Mips::MFHC1_D64 : Mips::MFHC1_D32)),
803 DstReg)
Daniel Sanders24e08fd2014-07-14 12:41:31 +0000804 .addReg(SrcReg);
Daniel Sanders059e4b12014-03-10 15:01:57 +0000805 } else
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000806 BuildMI(MBB, I, dl, get(Mips::MFC1), DstReg).addReg(SubReg);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000807}
808
Akira Hatanaka067d8152013-05-13 17:43:19 +0000809void MipsSEInstrInfo::expandBuildPairF64(MachineBasicBlock &MBB,
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000810 MachineBasicBlock::iterator I,
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000811 bool isMicroMips, bool FP64) const {
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000812 unsigned DstReg = I->getOperand(0).getReg();
813 unsigned LoReg = I->getOperand(1).getReg(), HiReg = I->getOperand(2).getReg();
814 const MCInstrDesc& Mtc1Tdd = get(Mips::MTC1);
815 DebugLoc dl = I->getDebugLoc();
816 const TargetRegisterInfo &TRI = getRegisterInfo();
817
Daniel Sanders1f6f0f42014-06-12 11:55:58 +0000818 // When mthc1 is available, use:
Daniel Sanders08d3cd12013-11-18 13:12:43 +0000819 // mtc1 Lo, $fp
820 // mthc1 Hi, $fp
Daniel Sanders1f6f0f42014-06-12 11:55:58 +0000821 //
Sasa Stankovicb976fee2014-07-14 09:40:29 +0000822 // Otherwise, for O32 FPXX ABI:
Daniel Sanders1f6f0f42014-06-12 11:55:58 +0000823 // spill + reload via ldc1
Sasa Stankovicb976fee2014-07-14 09:40:29 +0000824 // This case is handled by the frame lowering code.
Daniel Sanders1f6f0f42014-06-12 11:55:58 +0000825 //
826 // Otherwise, for FP32:
827 // mtc1 Lo, $fp
828 // mtc1 Hi, $fp + 1
Sasa Stankovicb976fee2014-07-14 09:40:29 +0000829 //
830 // The case where dmtc1 is available doesn't need to be handled here
831 // because it never creates a BuildPairF64 node.
Daniel Sanders08d3cd12013-11-18 13:12:43 +0000832
Daniel Sanders7ddb0ab2014-07-14 13:08:14 +0000833 // FPXX on MIPS-II or MIPS32r1 should have been handled with a spill/reload
834 // in MipsSEFrameLowering.cpp.
835 assert(!(Subtarget.isABI_FPXX() && !Subtarget.hasMips32r2()));
836
837 // FP64A (FP64 with nooddspreg) should have been handled with a spill/reload
838 // in MipsSEFrameLowering.cpp.
839 assert(!(Subtarget.isFP64bit() && !Subtarget.useOddSPReg()));
840
Akira Hatanaka14e31a22013-08-20 22:58:56 +0000841 BuildMI(MBB, I, dl, Mtc1Tdd, TRI.getSubReg(DstReg, Mips::sub_lo))
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000842 .addReg(LoReg);
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000843
Daniel Sanders7ddb0ab2014-07-14 13:08:14 +0000844 if (Subtarget.hasMTHC1()) {
Daniel Sanders1f6f0f42014-06-12 11:55:58 +0000845 // FIXME: The .addReg(DstReg) is a white lie used to temporarily work
846 // around a widespread bug in the -mfp64 support.
Daniel Sanders61c76cc2014-03-12 13:35:43 +0000847 // The problem is that none of the 32-bit fpu ops mention the fact
848 // that they clobber the upper 32-bits of the 64-bit FPR. Fixing that
849 // requires a major overhaul of the FPU implementation which can't
850 // be done right now due to time constraints.
851 // MTHC1 is one of two instructions that are affected since they are
852 // the only instructions that don't read the lower 32-bits.
853 // We therefore pretend that it reads the bottom 32-bits to
854 // artificially create a dependency and prevent the scheduler
855 // changing the behaviour of the code.
Stefan Maksimovicb3e7ed32018-02-08 09:25:17 +0000856 BuildMI(MBB, I, dl,
857 get(isMicroMips ? (FP64 ? Mips::MTHC1_D64_MM : Mips::MTHC1_D32_MM)
858 : (FP64 ? Mips::MTHC1_D64 : Mips::MTHC1_D32)),
859 DstReg)
Daniel Sanders1f6f0f42014-06-12 11:55:58 +0000860 .addReg(DstReg)
861 .addReg(HiReg);
Daniel Sanders7ddb0ab2014-07-14 13:08:14 +0000862 } else if (Subtarget.isABI_FPXX())
Sasa Stankovicb976fee2014-07-14 09:40:29 +0000863 llvm_unreachable("BuildPairF64 not expanded in frame lowering code!");
864 else
Akira Hatanaka9a1fb6b2013-08-20 23:47:25 +0000865 BuildMI(MBB, I, dl, Mtc1Tdd, TRI.getSubReg(DstReg, Mips::sub_hi))
866 .addReg(HiReg);
Akira Hatanakab7fa3c92012-07-31 21:49:49 +0000867}
Akira Hatanakafab89292012-08-02 18:21:47 +0000868
Akira Hatanaka067d8152013-05-13 17:43:19 +0000869void MipsSEInstrInfo::expandEhReturn(MachineBasicBlock &MBB,
Akira Hatanakac0b02062013-01-30 00:26:49 +0000870 MachineBasicBlock::iterator I) const {
871 // This pseudo instruction is generated as part of the lowering of
872 // ISD::EH_RETURN. We convert it to a stack increment by OffsetReg, and
873 // indirect jump to TargetReg
Daniel Sanders81eb66c2015-04-17 09:50:21 +0000874 MipsABIInfo ABI = Subtarget.getABI();
875 unsigned ADDU = ABI.GetPtrAdduOp();
Eric Christopher675cb4d2014-07-18 23:25:00 +0000876 unsigned SP = Subtarget.isGP64bit() ? Mips::SP_64 : Mips::SP;
877 unsigned RA = Subtarget.isGP64bit() ? Mips::RA_64 : Mips::RA;
878 unsigned T9 = Subtarget.isGP64bit() ? Mips::T9_64 : Mips::T9;
879 unsigned ZERO = Subtarget.isGP64bit() ? Mips::ZERO_64 : Mips::ZERO;
Akira Hatanakac0b02062013-01-30 00:26:49 +0000880 unsigned OffsetReg = I->getOperand(0).getReg();
881 unsigned TargetReg = I->getOperand(1).getReg();
882
Akira Hatanaka44ff81d2013-07-22 18:52:22 +0000883 // addu $ra, $v0, $zero
Akira Hatanakac0b02062013-01-30 00:26:49 +0000884 // addu $sp, $sp, $v1
Daniel Sanders338513b2014-07-09 10:16:07 +0000885 // jr $ra (via RetRA)
Eric Christopher675cb4d2014-07-18 23:25:00 +0000886 const TargetMachine &TM = MBB.getParent()->getTarget();
Rafael Espindolab30e66b2016-06-28 14:33:28 +0000887 if (TM.isPositionIndependent())
Eric Christopher09455d92015-01-08 18:18:50 +0000888 BuildMI(MBB, I, I->getDebugLoc(), get(ADDU), T9)
Eric Christopher675cb4d2014-07-18 23:25:00 +0000889 .addReg(TargetReg)
890 .addReg(ZERO);
Eric Christopher09455d92015-01-08 18:18:50 +0000891 BuildMI(MBB, I, I->getDebugLoc(), get(ADDU), RA)
Eric Christopher675cb4d2014-07-18 23:25:00 +0000892 .addReg(TargetReg)
893 .addReg(ZERO);
Eric Christopher09455d92015-01-08 18:18:50 +0000894 BuildMI(MBB, I, I->getDebugLoc(), get(ADDU), SP).addReg(SP).addReg(OffsetReg);
Daniel Sanders338513b2014-07-09 10:16:07 +0000895 expandRetRA(MBB, I);
Akira Hatanakac0b02062013-01-30 00:26:49 +0000896}
897
Eric Christopher675cb4d2014-07-18 23:25:00 +0000898const MipsInstrInfo *llvm::createMipsSEInstrInfo(const MipsSubtarget &STI) {
899 return new MipsSEInstrInfo(STI);
Akira Hatanakafab89292012-08-02 18:21:47 +0000900}