blob: a561c5190aca3c34c845bb53cfa072396c2d10c7 [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman1a6c47f2009-11-23 18:04:58 +000015#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000018#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohman575fad32008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000021#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000022#include "llvm/Analysis/ConstantFolding.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000023#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/CodeGen/Analysis.h"
25#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/GCMetadata.h"
28#include "llvm/CodeGen/GCStrategy.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
32#include "llvm/CodeGen/MachineJumpTableInfo.h"
33#include "llvm/CodeGen/MachineModuleInfo.h"
34#include "llvm/CodeGen/MachineRegisterInfo.h"
35#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000036#include "llvm/CodeGen/StackMaps.h"
Bill Wendlinge38859d2012-06-28 00:05:13 +000037#include "llvm/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000038#include "llvm/IR/CallingConv.h"
39#include "llvm/IR/Constants.h"
40#include "llvm/IR/DataLayout.h"
41#include "llvm/IR/DerivedTypes.h"
42#include "llvm/IR/Function.h"
43#include "llvm/IR/GlobalVariable.h"
44#include "llvm/IR/InlineAsm.h"
45#include "llvm/IR/Instructions.h"
46#include "llvm/IR/IntrinsicInst.h"
47#include "llvm/IR/Intrinsics.h"
48#include "llvm/IR/LLVMContext.h"
49#include "llvm/IR/Module.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000050#include "llvm/Support/CommandLine.h"
51#include "llvm/Support/Debug.h"
52#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Support/MathExtras.h"
54#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000055#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000056#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000057#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Andersonbb15fec2011-12-08 22:15:21 +000058#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000059#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000060#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000061#include "llvm/Target/TargetSelectionDAGInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000062#include <algorithm>
63using namespace llvm;
64
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000065/// LimitFloatPrecision - Generate low-precision inline sequences for
66/// some float libcalls (6, 8 or 12 bits).
67static unsigned LimitFloatPrecision;
68
69static cl::opt<unsigned, true>
70LimitFPPrecision("limit-float-precision",
71 cl::desc("Generate low-precision inline sequences "
72 "for some float libcalls"),
73 cl::location(LimitFloatPrecision),
74 cl::init(0));
75
Andrew Trick116efac2010-11-12 17:50:46 +000076// Limit the width of DAG chains. This is important in general to prevent
77// prevent DAG-based analysis from blowing up. For example, alias analysis and
78// load clustering may not complete in reasonable time. It is difficult to
79// recognize and avoid this situation within each individual analysis, and
80// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickcf7fefb2010-11-20 07:26:51 +000081// the safe approach, and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000082//
83// MaxParallelChains default is arbitrarily high to avoid affecting
84// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000085// sequence over this should have been converted to llvm.memcpy by the
86// frontend. It easy to induce this behavior with .ll code such as:
87// %buffer = alloca [4096 x i8]
88// %data = load [4096 x i8]* %argPtr
89// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000090static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +000091
Andrew Trickef9de2a2013-05-25 02:42:55 +000092static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +000093 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +000094 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +000095
Dan Gohman575fad32008-09-03 16:12:24 +000096/// getCopyFromParts - Create a value that contains the specified legal parts
97/// combined into the value they represent. If the parts combine to a type
98/// larger then ValueVT then AssertOp can be used to specify whether the extra
99/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
100/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000101static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000102 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000103 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000104 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000105 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000106 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000107 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
108 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000109
Dan Gohman575fad32008-09-03 16:12:24 +0000110 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000111 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000112 SDValue Val = Parts[0];
113
114 if (NumParts > 1) {
115 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000116 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000117 unsigned PartBits = PartVT.getSizeInBits();
118 unsigned ValueBits = ValueVT.getSizeInBits();
119
120 // Assemble the power of 2 part.
121 unsigned RoundParts = NumParts & (NumParts - 1) ?
122 1 << Log2_32(NumParts) : NumParts;
123 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000124 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000125 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000126 SDValue Lo, Hi;
127
Owen Anderson117c9e82009-08-12 00:36:31 +0000128 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000129
Dan Gohman575fad32008-09-03 16:12:24 +0000130 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000131 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000132 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000133 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000134 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000135 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000136 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
137 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000138 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000139
Dan Gohman575fad32008-09-03 16:12:24 +0000140 if (TLI.isBigEndian())
141 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000142
Chris Lattner05bcb482010-08-24 23:20:40 +0000143 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000144
145 if (RoundParts < NumParts) {
146 // Assemble the trailing non-power-of-2 part.
147 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000148 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000149 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000150 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000151
152 // Combine the round and odd parts.
153 Lo = Val;
154 if (TLI.isBigEndian())
155 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000156 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000157 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
158 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohman575fad32008-09-03 16:12:24 +0000159 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands41826032009-01-31 15:50:11 +0000160 TLI.getPointerTy()));
Chris Lattner05bcb482010-08-24 23:20:40 +0000161 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
162 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000163 }
Eli Friedman9030c352009-05-20 06:02:09 +0000164 } else if (PartVT.isFloatingPoint()) {
165 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000166 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000167 "Unexpected split");
168 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000169 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
170 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman9030c352009-05-20 06:02:09 +0000171 if (TLI.isBigEndian())
172 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000173 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000174 } else {
175 // FP split into integer parts (soft fp)
176 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
177 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000178 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000179 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000180 }
181 }
182
183 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000184 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000185
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000186 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000187 return Val;
188
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000189 if (PartEVT.isInteger() && ValueVT.isInteger()) {
190 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000191 // For a truncate, see if we have any information to
192 // indicate whether the truncated bits will always be
193 // zero or sign-extension.
194 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000195 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000196 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000197 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000198 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000199 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000200 }
201
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000202 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000203 // FP_ROUND's are always exact here.
204 if (ValueVT.bitsLT(Val.getValueType()))
205 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Coopere3d305a2012-01-17 01:54:07 +0000206 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000207
Chris Lattner05bcb482010-08-24 23:20:40 +0000208 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000209 }
210
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000211 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000212 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000213
Torok Edwinfbcc6632009-07-14 16:55:14 +0000214 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000215}
216
Bill Wendling81406f62012-09-26 04:04:19 +0000217/// getCopyFromPartsVector - Create a value that contains the specified legal
218/// parts combined into the value they represent. If the parts combine to a
219/// type larger then ValueVT then AssertOp can be used to specify whether the
220/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
221/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000222static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000223 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000224 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000225 assert(ValueVT.isVector() && "Not a vector value");
226 assert(NumParts > 0 && "No parts to assemble!");
227 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
228 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000229
Chris Lattner05bcb482010-08-24 23:20:40 +0000230 // Handle a multi-element vector.
231 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000232 EVT IntermediateVT;
233 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000234 unsigned NumIntermediates;
235 unsigned NumRegs =
236 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
237 NumIntermediates, RegisterVT);
238 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
239 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000240 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000241 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner05bcb482010-08-24 23:20:40 +0000242 "Part type doesn't match part!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000243
Chris Lattner05bcb482010-08-24 23:20:40 +0000244 // Assemble the parts into intermediate operands.
245 SmallVector<SDValue, 8> Ops(NumIntermediates);
246 if (NumIntermediates == NumParts) {
247 // If the register was not expanded, truncate or copy the value,
248 // as appropriate.
249 for (unsigned i = 0; i != NumParts; ++i)
250 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000251 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000252 } else if (NumParts > 0) {
253 // If the intermediate type was expanded, build the intermediate
254 // operands from the parts.
255 assert(NumParts % NumIntermediates == 0 &&
256 "Must expand into a divisible number of parts!");
257 unsigned Factor = NumParts / NumIntermediates;
258 for (unsigned i = 0; i != NumIntermediates; ++i)
259 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000260 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000261 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000262
Chris Lattner05bcb482010-08-24 23:20:40 +0000263 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
264 // intermediate operands.
265 Val = DAG.getNode(IntermediateVT.isVector() ?
266 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
267 ValueVT, &Ops[0], NumIntermediates);
268 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000269
Chris Lattner05bcb482010-08-24 23:20:40 +0000270 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000271 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000272
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000273 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000274 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000275
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000276 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000277 // If the element type of the source/dest vectors are the same, but the
278 // parts vector has more elements than the value vector, then we have a
279 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
280 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000281 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
282 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000283 "Cannot narrow, it would be a lossy transformation");
284 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000285 DAG.getConstant(0, TLI.getVectorIdxTy()));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000286 }
287
Chris Lattner75ff0532010-08-25 22:49:25 +0000288 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000289 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000290 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
291
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000292 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000293 "Cannot handle this kind of promotion");
294 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000295 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000296 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
297 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000298
Chris Lattner75ff0532010-08-25 22:49:25 +0000299 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000300
Eric Christopher690030c2011-06-01 19:55:10 +0000301 // Trivial bitcast if the types are the same size and the destination
302 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000303 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000304 TLI.isTypeLegal(ValueVT))
305 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000306
Nadav Rotem083837e2011-06-12 14:49:38 +0000307 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000308 if (ValueVT.getVectorNumElements() != 1) {
309 LLVMContext &Ctx = *DAG.getContext();
310 Twine ErrMsg("non-trivial scalar-to-vector conversion");
311 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) {
312 if (const CallInst *CI = dyn_cast<CallInst>(I))
313 if (isa<InlineAsm>(CI->getCalledValue()))
314 ErrMsg = ErrMsg + ", possible invalid constraint for vector type";
315 Ctx.emitError(I, ErrMsg);
316 } else {
317 Ctx.emitError(ErrMsg);
318 }
Chad Rosier8e4824f2013-05-01 19:49:26 +0000319 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000320 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000321
322 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000323 ValueVT.getVectorElementType() != PartEVT) {
324 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000325 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
326 DL, ValueVT.getScalarType(), Val);
327 }
328
Chris Lattner05bcb482010-08-24 23:20:40 +0000329 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
330}
331
Andrew Trickef9de2a2013-05-25 02:42:55 +0000332static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000333 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000334 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000335
Dan Gohman575fad32008-09-03 16:12:24 +0000336/// getCopyToParts - Create a series of nodes that contain the specified value
337/// split into legal parts. If the parts contain more bits than Val, then, for
338/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000339static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000340 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000341 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000342 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000343 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000344
Chris Lattner96a77eb2010-08-24 23:10:06 +0000345 // Handle the vector case separately.
346 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000347 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000348
Chris Lattner96a77eb2010-08-24 23:10:06 +0000349 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000350 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000351 unsigned OrigNumParts = NumParts;
Dan Gohman575fad32008-09-03 16:12:24 +0000352 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
353
Chris Lattner96a77eb2010-08-24 23:10:06 +0000354 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000355 return;
356
Chris Lattner96a77eb2010-08-24 23:10:06 +0000357 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000358 EVT PartEVT = PartVT;
359 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000360 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000361 Parts[0] = Val;
362 return;
363 }
364
Chris Lattner96a77eb2010-08-24 23:10:06 +0000365 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
366 // If the parts cover more bits than the value has, promote the value.
367 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
368 assert(NumParts == 1 && "Do not know what to promote to!");
369 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
370 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000371 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
372 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000373 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000374 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
375 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000376 if (PartVT == MVT::x86mmx)
377 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000378 }
379 } else if (PartBits == ValueVT.getSizeInBits()) {
380 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000381 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000382 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000383 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
384 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000385 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
386 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000387 "Unknown mismatch!");
388 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
389 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000390 if (PartVT == MVT::x86mmx)
391 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000392 }
393
394 // The value may have changed - recompute ValueVT.
395 ValueVT = Val.getValueType();
396 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
397 "Failed to tile the value with PartVT!");
398
399 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000400 if (PartEVT != ValueVT) {
Bill Wendling5def8912012-09-26 06:16:18 +0000401 LLVMContext &Ctx = *DAG.getContext();
402 Twine ErrMsg("scalar-to-vector conversion failed");
403 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) {
404 if (const CallInst *CI = dyn_cast<CallInst>(I))
405 if (isa<InlineAsm>(CI->getCalledValue()))
406 ErrMsg = ErrMsg + ", possible invalid constraint for vector type";
407 Ctx.emitError(I, ErrMsg);
408 } else {
409 Ctx.emitError(ErrMsg);
410 }
411 }
412
Chris Lattner96a77eb2010-08-24 23:10:06 +0000413 Parts[0] = Val;
414 return;
415 }
416
417 // Expand the value into multiple parts.
418 if (NumParts & (NumParts - 1)) {
419 // The number of parts is not a power of 2. Split off and copy the tail.
420 assert(PartVT.isInteger() && ValueVT.isInteger() &&
421 "Do not know what to expand to!");
422 unsigned RoundParts = 1 << Log2_32(NumParts);
423 unsigned RoundBits = RoundParts * PartBits;
424 unsigned OddParts = NumParts - RoundParts;
425 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
426 DAG.getIntPtrConstant(RoundBits));
Bill Wendling5def8912012-09-26 06:16:18 +0000427 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000428
429 if (TLI.isBigEndian())
430 // The odd parts were reversed by getCopyToParts - unreverse them.
431 std::reverse(Parts + RoundParts, Parts + NumParts);
432
433 NumParts = RoundParts;
434 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
435 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
436 }
437
438 // The number of parts is a power of 2. Repeatedly bisect the value using
439 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000440 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000441 EVT::getIntegerVT(*DAG.getContext(),
442 ValueVT.getSizeInBits()),
443 Val);
444
445 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
446 for (unsigned i = 0; i < NumParts; i += StepSize) {
447 unsigned ThisBits = StepSize * PartBits / 2;
448 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
449 SDValue &Part0 = Parts[i];
450 SDValue &Part1 = Parts[i+StepSize/2];
451
452 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
453 ThisVT, Part0, DAG.getIntPtrConstant(1));
454 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
455 ThisVT, Part0, DAG.getIntPtrConstant(0));
456
457 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000458 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
459 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000460 }
461 }
462 }
463
464 if (TLI.isBigEndian())
465 std::reverse(Parts, Parts + OrigNumParts);
466}
467
468
469/// getCopyToPartsVector - Create a series of nodes that contain the specified
470/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000471static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000472 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000473 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000474 EVT ValueVT = Val.getValueType();
475 assert(ValueVT.isVector() && "Not a vector");
476 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000477
Chris Lattner96a77eb2010-08-24 23:10:06 +0000478 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000479 EVT PartEVT = PartVT;
480 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000481 // Nothing to do.
482 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
483 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000484 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000485 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000486 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
487 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000488 EVT ElementVT = PartVT.getVectorElementType();
489 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
490 // undef elements.
491 SmallVector<SDValue, 16> Ops;
492 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
493 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000494 ElementVT, Val, DAG.getConstant(i,
495 TLI.getVectorIdxTy())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000496
Chris Lattner75ff0532010-08-25 22:49:25 +0000497 for (unsigned i = ValueVT.getVectorNumElements(),
498 e = PartVT.getVectorNumElements(); i != e; ++i)
499 Ops.push_back(DAG.getUNDEF(ElementVT));
500
501 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
502
503 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000504
Chris Lattner75ff0532010-08-25 22:49:25 +0000505 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
506 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000507 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000508 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000509 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000510 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000511
512 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000513 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000514 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
515 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000516 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000517 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000518 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000519 "Only trivial vector-to-scalar conversions should get here!");
520 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000521 PartVT, Val, DAG.getConstant(0, TLI.getVectorIdxTy()));
Nadav Rotem083837e2011-06-12 14:49:38 +0000522
523 bool Smaller = ValueVT.bitsLE(PartVT);
524 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
525 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000526 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000527
Chris Lattner96a77eb2010-08-24 23:10:06 +0000528 Parts[0] = Val;
529 return;
530 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000531
Dan Gohman575fad32008-09-03 16:12:24 +0000532 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000533 EVT IntermediateVT;
534 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000535 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000536 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000537 IntermediateVT,
538 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000539 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000540
Dan Gohman575fad32008-09-03 16:12:24 +0000541 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
542 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000543 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000544
Dan Gohman575fad32008-09-03 16:12:24 +0000545 // Split the vector into intermediate operands.
546 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000547 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000548 if (IntermediateVT.isVector())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000549 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohman575fad32008-09-03 16:12:24 +0000550 IntermediateVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000551 DAG.getConstant(i * (NumElements / NumIntermediates),
552 TLI.getVectorIdxTy()));
Dan Gohman575fad32008-09-03 16:12:24 +0000553 else
Chris Lattner96a77eb2010-08-24 23:10:06 +0000554 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000555 IntermediateVT, Val,
556 DAG.getConstant(i, TLI.getVectorIdxTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000557 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000558
Dan Gohman575fad32008-09-03 16:12:24 +0000559 // Split the intermediate operands into legal parts.
560 if (NumParts == NumIntermediates) {
561 // If the register was not expanded, promote or copy the value,
562 // as appropriate.
563 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000564 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000565 } else if (NumParts > 0) {
566 // If the intermediate type was expanded, split each the value into
567 // legal parts.
568 assert(NumParts % NumIntermediates == 0 &&
569 "Must expand into a divisible number of parts!");
570 unsigned Factor = NumParts / NumIntermediates;
571 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000572 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000573 }
574}
575
Dan Gohman4db93c92010-05-29 17:53:24 +0000576namespace {
577 /// RegsForValue - This struct represents the registers (physical or virtual)
578 /// that a particular set of values is assigned, and the type information
579 /// about the value. The most common situation is to represent one value at a
580 /// time, but struct or array values are handled element-wise as multiple
581 /// values. The splitting of aggregates is performed recursively, so that we
582 /// never have aggregate-typed registers. The values at this point do not
583 /// necessarily have legal types, so each value may require one or more
584 /// registers of some legal type.
585 ///
586 struct RegsForValue {
587 /// ValueVTs - The value types of the values, which may not be legal, and
588 /// may need be promoted or synthesized from one or more registers.
589 ///
590 SmallVector<EVT, 4> ValueVTs;
591
592 /// RegVTs - The value types of the registers. This is the same size as
593 /// ValueVTs and it records, for each value, what the type of the assigned
594 /// register or registers are. (Individual values are never synthesized
595 /// from more than one type of register.)
596 ///
597 /// With virtual registers, the contents of RegVTs is redundant with TLI's
598 /// getRegisterType member function, however when with physical registers
599 /// it is necessary to have a separate record of the types.
600 ///
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000601 SmallVector<MVT, 4> RegVTs;
Dan Gohman4db93c92010-05-29 17:53:24 +0000602
603 /// Regs - This list holds the registers assigned to the values.
604 /// Each legal or promoted value requires one register, and each
605 /// expanded value requires multiple registers.
606 ///
607 SmallVector<unsigned, 4> Regs;
608
609 RegsForValue() {}
610
611 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000612 MVT regvt, EVT valuevt)
Dan Gohman4db93c92010-05-29 17:53:24 +0000613 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
614
Dan Gohman4db93c92010-05-29 17:53:24 +0000615 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattner229907c2011-07-18 04:54:35 +0000616 unsigned Reg, Type *Ty) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000617 ComputeValueVTs(tli, Ty, ValueVTs);
618
619 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
620 EVT ValueVT = ValueVTs[Value];
621 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglundbad545c2012-12-19 11:48:16 +0000622 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman4db93c92010-05-29 17:53:24 +0000623 for (unsigned i = 0; i != NumRegs; ++i)
624 Regs.push_back(Reg + i);
625 RegVTs.push_back(RegisterVT);
626 Reg += NumRegs;
627 }
628 }
629
630 /// areValueTypesLegal - Return true if types of all the values are legal.
631 bool areValueTypesLegal(const TargetLowering &TLI) {
632 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000633 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000634 if (!TLI.isTypeLegal(RegisterVT))
635 return false;
636 }
637 return true;
638 }
639
640 /// append - Add the specified values to this one.
641 void append(const RegsForValue &RHS) {
642 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
643 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
644 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
645 }
646
647 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
648 /// this value and returns the result as a ValueVTs value. This uses
649 /// Chain/Flag as the input and updates them for the output Chain/Flag.
650 /// If the Flag pointer is NULL, no flag is used.
651 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000652 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000653 SDValue &Chain, SDValue *Flag,
654 const Value *V = 0) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000655
656 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
657 /// specified value into the registers specified by this object. This uses
658 /// Chain/Flag as the input and updates them for the output Chain/Flag.
659 /// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000660 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Bill Wendling5def8912012-09-26 06:16:18 +0000661 SDValue &Chain, SDValue *Flag, const Value *V) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000662
663 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
664 /// operand list. This adds the code marker, matching input operand index
665 /// (if applicable), and includes the number of values added into it.
666 void AddInlineAsmOperands(unsigned Kind,
667 bool HasMatching, unsigned MatchingIdx,
668 SelectionDAG &DAG,
669 std::vector<SDValue> &Ops) const;
670 };
671}
672
673/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
674/// this value and returns the result as a ValueVT value. This uses
675/// Chain/Flag as the input and updates them for the output Chain/Flag.
676/// If the Flag pointer is NULL, no flag is used.
677SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
678 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000679 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000680 SDValue &Chain, SDValue *Flag,
681 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000682 // A Value with type {} or [0 x %t] needs no registers.
683 if (ValueVTs.empty())
684 return SDValue();
685
Dan Gohman4db93c92010-05-29 17:53:24 +0000686 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
687
688 // Assemble the legal parts into the final values.
689 SmallVector<SDValue, 4> Values(ValueVTs.size());
690 SmallVector<SDValue, 8> Parts;
691 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
692 // Copy the legal parts from the registers.
693 EVT ValueVT = ValueVTs[Value];
694 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000695 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000696
697 Parts.resize(NumRegs);
698 for (unsigned i = 0; i != NumRegs; ++i) {
699 SDValue P;
700 if (Flag == 0) {
701 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
702 } else {
703 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
704 *Flag = P.getValue(2);
705 }
706
707 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000708 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000709
710 // If the source register was virtual and if we know something about it,
711 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000712 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000713 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000714 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000715
716 const FunctionLoweringInfo::LiveOutInfo *LOI =
717 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
718 if (!LOI)
719 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000720
Chris Lattnercb404362010-12-13 01:11:17 +0000721 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000722 unsigned NumSignBits = LOI->NumSignBits;
723 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000724
Quentin Colombetb51a6862013-06-18 20:14:39 +0000725 if (NumZeroBits == RegSize) {
726 // The current value is a zero.
727 // Explicitly express that as it would be easier for
728 // optimizations to kick in.
729 Parts[i] = DAG.getConstant(0, RegisterVT);
730 continue;
731 }
732
Chris Lattnercb404362010-12-13 01:11:17 +0000733 // FIXME: We capture more information than the dag can represent. For
734 // now, just use the tightest assertzext/assertsext possible.
735 bool isSExt = true;
736 EVT FromVT(MVT::Other);
737 if (NumSignBits == RegSize)
738 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
739 else if (NumZeroBits >= RegSize-1)
740 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
741 else if (NumSignBits > RegSize-8)
742 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
743 else if (NumZeroBits >= RegSize-8)
744 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
745 else if (NumSignBits > RegSize-16)
746 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
747 else if (NumZeroBits >= RegSize-16)
748 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
749 else if (NumSignBits > RegSize-32)
750 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
751 else if (NumZeroBits >= RegSize-32)
752 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
753 else
754 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000755
Chris Lattnercb404362010-12-13 01:11:17 +0000756 // Add an assertion node.
757 assert(FromVT != MVT::Other);
758 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
759 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000760 }
761
762 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000763 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000764 Part += NumRegs;
765 Parts.clear();
766 }
767
768 return DAG.getNode(ISD::MERGE_VALUES, dl,
769 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
770 &Values[0], ValueVTs.size());
771}
772
773/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
774/// specified value into the registers specified by this object. This uses
775/// Chain/Flag as the input and updates them for the output Chain/Flag.
776/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000777void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Bill Wendling5def8912012-09-26 06:16:18 +0000778 SDValue &Chain, SDValue *Flag,
779 const Value *V) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000780 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
781
782 // Get the list of the values's legal parts.
783 unsigned NumRegs = Regs.size();
784 SmallVector<SDValue, 8> Parts(NumRegs);
785 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
786 EVT ValueVT = ValueVTs[Value];
787 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000788 MVT RegisterVT = RegVTs[Value];
Evan Cheng9ec512d2012-12-06 19:13:27 +0000789 ISD::NodeType ExtendKind =
790 TLI.isZExtFree(Val, RegisterVT)? ISD::ZERO_EXTEND: ISD::ANY_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000791
Chris Lattner05bcb482010-08-24 23:20:40 +0000792 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000793 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000794 Part += NumParts;
795 }
796
797 // Copy the parts into the registers.
798 SmallVector<SDValue, 8> Chains(NumRegs);
799 for (unsigned i = 0; i != NumRegs; ++i) {
800 SDValue Part;
801 if (Flag == 0) {
802 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
803 } else {
804 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
805 *Flag = Part.getValue(1);
806 }
807
808 Chains[i] = Part.getValue(0);
809 }
810
811 if (NumRegs == 1 || Flag)
812 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
813 // flagged to it. That is the CopyToReg nodes and the user are considered
814 // a single scheduling unit. If we create a TokenFactor and return it as
815 // chain, then the TokenFactor is both a predecessor (operand) of the
816 // user as well as a successor (the TF operands are flagged to the user).
817 // c1, f1 = CopyToReg
818 // c2, f2 = CopyToReg
819 // c3 = TokenFactor c1, c2
820 // ...
821 // = op c3, ..., f2
822 Chain = Chains[NumRegs-1];
823 else
824 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
825}
826
827/// AddInlineAsmOperands - Add this value to the specified inlineasm node
828/// operand list. This adds the code marker and includes the number of
829/// values added into it.
830void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
831 unsigned MatchingIdx,
832 SelectionDAG &DAG,
833 std::vector<SDValue> &Ops) const {
834 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
835
836 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
837 if (HasMatching)
838 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000839 else if (!Regs.empty() &&
840 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
841 // Put the register class of the virtual registers in the flag word. That
842 // way, later passes can recompute register class constraints for inline
843 // assembly as well as normal instructions.
844 // Don't do this for tied operands that can use the regclass information
845 // from the def.
846 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
847 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
848 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
849 }
850
Dan Gohman4db93c92010-05-29 17:53:24 +0000851 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
852 Ops.push_back(Res);
853
Reid Kleckneree088972013-12-10 18:27:32 +0000854 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000855 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
856 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000857 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000858 for (unsigned i = 0; i != NumRegs; ++i) {
859 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000860 unsigned TheReg = Regs[Reg++];
861 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
862
863 // Notice if we clobbered the stack pointer. Yes, inline asm can do this.
864 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
865 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
866 MFI->setHasInlineAsmWithSPAdjust(true);
867 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000868 }
869 }
870}
Dan Gohman575fad32008-09-03 16:12:24 +0000871
Owen Andersonbb15fec2011-12-08 22:15:21 +0000872void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
873 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000874 AA = &aa;
875 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000876 LibInfo = li;
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000877 TD = DAG.getTarget().getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000878 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000879 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000880}
881
Dan Gohmanf5cca352010-04-14 18:24:06 +0000882/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000883/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000884/// for a new block. This doesn't clear out information about
885/// additional blocks that are needed to complete switch lowering
886/// or PHI node updating; that information is cleared out as it is
887/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000888void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000889 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000890 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000891 PendingLoads.clear();
892 PendingExports.clear();
Andrew Trick175143b2013-05-25 02:20:36 +0000893 CurInst = NULL;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000894 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000895 SDNodeOrder = LowestSDNodeOrder;
Dan Gohman575fad32008-09-03 16:12:24 +0000896}
897
Devang Patel799288382011-05-23 17:44:13 +0000898/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000899/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000900/// information that is dangling in a basic block can be properly
901/// resolved in a different basic block. This allows the
902/// SelectionDAG to resolve dangling debug information attached
903/// to PHI nodes.
904void SelectionDAGBuilder::clearDanglingDebugInfo() {
905 DanglingDebugInfoMap.clear();
906}
907
Dan Gohman575fad32008-09-03 16:12:24 +0000908/// getRoot - Return the current virtual root of the Selection DAG,
909/// flushing any PendingLoad items. This must be done before emitting
910/// a store or any other node that may need to be ordered after any
911/// prior load instructions.
912///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000913SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000914 if (PendingLoads.empty())
915 return DAG.getRoot();
916
917 if (PendingLoads.size() == 1) {
918 SDValue Root = PendingLoads[0];
919 DAG.setRoot(Root);
920 PendingLoads.clear();
921 return Root;
922 }
923
924 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000925 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohman575fad32008-09-03 16:12:24 +0000926 &PendingLoads[0], PendingLoads.size());
927 PendingLoads.clear();
928 DAG.setRoot(Root);
929 return Root;
930}
931
932/// getControlRoot - Similar to getRoot, but instead of flushing all the
933/// PendingLoad items, flush all the PendingExports items. It is necessary
934/// to do this before emitting a terminator instruction.
935///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000936SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000937 SDValue Root = DAG.getRoot();
938
939 if (PendingExports.empty())
940 return Root;
941
942 // Turn all of the CopyToReg chains into one factored node.
943 if (Root.getOpcode() != ISD::EntryToken) {
944 unsigned i = 0, e = PendingExports.size();
945 for (; i != e; ++i) {
946 assert(PendingExports[i].getNode()->getNumOperands() > 1);
947 if (PendingExports[i].getNode()->getOperand(0) == Root)
948 break; // Don't add the root if we already indirectly depend on it.
949 }
950
951 if (i == e)
952 PendingExports.push_back(Root);
953 }
954
Andrew Trickef9de2a2013-05-25 02:42:55 +0000955 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohman575fad32008-09-03 16:12:24 +0000956 &PendingExports[0],
957 PendingExports.size());
958 PendingExports.clear();
959 DAG.setRoot(Root);
960 return Root;
961}
962
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000963void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000964 // Set up outgoing PHI node register values before emitting the terminator.
965 if (isa<TerminatorInst>(&I))
966 HandlePHINodesInSuccessorBlocks(I.getParent());
967
Andrew Tricke2431c62013-05-25 03:08:10 +0000968 ++SDNodeOrder;
969
Andrew Trick175143b2013-05-25 02:20:36 +0000970 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000971
Dan Gohman575fad32008-09-03 16:12:24 +0000972 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000973
Dan Gohman950fe782010-04-20 15:03:56 +0000974 if (!isa<TerminatorInst>(&I) && !HasTailCall)
975 CopyToExportRegsIfNeeded(&I);
976
Andrew Trick175143b2013-05-25 02:20:36 +0000977 CurInst = NULL;
Dan Gohman575fad32008-09-03 16:12:24 +0000978}
979
Dan Gohmanf41ad472010-04-20 15:00:41 +0000980void SelectionDAGBuilder::visitPHI(const PHINode &) {
981 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
982}
983
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000984void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000985 // Note: this doesn't use InstVisitor, because it has to work with
986 // ConstantExpr's in addition to instructions.
987 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000988 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000989 // Build the switch statement using the Instruction.def file.
990#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000991 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000992#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000993 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000994}
Dan Gohman575fad32008-09-03 16:12:24 +0000995
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000996// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
997// generate the debug data structures now that we've seen its definition.
998void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
999 SDValue Val) {
1000 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +00001001 if (DDI.getDI()) {
1002 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001003 DebugLoc dl = DDI.getdl();
1004 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patelb12ff592010-08-26 23:35:15 +00001005 MDNode *Variable = DI->getVariable();
1006 uint64_t Offset = DI->getOffset();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001007 SDDbgValue *SDV;
1008 if (Val.getNode()) {
Devang Patel3f53d6e2010-08-25 20:39:26 +00001009 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001010 SDV = DAG.getDbgValue(Variable, Val.getNode(),
1011 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
1012 DAG.AddDbgValue(SDV, Val.getNode(), false);
1013 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00001014 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +00001015 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001016 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1017 }
1018}
1019
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00001020/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001021SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +00001022 // If we already have an SDValue for this value, use it. It's important
1023 // to do this first, so that we don't create a CopyFromReg if we already
1024 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +00001025 SDValue &N = NodeMap[V];
1026 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001027
Dan Gohmand4322232010-07-01 01:59:43 +00001028 // If there's a virtual register allocated and initialized for this
1029 // value, use it.
1030 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1031 if (It != FuncInfo.ValueMap.end()) {
1032 unsigned InReg = It->second;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001033 RegsForValue RFV(*DAG.getContext(), *TM.getTargetLowering(),
1034 InReg, V->getType());
Dan Gohmand4322232010-07-01 01:59:43 +00001035 SDValue Chain = DAG.getEntryNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001036 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, NULL, V);
Devang Patel70f8e592011-01-25 18:09:58 +00001037 resolveDanglingDebugInfo(V, N);
1038 return N;
Dan Gohmand4322232010-07-01 01:59:43 +00001039 }
1040
1041 // Otherwise create a new SDValue and remember it.
1042 SDValue Val = getValueImpl(V);
1043 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001044 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001045 return Val;
1046}
1047
1048/// getNonRegisterValue - Return an SDValue for the given Value, but
1049/// don't look in FuncInfo.ValueMap for a virtual register.
1050SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1051 // If we already have an SDValue for this value, use it.
1052 SDValue &N = NodeMap[V];
1053 if (N.getNode()) return N;
1054
1055 // Otherwise create a new SDValue and remember it.
1056 SDValue Val = getValueImpl(V);
1057 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001058 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001059 return Val;
1060}
1061
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001062/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001063/// Create an SDValue for the given value.
1064SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001065 const TargetLowering *TLI = TM.getTargetLowering();
1066
Dan Gohman8422e572010-04-17 15:32:28 +00001067 if (const Constant *C = dyn_cast<Constant>(V)) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001068 EVT VT = TLI->getValueType(V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001069
Dan Gohman8422e572010-04-17 15:32:28 +00001070 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001071 return DAG.getConstant(*CI, VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001072
Dan Gohman8422e572010-04-17 15:32:28 +00001073 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001074 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001075
Matt Arsenault19231e62013-11-16 20:24:41 +00001076 if (isa<ConstantPointerNull>(C)) {
1077 unsigned AS = V->getType()->getPointerAddressSpace();
1078 return DAG.getConstant(0, TLI->getPointerTy(AS));
1079 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001080
Dan Gohman8422e572010-04-17 15:32:28 +00001081 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001082 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001083
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001084 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001085 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001086
Dan Gohman8422e572010-04-17 15:32:28 +00001087 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001088 visit(CE->getOpcode(), *CE);
1089 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001090 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001091 return N1;
1092 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001093
Dan Gohman575fad32008-09-03 16:12:24 +00001094 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1095 SmallVector<SDValue, 4> Constants;
1096 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1097 OI != OE; ++OI) {
1098 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001099 // If the operand is an empty aggregate, there are no values.
1100 if (!Val) continue;
1101 // Add each leaf value from the operand to the Constants list
1102 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001103 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1104 Constants.push_back(SDValue(Val, i));
1105 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001106
Bill Wendling954cb182010-01-28 21:51:40 +00001107 return DAG.getMergeValues(&Constants[0], Constants.size(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001108 getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001109 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001110
Chris Lattner00245f42012-01-24 13:41:11 +00001111 if (const ConstantDataSequential *CDS =
1112 dyn_cast<ConstantDataSequential>(C)) {
1113 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001114 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001115 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1116 // Add each leaf value from the operand to the Constants list
1117 // to form a flattened list of all the values.
1118 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1119 Ops.push_back(SDValue(Val, i));
1120 }
1121
1122 if (isa<ArrayType>(CDS->getType()))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001123 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurSDLoc());
1124 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Chris Lattner00245f42012-01-24 13:41:11 +00001125 VT, &Ops[0], Ops.size());
1126 }
Dan Gohman575fad32008-09-03 16:12:24 +00001127
Duncan Sands19d0b472010-02-16 11:11:14 +00001128 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001129 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1130 "Unknown struct or array constant!");
1131
Owen Anderson53aa7a92009-08-10 22:56:29 +00001132 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001133 ComputeValueVTs(*TLI, C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001134 unsigned NumElts = ValueVTs.size();
1135 if (NumElts == 0)
1136 return SDValue(); // empty struct
1137 SmallVector<SDValue, 4> Constants(NumElts);
1138 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001139 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001140 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001141 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001142 else if (EltVT.isFloatingPoint())
1143 Constants[i] = DAG.getConstantFP(0, EltVT);
1144 else
1145 Constants[i] = DAG.getConstant(0, EltVT);
1146 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001147
Bill Wendling954cb182010-01-28 21:51:40 +00001148 return DAG.getMergeValues(&Constants[0], NumElts,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001149 getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001150 }
1151
Dan Gohman8422e572010-04-17 15:32:28 +00001152 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001153 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001154
Chris Lattner229907c2011-07-18 04:54:35 +00001155 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001156 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001157
Dan Gohman575fad32008-09-03 16:12:24 +00001158 // Now that we know the number and type of the elements, get that number of
1159 // elements into the Ops array based on what kind of constant it is.
1160 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001161 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001162 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001163 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001164 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001165 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001166 EVT EltVT = TLI->getValueType(VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001167
1168 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001169 if (EltVT.isFloatingPoint())
Dan Gohman575fad32008-09-03 16:12:24 +00001170 Op = DAG.getConstantFP(0, EltVT);
1171 else
1172 Op = DAG.getConstant(0, EltVT);
1173 Ops.assign(NumElements, Op);
1174 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001175
Dan Gohman575fad32008-09-03 16:12:24 +00001176 // Create a BUILD_VECTOR node.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001177 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00001178 VT, &Ops[0], Ops.size());
Dan Gohman575fad32008-09-03 16:12:24 +00001179 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001180
Dan Gohman575fad32008-09-03 16:12:24 +00001181 // If this is a static alloca, generate it as the frameindex instead of
1182 // computation.
1183 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1184 DenseMap<const AllocaInst*, int>::iterator SI =
1185 FuncInfo.StaticAllocaMap.find(AI);
1186 if (SI != FuncInfo.StaticAllocaMap.end())
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001187 return DAG.getFrameIndex(SI->second, TLI->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00001188 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001189
Dan Gohmand4322232010-07-01 01:59:43 +00001190 // If this is an instruction which fast-isel has deferred, select it now.
1191 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001192 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001193 RegsForValue RFV(*DAG.getContext(), *TLI, InReg, Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001194 SDValue Chain = DAG.getEntryNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001195 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, NULL, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001196 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001197
Dan Gohmand4322232010-07-01 01:59:43 +00001198 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001199}
1200
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001201void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001202 const TargetLowering *TLI = TM.getTargetLowering();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001203 SDValue Chain = getControlRoot();
1204 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001205 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001206
Dan Gohmand16aa542010-05-29 17:03:36 +00001207 if (!FuncInfo.CanLowerReturn) {
1208 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001209 const Function *F = I.getParent()->getParent();
1210
1211 // Emit a store of the return value through the virtual register.
1212 // Leave Outs empty so that LowerReturn won't try to load return
1213 // registers the usual way.
1214 SmallVector<EVT, 1> PtrValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001215 ComputeValueVTs(*TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001216 PtrValueVTs);
1217
1218 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1219 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001220
Owen Anderson53aa7a92009-08-10 22:56:29 +00001221 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001222 SmallVector<uint64_t, 4> Offsets;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001223 ComputeValueVTs(*TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001224 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001225
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001226 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001227 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001228 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001229 RetPtr.getValueType(), RetPtr,
1230 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001231 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001232 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001233 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001234 // FIXME: better loc info would be nice.
1235 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001236 }
1237
Andrew Trickef9de2a2013-05-25 02:42:55 +00001238 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001239 MVT::Other, &Chains[0], NumValues);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001240 } else if (I.getNumOperands() != 0) {
1241 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001242 ComputeValueVTs(*TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001243 unsigned NumValues = ValueVTs.size();
1244 if (NumValues) {
1245 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001246 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1247 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001248
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001249 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001250
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001251 const Function *F = I.getParent()->getParent();
Bill Wendling74dba872012-12-30 13:01:51 +00001252 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1253 Attribute::SExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001254 ExtendKind = ISD::SIGN_EXTEND;
Bill Wendling74dba872012-12-30 13:01:51 +00001255 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1256 Attribute::ZExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001257 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman575fad32008-09-03 16:12:24 +00001258
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001259 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001260 VT = TLI->getTypeForExtArgOrReturn(VT.getSimpleVT(), ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001261
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001262 unsigned NumParts = TLI->getNumRegisters(*DAG.getContext(), VT);
1263 MVT PartVT = TLI->getRegisterType(*DAG.getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001264 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001265 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001266 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001267 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001268
1269 // 'inreg' on function refers to return value
1270 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Bill Wendling74dba872012-12-30 13:01:51 +00001271 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1272 Attribute::InReg))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001273 Flags.setInReg();
1274
1275 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001276 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001277 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001278 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001279 Flags.setZExt();
1280
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001281 for (unsigned i = 0; i < NumParts; ++i) {
1282 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001283 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001284 OutVals.push_back(Parts[i]);
1285 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001286 }
Dan Gohman575fad32008-09-03 16:12:24 +00001287 }
1288 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001289
1290 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001291 CallingConv::ID CallConv =
1292 DAG.getMachineFunction().getFunction()->getCallingConv();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001293 Chain = TM.getTargetLowering()->LowerReturn(Chain, CallConv, isVarArg,
1294 Outs, OutVals, getCurSDLoc(),
1295 DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001296
1297 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001298 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001299 "LowerReturn didn't return a valid chain!");
1300
1301 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001302 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001303}
1304
Dan Gohman9478c3f2009-04-23 23:13:24 +00001305/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1306/// created for it, emit nodes to copy the value into the virtual
1307/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001308void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001309 // Skip empty types
1310 if (V->getType()->isEmptyTy())
1311 return;
1312
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001313 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1314 if (VMI != FuncInfo.ValueMap.end()) {
1315 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1316 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001317 }
1318}
1319
Dan Gohman575fad32008-09-03 16:12:24 +00001320/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1321/// the current basic block, add it to ValueMap now so that we'll get a
1322/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001323void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001324 // No need to export constants.
1325 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001326
Dan Gohman575fad32008-09-03 16:12:24 +00001327 // Already exported?
1328 if (FuncInfo.isExportedInst(V)) return;
1329
1330 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1331 CopyValueToVirtualRegister(V, Reg);
1332}
1333
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001334bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001335 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001336 // The operands of the setcc have to be in this block. We don't know
1337 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001338 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001339 // Can export from current BB.
1340 if (VI->getParent() == FromBB)
1341 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001342
Dan Gohman575fad32008-09-03 16:12:24 +00001343 // Is already exported, noop.
1344 return FuncInfo.isExportedInst(V);
1345 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001346
Dan Gohman575fad32008-09-03 16:12:24 +00001347 // If this is an argument, we can export it if the BB is the entry block or
1348 // if it is already exported.
1349 if (isa<Argument>(V)) {
1350 if (FromBB == &FromBB->getParent()->getEntryBlock())
1351 return true;
1352
1353 // Otherwise, can only export this if it is already exported.
1354 return FuncInfo.isExportedInst(V);
1355 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001356
Dan Gohman575fad32008-09-03 16:12:24 +00001357 // Otherwise, constants can always be exported.
1358 return true;
1359}
1360
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001361/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001362uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1363 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001364 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1365 if (!BPI)
1366 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001367 const BasicBlock *SrcBB = Src->getBasicBlock();
1368 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001369 return BPI->getEdgeWeight(SrcBB, DstBB);
1370}
1371
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001372void SelectionDAGBuilder::
1373addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1374 uint32_t Weight /* = 0 */) {
1375 if (!Weight)
1376 Weight = getEdgeWeight(Src, Dst);
1377 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001378}
1379
1380
Dan Gohman575fad32008-09-03 16:12:24 +00001381static bool InBlock(const Value *V, const BasicBlock *BB) {
1382 if (const Instruction *I = dyn_cast<Instruction>(V))
1383 return I->getParent() == BB;
1384 return true;
1385}
1386
Dan Gohmand01ddb52008-10-17 21:16:08 +00001387/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1388/// This function emits a branch and is used at the leaves of an OR or an
1389/// AND operator tree.
1390///
1391void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001392SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001393 MachineBasicBlock *TBB,
1394 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001395 MachineBasicBlock *CurBB,
Manman Ren7407e0e2014-01-30 00:53:27 +00001396 MachineBasicBlock *SwitchBB) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001397 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001398
Dan Gohmand01ddb52008-10-17 21:16:08 +00001399 // If the leaf of the tree is a comparison, merge the condition into
1400 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001401 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001402 // The operands of the cmp have to be in this block. We don't know
1403 // how to export them from some other block. If this is the first block
1404 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001405 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001406 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1407 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001408 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001409 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001410 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001411 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001412 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001413 if (TM.Options.NoNaNsFPMath)
1414 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001415 } else {
1416 Condition = ISD::SETEQ; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001417 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001418 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001419
1420 CaseBlock CB(Condition, BOp->getOperand(0),
Manman Ren7407e0e2014-01-30 00:53:27 +00001421 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001422 SwitchCases.push_back(CB);
1423 return;
1424 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001425 }
1426
1427 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001428 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Manman Ren7407e0e2014-01-30 00:53:27 +00001429 NULL, TBB, FBB, CurBB);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001430 SwitchCases.push_back(CB);
1431}
1432
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001433/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001434void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001435 MachineBasicBlock *TBB,
1436 MachineBasicBlock *FBB,
1437 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001438 MachineBasicBlock *SwitchBB,
Manman Ren7407e0e2014-01-30 00:53:27 +00001439 unsigned Opc) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001440 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001441 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001442 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001443 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1444 BOp->getParent() != CurBB->getBasicBlock() ||
1445 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1446 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren7407e0e2014-01-30 00:53:27 +00001447 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001448 return;
1449 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001450
Dan Gohman575fad32008-09-03 16:12:24 +00001451 // Create TmpBB after CurBB.
1452 MachineFunction::iterator BBI = CurBB;
1453 MachineFunction &MF = DAG.getMachineFunction();
1454 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1455 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001456
Dan Gohman575fad32008-09-03 16:12:24 +00001457 if (Opc == Instruction::Or) {
1458 // Codegen X | Y as:
1459 // jmp_if_X TBB
1460 // jmp TmpBB
1461 // TmpBB:
1462 // jmp_if_Y TBB
1463 // jmp FBB
1464 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001465
Manman Ren104e0c82014-01-30 00:24:37 +00001466 // Emit the LHS condition.
Manman Ren7407e0e2014-01-30 00:53:27 +00001467 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Manman Ren104e0c82014-01-30 00:24:37 +00001468
Dan Gohman575fad32008-09-03 16:12:24 +00001469 // Emit the RHS condition into TmpBB.
Manman Ren7407e0e2014-01-30 00:53:27 +00001470 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohman575fad32008-09-03 16:12:24 +00001471 } else {
1472 assert(Opc == Instruction::And && "Unknown merge op!");
1473 // Codegen X & Y as:
1474 // jmp_if_X TmpBB
1475 // jmp FBB
1476 // TmpBB:
1477 // jmp_if_Y TBB
1478 // jmp FBB
1479 //
1480 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001481
Manman Ren104e0c82014-01-30 00:24:37 +00001482 // Emit the LHS condition.
Manman Ren7407e0e2014-01-30 00:53:27 +00001483 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Manman Ren104e0c82014-01-30 00:24:37 +00001484
Dan Gohman575fad32008-09-03 16:12:24 +00001485 // Emit the RHS condition into TmpBB.
Manman Ren7407e0e2014-01-30 00:53:27 +00001486 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohman575fad32008-09-03 16:12:24 +00001487 }
1488}
1489
1490/// If the set of cases should be emitted as a series of branches, return true.
1491/// If we should emit this as a bunch of and/or'd together conditions, return
1492/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001493bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001494SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001495 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001496
Dan Gohman575fad32008-09-03 16:12:24 +00001497 // If this is two comparisons of the same values or'd or and'd together, they
1498 // will get folded into a single comparison, so don't emit two blocks.
1499 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1500 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1501 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1502 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1503 return false;
1504 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001505
Chris Lattner1eea3b02010-01-02 00:00:03 +00001506 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1507 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1508 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1509 Cases[0].CC == Cases[1].CC &&
1510 isa<Constant>(Cases[0].CmpRHS) &&
1511 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1512 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1513 return false;
1514 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1515 return false;
1516 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001517
Dan Gohman575fad32008-09-03 16:12:24 +00001518 return true;
1519}
1520
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001521void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001522 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001523
Dan Gohman575fad32008-09-03 16:12:24 +00001524 // Update machine-CFG edges.
1525 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1526
1527 // Figure out which block is immediately after the current one.
1528 MachineBasicBlock *NextBlock = 0;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001529 MachineFunction::iterator BBI = BrMBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001530 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001531 NextBlock = BBI;
1532
1533 if (I.isUnconditional()) {
1534 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001535 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001536
Dan Gohman575fad32008-09-03 16:12:24 +00001537 // If this is not a fall-through branch, emit the branch.
Bill Wendling954cb182010-01-28 21:51:40 +00001538 if (Succ0MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001539 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001540 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001541 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001542
Dan Gohman575fad32008-09-03 16:12:24 +00001543 return;
1544 }
1545
1546 // If this condition is one of the special cases we handle, do special stuff
1547 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001548 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001549 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1550
1551 // If this is a series of conditions that are or'd or and'd together, emit
1552 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001553 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001554 // For example, instead of something like:
1555 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001556 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001557 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001558 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001559 // or C, F
1560 // jnz foo
1561 // Emit:
1562 // cmp A, B
1563 // je foo
1564 // cmp D, E
1565 // jle foo
1566 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001567 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001568 if (!TM.getTargetLowering()->isJumpExpensive() &&
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001569 BOp->hasOneUse() &&
Dan Gohman575fad32008-09-03 16:12:24 +00001570 (BOp->getOpcode() == Instruction::And ||
1571 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001572 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren7407e0e2014-01-30 00:53:27 +00001573 BOp->getOpcode());
Dan Gohman575fad32008-09-03 16:12:24 +00001574 // If the compares in later blocks need to use values not currently
1575 // exported from this block, export them now. This block should always
1576 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001577 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001578
Dan Gohman575fad32008-09-03 16:12:24 +00001579 // Allow some cases to be rejected.
1580 if (ShouldEmitAsBranches(SwitchCases)) {
1581 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1582 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1583 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1584 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001585
Dan Gohman575fad32008-09-03 16:12:24 +00001586 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001587 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001588 SwitchCases.erase(SwitchCases.begin());
1589 return;
1590 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001591
Dan Gohman575fad32008-09-03 16:12:24 +00001592 // Okay, we decided not to do this, remove any inserted MBB's and clear
1593 // SwitchCases.
1594 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001595 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001596
Dan Gohman575fad32008-09-03 16:12:24 +00001597 SwitchCases.clear();
1598 }
1599 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001600
Dan Gohman575fad32008-09-03 16:12:24 +00001601 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001602 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman7c0303a2010-04-19 22:41:47 +00001603 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001604
Dan Gohman575fad32008-09-03 16:12:24 +00001605 // Use visitSwitchCase to actually insert the fast branch sequence for this
1606 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001607 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001608}
1609
1610/// visitSwitchCase - Emits the necessary code to represent a single node in
1611/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001612void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1613 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001614 SDValue Cond;
1615 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001616 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001617
1618 // Build the setcc now.
Dan Gohman575fad32008-09-03 16:12:24 +00001619 if (CB.CmpMHS == NULL) {
1620 // Fold "(X == true)" to X and "(X == false)" to !X to
1621 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001622 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001623 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001624 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001625 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001626 CB.CC == ISD::SETEQ) {
Dan Gohman575fad32008-09-03 16:12:24 +00001627 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001628 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001629 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001630 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001631 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001632 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001633
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001634 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1635 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001636
1637 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001638 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001639
Bob Wilsone4077362013-09-09 19:14:35 +00001640 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001641 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001642 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001643 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001644 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00001645 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001646 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohman575fad32008-09-03 16:12:24 +00001647 DAG.getConstant(High-Low, VT), ISD::SETULE);
1648 }
1649 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001650
Dan Gohman575fad32008-09-03 16:12:24 +00001651 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001652 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001653 // TrueBB and FalseBB are always different unless the incoming IR is
1654 // degenerate. This only happens when running llc on weird IR.
1655 if (CB.TrueBB != CB.FalseBB)
1656 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001657
Dan Gohman575fad32008-09-03 16:12:24 +00001658 // Set NextBlock to be the MBB immediately after the current one, if any.
1659 // This is used to avoid emitting unnecessary branches to the next block.
1660 MachineBasicBlock *NextBlock = 0;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001661 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001662 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001663 NextBlock = BBI;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001664
Dan Gohman575fad32008-09-03 16:12:24 +00001665 // If the lhs block is the next block, invert the condition so that we can
1666 // fall through to the lhs instead of the rhs block.
1667 if (CB.TrueBB == NextBlock) {
1668 std::swap(CB.TrueBB, CB.FalseBB);
1669 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001670 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001671 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001672
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001673 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001674 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001675 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001676
Evan Cheng79687dd2010-09-23 06:51:55 +00001677 // Insert the false branch. Do this even if it's a fall through branch,
1678 // this makes it easier to do DAG optimizations which require inverting
1679 // the branch condition.
1680 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1681 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001682
1683 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001684}
1685
1686/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001687void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001688 // Emit the code for the jump table
1689 assert(JT.Reg != -1U && "Should lower JT Header first!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001690 EVT PTy = TM.getTargetLowering()->getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001691 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001692 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001693 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001694 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001695 MVT::Other, Index.getValue(1),
1696 Table, Index);
1697 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001698}
1699
1700/// visitJumpTableHeader - This function emits necessary code to produce index
1701/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001702void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001703 JumpTableHeader &JTH,
1704 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001705 // Subtract the lowest switch case value from the value being switched on and
1706 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001707 // difference between smallest and largest cases.
1708 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001709 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001710 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001711 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001712
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001713 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001714 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001715 // can be used as an index into the jump table in a subsequent basic block.
1716 // This value may be smaller or larger than the target's pointer type, and
1717 // therefore require extension or truncating.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001718 const TargetLowering *TLI = TM.getTargetLowering();
1719 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), TLI->getPointerTy());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001720
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001721 unsigned JumpTableReg = FuncInfo.CreateReg(TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001722 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001723 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001724 JT.Reg = JumpTableReg;
1725
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001726 // Emit the range check for the jump table, and branch to the default block
1727 // for the switch statement if the value being switched on exceeds the largest
1728 // case in the switch.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001729 SDValue CMP = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001730 TLI->getSetCCResultType(*DAG.getContext(),
1731 Sub.getValueType()),
Matt Arsenault758659232013-05-18 00:21:46 +00001732 Sub,
1733 DAG.getConstant(JTH.Last - JTH.First,VT),
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001734 ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001735
1736 // Set NextBlock to be the MBB immediately after the current one, if any.
1737 // This is used to avoid emitting unnecessary branches to the next block.
1738 MachineBasicBlock *NextBlock = 0;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001739 MachineFunction::iterator BBI = SwitchBB;
Bill Wendlingc6b47342009-12-21 23:47:40 +00001740
Dan Gohmane8c913e2009-08-15 02:06:22 +00001741 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001742 NextBlock = BBI;
1743
Andrew Trickef9de2a2013-05-25 02:42:55 +00001744 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001745 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001746 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001747
Bill Wendling954cb182010-01-28 21:51:40 +00001748 if (JT.MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001749 BrCond = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001750 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001751
Bill Wendlingc6b47342009-12-21 23:47:40 +00001752 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001753}
1754
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001755/// Codegen a new tail for a stack protector check ParentMBB which has had its
1756/// tail spliced into a stack protector check success bb.
1757///
1758/// For a high level explanation of how this fits into the stack protector
1759/// generation see the comment on the declaration of class
1760/// StackProtectorDescriptor.
1761void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1762 MachineBasicBlock *ParentBB) {
1763
1764 // First create the loads to the guard/stack slot for the comparison.
1765 const TargetLowering *TLI = TM.getTargetLowering();
1766 EVT PtrTy = TLI->getPointerTy();
1767
1768 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1769 int FI = MFI->getStackProtectorIndex();
1770
1771 const Value *IRGuard = SPD.getGuard();
1772 SDValue GuardPtr = getValue(IRGuard);
1773 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1774
1775 unsigned Align =
1776 TLI->getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
1777 SDValue Guard = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1778 GuardPtr, MachinePointerInfo(IRGuard, 0),
1779 true, false, false, Align);
1780
1781 SDValue StackSlot = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1782 StackSlotPtr,
1783 MachinePointerInfo::getFixedStack(FI),
1784 true, false, false, Align);
1785
1786 // Perform the comparison via a subtract/getsetcc.
1787 EVT VT = Guard.getValueType();
1788 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, Guard, StackSlot);
1789
1790 SDValue Cmp = DAG.getSetCC(getCurSDLoc(),
1791 TLI->getSetCCResultType(*DAG.getContext(),
1792 Sub.getValueType()),
1793 Sub, DAG.getConstant(0, VT),
1794 ISD::SETNE);
1795
1796 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1797 // branch to failure MBB.
1798 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
1799 MVT::Other, StackSlot.getOperand(0),
1800 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1801 // Otherwise branch to success MBB.
1802 SDValue Br = DAG.getNode(ISD::BR, getCurSDLoc(),
1803 MVT::Other, BrCond,
1804 DAG.getBasicBlock(SPD.getSuccessMBB()));
1805
1806 DAG.setRoot(Br);
1807}
1808
1809/// Codegen the failure basic block for a stack protector check.
1810///
1811/// A failure stack protector machine basic block consists simply of a call to
1812/// __stack_chk_fail().
1813///
1814/// For a high level explanation of how this fits into the stack protector
1815/// generation see the comment on the declaration of class
1816/// StackProtectorDescriptor.
1817void
1818SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
1819 const TargetLowering *TLI = TM.getTargetLowering();
1820 SDValue Chain = TLI->makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL,
1821 MVT::isVoid, 0, 0, false, getCurSDLoc(),
Michael Gottesman20f25eb2013-08-22 23:45:24 +00001822 false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001823 DAG.setRoot(Chain);
1824}
1825
Dan Gohman575fad32008-09-03 16:12:24 +00001826/// visitBitTestHeader - This function emits necessary code to produce value
1827/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001828void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1829 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001830 // Subtract the minimum value
1831 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001832 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001833 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001834 DAG.getConstant(B.First, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001835
1836 // Check range
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001837 const TargetLowering *TLI = TM.getTargetLowering();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001838 SDValue RangeCmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001839 TLI->getSetCCResultType(*DAG.getContext(),
Matt Arsenault758659232013-05-18 00:21:46 +00001840 Sub.getValueType()),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001841 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001842 ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001843
Evan Chengac730dd2011-01-06 01:02:44 +00001844 // Determine the type of the test operands.
1845 bool UsePtrType = false;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001846 if (!TLI->isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001847 UsePtrType = true;
1848 else {
1849 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001850 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001851 // Switch table case range are encoded into series of masks.
1852 // Just use pointer type, it's guaranteed to fit.
1853 UsePtrType = true;
1854 break;
1855 }
1856 }
1857 if (UsePtrType) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001858 VT = TLI->getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001859 Sub = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001860 }
Dan Gohman575fad32008-09-03 16:12:24 +00001861
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001862 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001863 B.Reg = FuncInfo.CreateReg(B.RegVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001864 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001865 B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001866
1867 // Set NextBlock to be the MBB immediately after the current one, if any.
1868 // This is used to avoid emitting unnecessary branches to the next block.
1869 MachineBasicBlock *NextBlock = 0;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001870 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001871 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001872 NextBlock = BBI;
1873
1874 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1875
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001876 addSuccessorWithWeight(SwitchBB, B.Default);
1877 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001878
Andrew Trickef9de2a2013-05-25 02:42:55 +00001879 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001880 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001881 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001882
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001883 if (MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001884 BrRange = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, CopyTo,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001885 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001886
Bill Wendlingc6b47342009-12-21 23:47:40 +00001887 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001888}
1889
1890/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001891void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1892 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001893 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001894 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001895 BitTestCase &B,
1896 MachineBasicBlock *SwitchBB) {
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001897 MVT VT = BB.RegVT;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001898 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001899 Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001900 SDValue Cmp;
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001901 unsigned PopCount = CountPopulation_64(B.Mask);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001902 const TargetLowering *TLI = TM.getTargetLowering();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001903 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001904 // Testing for a single bit; just compare the shift count with what it
1905 // would need to be to shift a 1 bit in that position.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001906 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001907 TLI->getSetCCResultType(*DAG.getContext(), VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001908 ShiftOp,
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001909 DAG.getConstant(countTrailingZeros(B.Mask), VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001910 ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001911 } else if (PopCount == BB.Range) {
1912 // There is only one zero bit in the range, test for it directly.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001913 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001914 TLI->getSetCCResultType(*DAG.getContext(), VT),
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001915 ShiftOp,
1916 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1917 ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001918 } else {
1919 // Make desired shift
Andrew Trickef9de2a2013-05-25 02:42:55 +00001920 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurSDLoc(), VT,
Evan Chengac730dd2011-01-06 01:02:44 +00001921 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001922
Dan Gohman0695e092010-06-24 02:06:24 +00001923 // Emit bit tests and jumps
Andrew Trickef9de2a2013-05-25 02:42:55 +00001924 SDValue AndOp = DAG.getNode(ISD::AND, getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001925 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001926 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001927 TLI->getSetCCResultType(*DAG.getContext(), VT),
Evan Chengac730dd2011-01-06 01:02:44 +00001928 AndOp, DAG.getConstant(0, VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001929 ISD::SETNE);
1930 }
Dan Gohman575fad32008-09-03 16:12:24 +00001931
Manman Rencf104462012-08-24 18:14:27 +00001932 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1933 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1934 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1935 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001936
Andrew Trickef9de2a2013-05-25 02:42:55 +00001937 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001938 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001939 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001940
1941 // Set NextBlock to be the MBB immediately after the current one, if any.
1942 // This is used to avoid emitting unnecessary branches to the next block.
1943 MachineBasicBlock *NextBlock = 0;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001944 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001945 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001946 NextBlock = BBI;
1947
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001948 if (NextMBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001949 BrAnd = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001950 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00001951
Bill Wendlingc6b47342009-12-21 23:47:40 +00001952 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00001953}
1954
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001955void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001956 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001957
Dan Gohman575fad32008-09-03 16:12:24 +00001958 // Retrieve successors.
1959 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1960 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1961
Gabor Greif08a4c282009-01-15 11:10:44 +00001962 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00001963 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00001964 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00001965 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00001966 else if (Fn && Fn->isIntrinsic()) {
1967 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
Nuno Lopes21514972012-07-18 00:07:17 +00001968 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
Nuno Lopesec9653b2012-06-28 22:30:12 +00001969 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00001970 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00001971
1972 // If the value of the invoke is used outside of its defining block, make it
1973 // available as a virtual register.
Dan Gohman9478c3f2009-04-23 23:13:24 +00001974 CopyToExportRegsIfNeeded(&I);
Dan Gohman575fad32008-09-03 16:12:24 +00001975
1976 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00001977 addSuccessorWithWeight(InvokeMBB, Return);
1978 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00001979
1980 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001981 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00001982 MVT::Other, getControlRoot(),
1983 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00001984}
1985
Bill Wendlingf891bf82011-07-31 06:30:59 +00001986void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1987 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1988}
1989
Bill Wendling247fd3b2011-08-17 21:56:44 +00001990void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1991 assert(FuncInfo.MBB->isLandingPad() &&
1992 "Call to landingpad not in landing pad!");
1993
1994 MachineBasicBlock *MBB = FuncInfo.MBB;
1995 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1996 AddLandingPadInfo(LP, MMI, MBB);
1997
Bill Wendling05d6f2f2012-02-13 23:47:16 +00001998 // If there aren't registers to copy the values into (e.g., during SjLj
1999 // exceptions), then don't bother to create these DAG nodes.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002000 const TargetLowering *TLI = TM.getTargetLowering();
2001 if (TLI->getExceptionPointerRegister() == 0 &&
2002 TLI->getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002003 return;
2004
Bill Wendling247fd3b2011-08-17 21:56:44 +00002005 SmallVector<EVT, 2> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002006 ComputeValueVTs(*TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002007 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002008
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002009 // Get the two live-in registers as SDValues. The physregs have already been
2010 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002011 SDValue Ops[2];
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002012 Ops[0] = DAG.getZExtOrTrunc(
2013 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2014 FuncInfo.ExceptionPointerVirtReg, TLI->getPointerTy()),
2015 getCurSDLoc(), ValueVTs[0]);
2016 Ops[1] = DAG.getZExtOrTrunc(
2017 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2018 FuncInfo.ExceptionSelectorVirtReg, TLI->getPointerTy()),
2019 getCurSDLoc(), ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002020
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002021 // Merge into one.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002022 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling247fd3b2011-08-17 21:56:44 +00002023 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
2024 &Ops[0], 2);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002025 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002026}
2027
Dan Gohman575fad32008-09-03 16:12:24 +00002028/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
2029/// small case ranges).
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002030bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
2031 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002032 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002033 MachineBasicBlock *Default,
2034 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002035 // Size is the number of Cases represented by this range.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002036 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohman575fad32008-09-03 16:12:24 +00002037 if (Size > 3)
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002038 return false;
2039
Dan Gohman575fad32008-09-03 16:12:24 +00002040 // Get the MachineFunction which holds the current MBB. This is used when
2041 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002042 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002043
2044 // Figure out which block is immediately after the current one.
2045 MachineBasicBlock *NextBlock = 0;
2046 MachineFunction::iterator BBI = CR.CaseBB;
2047
Dan Gohmane8c913e2009-08-15 02:06:22 +00002048 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00002049 NextBlock = BBI;
2050
Manman Rencf104462012-08-24 18:14:27 +00002051 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramer24656c92010-11-22 09:45:38 +00002052 // If any two of the cases has the same destination, and if one value
Dan Gohman575fad32008-09-03 16:12:24 +00002053 // is the same as the other, but has one bit unset that the other has set,
2054 // use bit manipulation to do two compares at once. For example:
2055 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramer24656c92010-11-22 09:45:38 +00002056 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
2057 // TODO: Handle cases where CR.CaseBB != SwitchBB.
2058 if (Size == 2 && CR.CaseBB == SwitchBB) {
2059 Case &Small = *CR.Range.first;
2060 Case &Big = *(CR.Range.second-1);
2061
2062 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
2063 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
2064 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
2065
2066 // Check that there is only one bit different.
2067 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
2068 (SmallValue | BigValue) == BigValue) {
2069 // Isolate the common bit.
2070 APInt CommonBit = BigValue & ~SmallValue;
2071 assert((SmallValue | CommonBit) == BigValue &&
2072 CommonBit.countPopulation() == 1 && "Not a common bit?");
2073
2074 SDValue CondLHS = getValue(SV);
2075 EVT VT = CondLHS.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002076 SDLoc DL = getCurSDLoc();
Benjamin Kramer24656c92010-11-22 09:45:38 +00002077
2078 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
2079 DAG.getConstant(CommonBit, VT));
2080 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
2081 Or, DAG.getConstant(BigValue, VT),
2082 ISD::SETEQ);
2083
2084 // Update successor info.
Manman Rencf104462012-08-24 18:14:27 +00002085 // Both Small and Big will jump to Small.BB, so we sum up the weights.
2086 addSuccessorWithWeight(SwitchBB, Small.BB,
2087 Small.ExtraWeight + Big.ExtraWeight);
2088 addSuccessorWithWeight(SwitchBB, Default,
2089 // The default destination is the first successor in IR.
2090 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramer24656c92010-11-22 09:45:38 +00002091
2092 // Insert the true branch.
2093 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2094 getControlRoot(), Cond,
2095 DAG.getBasicBlock(Small.BB));
2096
2097 // Insert the false branch.
2098 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2099 DAG.getBasicBlock(Default));
2100
2101 DAG.setRoot(BrCond);
2102 return true;
2103 }
2104 }
2105 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002106
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002107 // Order cases by weight so the most likely case will be checked first.
Manman Rencf104462012-08-24 18:14:27 +00002108 uint32_t UnhandledWeights = 0;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002109 if (BPI) {
2110 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Rencf104462012-08-24 18:14:27 +00002111 uint32_t IWeight = I->ExtraWeight;
2112 UnhandledWeights += IWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002113 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Rencf104462012-08-24 18:14:27 +00002114 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002115 if (IWeight > JWeight)
2116 std::swap(*I, *J);
2117 }
2118 }
2119 }
Dan Gohman575fad32008-09-03 16:12:24 +00002120 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002121 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5aad8722012-05-26 21:19:12 +00002122 if (Size > 1 &&
2123 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohman575fad32008-09-03 16:12:24 +00002124 // The last case block won't fall through into 'NextBlock' if we emit the
2125 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002126 // We start at the bottom as it's the case with the least weight.
Stephen Lin6d715e82013-07-06 21:44:25 +00002127 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I)
Dan Gohman575fad32008-09-03 16:12:24 +00002128 if (I->BB == NextBlock) {
2129 std::swap(*I, BackCase);
2130 break;
2131 }
Dan Gohman575fad32008-09-03 16:12:24 +00002132 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002133
Dan Gohman575fad32008-09-03 16:12:24 +00002134 // Create a CaseBlock record representing a conditional branch to
2135 // the Case's target mbb if the value being switched on SV is equal
2136 // to C.
2137 MachineBasicBlock *CurBlock = CR.CaseBB;
2138 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2139 MachineBasicBlock *FallThrough;
2140 if (I != E-1) {
2141 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2142 CurMF->insert(BBI, FallThrough);
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002143
2144 // Put SV in a virtual register to make it available from the new blocks.
2145 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002146 } else {
2147 // If the last case doesn't match, go to the default block.
2148 FallThrough = Default;
2149 }
2150
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002151 const Value *RHS, *LHS, *MHS;
Dan Gohman575fad32008-09-03 16:12:24 +00002152 ISD::CondCode CC;
2153 if (I->High == I->Low) {
2154 // This is just small small case range :) containing exactly 1 case
2155 CC = ISD::SETEQ;
2156 LHS = SV; RHS = I->High; MHS = NULL;
2157 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00002158 CC = ISD::SETLE;
Dan Gohman575fad32008-09-03 16:12:24 +00002159 LHS = I->Low; MHS = SV; RHS = I->High;
2160 }
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002161
Manman Rencf104462012-08-24 18:14:27 +00002162 // The false weight should be sum of all un-handled cases.
2163 UnhandledWeights -= I->ExtraWeight;
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002164 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2165 /* me */ CurBlock,
Manman Rencf104462012-08-24 18:14:27 +00002166 /* trueweight */ I->ExtraWeight,
2167 /* falseweight */ UnhandledWeights);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002168
Dan Gohman575fad32008-09-03 16:12:24 +00002169 // If emitting the first comparison, just call visitSwitchCase to emit the
2170 // code into the current block. Otherwise, push the CaseBlock onto the
2171 // vector to be later processed by SDISel, and insert the node's MBB
2172 // before the next MBB.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002173 if (CurBlock == SwitchBB)
2174 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002175 else
2176 SwitchCases.push_back(CB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002177
Dan Gohman575fad32008-09-03 16:12:24 +00002178 CurBlock = FallThrough;
2179 }
2180
2181 return true;
2182}
2183
2184static inline bool areJTsAllowed(const TargetLowering &TLI) {
Evan Cheng39e90022012-07-02 22:39:56 +00002185 return TLI.supportJumpTables() &&
Owen Anderson9f944592009-08-11 20:47:22 +00002186 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2187 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohman575fad32008-09-03 16:12:24 +00002188}
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002189
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002190static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002191 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Bob Wilsone4077362013-09-09 19:14:35 +00002192 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002193 return (LastExt - FirstExt + 1ULL);
2194}
2195
Dan Gohman575fad32008-09-03 16:12:24 +00002196/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnere74e0c82011-09-09 22:06:59 +00002197bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2198 CaseRecVector &WorkList,
2199 const Value *SV,
2200 MachineBasicBlock *Default,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002201 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002202 Case& FrontCase = *CR.Range.first;
2203 Case& BackCase = *(CR.Range.second-1);
2204
Chris Lattner8e1d7222009-11-07 07:50:34 +00002205 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2206 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002207
Chris Lattner8e1d7222009-11-07 07:50:34 +00002208 APInt TSize(First.getBitWidth(), 0);
Chris Lattnere74e0c82011-09-09 22:06:59 +00002209 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohman575fad32008-09-03 16:12:24 +00002210 TSize += I->size();
2211
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002212 const TargetLowering *TLI = TM.getTargetLowering();
2213 if (!areJTsAllowed(*TLI) || TSize.ult(TLI->getMinimumJumpTableEntries()))
Dan Gohman575fad32008-09-03 16:12:24 +00002214 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002215
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002216 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002217 // The density is TSize / Range. Require at least 40%.
2218 // It should not be possible for IntTSize to saturate for sane code, but make
2219 // sure we handle Range saturation correctly.
2220 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2221 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2222 if (IntTSize * 10 < IntRange * 4)
Dan Gohman575fad32008-09-03 16:12:24 +00002223 return false;
2224
David Greene5730f202010-01-05 01:24:57 +00002225 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002226 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002227 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002228
2229 // Get the MachineFunction which holds the current MBB. This is used when
2230 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002231 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002232
2233 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002234 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002235 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002236
2237 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2238
2239 // Create a new basic block to hold the code for loading the address
2240 // of the jump table, and jumping to it. Update successor information;
2241 // we will either branch to the default case for the switch, or the jump
2242 // table.
2243 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2244 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002245
2246 addSuccessorWithWeight(CR.CaseBB, Default);
2247 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002248
Dan Gohman575fad32008-09-03 16:12:24 +00002249 // Build a vector of destination BBs, corresponding to each target
2250 // of the jump table. If the value of the jump table slot corresponds to
2251 // a case statement, push the case's BB onto the vector, otherwise, push
2252 // the default BB.
2253 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002254 APInt TEI = First;
Dan Gohman575fad32008-09-03 16:12:24 +00002255 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002256 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2257 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002258
Bob Wilsone4077362013-09-09 19:14:35 +00002259 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002260 DestBBs.push_back(I->BB);
2261 if (TEI==High)
2262 ++I;
2263 } else {
2264 DestBBs.push_back(Default);
2265 }
2266 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002267
Manman Rencf104462012-08-24 18:14:27 +00002268 // Calculate weight for each unique destination in CR.
2269 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2270 if (FuncInfo.BPI)
2271 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2272 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2273 DestWeights.find(I->BB);
Stephen Lincfe7f352013-07-08 00:37:03 +00002274 if (Itr != DestWeights.end())
Manman Rencf104462012-08-24 18:14:27 +00002275 Itr->second += I->ExtraWeight;
2276 else
2277 DestWeights[I->BB] = I->ExtraWeight;
2278 }
2279
Dan Gohman575fad32008-09-03 16:12:24 +00002280 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002281 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2282 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohman575fad32008-09-03 16:12:24 +00002283 E = DestBBs.end(); I != E; ++I) {
2284 if (!SuccsHandled[(*I)->getNumber()]) {
2285 SuccsHandled[(*I)->getNumber()] = true;
Manman Rencf104462012-08-24 18:14:27 +00002286 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2287 DestWeights.find(*I);
2288 addSuccessorWithWeight(JumpTableBB, *I,
2289 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002290 }
2291 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002292
Bob Wilson3c7cde42010-03-18 18:42:41 +00002293 // Create a jump table index for this jump table.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002294 unsigned JTEncoding = TLI->getJumpTableEncoding();
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002295 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilson3c7cde42010-03-18 18:42:41 +00002296 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002297
Dan Gohman575fad32008-09-03 16:12:24 +00002298 // Set the jump table information so that we can codegen it as a second
2299 // MachineBasicBlock
2300 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman7c0303a2010-04-19 22:41:47 +00002301 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2302 if (CR.CaseBB == SwitchBB)
2303 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002304
Dan Gohman575fad32008-09-03 16:12:24 +00002305 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohman575fad32008-09-03 16:12:24 +00002306 return true;
2307}
2308
2309/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2310/// 2 subtrees.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002311bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2312 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002313 const Value* SV,
Stephen Lin6d715e82013-07-06 21:44:25 +00002314 MachineBasicBlock* Default,
2315 MachineBasicBlock* SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002316 // Get the MachineFunction which holds the current MBB. This is used when
2317 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002318 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002319
2320 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002321 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002322 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002323
2324 Case& FrontCase = *CR.Range.first;
2325 Case& BackCase = *(CR.Range.second-1);
2326 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2327
2328 // Size is the number of Cases represented by this range.
2329 unsigned Size = CR.Range.second - CR.Range.first;
2330
Chris Lattner8e1d7222009-11-07 07:50:34 +00002331 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2332 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002333 double FMetric = 0;
2334 CaseItr Pivot = CR.Range.first + Size/2;
2335
2336 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2337 // (heuristically) allow us to emit JumpTable's later.
Chris Lattner8e1d7222009-11-07 07:50:34 +00002338 APInt TSize(First.getBitWidth(), 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002339 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2340 I!=E; ++I)
2341 TSize += I->size();
2342
Chris Lattner8e1d7222009-11-07 07:50:34 +00002343 APInt LSize = FrontCase.size();
2344 APInt RSize = TSize-LSize;
David Greene5730f202010-01-05 01:24:57 +00002345 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002346 << "First: " << First << ", Last: " << Last <<'\n'
2347 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002348 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2349 J!=E; ++I, ++J) {
Chris Lattner8e1d7222009-11-07 07:50:34 +00002350 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2351 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002352 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiye01e9862012-05-15 06:50:18 +00002353 assert((Range - 2ULL).isNonNegative() &&
2354 "Invalid case distance");
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002355 // Use volatile double here to avoid excess precision issues on some hosts,
2356 // e.g. that use 80-bit X87 registers.
2357 volatile double LDensity =
2358 (double)LSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002359 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002360 volatile double RDensity =
2361 (double)RSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002362 (Last - RBegin + 1ULL).roundToDouble();
Rafael Espindolad50dbc72013-12-05 04:14:33 +00002363 volatile double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohman575fad32008-09-03 16:12:24 +00002364 // Should always split in some non-trivial place
David Greene5730f202010-01-05 01:24:57 +00002365 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002366 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2367 << "LDensity: " << LDensity
2368 << ", RDensity: " << RDensity << '\n'
2369 << "Metric: " << Metric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002370 if (FMetric < Metric) {
2371 Pivot = J;
2372 FMetric = Metric;
David Greene5730f202010-01-05 01:24:57 +00002373 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002374 }
2375
2376 LSize += J->size();
2377 RSize -= J->size();
2378 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002379
2380 const TargetLowering *TLI = TM.getTargetLowering();
2381 if (areJTsAllowed(*TLI)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002382 // If our case is dense we *really* should handle it earlier!
2383 assert((FMetric > 0) && "Should handle dense range earlier!");
2384 } else {
2385 Pivot = CR.Range.first + Size/2;
2386 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002387
Dan Gohman575fad32008-09-03 16:12:24 +00002388 CaseRange LHSR(CR.Range.first, Pivot);
2389 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002390 const Constant *C = Pivot->Low;
Dan Gohman575fad32008-09-03 16:12:24 +00002391 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002392
Dan Gohman575fad32008-09-03 16:12:24 +00002393 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002394 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohman575fad32008-09-03 16:12:24 +00002395 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002396 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohman575fad32008-09-03 16:12:24 +00002397 // Pivot's Value, then we can branch directly to the LHS's Target,
2398 // rather than creating a leaf node for it.
2399 if ((LHSR.second - LHSR.first) == 1 &&
2400 LHSR.first->High == CR.GE &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002401 cast<ConstantInt>(C)->getValue() ==
2402 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002403 TrueBB = LHSR.first->BB;
2404 } else {
2405 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2406 CurMF->insert(BBI, TrueBB);
2407 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002408
2409 // Put SV in a virtual register to make it available from the new blocks.
2410 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002411 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002412
Dan Gohman575fad32008-09-03 16:12:24 +00002413 // Similar to the optimization above, if the Value being switched on is
2414 // known to be less than the Constant CR.LT, and the current Case Value
2415 // is CR.LT - 1, then we can branch directly to the target block for
2416 // the current Case Value, rather than emitting a RHS leaf node for it.
2417 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002418 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2419 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002420 FalseBB = RHSR.first->BB;
2421 } else {
2422 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2423 CurMF->insert(BBI, FalseBB);
2424 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002425
2426 // Put SV in a virtual register to make it available from the new blocks.
2427 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002428 }
2429
2430 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002431 // the LHS node if the value being switched on SV is less than C.
Dan Gohman575fad32008-09-03 16:12:24 +00002432 // Otherwise, branch to LHS.
Bob Wilsone4077362013-09-09 19:14:35 +00002433 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002434
Dan Gohman7c0303a2010-04-19 22:41:47 +00002435 if (CR.CaseBB == SwitchBB)
2436 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002437 else
2438 SwitchCases.push_back(CB);
2439
2440 return true;
2441}
2442
2443/// handleBitTestsSwitchCase - if current case range has few destination and
2444/// range span less, than machine word bitwidth, encode case range into series
2445/// of masks and emit bit tests with these masks.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002446bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2447 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002448 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002449 MachineBasicBlock* Default,
Stephen Lin6d715e82013-07-06 21:44:25 +00002450 MachineBasicBlock* SwitchBB) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002451 const TargetLowering *TLI = TM.getTargetLowering();
2452 EVT PTy = TLI->getPointerTy();
Owen Andersonc30530d2009-08-10 18:56:59 +00002453 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohman575fad32008-09-03 16:12:24 +00002454
2455 Case& FrontCase = *CR.Range.first;
2456 Case& BackCase = *(CR.Range.second-1);
2457
2458 // Get the MachineFunction which holds the current MBB. This is used when
2459 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002460 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002461
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002462 // If target does not have legal shift left, do not emit bit tests at all.
Matt Arsenaultbbd24902013-10-21 19:24:15 +00002463 if (!TLI->isOperationLegal(ISD::SHL, PTy))
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002464 return false;
2465
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002466 size_t numCmps = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002467 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2468 I!=E; ++I) {
2469 // Single case counts one, case range - two.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002470 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohman575fad32008-09-03 16:12:24 +00002471 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002472
Dan Gohman575fad32008-09-03 16:12:24 +00002473 // Count unique destinations
2474 SmallSet<MachineBasicBlock*, 4> Dests;
2475 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2476 Dests.insert(I->BB);
2477 if (Dests.size() > 3)
2478 // Don't bother the code below, if there are too much unique destinations
2479 return false;
2480 }
David Greene5730f202010-01-05 01:24:57 +00002481 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002482 << Dests.size() << '\n'
2483 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002484
Dan Gohman575fad32008-09-03 16:12:24 +00002485 // Compute span of values.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002486 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2487 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002488 APInt cmpRange = maxValue - minValue;
2489
David Greene5730f202010-01-05 01:24:57 +00002490 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002491 << "Low bound: " << minValue << '\n'
2492 << "High bound: " << maxValue << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002493
Dan Gohman4ce1fb12010-04-08 23:03:40 +00002494 if (cmpRange.uge(IntPtrBits) ||
Dan Gohman575fad32008-09-03 16:12:24 +00002495 (!(Dests.size() == 1 && numCmps >= 3) &&
2496 !(Dests.size() == 2 && numCmps >= 5) &&
2497 !(Dests.size() >= 3 && numCmps >= 6)))
2498 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002499
David Greene5730f202010-01-05 01:24:57 +00002500 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002501 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2502
Dan Gohman575fad32008-09-03 16:12:24 +00002503 // Optimize the case where all the case values fit in a
2504 // word without having to subtract minValue. In this case,
2505 // we can optimize away the subtraction.
Bob Wilsone4077362013-09-09 19:14:35 +00002506 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002507 cmpRange = maxValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002508 } else {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002509 lowBound = minValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002510 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002511
Dan Gohman575fad32008-09-03 16:12:24 +00002512 CaseBitsVector CasesBits;
2513 unsigned i, count = 0;
2514
2515 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2516 MachineBasicBlock* Dest = I->BB;
2517 for (i = 0; i < count; ++i)
2518 if (Dest == CasesBits[i].BB)
2519 break;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002520
Dan Gohman575fad32008-09-03 16:12:24 +00002521 if (i == count) {
2522 assert((count < 3) && "Too much destinations to test!");
Manman Rencf104462012-08-24 18:14:27 +00002523 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohman575fad32008-09-03 16:12:24 +00002524 count++;
2525 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002526
2527 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2528 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2529
2530 uint64_t lo = (lowValue - lowBound).getZExtValue();
2531 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Rencf104462012-08-24 18:14:27 +00002532 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002533
Dan Gohman575fad32008-09-03 16:12:24 +00002534 for (uint64_t j = lo; j <= hi; j++) {
2535 CasesBits[i].Mask |= 1ULL << j;
2536 CasesBits[i].Bits++;
2537 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002538
Dan Gohman575fad32008-09-03 16:12:24 +00002539 }
2540 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002541
Dan Gohman575fad32008-09-03 16:12:24 +00002542 BitTestInfo BTC;
2543
2544 // Figure out which block is immediately after the current one.
2545 MachineFunction::iterator BBI = CR.CaseBB;
2546 ++BBI;
2547
2548 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2549
David Greene5730f202010-01-05 01:24:57 +00002550 DEBUG(dbgs() << "Cases:\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002551 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene5730f202010-01-05 01:24:57 +00002552 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002553 << ", Bits: " << CasesBits[i].Bits
2554 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002555
2556 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2557 CurMF->insert(BBI, CaseBB);
2558 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2559 CaseBB,
Manman Rencf104462012-08-24 18:14:27 +00002560 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002561
2562 // Put SV in a virtual register to make it available from the new blocks.
2563 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002564 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002565
2566 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengac730dd2011-01-06 01:02:44 +00002567 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohman575fad32008-09-03 16:12:24 +00002568 CR.CaseBB, Default, BTC);
2569
Dan Gohman7c0303a2010-04-19 22:41:47 +00002570 if (CR.CaseBB == SwitchBB)
2571 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002572
Dan Gohman575fad32008-09-03 16:12:24 +00002573 BitTestCases.push_back(BTB);
2574
2575 return true;
2576}
2577
Dan Gohman575fad32008-09-03 16:12:24 +00002578/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002579size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2580 const SwitchInst& SI) {
Bob Wilsone4077362013-09-09 19:14:35 +00002581 size_t numCmps = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002582
Manman Rencf104462012-08-24 18:14:27 +00002583 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohman575fad32008-09-03 16:12:24 +00002584 // Start with "simple" cases
Stepan Dyatkovskiy97b02fc2012-03-11 06:09:17 +00002585 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiy5b648af2012-03-08 07:06:20 +00002586 i != e; ++i) {
2587 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002588 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2589
Bob Wilsone4077362013-09-09 19:14:35 +00002590 uint32_t ExtraWeight =
2591 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0;
2592
2593 Cases.push_back(Case(i.getCaseValue(), i.getCaseValue(),
2594 SMBB, ExtraWeight));
Dan Gohman575fad32008-09-03 16:12:24 +00002595 }
Bob Wilsone4077362013-09-09 19:14:35 +00002596 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Stephen Lincfe7f352013-07-08 00:37:03 +00002597
Bob Wilsone4077362013-09-09 19:14:35 +00002598 // Merge case into clusters
2599 if (Cases.size() >= 2)
2600 // Must recompute end() each iteration because it may be
2601 // invalidated by erase if we hold on to it
2602 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2603 J != Cases.end(); ) {
2604 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2605 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
2606 MachineBasicBlock* nextBB = J->BB;
2607 MachineBasicBlock* currentBB = I->BB;
Stephen Lincfe7f352013-07-08 00:37:03 +00002608
Bob Wilsone4077362013-09-09 19:14:35 +00002609 // If the two neighboring cases go to the same destination, merge them
2610 // into a single case.
2611 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
2612 I->High = J->High;
2613 I->ExtraWeight += J->ExtraWeight;
2614 J = Cases.erase(J);
2615 } else {
2616 I = J++;
2617 }
2618 }
Dan Gohman575fad32008-09-03 16:12:24 +00002619
Bob Wilsone4077362013-09-09 19:14:35 +00002620 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2621 if (I->Low != I->High)
2622 // A range counts double, since it requires two compares.
2623 ++numCmps;
Dan Gohman575fad32008-09-03 16:12:24 +00002624 }
2625
2626 return numCmps;
2627}
2628
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002629void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2630 MachineBasicBlock *Last) {
2631 // Update JTCases.
2632 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2633 if (JTCases[i].first.HeaderBB == First)
2634 JTCases[i].first.HeaderBB = Last;
2635
2636 // Update BitTestCases.
2637 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2638 if (BitTestCases[i].Parent == First)
2639 BitTestCases[i].Parent = Last;
2640}
2641
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002642void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002643 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002644
Dan Gohman575fad32008-09-03 16:12:24 +00002645 // Figure out which block is immediately after the current one.
2646 MachineBasicBlock *NextBlock = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002647 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2648
2649 // If there is only the default destination, branch to it if it is not the
2650 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002651 if (!SI.getNumCases()) {
Dan Gohman575fad32008-09-03 16:12:24 +00002652 // Update machine-CFG edges.
2653
2654 // If this is not a fall-through branch, emit the branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002655 SwitchMBB->addSuccessor(Default);
Bill Wendling954cb182010-01-28 21:51:40 +00002656 if (Default != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002657 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002658 MVT::Other, getControlRoot(),
2659 DAG.getBasicBlock(Default)));
Bill Wendling443d0722009-12-21 22:30:11 +00002660
Dan Gohman575fad32008-09-03 16:12:24 +00002661 return;
2662 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002663
Dan Gohman575fad32008-09-03 16:12:24 +00002664 // If there are any non-default case statements, create a vector of Cases
2665 // representing each one, and sort the vector so that we can efficiently
2666 // create a binary search tree from them.
2667 CaseVector Cases;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002668 size_t numCmps = Clusterify(Cases, SI);
David Greene5730f202010-01-05 01:24:57 +00002669 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002670 << ". Total compares: " << numCmps << '\n');
Duncan Sandsd278d352011-10-18 12:44:00 +00002671 (void)numCmps;
Dan Gohman575fad32008-09-03 16:12:24 +00002672
2673 // Get the Value to be switched on and default basic blocks, which will be
2674 // inserted into CaseBlock records, representing basic blocks in the binary
2675 // search tree.
Eli Friedman95031ed2011-09-29 20:21:17 +00002676 const Value *SV = SI.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00002677
2678 // Push the initial CaseRec onto the worklist
2679 CaseRecVector WorkList;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002680 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2681 CaseRange(Cases.begin(),Cases.end())));
Dan Gohman575fad32008-09-03 16:12:24 +00002682
2683 while (!WorkList.empty()) {
2684 // Grab a record representing a case range to process off the worklist
2685 CaseRec CR = WorkList.back();
2686 WorkList.pop_back();
2687
Dan Gohman7c0303a2010-04-19 22:41:47 +00002688 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002689 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002690
Dan Gohman575fad32008-09-03 16:12:24 +00002691 // If the range has few cases (two or less) emit a series of specific
2692 // tests.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002693 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002694 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002695
Sebastian Popedb31fa2012-09-25 20:35:36 +00002696 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002697 // target supports indirect branches, then emit a jump table rather than
Dan Gohman575fad32008-09-03 16:12:24 +00002698 // lowering the switch to a binary tree of conditional branches.
Sebastian Popedb31fa2012-09-25 20:35:36 +00002699 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman7c0303a2010-04-19 22:41:47 +00002700 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002701 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002702
Dan Gohman575fad32008-09-03 16:12:24 +00002703 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2704 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002705 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002706 }
2707}
2708
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002709void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002710 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002711
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002712 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002713 SmallSet<BasicBlock*, 32> Done;
2714 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2715 BasicBlock *BB = I.getSuccessor(i);
2716 bool Inserted = Done.insert(BB);
2717 if (!Inserted)
2718 continue;
2719
2720 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002721 addSuccessorWithWeight(IndirectBrMBB, Succ);
2722 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002723
Andrew Trickef9de2a2013-05-25 02:42:55 +00002724 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002725 MVT::Other, getControlRoot(),
2726 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002727}
Dan Gohman575fad32008-09-03 16:12:24 +00002728
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002729void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002730 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002731 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002732 if (isa<Constant>(I.getOperand(0)) &&
2733 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2734 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002735 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002736 Op2.getValueType(), Op2));
2737 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002738 }
Bill Wendling443d0722009-12-21 22:30:11 +00002739
Dan Gohmana5b96452009-06-04 22:49:04 +00002740 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002741}
2742
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002743void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002744 SDValue Op1 = getValue(I.getOperand(0));
2745 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002746 setValue(&I, DAG.getNode(OpCode, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002747 Op1.getValueType(), Op1, Op2));
Dan Gohman575fad32008-09-03 16:12:24 +00002748}
2749
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002750void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002751 SDValue Op1 = getValue(I.getOperand(0));
2752 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002753
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002754 EVT ShiftTy = TM.getTargetLowering()->getShiftAmountTy(Op2.getValueType());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002755
Chris Lattner2a720d92011-02-13 09:02:52 +00002756 // Coerce the shift amount to the right type if we can.
2757 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002758 unsigned ShiftSize = ShiftTy.getSizeInBits();
2759 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002760 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002761
Dan Gohman0e8d1992009-04-09 03:51:29 +00002762 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002763 if (ShiftSize > Op2Size)
2764 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002765
Dan Gohman0e8d1992009-04-09 03:51:29 +00002766 // If the operand is larger than the shift count type but the shift
2767 // count type has enough bits to represent any shift value, truncate
2768 // it now. This is a common case and it exposes the truncate to
2769 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002770 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2771 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2772 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002773 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002774 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002775 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002776 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002777
Andrew Trickef9de2a2013-05-25 02:42:55 +00002778 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002779 Op1.getValueType(), Op1, Op2));
Dan Gohman575fad32008-09-03 16:12:24 +00002780}
2781
Benjamin Kramer9960a252011-07-08 10:31:30 +00002782void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002783 SDValue Op1 = getValue(I.getOperand(0));
2784 SDValue Op2 = getValue(I.getOperand(1));
2785
2786 // Turn exact SDivs into multiplications.
2787 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2788 // exact bit.
Benjamin Kramer2bb8b262011-07-08 12:08:24 +00002789 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2790 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9960a252011-07-08 10:31:30 +00002791 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002792 setValue(&I, TM.getTargetLowering()->BuildExactSDIV(Op1, Op2,
2793 getCurSDLoc(), DAG));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002794 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00002795 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9960a252011-07-08 10:31:30 +00002796 Op1, Op2));
2797}
2798
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002799void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002800 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002801 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002802 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002803 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002804 predicate = ICmpInst::Predicate(IC->getPredicate());
2805 SDValue Op1 = getValue(I.getOperand(0));
2806 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002807 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002808
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002809 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002810 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002811}
2812
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002813void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002814 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002815 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002816 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002817 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002818 predicate = FCmpInst::Predicate(FC->getPredicate());
2819 SDValue Op1 = getValue(I.getOperand(0));
2820 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002821 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002822 if (TM.Options.NoNaNsFPMath)
2823 Condition = getFCmpCodeWithoutNaN(Condition);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002824 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002825 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002826}
2827
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002828void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002829 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002830 ComputeValueVTs(*TM.getTargetLowering(), I.getType(), ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002831 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002832 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002833
Bill Wendling443d0722009-12-21 22:30:11 +00002834 SmallVector<SDValue, 4> Values(NumValues);
2835 SDValue Cond = getValue(I.getOperand(0));
2836 SDValue TrueVal = getValue(I.getOperand(1));
2837 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sandsf2641e12011-09-06 19:07:46 +00002838 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2839 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002840
Bill Wendling954cb182010-01-28 21:51:40 +00002841 for (unsigned i = 0; i != NumValues; ++i)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002842 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
Duncan Sandsf2641e12011-09-06 19:07:46 +00002843 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattner53ebf8a2010-03-12 07:15:36 +00002844 Cond,
Bill Wendling443d0722009-12-21 22:30:11 +00002845 SDValue(TrueVal.getNode(),
2846 TrueVal.getResNo() + i),
2847 SDValue(FalseVal.getNode(),
2848 FalseVal.getResNo() + i));
2849
Andrew Trickef9de2a2013-05-25 02:42:55 +00002850 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002851 DAG.getVTList(&ValueVTs[0], NumValues),
2852 &Values[0], NumValues));
Bill Wendling443d0722009-12-21 22:30:11 +00002853}
Dan Gohman575fad32008-09-03 16:12:24 +00002854
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002855void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002856 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2857 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002858 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002859 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002860}
2861
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002862void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002863 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2864 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2865 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002866 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002867 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002868}
2869
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002870void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002871 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2872 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2873 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002874 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002875 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002876}
2877
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002878void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002879 // FPTrunc is never a no-op cast, no need to check
2880 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002881 const TargetLowering *TLI = TM.getTargetLowering();
2882 EVT DestVT = TLI->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002883 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurSDLoc(),
Pete Coopere3d305a2012-01-17 01:54:07 +00002884 DestVT, N,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002885 DAG.getTargetConstant(0, TLI->getPointerTy())));
Dan Gohman575fad32008-09-03 16:12:24 +00002886}
2887
Stephen Lin6d715e82013-07-06 21:44:25 +00002888void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00002889 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002890 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002891 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002892 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002893}
2894
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002895void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002896 // FPToUI is never a no-op cast, no need to check
2897 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002898 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002899 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002900}
2901
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002902void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002903 // FPToSI is never a no-op cast, no need to check
2904 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002905 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002906 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002907}
2908
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002909void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002910 // UIToFP is never a no-op cast, no need to check
2911 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002912 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002913 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002914}
2915
Stephen Lin6d715e82013-07-06 21:44:25 +00002916void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00002917 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002918 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002919 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002920 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002921}
2922
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002923void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002924 // What to do depends on the size of the integer and the size of the pointer.
2925 // We can either truncate, zero extend, or no-op, accordingly.
2926 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002927 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002928 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002929}
2930
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002931void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002932 // What to do depends on the size of the integer and the size of the pointer.
2933 // We can either truncate, zero extend, or no-op, accordingly.
2934 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002935 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002936 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002937}
2938
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002939void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002940 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002941 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00002942
Bill Wendling443d0722009-12-21 22:30:11 +00002943 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00002944 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00002945 if (DestVT != N.getValueType())
Andrew Trickef9de2a2013-05-25 02:42:55 +00002946 setValue(&I, DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002947 DestVT, N)); // convert types.
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00002948 else if(ConstantSDNode *C = dyn_cast<ConstantSDNode>(N))
2949 setValue(&I, DAG.getConstant(C->getAPIntValue(), C->getValueType(0),
2950 /*isTarget=*/false, /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00002951 else
Bill Wendling443d0722009-12-21 22:30:11 +00002952 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00002953}
2954
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00002955void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
2956 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2957 const Value *SV = I.getOperand(0);
2958 SDValue N = getValue(SV);
2959 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
2960
2961 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
2962 unsigned DestAS = I.getType()->getPointerAddressSpace();
2963
2964 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
2965 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
2966
2967 setValue(&I, N);
2968}
2969
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002970void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002971 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002972 SDValue InVec = getValue(I.getOperand(0));
2973 SDValue InVal = getValue(I.getOperand(1));
Tom Stellardd42c5942013-08-05 22:22:01 +00002974 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
2975 getCurSDLoc(), TLI.getVectorIdxTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002976 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002977 TM.getTargetLowering()->getValueType(I.getType()),
Bill Wendling954cb182010-01-28 21:51:40 +00002978 InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002979}
2980
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002981void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002982 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002983 SDValue InVec = getValue(I.getOperand(0));
Tom Stellardd42c5942013-08-05 22:22:01 +00002984 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
2985 getCurSDLoc(), TLI.getVectorIdxTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002986 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002987 TM.getTargetLowering()->getValueType(I.getType()),
2988 InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002989}
2990
Craig Topperf726e152012-01-04 09:23:09 +00002991// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00002992// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00002993// specified sequential range [L, L+Pos). or is undef.
2994static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00002995 unsigned Pos, unsigned Size, int Low) {
2996 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00002997 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002998 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00002999 return true;
3000}
3001
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003002void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00003003 SDValue Src1 = getValue(I.getOperand(0));
3004 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00003005
Chris Lattnercf129702012-01-26 02:51:13 +00003006 SmallVector<int, 8> Mask;
3007 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
3008 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003009
3010 const TargetLowering *TLI = TM.getTargetLowering();
3011 EVT VT = TLI->getValueType(I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00003012 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00003013 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00003014
Mon P Wang7a824742008-11-16 05:06:27 +00003015 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003016 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003017 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003018 return;
3019 }
3020
3021 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00003022 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
3023 // Mask is longer than the source vectors and is a multiple of the source
3024 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00003025 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00003026 if (SrcNumElts*2 == MaskNumElts) {
3027 // First check for Src1 in low and Src2 in high
3028 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
3029 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
3030 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003031 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003032 VT, Src1, Src2));
3033 return;
3034 }
3035 // Then check for Src2 in low and Src1 in high
3036 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
3037 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
3038 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003039 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003040 VT, Src2, Src1));
3041 return;
3042 }
Mon P Wang25f01062008-11-10 04:46:22 +00003043 }
3044
Mon P Wang7a824742008-11-16 05:06:27 +00003045 // Pad both vectors with undefs to make them the same length as the mask.
3046 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003047 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
3048 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00003049 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003050
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003051 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3052 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00003053 MOps1[0] = Src1;
3054 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003055
3056 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003057 getCurSDLoc(), VT,
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003058 &MOps1[0], NumConcat);
3059 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003060 getCurSDLoc(), VT,
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003061 &MOps2[0], NumConcat);
Mon P Wangc3113602008-11-21 04:25:21 +00003062
Mon P Wang25f01062008-11-10 04:46:22 +00003063 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003064 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003065 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003066 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003067 if (Idx >= (int)SrcNumElts)
3068 Idx -= SrcNumElts - MaskNumElts;
3069 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00003070 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003071
Andrew Trickef9de2a2013-05-25 02:42:55 +00003072 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003073 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003074 return;
3075 }
3076
Mon P Wang7a824742008-11-16 05:06:27 +00003077 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00003078 // Analyze the access pattern of the vector to see if we can extract
3079 // two subvectors and do the shuffle. The analysis is done by calculating
3080 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00003081 int MinRange[2] = { static_cast<int>(SrcNumElts),
3082 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00003083 int MaxRange[2] = {-1, -1};
3084
Nate Begeman5f829d82009-04-29 05:20:52 +00003085 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003086 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00003087 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003088 if (Idx < 0)
3089 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003090
Nate Begeman5f829d82009-04-29 05:20:52 +00003091 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003092 Input = 1;
3093 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00003094 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003095 if (Idx > MaxRange[Input])
3096 MaxRange[Input] = Idx;
3097 if (Idx < MinRange[Input])
3098 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00003099 }
Mon P Wang25f01062008-11-10 04:46:22 +00003100
Mon P Wang7a824742008-11-16 05:06:27 +00003101 // Check if the access is smaller than the vector size and can we find
3102 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00003103 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
3104 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00003105 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00003106 for (unsigned Input = 0; Input < 2; ++Input) {
3107 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003108 RangeUse[Input] = 0; // Unused
3109 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00003110 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00003111 }
Craig Topperc8e2d912012-04-08 17:53:33 +00003112
3113 // Find a good start index that is a multiple of the mask length. Then
3114 // see if the rest of the elements are in range.
3115 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
3116 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
3117 StartIdx[Input] + MaskNumElts <= SrcNumElts)
3118 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00003119 }
3120
Bill Wendlingdff54ef2009-08-21 18:16:06 +00003121 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00003122 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00003123 return;
3124 }
Craig Topper6148fe62012-04-08 23:15:04 +00003125 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003126 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00003127 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00003128 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003129 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00003130 Src = DAG.getUNDEF(VT);
Bill Wendlingfff99f02009-12-21 22:42:14 +00003131 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00003132 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurSDLoc(), VT,
Tom Stellardd42c5942013-08-05 22:22:01 +00003133 Src, DAG.getConstant(StartIdx[Input],
3134 TLI->getVectorIdxTy()));
Mon P Wang25f01062008-11-10 04:46:22 +00003135 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003136
Mon P Wang7a824742008-11-16 05:06:27 +00003137 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003138 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003139 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003140 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003141 if (Idx >= 0) {
3142 if (Idx < (int)SrcNumElts)
3143 Idx -= StartIdx[0];
3144 else
3145 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3146 }
3147 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00003148 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003149
Andrew Trickef9de2a2013-05-25 02:42:55 +00003150 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003151 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00003152 return;
Mon P Wang25f01062008-11-10 04:46:22 +00003153 }
3154 }
3155
Mon P Wang7a824742008-11-16 05:06:27 +00003156 // We can't use either concat vectors or extract subvectors so fall back to
3157 // replacing the shuffle with extract and build vector.
3158 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003159 EVT EltVT = VT.getVectorElementType();
Tom Stellardd42c5942013-08-05 22:22:01 +00003160 EVT IdxVT = TLI->getVectorIdxTy();
Mon P Wang25f01062008-11-10 04:46:22 +00003161 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00003162 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003163 int Idx = Mask[i];
3164 SDValue Res;
3165
3166 if (Idx < 0) {
3167 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003168 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003169 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3170 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003171
Andrew Trickef9de2a2013-05-25 02:42:55 +00003172 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Tom Stellardd42c5942013-08-05 22:22:01 +00003173 EltVT, Src, DAG.getConstant(Idx, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00003174 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00003175
3176 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00003177 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003178
Andrew Trickef9de2a2013-05-25 02:42:55 +00003179 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003180 VT, &Ops[0], Ops.size()));
Dan Gohman575fad32008-09-03 16:12:24 +00003181}
3182
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003183void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003184 const Value *Op0 = I.getOperand(0);
3185 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00003186 Type *AggTy = I.getType();
3187 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003188 bool IntoUndef = isa<UndefValue>(Op0);
3189 bool FromUndef = isa<UndefValue>(Op1);
3190
Jay Foad57aa6362011-07-13 10:26:04 +00003191 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003192
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003193 const TargetLowering *TLI = TM.getTargetLowering();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003194 SmallVector<EVT, 4> AggValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003195 ComputeValueVTs(*TLI, AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00003196 SmallVector<EVT, 4> ValValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003197 ComputeValueVTs(*TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003198
3199 unsigned NumAggValues = AggValueVTs.size();
3200 unsigned NumValValues = ValValueVTs.size();
3201 SmallVector<SDValue, 4> Values(NumAggValues);
3202
3203 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003204 unsigned i = 0;
3205 // Copy the beginning value(s) from the original aggregate.
3206 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003207 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003208 SDValue(Agg.getNode(), Agg.getResNo() + i);
3209 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003210 if (NumValValues) {
3211 SDValue Val = getValue(Op1);
3212 for (; i != LinearIndex + NumValValues; ++i)
3213 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3214 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3215 }
Dan Gohman575fad32008-09-03 16:12:24 +00003216 // Copy remaining value(s) from the original aggregate.
3217 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003218 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003219 SDValue(Agg.getNode(), Agg.getResNo() + i);
3220
Andrew Trickef9de2a2013-05-25 02:42:55 +00003221 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003222 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3223 &Values[0], NumAggValues));
Dan Gohman575fad32008-09-03 16:12:24 +00003224}
3225
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003226void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003227 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00003228 Type *AggTy = Op0->getType();
3229 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003230 bool OutOfUndef = isa<UndefValue>(Op0);
3231
Jay Foad57aa6362011-07-13 10:26:04 +00003232 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003233
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003234 const TargetLowering *TLI = TM.getTargetLowering();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003235 SmallVector<EVT, 4> ValValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003236 ComputeValueVTs(*TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003237
3238 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003239
3240 // Ignore a extractvalue that produces an empty object
3241 if (!NumValValues) {
3242 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3243 return;
3244 }
3245
Dan Gohman575fad32008-09-03 16:12:24 +00003246 SmallVector<SDValue, 4> Values(NumValValues);
3247
3248 SDValue Agg = getValue(Op0);
3249 // Copy out the selected value(s).
3250 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3251 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00003252 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00003253 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00003254 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00003255
Andrew Trickef9de2a2013-05-25 02:42:55 +00003256 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003257 DAG.getVTList(&ValValueVTs[0], NumValValues),
3258 &Values[0], NumValValues));
Dan Gohman575fad32008-09-03 16:12:24 +00003259}
3260
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003261void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00003262 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00003263 // Note that the pointer operand may be a vector of pointers. Take the scalar
3264 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00003265 Type *Ty = Op0->getType()->getScalarType();
3266 unsigned AS = Ty->getPointerAddressSpace();
3267 SDValue N = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003268
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003269 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00003270 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003271 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00003272 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003273 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00003274 if (Field) {
3275 // N = N + Offset
3276 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003277 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003278 DAG.getConstant(Offset, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003279 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003280
Dan Gohman575fad32008-09-03 16:12:24 +00003281 Ty = StTy->getElementType(Field);
3282 } else {
3283 Ty = cast<SequentialType>(Ty)->getElementType();
3284
3285 // If this is a constant subscript, handle it quickly.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003286 const TargetLowering *TLI = TM.getTargetLowering();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003287 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00003288 if (CI->isZero()) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003289 uint64_t Offs =
Duncan Sandsaf9eaa82009-05-09 07:06:46 +00003290 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Chengfe174df2009-02-09 21:01:06 +00003291 SDValue OffsVal;
Tom Stellardfd155822013-08-26 15:05:36 +00003292 EVT PTy = TLI->getPointerTy(AS);
Owen Andersonc30530d2009-08-10 18:56:59 +00003293 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge79105b2009-12-21 23:10:19 +00003294 if (PtrBits < 64)
Tom Stellardfd155822013-08-26 15:05:36 +00003295 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), PTy,
Owen Anderson9f944592009-08-11 20:47:22 +00003296 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge79105b2009-12-21 23:10:19 +00003297 else
Tom Stellardfd155822013-08-26 15:05:36 +00003298 OffsVal = DAG.getConstant(Offs, PTy);
Bill Wendlinge79105b2009-12-21 23:10:19 +00003299
Andrew Trickef9de2a2013-05-25 02:42:55 +00003300 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Evan Cheng020588c2009-02-09 20:54:38 +00003301 OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00003302 continue;
3303 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003304
Dan Gohman575fad32008-09-03 16:12:24 +00003305 // N = N + Idx * ElementSize;
Tom Stellardfd155822013-08-26 15:05:36 +00003306 APInt ElementSize = APInt(TLI->getPointerSizeInBits(AS),
Dan Gohman4ef112b2009-10-23 17:57:43 +00003307 TD->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00003308 SDValue IdxN = getValue(Idx);
3309
3310 // If the index is smaller or larger than intptr_t, truncate or extend
3311 // it.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003312 IdxN = DAG.getSExtOrTrunc(IdxN, getCurSDLoc(), N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00003313
3314 // If this is a multiply by a power of two, turn it into a shl
3315 // immediately. This is a very common case.
3316 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00003317 if (ElementSize.isPowerOf2()) {
3318 unsigned Amt = ElementSize.logBase2();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003319 IdxN = DAG.getNode(ISD::SHL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003320 N.getValueType(), IdxN,
Nadav Rotem3924cb02011-12-05 06:29:09 +00003321 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003322 } else {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003323 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003324 IdxN = DAG.getNode(ISD::MUL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003325 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00003326 }
3327 }
3328
Andrew Trickef9de2a2013-05-25 02:42:55 +00003329 N = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003330 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00003331 }
3332 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003333
Dan Gohman575fad32008-09-03 16:12:24 +00003334 setValue(&I, N);
3335}
3336
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003337void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003338 // If this is a fixed sized alloca in the entry block of the function,
3339 // allocate it statically on the stack.
3340 if (FuncInfo.StaticAllocaMap.count(&I))
3341 return; // getValue will auto-populate this.
3342
Chris Lattner229907c2011-07-18 04:54:35 +00003343 Type *Ty = I.getAllocatedType();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003344 const TargetLowering *TLI = TM.getTargetLowering();
3345 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00003346 unsigned Align =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003347 std::max((unsigned)TLI->getDataLayout()->getPrefTypeAlignment(Ty),
Dan Gohman575fad32008-09-03 16:12:24 +00003348 I.getAlignment());
3349
3350 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003351
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003352 EVT IntPtr = TLI->getPointerTy();
Dan Gohman2140a742010-05-28 01:14:11 +00003353 if (AllocSize.getValueType() != IntPtr)
Andrew Trickef9de2a2013-05-25 02:42:55 +00003354 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurSDLoc(), IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00003355
Andrew Trickef9de2a2013-05-25 02:42:55 +00003356 AllocSize = DAG.getNode(ISD::MUL, getCurSDLoc(), IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00003357 AllocSize,
3358 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003359
Dan Gohman575fad32008-09-03 16:12:24 +00003360 // Handle alignment. If the requested alignment is less than or equal to
3361 // the stack alignment, ignore it. If the size is greater than or equal to
3362 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003363 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00003364 if (Align <= StackAlign)
3365 Align = 0;
3366
3367 // Round the size of the allocation up to the stack alignment size
3368 // by add SA-1 to the size.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003369 AllocSize = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003370 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003371 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003372
Dan Gohman575fad32008-09-03 16:12:24 +00003373 // Mask out the low bits for alignment purposes.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003374 AllocSize = DAG.getNode(ISD::AND, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003375 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003376 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3377
3378 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson9f944592009-08-11 20:47:22 +00003379 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003380 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003381 VTs, Ops, 3);
Dan Gohman575fad32008-09-03 16:12:24 +00003382 setValue(&I, DSA);
3383 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003384
Dan Gohman575fad32008-09-03 16:12:24 +00003385 // Inform the Frame Information that we have just allocated a variable-sized
3386 // object.
Josh Magee22b8ba22013-12-19 03:17:11 +00003387 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1, &I);
Dan Gohman575fad32008-09-03 16:12:24 +00003388}
3389
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003390void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003391 if (I.isAtomic())
3392 return visitAtomicLoad(I);
3393
Dan Gohman575fad32008-09-03 16:12:24 +00003394 const Value *SV = I.getOperand(0);
3395 SDValue Ptr = getValue(SV);
3396
Chris Lattner229907c2011-07-18 04:54:35 +00003397 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00003398
Dan Gohman575fad32008-09-03 16:12:24 +00003399 bool isVolatile = I.isVolatile();
David Greene39c6d012010-02-15 17:00:31 +00003400 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooper82cd9e82011-11-08 18:42:53 +00003401 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohman575fad32008-09-03 16:12:24 +00003402 unsigned Alignment = I.getAlignment();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003403 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Rafael Espindola80c540e2012-03-31 18:14:00 +00003404 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00003405
Owen Anderson53aa7a92009-08-10 22:56:29 +00003406 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003407 SmallVector<uint64_t, 4> Offsets;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003408 ComputeValueVTs(*TM.getTargetLowering(), Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003409 unsigned NumValues = ValueVTs.size();
3410 if (NumValues == 0)
3411 return;
3412
3413 SDValue Root;
3414 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00003415 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00003416 // Serialize volatile loads with other side effects.
3417 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003418 else if (AA->pointsToConstantMemory(
3419 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00003420 // Do not serialize (non-volatile) loads of constant memory with anything.
3421 Root = DAG.getEntryNode();
3422 ConstantMemory = true;
3423 } else {
3424 // Do not serialize non-volatile loads against each other.
3425 Root = DAG.getRoot();
3426 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003427
Richard Sandiford9afe6132013-12-10 10:36:34 +00003428 const TargetLowering *TLI = TM.getTargetLowering();
3429 if (isVolatile)
3430 Root = TLI->prepareVolatileOrAtomicLoad(Root, getCurSDLoc(), DAG);
3431
Dan Gohman575fad32008-09-03 16:12:24 +00003432 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trick116efac2010-11-12 17:50:46 +00003433 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3434 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003435 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00003436 unsigned ChainI = 0;
3437 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3438 // Serializing loads here may result in excessive register pressure, and
3439 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3440 // could recover a bit by hoisting nodes upward in the chain by recognizing
3441 // they are side-effect free or do not alias. The optimizer should really
3442 // avoid this case by converting large object/array copies to llvm.memcpy
3443 // (MaxParallelChains should always remain as failsafe).
3444 if (ChainI == MaxParallelChains) {
3445 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Andrew Trickef9de2a2013-05-25 02:42:55 +00003446 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003447 MVT::Other, &Chains[0], ChainI);
3448 Root = Chain;
3449 ChainI = 0;
3450 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003451 SDValue A = DAG.getNode(ISD::ADD, getCurSDLoc(),
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003452 PtrVT, Ptr,
3453 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003454 SDValue L = DAG.getLoad(ValueVTs[i], getCurSDLoc(), Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00003455 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Rafael Espindola80c540e2012-03-31 18:14:00 +00003456 isNonTemporal, isInvariant, Alignment, TBAAInfo,
3457 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003458
Dan Gohman575fad32008-09-03 16:12:24 +00003459 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00003460 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003461 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003462
Dan Gohman575fad32008-09-03 16:12:24 +00003463 if (!ConstantMemory) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003464 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003465 MVT::Other, &Chains[0], ChainI);
Dan Gohman575fad32008-09-03 16:12:24 +00003466 if (isVolatile)
3467 DAG.setRoot(Chain);
3468 else
3469 PendingLoads.push_back(Chain);
3470 }
3471
Andrew Trickef9de2a2013-05-25 02:42:55 +00003472 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003473 DAG.getVTList(&ValueVTs[0], NumValues),
3474 &Values[0], NumValues));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003475}
Dan Gohman575fad32008-09-03 16:12:24 +00003476
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003477void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003478 if (I.isAtomic())
3479 return visitAtomicStore(I);
3480
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003481 const Value *SrcV = I.getOperand(0);
3482 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003483
Owen Anderson53aa7a92009-08-10 22:56:29 +00003484 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003485 SmallVector<uint64_t, 4> Offsets;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003486 ComputeValueVTs(*TM.getTargetLowering(), SrcV->getType(), ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003487 unsigned NumValues = ValueVTs.size();
3488 if (NumValues == 0)
3489 return;
3490
3491 // Get the lowered operands. Note that we do this after
3492 // checking if NumResults is zero, because with zero results
3493 // the operands won't have values in the map.
3494 SDValue Src = getValue(SrcV);
3495 SDValue Ptr = getValue(PtrV);
3496
3497 SDValue Root = getRoot();
Andrew Trick116efac2010-11-12 17:50:46 +00003498 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3499 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003500 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00003501 bool isVolatile = I.isVolatile();
David Greene39c6d012010-02-15 17:00:31 +00003502 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohman575fad32008-09-03 16:12:24 +00003503 unsigned Alignment = I.getAlignment();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003504 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003505
Andrew Trick116efac2010-11-12 17:50:46 +00003506 unsigned ChainI = 0;
3507 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3508 // See visitLoad comments.
3509 if (ChainI == MaxParallelChains) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003510 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003511 MVT::Other, &Chains[0], ChainI);
3512 Root = Chain;
3513 ChainI = 0;
3514 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003515 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT, Ptr,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003516 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003517 SDValue St = DAG.getStore(Root, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003518 SDValue(Src.getNode(), Src.getResNo() + i),
3519 Add, MachinePointerInfo(PtrV, Offsets[i]),
3520 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3521 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003522 }
3523
Andrew Trickef9de2a2013-05-25 02:42:55 +00003524 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003525 MVT::Other, &Chains[0], ChainI);
Devang Patel05561e82010-10-26 22:14:52 +00003526 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003527}
3528
Eli Friedman30a49e92011-08-03 21:06:02 +00003529static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003530 SynchronizationScope Scope,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003531 bool Before, SDLoc dl,
Eli Friedman30a49e92011-08-03 21:06:02 +00003532 SelectionDAG &DAG,
3533 const TargetLowering &TLI) {
3534 // Fence, if necessary
3535 if (Before) {
Eli Friedman452aae62011-08-26 02:59:24 +00003536 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman30a49e92011-08-03 21:06:02 +00003537 Order = Release;
3538 else if (Order == Acquire || Order == Monotonic)
3539 return Chain;
3540 } else {
3541 if (Order == AcquireRelease)
3542 Order = Acquire;
3543 else if (Order == Release || Order == Monotonic)
3544 return Chain;
3545 }
3546 SDValue Ops[3];
3547 Ops[0] = Chain;
Eli Friedman342e8df2011-08-24 20:50:09 +00003548 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3549 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman30a49e92011-08-03 21:06:02 +00003550 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3551}
3552
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003553void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003554 SDLoc dl = getCurSDLoc();
Eli Friedman30a49e92011-08-03 21:06:02 +00003555 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003556 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003557
3558 SDValue InChain = getRoot();
3559
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003560 const TargetLowering *TLI = TM.getTargetLowering();
3561 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003562 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003563 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003564
Eli Friedmanadec5872011-07-29 03:05:32 +00003565 SDValue L =
Eli Friedman30a49e92011-08-03 21:06:02 +00003566 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Craig Topperd9c27832013-08-15 02:44:19 +00003567 getValue(I.getCompareOperand()).getSimpleValueType(),
Eli Friedman30a49e92011-08-03 21:06:02 +00003568 InChain,
Eli Friedmanadec5872011-07-29 03:05:32 +00003569 getValue(I.getPointerOperand()),
3570 getValue(I.getCompareOperand()),
3571 getValue(I.getNewValOperand()),
3572 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003573 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003574 Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003575
3576 SDValue OutChain = L.getValue(1);
3577
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003578 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003579 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003580 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003581
Eli Friedmanadec5872011-07-29 03:05:32 +00003582 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003583 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003584}
3585
3586void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003587 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003588 ISD::NodeType NT;
3589 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003590 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003591 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3592 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3593 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3594 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3595 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3596 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3597 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3598 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3599 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3600 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3601 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3602 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003603 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003604 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003605
3606 SDValue InChain = getRoot();
3607
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003608 const TargetLowering *TLI = TM.getTargetLowering();
3609 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003610 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003611 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003612
Eli Friedmanadec5872011-07-29 03:05:32 +00003613 SDValue L =
Eli Friedman30a49e92011-08-03 21:06:02 +00003614 DAG.getAtomic(NT, dl,
Craig Topperd9c27832013-08-15 02:44:19 +00003615 getValue(I.getValOperand()).getSimpleValueType(),
Eli Friedman30a49e92011-08-03 21:06:02 +00003616 InChain,
Eli Friedmanadec5872011-07-29 03:05:32 +00003617 getValue(I.getPointerOperand()),
3618 getValue(I.getValOperand()),
3619 I.getPointerOperand(), 0 /* Alignment */,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003620 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003621 Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003622
3623 SDValue OutChain = L.getValue(1);
3624
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003625 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003626 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003627 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003628
Eli Friedmanadec5872011-07-29 03:05:32 +00003629 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003630 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003631}
3632
Eli Friedmanfee02c62011-07-25 23:16:38 +00003633void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003634 SDLoc dl = getCurSDLoc();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003635 const TargetLowering *TLI = TM.getTargetLowering();
Eli Friedman26a48482011-07-27 22:21:52 +00003636 SDValue Ops[3];
3637 Ops[0] = getRoot();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003638 Ops[1] = DAG.getConstant(I.getOrdering(), TLI->getPointerTy());
3639 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI->getPointerTy());
Eli Friedman26a48482011-07-27 22:21:52 +00003640 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003641}
3642
Eli Friedman342e8df2011-08-24 20:50:09 +00003643void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003644 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003645 AtomicOrdering Order = I.getOrdering();
3646 SynchronizationScope Scope = I.getSynchScope();
3647
3648 SDValue InChain = getRoot();
3649
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003650 const TargetLowering *TLI = TM.getTargetLowering();
3651 EVT VT = TLI->getValueType(I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003652
Evan Chenga72b9702013-02-06 02:06:33 +00003653 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003654 report_fatal_error("Cannot generate unaligned atomic load");
3655
Richard Sandiford9afe6132013-12-10 10:36:34 +00003656 InChain = TLI->prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Eli Friedman342e8df2011-08-24 20:50:09 +00003657 SDValue L =
3658 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3659 getValue(I.getPointerOperand()),
3660 I.getPointerOperand(), I.getAlignment(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003661 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003662 Scope);
3663
3664 SDValue OutChain = L.getValue(1);
3665
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003666 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003667 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003668 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003669
3670 setValue(&I, L);
3671 DAG.setRoot(OutChain);
3672}
3673
3674void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003675 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003676
3677 AtomicOrdering Order = I.getOrdering();
3678 SynchronizationScope Scope = I.getSynchScope();
3679
3680 SDValue InChain = getRoot();
3681
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003682 const TargetLowering *TLI = TM.getTargetLowering();
3683 EVT VT = TLI->getValueType(I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003684
Evan Chenga72b9702013-02-06 02:06:33 +00003685 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003686 report_fatal_error("Cannot generate unaligned atomic store");
3687
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003688 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003689 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003690 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003691
3692 SDValue OutChain =
Eli Friedmanf1518212011-09-13 20:50:54 +00003693 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman342e8df2011-08-24 20:50:09 +00003694 InChain,
3695 getValue(I.getPointerOperand()),
3696 getValue(I.getValueOperand()),
3697 I.getPointerOperand(), I.getAlignment(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003698 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003699 Scope);
3700
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003701 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003702 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003703 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003704
3705 DAG.setRoot(OutChain);
3706}
3707
Dan Gohman575fad32008-09-03 16:12:24 +00003708/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3709/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003710void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003711 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003712 bool HasChain = !I.doesNotAccessMemory();
3713 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3714
3715 // Build the operand list.
3716 SmallVector<SDValue, 8> Ops;
3717 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3718 if (OnlyLoad) {
3719 // We don't need to serialize loads against other loads.
3720 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003721 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003722 Ops.push_back(getRoot());
3723 }
3724 }
Mon P Wang769134b2008-11-01 20:24:53 +00003725
3726 // Info is set by getTgtMemInstrinsic
3727 TargetLowering::IntrinsicInfo Info;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003728 const TargetLowering *TLI = TM.getTargetLowering();
3729 bool IsTgtIntrinsic = TLI->getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003730
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003731 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003732 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3733 Info.opc == ISD::INTRINSIC_W_CHAIN)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003734 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00003735
3736 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003737 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3738 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003739 Ops.push_back(Op);
3740 }
3741
Owen Anderson53aa7a92009-08-10 22:56:29 +00003742 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003743 ComputeValueVTs(*TLI, I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003744
Dan Gohman575fad32008-09-03 16:12:24 +00003745 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003746 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003747
Bob Wilson84aa8552009-07-31 22:41:21 +00003748 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohman575fad32008-09-03 16:12:24 +00003749
3750 // Create the node.
3751 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003752 if (IsTgtIntrinsic) {
3753 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003754 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003755 VTs, &Ops[0], Ops.size(),
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003756 Info.memVT,
3757 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003758 Info.align, Info.vol,
3759 Info.readMem, Info.writeMem);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003760 } else if (!HasChain) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003761 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003762 VTs, &Ops[0], Ops.size());
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003763 } else if (!I.getType()->isVoidTy()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003764 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003765 VTs, &Ops[0], Ops.size());
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003766 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003767 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003768 VTs, &Ops[0], Ops.size());
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003769 }
3770
Dan Gohman575fad32008-09-03 16:12:24 +00003771 if (HasChain) {
3772 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3773 if (OnlyLoad)
3774 PendingLoads.push_back(Chain);
3775 else
3776 DAG.setRoot(Chain);
3777 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003778
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003779 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003780 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003781 EVT VT = TLI->getValueType(PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003782 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003783 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003784
Dan Gohman575fad32008-09-03 16:12:24 +00003785 setValue(&I, Result);
3786 }
3787}
3788
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003789/// GetSignificand - Get the significand and build it into a floating-point
3790/// number with exponent of 1:
3791///
3792/// Op = (Op & 0x007fffff) | 0x3f800000;
3793///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003794/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003795static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003796GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003797 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3798 DAG.getConstant(0x007fffff, MVT::i32));
3799 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3800 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003801 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003802}
3803
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003804/// GetExponent - Get the exponent:
3805///
Bill Wendling23959162009-01-20 21:17:57 +00003806/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003807///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003808/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003809static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003810GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003811 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003812 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3813 DAG.getConstant(0x7f800000, MVT::i32));
3814 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands41826032009-01-31 15:50:11 +00003815 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson9f944592009-08-11 20:47:22 +00003816 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3817 DAG.getConstant(127, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003818 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003819}
3820
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003821/// getF32Constant - Get 32-bit floating point constant.
3822static SDValue
3823getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Tim Northover29178a32013-01-22 09:46:31 +00003824 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)),
3825 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003826}
3827
Craig Topperd2638c12012-11-24 18:52:06 +00003828/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00003829/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003830static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003831 const TargetLowering &TLI) {
3832 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00003833 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00003834
3835 // Put the exponent in the right bit position for later addition to the
3836 // final result:
3837 //
3838 // #define LOG2OFe 1.4426950f
3839 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson9f944592009-08-11 20:47:22 +00003840 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003841 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson9f944592009-08-11 20:47:22 +00003842 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling48217d82008-09-09 22:13:54 +00003843
3844 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00003845 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3846 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling48217d82008-09-09 22:13:54 +00003847
3848 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00003849 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00003850 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003851
Craig Topper4a981752012-11-24 08:22:37 +00003852 SDValue TwoToFracPartOfX;
Bill Wendling48217d82008-09-09 22:13:54 +00003853 if (LimitFloatPrecision <= 6) {
3854 // For floating-point precision of 6:
3855 //
3856 // TwoToFractionalPartOfX =
3857 // 0.997535578f +
3858 // (0.735607626f + 0.252464424f * x) * x;
3859 //
3860 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003861 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003862 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00003863 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003864 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00003865 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00003866 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3867 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00003868 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48217d82008-09-09 22:13:54 +00003869 // For floating-point precision of 12:
3870 //
3871 // TwoToFractionalPartOfX =
3872 // 0.999892986f +
3873 // (0.696457318f +
3874 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3875 //
3876 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003877 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003878 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00003879 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003880 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00003881 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3882 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003883 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00003884 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00003885 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
3886 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00003887 } else { // LimitFloatPrecision <= 18
Bill Wendling48217d82008-09-09 22:13:54 +00003888 // For floating-point precision of 18:
3889 //
3890 // TwoToFractionalPartOfX =
3891 // 0.999999982f +
3892 // (0.693148872f +
3893 // (0.240227044f +
3894 // (0.554906021e-1f +
3895 // (0.961591928e-2f +
3896 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3897 //
3898 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003899 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003900 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00003901 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003902 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00003903 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3904 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003905 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00003906 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3907 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003908 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00003909 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3910 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003911 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00003912 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3913 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003914 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00003915 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00003916 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
3917 getF32Constant(DAG, 0x3f800000));
Bill Wendling48217d82008-09-09 22:13:54 +00003918 }
Craig Topper4a981752012-11-24 08:22:37 +00003919
3920 // Add the exponent into the result in integer domain.
3921 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00003922 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3923 DAG.getNode(ISD::ADD, dl, MVT::i32,
3924 t13, IntegerPartOfX));
Bill Wendling48217d82008-09-09 22:13:54 +00003925 }
3926
Craig Topperd2638c12012-11-24 18:52:06 +00003927 // No special expansion.
3928 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003929}
3930
Craig Topperbef254a2012-11-23 18:38:31 +00003931/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00003932/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003933static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003934 const TargetLowering &TLI) {
3935 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00003936 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003937 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003938
3939 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003940 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003941 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003942 getF32Constant(DAG, 0x3f317218));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003943
3944 // Get the significand and build it into a floating-point number with
3945 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003946 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003947
Craig Topper3669de42012-11-16 19:08:44 +00003948 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00003949 if (LimitFloatPrecision <= 6) {
3950 // For floating-point precision of 6:
3951 //
3952 // LogofMantissa =
3953 // -1.1609546f +
3954 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003955 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00003956 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003957 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003958 getF32Constant(DAG, 0xbe74c456));
Owen Anderson9f944592009-08-11 20:47:22 +00003959 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003960 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson9f944592009-08-11 20:47:22 +00003961 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003962 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
3963 getF32Constant(DAG, 0x3f949a29));
Craig Toppered756c52012-11-16 20:01:39 +00003964 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00003965 // For floating-point precision of 12:
3966 //
3967 // LogOfMantissa =
3968 // -1.7417939f +
3969 // (2.8212026f +
3970 // (-1.4699568f +
3971 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3972 //
3973 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003974 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003975 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson9f944592009-08-11 20:47:22 +00003976 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003977 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson9f944592009-08-11 20:47:22 +00003978 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3979 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003980 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson9f944592009-08-11 20:47:22 +00003981 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3982 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003983 getF32Constant(DAG, 0x40348e95));
Owen Anderson9f944592009-08-11 20:47:22 +00003984 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00003985 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
3986 getF32Constant(DAG, 0x3fdef31a));
Craig Toppered756c52012-11-16 20:01:39 +00003987 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00003988 // For floating-point precision of 18:
3989 //
3990 // LogOfMantissa =
3991 // -2.1072184f +
3992 // (4.2372794f +
3993 // (-3.7029485f +
3994 // (2.2781945f +
3995 // (-0.87823314f +
3996 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3997 //
3998 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003999 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004000 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson9f944592009-08-11 20:47:22 +00004001 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004002 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson9f944592009-08-11 20:47:22 +00004003 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4004 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004005 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004006 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4007 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004008 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson9f944592009-08-11 20:47:22 +00004009 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4010 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004011 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson9f944592009-08-11 20:47:22 +00004012 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4013 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004014 getF32Constant(DAG, 0x408797cb));
Owen Anderson9f944592009-08-11 20:47:22 +00004015 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004016 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4017 getF32Constant(DAG, 0x4006dcab));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004018 }
Craig Topper3669de42012-11-16 19:08:44 +00004019
Craig Topperbef254a2012-11-23 18:38:31 +00004020 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004021 }
4022
Craig Topperbef254a2012-11-23 18:38:31 +00004023 // No special expansion.
4024 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004025}
4026
Craig Topperbef254a2012-11-23 18:38:31 +00004027/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004028/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004029static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004030 const TargetLowering &TLI) {
4031 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004032 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004033 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004034
Bill Wendlinged3bb782008-09-09 20:39:27 +00004035 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004036 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00004037
Bill Wendling48416782008-09-09 00:28:24 +00004038 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004039 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004040 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004041
Bill Wendling48416782008-09-09 00:28:24 +00004042 // Different possible minimax approximations of significand in
4043 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00004044 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004045 if (LimitFloatPrecision <= 6) {
4046 // For floating-point precision of 6:
4047 //
4048 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
4049 //
4050 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004051 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004052 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson9f944592009-08-11 20:47:22 +00004053 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004054 getF32Constant(DAG, 0x40019463));
Owen Anderson9f944592009-08-11 20:47:22 +00004055 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004056 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4057 getF32Constant(DAG, 0x3fd6633d));
Craig Toppered756c52012-11-16 20:01:39 +00004058 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004059 // For floating-point precision of 12:
4060 //
4061 // Log2ofMantissa =
4062 // -2.51285454f +
4063 // (4.07009056f +
4064 // (-2.12067489f +
4065 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004066 //
Bill Wendling48416782008-09-09 00:28:24 +00004067 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004068 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004069 getF32Constant(DAG, 0xbda7262e));
Owen Anderson9f944592009-08-11 20:47:22 +00004070 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004071 getF32Constant(DAG, 0x3f25280b));
Owen Anderson9f944592009-08-11 20:47:22 +00004072 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4073 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004074 getF32Constant(DAG, 0x4007b923));
Owen Anderson9f944592009-08-11 20:47:22 +00004075 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4076 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004077 getF32Constant(DAG, 0x40823e2f));
Owen Anderson9f944592009-08-11 20:47:22 +00004078 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004079 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4080 getF32Constant(DAG, 0x4020d29c));
Craig Toppered756c52012-11-16 20:01:39 +00004081 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00004082 // For floating-point precision of 18:
4083 //
4084 // Log2ofMantissa =
4085 // -3.0400495f +
4086 // (6.1129976f +
4087 // (-5.3420409f +
4088 // (3.2865683f +
4089 // (-1.2669343f +
4090 // (0.27515199f -
4091 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
4092 //
4093 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004094 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004095 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson9f944592009-08-11 20:47:22 +00004096 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004097 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson9f944592009-08-11 20:47:22 +00004098 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4099 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004100 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson9f944592009-08-11 20:47:22 +00004101 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4102 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004103 getF32Constant(DAG, 0x40525723));
Owen Anderson9f944592009-08-11 20:47:22 +00004104 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4105 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004106 getF32Constant(DAG, 0x40aaf200));
Owen Anderson9f944592009-08-11 20:47:22 +00004107 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4108 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004109 getF32Constant(DAG, 0x40c39dad));
Owen Anderson9f944592009-08-11 20:47:22 +00004110 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004111 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4112 getF32Constant(DAG, 0x4042902c));
Bill Wendling48416782008-09-09 00:28:24 +00004113 }
Craig Topper3669de42012-11-16 19:08:44 +00004114
Craig Topperbef254a2012-11-23 18:38:31 +00004115 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00004116 }
Bill Wendling48416782008-09-09 00:28:24 +00004117
Craig Topperbef254a2012-11-23 18:38:31 +00004118 // No special expansion.
4119 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004120}
4121
Craig Topperbef254a2012-11-23 18:38:31 +00004122/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004123/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004124static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004125 const TargetLowering &TLI) {
4126 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004127 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004128 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004129
Bill Wendlinged3bb782008-09-09 20:39:27 +00004130 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004131 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004132 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004133 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling48416782008-09-09 00:28:24 +00004134
4135 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004136 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004137 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00004138
Craig Topper3669de42012-11-16 19:08:44 +00004139 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004140 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004141 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004142 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004143 // Log10ofMantissa =
4144 // -0.50419619f +
4145 // (0.60948995f - 0.10380950f * x) * x;
4146 //
4147 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004148 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004149 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson9f944592009-08-11 20:47:22 +00004150 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004151 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson9f944592009-08-11 20:47:22 +00004152 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004153 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4154 getF32Constant(DAG, 0x3f011300));
Craig Toppered756c52012-11-16 20:01:39 +00004155 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004156 // For floating-point precision of 12:
4157 //
4158 // Log10ofMantissa =
4159 // -0.64831180f +
4160 // (0.91751397f +
4161 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4162 //
4163 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004164 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004165 getF32Constant(DAG, 0x3d431f31));
Owen Anderson9f944592009-08-11 20:47:22 +00004166 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004167 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson9f944592009-08-11 20:47:22 +00004168 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4169 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004170 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson9f944592009-08-11 20:47:22 +00004171 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00004172 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4173 getF32Constant(DAG, 0x3f25f7c3));
Craig Toppered756c52012-11-16 20:01:39 +00004174 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004175 // For floating-point precision of 18:
4176 //
4177 // Log10ofMantissa =
4178 // -0.84299375f +
4179 // (1.5327582f +
4180 // (-1.0688956f +
4181 // (0.49102474f +
4182 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4183 //
4184 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004185 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004186 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson9f944592009-08-11 20:47:22 +00004187 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004188 getF32Constant(DAG, 0x3e00685a));
Owen Anderson9f944592009-08-11 20:47:22 +00004189 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4190 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004191 getF32Constant(DAG, 0x3efb6798));
Owen Anderson9f944592009-08-11 20:47:22 +00004192 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4193 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004194 getF32Constant(DAG, 0x3f88d192));
Owen Anderson9f944592009-08-11 20:47:22 +00004195 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4196 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004197 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson9f944592009-08-11 20:47:22 +00004198 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00004199 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4200 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling48416782008-09-09 00:28:24 +00004201 }
Craig Topper3669de42012-11-16 19:08:44 +00004202
Craig Topperbef254a2012-11-23 18:38:31 +00004203 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00004204 }
Bill Wendling48416782008-09-09 00:28:24 +00004205
Craig Topperbef254a2012-11-23 18:38:31 +00004206 // No special expansion.
4207 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004208}
4209
Craig Topperd2638c12012-11-24 18:52:06 +00004210/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00004211/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004212static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00004213 const TargetLowering &TLI) {
4214 if (Op.getValueType() == MVT::f32 &&
Bill Wendlingab6676a2008-09-09 22:39:21 +00004215 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Owen Anderson9f944592009-08-11 20:47:22 +00004216 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004217
4218 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004219 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4220 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004221
4222 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004223 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004224 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004225
Craig Topper4a981752012-11-24 08:22:37 +00004226 SDValue TwoToFractionalPartOfX;
Bill Wendlingab6676a2008-09-09 22:39:21 +00004227 if (LimitFloatPrecision <= 6) {
4228 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004229 //
Bill Wendlingab6676a2008-09-09 22:39:21 +00004230 // TwoToFractionalPartOfX =
4231 // 0.997535578f +
4232 // (0.735607626f + 0.252464424f * x) * x;
4233 //
4234 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004235 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004236 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004237 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004238 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004239 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00004240 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4241 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004242 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingab6676a2008-09-09 22:39:21 +00004243 // For floating-point precision of 12:
4244 //
4245 // TwoToFractionalPartOfX =
4246 // 0.999892986f +
4247 // (0.696457318f +
4248 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4249 //
4250 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004251 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004252 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004253 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004254 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004255 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4256 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004257 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004258 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00004259 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4260 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004261 } else { // LimitFloatPrecision <= 18
Bill Wendlingab6676a2008-09-09 22:39:21 +00004262 // For floating-point precision of 18:
4263 //
4264 // TwoToFractionalPartOfX =
4265 // 0.999999982f +
4266 // (0.693148872f +
4267 // (0.240227044f +
4268 // (0.554906021e-1f +
4269 // (0.961591928e-2f +
4270 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4271 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004272 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004273 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004274 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004275 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004276 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4277 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004278 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004279 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4280 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004281 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004282 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4283 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004284 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004285 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4286 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004287 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004288 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00004289 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4290 getF32Constant(DAG, 0x3f800000));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004291 }
Craig Topper4a981752012-11-24 08:22:37 +00004292
4293 // Add the exponent into the result in integer domain.
4294 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32,
4295 TwoToFractionalPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00004296 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4297 DAG.getNode(ISD::ADD, dl, MVT::i32,
4298 t13, IntegerPartOfX));
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004299 }
Bill Wendlingab6676a2008-09-09 22:39:21 +00004300
Craig Topperd2638c12012-11-24 18:52:06 +00004301 // No special expansion.
4302 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004303}
4304
Bill Wendling648930b2008-09-10 00:20:20 +00004305/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4306/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004307static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00004308 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00004309 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00004310 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00004311 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00004312 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4313 APFloat Ten(10.0f);
4314 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00004315 }
4316 }
4317
Craig Topper268b6222012-11-25 00:48:58 +00004318 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00004319 // Put the exponent in the right bit position for later addition to the
4320 // final result:
4321 //
4322 // #define LOG2OF10 3.3219281f
4323 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Craig Topper79bd2052012-11-25 08:08:58 +00004324 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004325 getF32Constant(DAG, 0x40549a78));
Owen Anderson9f944592009-08-11 20:47:22 +00004326 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling648930b2008-09-10 00:20:20 +00004327
4328 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004329 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4330 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling648930b2008-09-10 00:20:20 +00004331
4332 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004333 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004334 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling648930b2008-09-10 00:20:20 +00004335
Craig Topper85719442012-11-25 00:15:07 +00004336 SDValue TwoToFractionalPartOfX;
Bill Wendling648930b2008-09-10 00:20:20 +00004337 if (LimitFloatPrecision <= 6) {
4338 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004339 //
Bill Wendling648930b2008-09-10 00:20:20 +00004340 // twoToFractionalPartOfX =
4341 // 0.997535578f +
4342 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004343 //
Bill Wendling648930b2008-09-10 00:20:20 +00004344 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004345 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004346 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004347 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004348 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004349 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper85719442012-11-25 00:15:07 +00004350 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4351 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004352 } else if (LimitFloatPrecision <= 12) {
Bill Wendling648930b2008-09-10 00:20:20 +00004353 // For floating-point precision of 12:
4354 //
4355 // TwoToFractionalPartOfX =
4356 // 0.999892986f +
4357 // (0.696457318f +
4358 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4359 //
4360 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004361 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004362 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004363 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004364 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004365 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4366 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004367 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004368 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper85719442012-11-25 00:15:07 +00004369 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4370 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004371 } else { // LimitFloatPrecision <= 18
Bill Wendling648930b2008-09-10 00:20:20 +00004372 // For floating-point precision of 18:
4373 //
4374 // TwoToFractionalPartOfX =
4375 // 0.999999982f +
4376 // (0.693148872f +
4377 // (0.240227044f +
4378 // (0.554906021e-1f +
4379 // (0.961591928e-2f +
4380 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4381 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004382 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004383 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004384 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004385 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004386 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4387 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004388 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004389 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4390 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004391 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004392 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4393 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004394 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004395 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4396 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004397 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004398 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper85719442012-11-25 00:15:07 +00004399 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4400 getF32Constant(DAG, 0x3f800000));
Bill Wendling648930b2008-09-10 00:20:20 +00004401 }
Craig Topper85719442012-11-25 00:15:07 +00004402
4403 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX);
Craig Topper79bd2052012-11-25 08:08:58 +00004404 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4405 DAG.getNode(ISD::ADD, dl, MVT::i32,
4406 t13, IntegerPartOfX));
Bill Wendling648930b2008-09-10 00:20:20 +00004407 }
4408
Craig Topper79bd2052012-11-25 08:08:58 +00004409 // No special expansion.
4410 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00004411}
4412
Chris Lattner39f18e52010-01-01 03:32:16 +00004413
4414/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004415static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00004416 SelectionDAG &DAG) {
4417 // If RHS is a constant, we can expand this out to a multiplication tree,
4418 // otherwise we end up lowering to a call to __powidf2 (for example). When
4419 // optimizing for size, we only want to do this if the expansion would produce
4420 // a small number of multiplies, otherwise we do the full expansion.
4421 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4422 // Get the exponent as a positive value.
4423 unsigned Val = RHSC->getSExtValue();
4424 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004425
Chris Lattner39f18e52010-01-01 03:32:16 +00004426 // powi(x, 0) -> 1.0
4427 if (Val == 0)
4428 return DAG.getConstantFP(1.0, LHS.getValueType());
4429
Dan Gohman913c9982010-04-15 04:33:49 +00004430 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling698e84f2012-12-30 10:32:01 +00004431 if (!F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
4432 Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00004433 // If optimizing for size, don't insert too many multiplies. This
4434 // inserts up to 5 multiplies.
4435 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4436 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004437 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00004438 // powi(x,15) generates one more multiply than it should), but this has
4439 // the benefit of being both really simple and much better than a libcall.
4440 SDValue Res; // Logically starts equal to 1.0
4441 SDValue CurSquare = LHS;
4442 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004443 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00004444 if (Res.getNode())
4445 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4446 else
4447 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004448 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004449
Chris Lattner39f18e52010-01-01 03:32:16 +00004450 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4451 CurSquare, CurSquare);
4452 Val >>= 1;
4453 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004454
Chris Lattner39f18e52010-01-01 03:32:16 +00004455 // If the original was negative, invert the result, producing 1/(x*x*x).
4456 if (RHSC->getSExtValue() < 0)
4457 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4458 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4459 return Res;
4460 }
4461 }
4462
4463 // Otherwise, expand to a libcall.
4464 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4465}
4466
Devang Patel8e60ff12011-05-16 21:24:05 +00004467// getTruncatedArgReg - Find underlying register used for an truncated
4468// argument.
4469static unsigned getTruncatedArgReg(const SDValue &N) {
4470 if (N.getOpcode() != ISD::TRUNCATE)
4471 return 0;
4472
4473 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00004474 if (Ext.getOpcode() == ISD::AssertZext ||
4475 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00004476 const SDValue &CFR = Ext.getOperand(0);
4477 if (CFR.getOpcode() == ISD::CopyFromReg)
4478 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00004479 if (CFR.getOpcode() == ISD::TRUNCATE)
4480 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00004481 }
4482 return 0;
4483}
4484
Evan Cheng6e822452010-04-28 23:08:54 +00004485/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4486/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4487/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng5fb45a22010-04-29 01:40:30 +00004488bool
Devang Patel3f53d6e2010-08-25 20:39:26 +00004489SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004490 int64_t Offset,
Dan Gohman63f31112010-05-01 00:33:16 +00004491 const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00004492 const Argument *Arg = dyn_cast<Argument>(V);
4493 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00004494 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00004495
Devang Patel03955532010-04-29 20:40:36 +00004496 MachineFunction &MF = DAG.getMachineFunction();
Devang Patel94f2a252010-11-02 17:01:30 +00004497 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00004498
Devang Patela46953d2010-04-29 18:50:36 +00004499 // Ignore inlined function arguments here.
4500 DIVariable DV(Variable);
Devang Patel03955532010-04-29 20:40:36 +00004501 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00004502 return false;
4503
David Blaikie0252265b2013-06-16 20:34:15 +00004504 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00004505 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00004506 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
4507 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00004508
David Blaikie0252265b2013-06-16 20:34:15 +00004509 if (!Op && N.getNode()) {
4510 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00004511 if (N.getOpcode() == ISD::CopyFromReg)
4512 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4513 else
4514 Reg = getTruncatedArgReg(N);
4515 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00004516 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4517 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4518 if (PR)
4519 Reg = PR;
4520 }
David Blaikie0252265b2013-06-16 20:34:15 +00004521 if (Reg)
4522 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00004523 }
4524
David Blaikie0252265b2013-06-16 20:34:15 +00004525 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00004526 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004527 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004528 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004529 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004530 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004531
David Blaikie0252265b2013-06-16 20:34:15 +00004532 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004533 // Check if frame index is available.
4534 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004535 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004536 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4537 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004538
David Blaikie0252265b2013-06-16 20:34:15 +00004539 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004540 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004541
Adrian Prantlfacc9f42013-07-10 01:53:30 +00004542 // FIXME: This does not handle register-indirect values at offset 0.
4543 bool IsIndirect = Offset != 0;
David Blaikie0252265b2013-06-16 20:34:15 +00004544 if (Op->isReg())
Adrian Prantl418d1d12013-07-09 20:28:37 +00004545 FuncInfo.ArgDbgValues.push_back(BuildMI(MF, getCurDebugLoc(),
4546 TII->get(TargetOpcode::DBG_VALUE),
Adrian Prantlfacc9f42013-07-10 01:53:30 +00004547 IsIndirect,
Adrian Prantl418d1d12013-07-09 20:28:37 +00004548 Op->getReg(), Offset, Variable));
4549 else
4550 FuncInfo.ArgDbgValues.push_back(
David Blaikie0252265b2013-06-16 20:34:15 +00004551 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE))
4552 .addOperand(*Op).addImm(Offset).addMetadata(Variable));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004553
Evan Cheng5fb45a22010-04-29 01:40:30 +00004554 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004555}
Chris Lattner39f18e52010-01-01 03:32:16 +00004556
Douglas Gregor6739a892010-05-11 06:17:44 +00004557// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004558#if defined(_MSC_VER) && defined(setjmp) && \
4559 !defined(setjmp_undefined_for_msvc)
4560# pragma push_macro("setjmp")
4561# undef setjmp
4562# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004563#endif
4564
Dan Gohman575fad32008-09-03 16:12:24 +00004565/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4566/// we want to emit this as a call to a named external function, return the name
4567/// otherwise lower it and return null.
4568const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004569SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004570 const TargetLowering *TLI = TM.getTargetLowering();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004571 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004572 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004573 SDValue Res;
4574
Dan Gohman575fad32008-09-03 16:12:24 +00004575 switch (Intrinsic) {
4576 default:
4577 // By default, turn this into a target intrinsic node.
4578 visitTargetIntrinsic(I, Intrinsic);
4579 return 0;
4580 case Intrinsic::vastart: visitVAStart(I); return 0;
4581 case Intrinsic::vaend: visitVAEnd(I); return 0;
4582 case Intrinsic::vacopy: visitVACopy(I); return 0;
4583 case Intrinsic::returnaddress:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004584 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI->getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004585 getValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00004586 return 0;
Bill Wendlingc966a732008-09-26 22:10:44 +00004587 case Intrinsic::frameaddress:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004588 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI->getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004589 getValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00004590 return 0;
4591 case Intrinsic::setjmp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004592 return &"_setjmp"[!TLI->usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004593 case Intrinsic::longjmp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004594 return &"_longjmp"[!TLI->usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004595 case Intrinsic::memcpy: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004596 // Assert for address < 256 since we support only user defined address
4597 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004598 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004599 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004600 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004601 < 256 &&
4602 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004603 SDValue Op1 = getValue(I.getArgOperand(0));
4604 SDValue Op2 = getValue(I.getArgOperand(1));
4605 SDValue Op3 = getValue(I.getArgOperand(2));
4606 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004607 if (!Align)
4608 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004609 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004610 DAG.setRoot(DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattner2510de22010-09-21 05:40:29 +00004611 MachinePointerInfo(I.getArgOperand(0)),
4612 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00004613 return 0;
4614 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004615 case Intrinsic::memset: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004616 // Assert for address < 256 since we support only user defined address
4617 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004618 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004619 < 256 &&
4620 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004621 SDValue Op1 = getValue(I.getArgOperand(0));
4622 SDValue Op2 = getValue(I.getArgOperand(1));
4623 SDValue Op3 = getValue(I.getArgOperand(2));
4624 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004625 if (!Align)
4626 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004627 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004628 DAG.setRoot(DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004629 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00004630 return 0;
4631 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004632 case Intrinsic::memmove: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004633 // Assert for address < 256 since we support only user defined address
4634 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004635 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004636 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004637 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004638 < 256 &&
4639 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004640 SDValue Op1 = getValue(I.getArgOperand(0));
4641 SDValue Op2 = getValue(I.getArgOperand(1));
4642 SDValue Op3 = getValue(I.getArgOperand(2));
4643 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004644 if (!Align)
4645 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004646 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004647 DAG.setRoot(DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004648 MachinePointerInfo(I.getArgOperand(0)),
4649 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00004650 return 0;
4651 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004652 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004653 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Pateldf45c7f2009-10-09 22:42:28 +00004654 MDNode *Variable = DI.getVariable();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004655 const Value *Address = DI.getAddress();
Manman Ren983a16c2013-06-28 05:43:10 +00004656 DIVariable DIVar(Variable);
4657 assert((!DIVar || DIVar.isVariable()) &&
4658 "Variable in DbgDeclareInst should be either null or a DIVariable.");
4659 if (!Address || !DIVar) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004660 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesen120cfe22010-02-08 21:53:27 +00004661 return 0;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004662 }
Dale Johannesene0983522010-04-26 20:06:49 +00004663
Devang Patel3bffd522010-09-02 21:29:42 +00004664 // Check if address has undef value.
4665 if (isa<UndefValue>(Address) ||
4666 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004667 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel3bffd522010-09-02 21:29:42 +00004668 return 0;
4669 }
4670
Dale Johannesene0983522010-04-26 20:06:49 +00004671 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004672 if (!N.getNode() && isa<Argument>(Address))
4673 // Check unused arguments map.
4674 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004675 SDDbgValue *SDV;
4676 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004677 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4678 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004679 // Parameters are handled specially.
4680 bool isParameter =
4681 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4682 isa<Argument>(Address));
4683
Devang Patel98d3edf2010-09-02 21:02:27 +00004684 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4685
Dale Johannesene0983522010-04-26 20:06:49 +00004686 if (isParameter && !AI) {
4687 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4688 if (FINode)
4689 // Byval parameter. We have a frame index at this point.
4690 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4691 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004692 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004693 // Address is an argument, so try to emit its dbg value using
4694 // virtual register info from the FuncInfo.ValueMap.
4695 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesene0983522010-04-26 20:06:49 +00004696 return 0;
Devang Patelc24048a2010-12-06 22:39:26 +00004697 }
Dale Johannesene0983522010-04-26 20:06:49 +00004698 } else if (AI)
4699 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4700 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004701 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004702 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004703 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004704 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4705 DEBUG(Address->dump());
Dale Johannesene0983522010-04-26 20:06:49 +00004706 return 0;
Devang Patelc24048a2010-12-06 22:39:26 +00004707 }
Dale Johannesene0983522010-04-26 20:06:49 +00004708 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4709 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004710 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004711 // virtual register info from the FuncInfo.ValueMap.
Devang Patelea134f52010-08-26 22:53:27 +00004712 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004713 // If variable is pinned by a alloca in dominating bb then
4714 // use StaticAllocaMap.
4715 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004716 if (AI->getParent() != DI.getParent()) {
4717 DenseMap<const AllocaInst*, int>::iterator SI =
4718 FuncInfo.StaticAllocaMap.find(AI);
4719 if (SI != FuncInfo.StaticAllocaMap.end()) {
4720 SDV = DAG.getDbgValue(Variable, SI->second,
4721 0, dl, SDNodeOrder);
4722 DAG.AddDbgValue(SDV, 0, false);
4723 return 0;
4724 }
Devang Patelda25de82010-09-15 14:48:53 +00004725 }
4726 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004727 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004728 }
Dale Johannesene0983522010-04-26 20:06:49 +00004729 }
Dan Gohman575fad32008-09-03 16:12:24 +00004730 return 0;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004731 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004732 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004733 const DbgValueInst &DI = cast<DbgValueInst>(I);
Manman Ren983a16c2013-06-28 05:43:10 +00004734 DIVariable DIVar(DI.getVariable());
4735 assert((!DIVar || DIVar.isVariable()) &&
4736 "Variable in DbgValueInst should be either null or a DIVariable.");
4737 if (!DIVar)
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004738 return 0;
4739
4740 MDNode *Variable = DI.getVariable();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004741 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004742 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004743 if (!V)
4744 return 0;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004745
Dale Johannesene0983522010-04-26 20:06:49 +00004746 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004747 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesene0983522010-04-26 20:06:49 +00004748 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4749 DAG.AddDbgValue(SDV, 0, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004750 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004751 // Do not use getValue() in here; we don't want to generate code at
4752 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004753 SDValue N = NodeMap[V];
4754 if (!N.getNode() && isa<Argument>(V))
4755 // Check unused arguments map.
4756 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004757 if (N.getNode()) {
Devang Patel3f53d6e2010-08-25 20:39:26 +00004758 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng5fb45a22010-04-29 01:40:30 +00004759 SDV = DAG.getDbgValue(Variable, N.getNode(),
4760 N.getResNo(), Offset, dl, SDNodeOrder);
4761 DAG.AddDbgValue(SDV, N.getNode(), false);
4762 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004763 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004764 // Do not call getValue(V) yet, as we don't want to generate code.
4765 // Remember it for later.
4766 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4767 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004768 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004769 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004770 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004771 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004772 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004773 }
4774
4775 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004776 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004777 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004778 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004779 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004780 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004781 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4782 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004783 return 0;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004784 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004785 DenseMap<const AllocaInst*, int>::iterator SI =
4786 FuncInfo.StaticAllocaMap.find(AI);
4787 if (SI == FuncInfo.StaticAllocaMap.end())
4788 return 0; // VLAs.
4789 int FI = SI->second;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004790
Chris Lattnerfb964e52010-04-05 06:19:28 +00004791 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4792 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4793 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004794 return 0;
4795 }
Dan Gohman575fad32008-09-03 16:12:24 +00004796
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004797 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004798 // Find the type id for the given typeinfo.
Gabor Greifeba0be72010-06-25 09:38:13 +00004799 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004800 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4801 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004802 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00004803 return 0;
4804 }
4805
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004806 case Intrinsic::eh_return_i32:
4807 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004808 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004809 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004810 MVT::Other,
4811 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004812 getValue(I.getArgOperand(0)),
4813 getValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00004814 return 0;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004815 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004816 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004817 return 0;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004818 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004819 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004820 TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004821 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004822 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004823 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004824 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004825 CfaArg);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004826 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004827 TLI->getPointerTy(),
4828 DAG.getConstant(0, TLI->getPointerTy()));
Tom Stellard838e2342013-08-26 15:06:10 +00004829 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004830 FA, Offset));
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004831 return 0;
Dan Gohman575fad32008-09-03 16:12:24 +00004832 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004833 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004834 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004835 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004836 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004837 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004838
Chris Lattnerfb964e52010-04-05 06:19:28 +00004839 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbach54c05302010-01-28 01:45:32 +00004840 return 0;
4841 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004842 case Intrinsic::eh_sjlj_functioncontext: {
4843 // Get and store the index of the function context.
4844 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004845 AllocaInst *FnCtx =
4846 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004847 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4848 MFI->setFunctionContextIndex(FI);
4849 return 0;
4850 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004851 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004852 SDValue Ops[2];
4853 Ops[0] = getRoot();
4854 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004855 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004856 DAG.getVTList(MVT::i32, MVT::Other),
4857 Ops, 2);
4858 setValue(&I, Op.getValue(0));
4859 DAG.setRoot(Op.getValue(1));
Jim Grosbachc98892f2010-05-26 20:22:18 +00004860 return 0;
4861 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00004862 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004863 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004864 getRoot(), getValue(I.getArgOperand(0))));
4865 return 0;
4866 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004867
Dale Johannesendd224d22010-09-30 23:57:10 +00004868 case Intrinsic::x86_mmx_pslli_w:
4869 case Intrinsic::x86_mmx_pslli_d:
4870 case Intrinsic::x86_mmx_pslli_q:
4871 case Intrinsic::x86_mmx_psrli_w:
4872 case Intrinsic::x86_mmx_psrli_d:
4873 case Intrinsic::x86_mmx_psrli_q:
4874 case Intrinsic::x86_mmx_psrai_w:
4875 case Intrinsic::x86_mmx_psrai_d: {
4876 SDValue ShAmt = getValue(I.getArgOperand(1));
4877 if (isa<ConstantSDNode>(ShAmt)) {
4878 visitTargetIntrinsic(I, Intrinsic);
4879 return 0;
4880 }
4881 unsigned NewIntrinsic = 0;
4882 EVT ShAmtVT = MVT::v2i32;
4883 switch (Intrinsic) {
4884 case Intrinsic::x86_mmx_pslli_w:
4885 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4886 break;
4887 case Intrinsic::x86_mmx_pslli_d:
4888 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4889 break;
4890 case Intrinsic::x86_mmx_pslli_q:
4891 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4892 break;
4893 case Intrinsic::x86_mmx_psrli_w:
4894 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4895 break;
4896 case Intrinsic::x86_mmx_psrli_d:
4897 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4898 break;
4899 case Intrinsic::x86_mmx_psrli_q:
4900 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4901 break;
4902 case Intrinsic::x86_mmx_psrai_w:
4903 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4904 break;
4905 case Intrinsic::x86_mmx_psrai_d:
4906 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4907 break;
4908 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4909 }
4910
4911 // The vector shift intrinsics with scalars uses 32b shift amounts but
4912 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4913 // to be zero.
4914 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00004915 SDValue ShOps[2];
4916 ShOps[0] = ShAmt;
4917 ShOps[1] = DAG.getConstant(0, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004918 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, &ShOps[0], 2);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004919 EVT DestVT = TLI->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004920 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4921 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Dale Johannesendd224d22010-09-30 23:57:10 +00004922 DAG.getConstant(NewIntrinsic, MVT::i32),
4923 getValue(I.getArgOperand(0)), ShAmt);
4924 setValue(&I, Res);
4925 return 0;
4926 }
Pete Cooper682c76b2012-02-24 03:51:49 +00004927 case Intrinsic::x86_avx_vinsertf128_pd_256:
4928 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperd024cef2012-04-07 22:32:29 +00004929 case Intrinsic::x86_avx_vinsertf128_si_256:
4930 case Intrinsic::x86_avx2_vinserti128: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004931 EVT DestVT = TLI->getValueType(I.getType());
4932 EVT ElVT = TLI->getValueType(I.getArgOperand(1)->getType());
Pete Cooper682c76b2012-02-24 03:51:49 +00004933 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4934 ElVT.getVectorNumElements();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004935 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, DestVT,
Pete Cooper682c76b2012-02-24 03:51:49 +00004936 getValue(I.getArgOperand(0)),
4937 getValue(I.getArgOperand(1)),
Tom Stellardd42c5942013-08-05 22:22:01 +00004938 DAG.getConstant(Idx, TLI->getVectorIdxTy()));
Craig Topper2db23532012-09-05 05:48:09 +00004939 setValue(&I, Res);
4940 return 0;
4941 }
4942 case Intrinsic::x86_avx_vextractf128_pd_256:
4943 case Intrinsic::x86_avx_vextractf128_ps_256:
4944 case Intrinsic::x86_avx_vextractf128_si_256:
4945 case Intrinsic::x86_avx2_vextracti128: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004946 EVT DestVT = TLI->getValueType(I.getType());
Craig Topper2db23532012-09-05 05:48:09 +00004947 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) *
4948 DestVT.getVectorNumElements();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004949 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, DestVT,
Craig Topper2db23532012-09-05 05:48:09 +00004950 getValue(I.getArgOperand(0)),
Tom Stellardd42c5942013-08-05 22:22:01 +00004951 DAG.getConstant(Idx, TLI->getVectorIdxTy()));
Pete Cooper682c76b2012-02-24 03:51:49 +00004952 setValue(&I, Res);
4953 return 0;
4954 }
Mon P Wang58fb9132008-11-10 20:54:11 +00004955 case Intrinsic::convertff:
4956 case Intrinsic::convertfsi:
4957 case Intrinsic::convertfui:
4958 case Intrinsic::convertsif:
4959 case Intrinsic::convertuif:
4960 case Intrinsic::convertss:
4961 case Intrinsic::convertsu:
4962 case Intrinsic::convertus:
4963 case Intrinsic::convertuu: {
4964 ISD::CvtCode Code = ISD::CVT_INVALID;
4965 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00004966 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00004967 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4968 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4969 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4970 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4971 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4972 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4973 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4974 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4975 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4976 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004977 EVT DestVT = TLI->getValueType(I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00004978 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004979 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004980 DAG.getValueType(DestVT),
4981 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00004982 getValue(I.getArgOperand(1)),
4983 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004984 Code);
4985 setValue(&I, Res);
Mon P Wang58fb9132008-11-10 20:54:11 +00004986 return 0;
4987 }
Dan Gohman575fad32008-09-03 16:12:24 +00004988 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004989 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00004990 getValue(I.getArgOperand(1)), DAG));
Dan Gohman575fad32008-09-03 16:12:24 +00004991 return 0;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004992 case Intrinsic::log:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004993 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesenda2d8062008-09-04 00:47:13 +00004994 return 0;
4995 case Intrinsic::log2:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004996 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesenda2d8062008-09-04 00:47:13 +00004997 return 0;
4998 case Intrinsic::log10:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004999 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesenda2d8062008-09-04 00:47:13 +00005000 return 0;
5001 case Intrinsic::exp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005002 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesenda2d8062008-09-04 00:47:13 +00005003 return 0;
5004 case Intrinsic::exp2:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005005 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesenda2d8062008-09-04 00:47:13 +00005006 return 0;
Dan Gohman575fad32008-09-03 16:12:24 +00005007 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005008 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005009 getValue(I.getArgOperand(1)), DAG, *TLI));
Dan Gohman575fad32008-09-03 16:12:24 +00005010 return 0;
Craig Topperae894262012-11-16 07:48:23 +00005011 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00005012 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00005013 case Intrinsic::sin:
5014 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00005015 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00005016 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00005017 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00005018 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00005019 case Intrinsic::nearbyint:
5020 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00005021 unsigned Opcode;
5022 switch (Intrinsic) {
5023 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5024 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
5025 case Intrinsic::fabs: Opcode = ISD::FABS; break;
5026 case Intrinsic::sin: Opcode = ISD::FSIN; break;
5027 case Intrinsic::cos: Opcode = ISD::FCOS; break;
5028 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
5029 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
5030 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
5031 case Intrinsic::rint: Opcode = ISD::FRINT; break;
5032 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00005033 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00005034 }
5035
Andrew Trickef9de2a2013-05-25 02:42:55 +00005036 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00005037 getValue(I.getArgOperand(0)).getValueType(),
5038 getValue(I.getArgOperand(0))));
5039 return 0;
Craig Topperae894262012-11-16 07:48:23 +00005040 }
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00005041 case Intrinsic::copysign:
5042 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
5043 getValue(I.getArgOperand(0)).getValueType(),
5044 getValue(I.getArgOperand(0)),
5045 getValue(I.getArgOperand(1))));
5046 return 0;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005047 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005048 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005049 getValue(I.getArgOperand(0)).getValueType(),
5050 getValue(I.getArgOperand(0)),
5051 getValue(I.getArgOperand(1)),
5052 getValue(I.getArgOperand(2))));
5053 return 0;
Lang Hamesa59100c2012-06-05 19:07:46 +00005054 case Intrinsic::fmuladd: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005055 EVT VT = TLI->getValueType(I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00005056 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Stephen Lin73de7bf2013-07-09 18:16:56 +00005057 TLI->isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005058 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005059 getValue(I.getArgOperand(0)).getValueType(),
5060 getValue(I.getArgOperand(0)),
5061 getValue(I.getArgOperand(1)),
5062 getValue(I.getArgOperand(2))));
5063 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005064 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005065 getValue(I.getArgOperand(0)).getValueType(),
5066 getValue(I.getArgOperand(0)),
5067 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005068 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005069 getValue(I.getArgOperand(0)).getValueType(),
5070 Mul,
5071 getValue(I.getArgOperand(2)));
5072 setValue(&I, Add);
5073 }
5074 return 0;
5075 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005076 case Intrinsic::convert_to_fp16:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005077 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005078 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005079 return 0;
5080 case Intrinsic::convert_from_fp16:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005081 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005082 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005083 return 0;
Dan Gohman575fad32008-09-03 16:12:24 +00005084 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005085 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005086 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Dan Gohman575fad32008-09-03 16:12:24 +00005087 return 0;
5088 }
5089 case Intrinsic::readcyclecounter: {
5090 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005091 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Bill Wendlingb99b2692009-12-22 00:40:51 +00005092 DAG.getVTList(MVT::i64, MVT::Other),
5093 &Op, 1);
5094 setValue(&I, Res);
5095 DAG.setRoot(Res.getValue(1));
Dan Gohman575fad32008-09-03 16:12:24 +00005096 return 0;
5097 }
Dan Gohman575fad32008-09-03 16:12:24 +00005098 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005099 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005100 getValue(I.getArgOperand(0)).getValueType(),
5101 getValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00005102 return 0;
5103 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005104 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005105 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005106 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005107 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005108 sdl, Ty, Arg));
Dan Gohman575fad32008-09-03 16:12:24 +00005109 return 0;
5110 }
5111 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005112 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005113 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005114 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005115 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005116 sdl, Ty, Arg));
Dan Gohman575fad32008-09-03 16:12:24 +00005117 return 0;
5118 }
5119 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005120 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005121 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005122 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Dan Gohman575fad32008-09-03 16:12:24 +00005123 return 0;
5124 }
5125 case Intrinsic::stacksave: {
5126 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005127 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005128 DAG.getVTList(TLI->getPointerTy(), MVT::Other), &Op, 1);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005129 setValue(&I, Res);
5130 DAG.setRoot(Res.getValue(1));
Dan Gohman575fad32008-09-03 16:12:24 +00005131 return 0;
5132 }
5133 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005134 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005135 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Dan Gohman575fad32008-09-03 16:12:24 +00005136 return 0;
5137 }
Bill Wendling13020d22008-11-18 11:01:33 +00005138 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00005139 // Emit code into the DAG to store the stack guard onto the stack.
5140 MachineFunction &MF = DAG.getMachineFunction();
5141 MachineFrameInfo *MFI = MF.getFrameInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005142 EVT PtrTy = TLI->getPointerTy();
Bill Wendlingd970ea32008-11-06 02:29:10 +00005143
Gabor Greifeba0be72010-06-25 09:38:13 +00005144 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
5145 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00005146
Bill Wendlingeb4268d2008-11-07 01:23:58 +00005147 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00005148 MFI->setStackProtectorIndex(FI);
5149
5150 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5151
5152 // Store the stack protector onto the stack.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005153 Res = DAG.getStore(getRoot(), sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00005154 MachinePointerInfo::getFixedStack(FI),
5155 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005156 setValue(&I, Res);
5157 DAG.setRoot(Res);
Bill Wendlingd970ea32008-11-06 02:29:10 +00005158 return 0;
5159 }
Eric Christopher7a50b282009-10-27 00:52:25 +00005160 case Intrinsic::objectsize: {
5161 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00005162 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00005163
5164 assert(CI && "Non-constant type in __builtin_object_size?");
5165
Gabor Greifeba0be72010-06-25 09:38:13 +00005166 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00005167 EVT Ty = Arg.getValueType();
5168
Dan Gohmanf1d83042010-06-18 14:22:04 +00005169 if (CI->isZero())
Bill Wendlingb99b2692009-12-22 00:40:51 +00005170 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00005171 else
Bill Wendlingb99b2692009-12-22 00:40:51 +00005172 Res = DAG.getConstant(0, Ty);
5173
5174 setValue(&I, Res);
Eric Christopher7a50b282009-10-27 00:52:25 +00005175 return 0;
5176 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00005177 case Intrinsic::annotation:
5178 case Intrinsic::ptr_annotation:
5179 // Drop the intrinsic, but forward the value
5180 setValue(&I, getValue(I.getOperand(0)));
5181 return 0;
Dan Gohman575fad32008-09-03 16:12:24 +00005182 case Intrinsic::var_annotation:
5183 // Discard annotate attributes
5184 return 0;
5185
5186 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005187 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00005188
5189 SDValue Ops[6];
5190 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005191 Ops[1] = getValue(I.getArgOperand(0));
5192 Ops[2] = getValue(I.getArgOperand(1));
5193 Ops[3] = getValue(I.getArgOperand(2));
5194 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00005195 Ops[5] = DAG.getSrcValue(F);
5196
Andrew Trickef9de2a2013-05-25 02:42:55 +00005197 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops, 6);
Dan Gohman575fad32008-09-03 16:12:24 +00005198
Duncan Sandsa0984362011-09-06 13:37:06 +00005199 DAG.setRoot(Res);
5200 return 0;
5201 }
5202 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005203 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005204 TLI->getPointerTy(),
Duncan Sandsa0984362011-09-06 13:37:06 +00005205 getValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00005206 return 0;
5207 }
Dan Gohman575fad32008-09-03 16:12:24 +00005208 case Intrinsic::gcroot:
5209 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00005210 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00005211 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005212
Dan Gohman575fad32008-09-03 16:12:24 +00005213 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5214 GFI->addStackRoot(FI->getIndex(), TypeMap);
5215 }
5216 return 0;
Dan Gohman575fad32008-09-03 16:12:24 +00005217 case Intrinsic::gcread:
5218 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00005219 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00005220 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005221 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00005222 return 0;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005223
5224 case Intrinsic::expect: {
5225 // Just replace __builtin_expect(exp, c) with EXP.
5226 setValue(&I, getValue(I.getArgOperand(0)));
5227 return 0;
5228 }
5229
Shuxin Yangcdde0592012-10-19 20:11:16 +00005230 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00005231 case Intrinsic::trap: {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00005232 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng74d92c12011-04-08 21:37:21 +00005233 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00005234 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00005235 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00005236 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Evan Cheng74d92c12011-04-08 21:37:21 +00005237 return 0;
5238 }
5239 TargetLowering::ArgListTy Args;
Justin Holewinskiaa583972012-05-25 16:35:28 +00005240 TargetLowering::
5241 CallLoweringInfo CLI(getRoot(), I.getType(),
Evan Cheng74d92c12011-04-08 21:37:21 +00005242 false, false, false, false, 0, CallingConv::C,
Evan Cheng65f9d192012-02-28 18:51:51 +00005243 /*isTailCall=*/false,
5244 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005245 DAG.getExternalSymbol(TrapFuncName.data(),
5246 TLI->getPointerTy()),
Andrew Trickef9de2a2013-05-25 02:42:55 +00005247 Args, DAG, sdl);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005248 std::pair<SDValue, SDValue> Result = TLI->LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00005249 DAG.setRoot(Result.second);
Dan Gohman575fad32008-09-03 16:12:24 +00005250 return 0;
Evan Cheng74d92c12011-04-08 21:37:21 +00005251 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00005252
Bill Wendling5eee7442008-11-21 02:38:44 +00005253 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005254 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005255 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005256 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005257 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00005258 case Intrinsic::smul_with_overflow: {
5259 ISD::NodeType Op;
5260 switch (Intrinsic) {
5261 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5262 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5263 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5264 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5265 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5266 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5267 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5268 }
5269 SDValue Op1 = getValue(I.getArgOperand(0));
5270 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00005271
Craig Topperbc680062012-04-11 04:34:11 +00005272 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005273 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperbc680062012-04-11 04:34:11 +00005274 return 0;
5275 }
Dan Gohman575fad32008-09-03 16:12:24 +00005276 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005277 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00005278 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00005279 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005280 Ops[1] = getValue(I.getArgOperand(0));
5281 Ops[2] = getValue(I.getArgOperand(1));
5282 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005283 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005284 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Dale Johannesene660f4d2010-10-26 23:11:10 +00005285 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005286 &Ops[0], 5,
Dale Johannesene660f4d2010-10-26 23:11:10 +00005287 EVT::getIntegerVT(*Context, 8),
5288 MachinePointerInfo(I.getArgOperand(0)),
5289 0, /* align */
5290 false, /* volatile */
5291 rw==0, /* read */
5292 rw==1)); /* write */
Dan Gohman575fad32008-09-03 16:12:24 +00005293 return 0;
5294 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00005295 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00005296 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00005297 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00005298 // Stack coloring is not enabled in O0, discard region information.
5299 if (TM.getOptLevel() == CodeGenOpt::None)
5300 return 0;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005301
Nadav Rotemd753a952012-09-10 08:43:23 +00005302 SmallVector<Value *, 4> Allocas;
5303 GetUnderlyingObjects(I.getArgOperand(1), Allocas, TD);
5304
Craig Toppere1c1d362013-07-03 05:11:49 +00005305 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
5306 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00005307 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5308
5309 // Could not find an Alloca.
5310 if (!LifetimeObject)
5311 continue;
5312
5313 int FI = FuncInfo.StaticAllocaMap[LifetimeObject];
5314
5315 SDValue Ops[2];
5316 Ops[0] = getRoot();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005317 Ops[1] = DAG.getFrameIndex(FI, TLI->getPointerTy(), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00005318 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5319
Andrew Trickef9de2a2013-05-25 02:42:55 +00005320 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops, 2);
Nadav Rotemd753a952012-09-10 08:43:23 +00005321 DAG.setRoot(Res);
5322 }
Nadav Rotemf04cbeb2013-02-01 19:25:23 +00005323 return 0;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005324 }
5325 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005326 // Discard region information.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005327 setValue(&I, DAG.getUNDEF(TLI->getPointerTy()));
Duncan Sandsdca0c282009-11-10 09:08:09 +00005328 return 0;
5329 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005330 // Discard region information.
5331 return 0;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005332 case Intrinsic::stackprotectorcheck: {
5333 // Do not actually emit anything for this basic block. Instead we initialize
5334 // the stack protector descriptor and export the guard variable so we can
5335 // access it in FinishBasicBlock.
5336 const BasicBlock *BB = I.getParent();
5337 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
5338 ExportFromCurrentBlock(SPDescriptor.getGuard());
5339
5340 // Flush our exports since we are going to process a terminator.
5341 (void)getControlRoot();
5342 return 0;
5343 }
Nuno Lopesec9653b2012-06-28 22:30:12 +00005344 case Intrinsic::donothing:
5345 // ignore
5346 return 0;
Andrew Trick74f4c742013-10-31 17:18:24 +00005347 case Intrinsic::experimental_stackmap: {
5348 visitStackmap(I);
5349 return 0;
5350 }
5351 case Intrinsic::experimental_patchpoint_void:
5352 case Intrinsic::experimental_patchpoint_i64: {
5353 visitPatchpoint(I);
5354 return 0;
5355 }
Dan Gohman575fad32008-09-03 16:12:24 +00005356 }
5357}
5358
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005359void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00005360 bool isTailCall,
5361 MachineBasicBlock *LandingPad) {
Chris Lattner229907c2011-07-18 04:54:35 +00005362 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5363 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5364 Type *RetTy = FTy->getReturnType();
Chris Lattnerfb964e52010-04-05 06:19:28 +00005365 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner34adc8d2010-03-14 01:41:15 +00005366 MCSymbol *BeginLabel = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00005367
5368 TargetLowering::ArgListTy Args;
5369 TargetLowering::ArgListEntry Entry;
5370 Args.reserve(CS.arg_size());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005371
5372 // Check whether the function can return without sret-demotion.
Dan Gohmand7b5ce32010-07-10 09:00:22 +00005373 SmallVector<ISD::OutputArg, 4> Outs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005374 const TargetLowering *TLI = TM.getTargetLowering();
5375 GetReturnInfo(RetTy, CS.getAttributes(), Outs, *TLI);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005376
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005377 bool CanLowerReturn = TLI->CanLowerReturn(CS.getCallingConv(),
5378 DAG.getMachineFunction(),
5379 FTy->isVarArg(), Outs,
5380 FTy->getContext());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005381
5382 SDValue DemoteStackSlot;
Chris Lattner1ffcf522010-09-21 16:36:31 +00005383 int DemoteStackIdx = -100;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005384
5385 if (!CanLowerReturn) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005386 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005387 FTy->getReturnType());
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005388 unsigned Align = TLI->getDataLayout()->getPrefTypeAlignment(
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005389 FTy->getReturnType());
5390 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1ffcf522010-09-21 16:36:31 +00005391 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattner229907c2011-07-18 04:54:35 +00005392 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005393
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005394 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI->getPointerTy());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005395 Entry.Node = DemoteStackSlot;
5396 Entry.Ty = StackSlotPtrType;
5397 Entry.isSExt = false;
5398 Entry.isZExt = false;
5399 Entry.isInReg = false;
5400 Entry.isSRet = true;
5401 Entry.isNest = false;
5402 Entry.isByVal = false;
Stephen Linb8bd2322013-04-20 05:14:40 +00005403 Entry.isReturned = false;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005404 Entry.Alignment = Align;
5405 Args.push_back(Entry);
5406 RetTy = Type::getVoidTy(FTy->getContext());
5407 }
5408
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005409 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005410 i != e; ++i) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00005411 const Value *V = *i;
5412
5413 // Skip empty types
5414 if (V->getType()->isEmptyTy())
5415 continue;
5416
5417 SDValue ArgNode = getValue(V);
5418 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00005419
Andrew Trick74f4c742013-10-31 17:18:24 +00005420 // Skip the first return-type Attribute to get to params.
5421 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
Dan Gohman575fad32008-09-03 16:12:24 +00005422 Args.push_back(Entry);
5423 }
5424
Chris Lattnerfb964e52010-04-05 06:19:28 +00005425 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005426 // Insert a label before the invoke call to mark the try range. This can be
5427 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005428 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00005429
Jim Grosbach54c05302010-01-28 01:45:32 +00005430 // For SjLj, keep track of which landing pads go with which invokes
5431 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005432 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005433 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005434 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005435 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005436
Jim Grosbach54c05302010-01-28 01:45:32 +00005437 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005438 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005439 }
5440
Dan Gohman575fad32008-09-03 16:12:24 +00005441 // Both PendingLoads and PendingExports must be flushed here;
5442 // this call might not return.
5443 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005444 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005445 }
5446
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005447 // Check if target-independent constraints permit a tail call here.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005448 // Target-dependent constraints are checked within TLI->LowerCallTo.
5449 if (isTailCall && !isInTailCallPosition(CS, *TLI))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005450 isTailCall = false;
5451
Justin Holewinskiaa583972012-05-25 16:35:28 +00005452 TargetLowering::
5453 CallLoweringInfo CLI(getRoot(), RetTy, FTy, isTailCall, Callee, Args, DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005454 getCurSDLoc(), CS);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005455 std::pair<SDValue,SDValue> Result = TLI->LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005456 assert((isTailCall || Result.second.getNode()) &&
5457 "Non-null chain expected with non-tail call!");
5458 assert((Result.second.getNode() || !Result.first.getNode()) &&
5459 "Null value expected with tail call!");
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005460 if (Result.first.getNode()) {
Dan Gohman575fad32008-09-03 16:12:24 +00005461 setValue(CS.getInstruction(), Result.first);
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005462 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005463 // The instruction result is the result of loading from the
5464 // hidden sret parameter.
5465 SmallVector<EVT, 1> PVTs;
Chris Lattner229907c2011-07-18 04:54:35 +00005466 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005467
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005468 ComputeValueVTs(*TLI, PtrRetTy, PVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005469 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5470 EVT PtrVT = PVTs[0];
Eli Friedman315a0c72012-05-25 00:09:29 +00005471
5472 SmallVector<EVT, 4> RetTys;
5473 SmallVector<uint64_t, 4> Offsets;
5474 RetTy = FTy->getReturnType();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005475 ComputeValueVTs(*TLI, RetTy, RetTys, &Offsets);
Eli Friedman315a0c72012-05-25 00:09:29 +00005476
5477 unsigned NumValues = RetTys.size();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005478 SmallVector<SDValue, 4> Values(NumValues);
5479 SmallVector<SDValue, 4> Chains(NumValues);
5480
5481 for (unsigned i = 0; i < NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005482 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT,
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005483 DemoteStackSlot,
5484 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005485 SDValue L = DAG.getLoad(RetTys[i], getCurSDLoc(), Result.second, Add,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005486 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005487 false, false, false, 1);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005488 Values[i] = L;
5489 Chains[i] = L.getValue(1);
5490 }
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005491
Andrew Trickef9de2a2013-05-25 02:42:55 +00005492 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005493 MVT::Other, &Chains[0], NumValues);
5494 PendingLoads.push_back(Chain);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005495
Bill Wendling954cb182010-01-28 21:51:40 +00005496 setValue(CS.getInstruction(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00005497 DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00005498 DAG.getVTList(&RetTys[0], RetTys.size()),
Eli Friedman315a0c72012-05-25 00:09:29 +00005499 &Values[0], Values.size()));
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005500 }
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005501
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005502 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005503 // As a special case, a null chain means that a tail call has been emitted
5504 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005505 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005506
5507 // Since there's no actual continuation from this block, nothing can be
5508 // relying on us setting vregs for them.
5509 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005510 } else {
5511 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005512 }
Dan Gohman575fad32008-09-03 16:12:24 +00005513
Chris Lattnerfb964e52010-04-05 06:19:28 +00005514 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005515 // Insert a label at the end of the invoke call to mark the try range. This
5516 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005517 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005518 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005519
5520 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005521 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005522 }
5523}
5524
Chris Lattner1a32ede2009-12-24 00:37:38 +00005525/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5526/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005527static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5528 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner1a32ede2009-12-24 00:37:38 +00005529 UI != E; ++UI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005530 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005531 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005532 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005533 if (C->isNullValue())
5534 continue;
5535 // Unknown instruction.
5536 return false;
5537 }
5538 return true;
5539}
5540
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005541static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005542 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005543 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005544
Chris Lattner1a32ede2009-12-24 00:37:38 +00005545 // Check to see if this load can be trivially constant folded, e.g. if the
5546 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005547 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005548 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005549 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005550 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005551
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005552 if (const Constant *LoadCst =
5553 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5554 Builder.TD))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005555 return Builder.getValue(LoadCst);
5556 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005557
Chris Lattner1a32ede2009-12-24 00:37:38 +00005558 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5559 // still constant memory, the input chain can be the entry node.
5560 SDValue Root;
5561 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005562
Chris Lattner1a32ede2009-12-24 00:37:38 +00005563 // Do not serialize (non-volatile) loads of constant memory with anything.
5564 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5565 Root = Builder.DAG.getEntryNode();
5566 ConstantMemory = true;
5567 } else {
5568 // Do not serialize non-volatile loads against each other.
5569 Root = Builder.DAG.getRoot();
5570 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005571
Chris Lattner1a32ede2009-12-24 00:37:38 +00005572 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005573 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005574 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005575 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005576 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005577 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005578
Chris Lattner1a32ede2009-12-24 00:37:38 +00005579 if (!ConstantMemory)
5580 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5581 return LoadVal;
5582}
5583
Richard Sandiforde3827752013-08-16 10:55:47 +00005584/// processIntegerCallValue - Record the value for an instruction that
5585/// produces an integer result, converting the type where necessary.
5586void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5587 SDValue Value,
5588 bool IsSigned) {
5589 EVT VT = TM.getTargetLowering()->getValueType(I.getType(), true);
5590 if (IsSigned)
5591 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5592 else
5593 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5594 setValue(&I, Value);
5595}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005596
5597/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5598/// If so, return true and lower it, otherwise return false and it will be
5599/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005600bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005601 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005602 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005603 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005604
Gabor Greifeba0be72010-06-25 09:38:13 +00005605 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005606 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005607 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005608 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005609 return false;
5610
Richard Sandiforde3827752013-08-16 10:55:47 +00005611 const Value *Size = I.getArgOperand(2);
5612 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5613 if (CSize && CSize->getZExtValue() == 0) {
Richard Sandiford564681c2013-08-12 10:28:10 +00005614 EVT CallVT = TM.getTargetLowering()->getValueType(I.getType(), true);
5615 setValue(&I, DAG.getConstant(0, CallVT));
5616 return true;
5617 }
5618
Richard Sandiford564681c2013-08-12 10:28:10 +00005619 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5620 std::pair<SDValue, SDValue> Res =
5621 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005622 getValue(LHS), getValue(RHS), getValue(Size),
5623 MachinePointerInfo(LHS),
5624 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005625 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005626 processIntegerCallValue(I, Res.first, true);
5627 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005628 return true;
5629 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005630
Chris Lattner1a32ede2009-12-24 00:37:38 +00005631 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5632 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005633 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005634 bool ActuallyDoIt = true;
5635 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005636 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005637 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005638 default:
5639 LoadVT = MVT::Other;
5640 LoadTy = 0;
5641 ActuallyDoIt = false;
5642 break;
5643 case 2:
5644 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005645 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005646 break;
5647 case 4:
5648 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005649 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005650 break;
5651 case 8:
5652 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005653 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005654 break;
5655 /*
5656 case 16:
5657 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005658 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005659 LoadTy = VectorType::get(LoadTy, 4);
5660 break;
5661 */
5662 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005663
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005664 // This turns into unaligned loads. We only do this if the target natively
5665 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5666 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005667
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005668 // Require that we can find a legal MVT, and only do this if the target
5669 // supports unaligned loads of that type. Expanding into byte loads would
5670 // bloat the code.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005671 const TargetLowering *TLI = TM.getTargetLowering();
Richard Sandiforde3827752013-08-16 10:55:47 +00005672 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005673 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5674 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005675 if (!TLI->isTypeLegal(LoadVT) ||!TLI->allowsUnalignedMemoryAccesses(LoadVT))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005676 ActuallyDoIt = false;
5677 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005678
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005679 if (ActuallyDoIt) {
5680 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5681 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005682
Andrew Trickef9de2a2013-05-25 02:42:55 +00005683 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005684 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005685 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005686 return true;
5687 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005688 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005689
5690
Chris Lattner1a32ede2009-12-24 00:37:38 +00005691 return false;
5692}
5693
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005694/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5695/// form. If so, return true and lower it, otherwise return false and it
5696/// will be lowered like a normal call.
5697bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5698 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5699 if (I.getNumArgOperands() != 3)
5700 return false;
5701
5702 const Value *Src = I.getArgOperand(0);
5703 const Value *Char = I.getArgOperand(1);
5704 const Value *Length = I.getArgOperand(2);
5705 if (!Src->getType()->isPointerTy() ||
5706 !Char->getType()->isIntegerTy() ||
5707 !Length->getType()->isIntegerTy() ||
5708 !I.getType()->isPointerTy())
5709 return false;
5710
5711 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5712 std::pair<SDValue, SDValue> Res =
5713 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5714 getValue(Src), getValue(Char), getValue(Length),
5715 MachinePointerInfo(Src));
5716 if (Res.first.getNode()) {
5717 setValue(&I, Res.first);
5718 PendingLoads.push_back(Res.second);
5719 return true;
5720 }
5721
5722 return false;
5723}
5724
Richard Sandifordbb83a502013-08-16 11:29:37 +00005725/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5726/// optimized form. If so, return true and lower it, otherwise return false
5727/// and it will be lowered like a normal call.
5728bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5729 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5730 if (I.getNumArgOperands() != 2)
5731 return false;
5732
5733 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5734 if (!Arg0->getType()->isPointerTy() ||
5735 !Arg1->getType()->isPointerTy() ||
5736 !I.getType()->isPointerTy())
5737 return false;
5738
5739 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5740 std::pair<SDValue, SDValue> Res =
5741 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5742 getValue(Arg0), getValue(Arg1),
5743 MachinePointerInfo(Arg0),
5744 MachinePointerInfo(Arg1), isStpcpy);
5745 if (Res.first.getNode()) {
5746 setValue(&I, Res.first);
5747 DAG.setRoot(Res.second);
5748 return true;
5749 }
5750
5751 return false;
5752}
5753
Richard Sandifordca232712013-08-16 11:21:54 +00005754/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5755/// If so, return true and lower it, otherwise return false and it will be
5756/// lowered like a normal call.
5757bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5758 // Verify that the prototype makes sense. int strcmp(void*,void*)
5759 if (I.getNumArgOperands() != 2)
5760 return false;
5761
5762 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5763 if (!Arg0->getType()->isPointerTy() ||
5764 !Arg1->getType()->isPointerTy() ||
5765 !I.getType()->isIntegerTy())
5766 return false;
5767
5768 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5769 std::pair<SDValue, SDValue> Res =
5770 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5771 getValue(Arg0), getValue(Arg1),
5772 MachinePointerInfo(Arg0),
5773 MachinePointerInfo(Arg1));
5774 if (Res.first.getNode()) {
5775 processIntegerCallValue(I, Res.first, true);
5776 PendingLoads.push_back(Res.second);
5777 return true;
5778 }
5779
5780 return false;
5781}
5782
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005783/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5784/// form. If so, return true and lower it, otherwise return false and it
5785/// will be lowered like a normal call.
5786bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5787 // Verify that the prototype makes sense. size_t strlen(char *)
5788 if (I.getNumArgOperands() != 1)
5789 return false;
5790
5791 const Value *Arg0 = I.getArgOperand(0);
5792 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5793 return false;
5794
5795 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5796 std::pair<SDValue, SDValue> Res =
5797 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5798 getValue(Arg0), MachinePointerInfo(Arg0));
5799 if (Res.first.getNode()) {
5800 processIntegerCallValue(I, Res.first, false);
5801 PendingLoads.push_back(Res.second);
5802 return true;
5803 }
5804
5805 return false;
5806}
5807
5808/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5809/// form. If so, return true and lower it, otherwise return false and it
5810/// will be lowered like a normal call.
5811bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5812 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5813 if (I.getNumArgOperands() != 2)
5814 return false;
5815
5816 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5817 if (!Arg0->getType()->isPointerTy() ||
5818 !Arg1->getType()->isIntegerTy() ||
5819 !I.getType()->isIntegerTy())
5820 return false;
5821
5822 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5823 std::pair<SDValue, SDValue> Res =
5824 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5825 getValue(Arg0), getValue(Arg1),
5826 MachinePointerInfo(Arg0));
5827 if (Res.first.getNode()) {
5828 processIntegerCallValue(I, Res.first, false);
5829 PendingLoads.push_back(Res.second);
5830 return true;
5831 }
5832
5833 return false;
5834}
5835
Bob Wilson874886c2012-08-03 23:29:17 +00005836/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5837/// operation (as expected), translate it to an SDNode with the specified opcode
5838/// and return true.
5839bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5840 unsigned Opcode) {
5841 // Sanity check that it really is a unary floating-point call.
5842 if (I.getNumArgOperands() != 1 ||
5843 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5844 I.getType() != I.getArgOperand(0)->getType() ||
5845 !I.onlyReadsMemory())
5846 return false;
5847
5848 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005849 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005850 return true;
5851}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005852
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005853void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005854 // Handle inline assembly differently.
5855 if (isa<InlineAsm>(I.getCalledValue())) {
5856 visitInlineAsm(&I);
5857 return;
5858 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005859
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005860 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005861 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005862
Dan Gohman575fad32008-09-03 16:12:24 +00005863 const char *RenameFn = 0;
5864 if (Function *F = I.getCalledFunction()) {
5865 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005866 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005867 if (unsigned IID = II->getIntrinsicID(F)) {
5868 RenameFn = visitIntrinsicCall(I, IID);
5869 if (!RenameFn)
5870 return;
5871 }
5872 }
Dan Gohman575fad32008-09-03 16:12:24 +00005873 if (unsigned IID = F->getIntrinsicID()) {
5874 RenameFn = visitIntrinsicCall(I, IID);
5875 if (!RenameFn)
5876 return;
5877 }
5878 }
5879
5880 // Check for well-known libc/libm calls. If the function is internal, it
5881 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005882 LibFunc::Func Func;
5883 if (!F->hasLocalLinkage() && F->hasName() &&
5884 LibInfo->getLibFunc(F->getName(), Func) &&
5885 LibInfo->hasOptimizedCodeGen(Func)) {
5886 switch (Func) {
5887 default: break;
5888 case LibFunc::copysign:
5889 case LibFunc::copysignf:
5890 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00005891 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00005892 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5893 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00005894 I.getType() == I.getArgOperand(1)->getType() &&
5895 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00005896 SDValue LHS = getValue(I.getArgOperand(0));
5897 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005898 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00005899 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00005900 return;
5901 }
Bob Wilson871701c2012-08-03 21:26:24 +00005902 break;
5903 case LibFunc::fabs:
5904 case LibFunc::fabsf:
5905 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00005906 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00005907 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005908 break;
5909 case LibFunc::sin:
5910 case LibFunc::sinf:
5911 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00005912 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00005913 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005914 break;
5915 case LibFunc::cos:
5916 case LibFunc::cosf:
5917 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00005918 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00005919 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005920 break;
5921 case LibFunc::sqrt:
5922 case LibFunc::sqrtf:
5923 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00005924 case LibFunc::sqrt_finite:
5925 case LibFunc::sqrtf_finite:
5926 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00005927 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00005928 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005929 break;
5930 case LibFunc::floor:
5931 case LibFunc::floorf:
5932 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00005933 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005934 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005935 break;
5936 case LibFunc::nearbyint:
5937 case LibFunc::nearbyintf:
5938 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005939 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005940 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005941 break;
5942 case LibFunc::ceil:
5943 case LibFunc::ceilf:
5944 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00005945 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005946 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005947 break;
5948 case LibFunc::rint:
5949 case LibFunc::rintf:
5950 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005951 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005952 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005953 break;
Hal Finkel171817e2013-08-07 22:49:12 +00005954 case LibFunc::round:
5955 case LibFunc::roundf:
5956 case LibFunc::roundl:
5957 if (visitUnaryFloatCall(I, ISD::FROUND))
5958 return;
5959 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005960 case LibFunc::trunc:
5961 case LibFunc::truncf:
5962 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00005963 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005964 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005965 break;
5966 case LibFunc::log2:
5967 case LibFunc::log2f:
5968 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005969 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005970 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005971 break;
5972 case LibFunc::exp2:
5973 case LibFunc::exp2f:
5974 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005975 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005976 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005977 break;
5978 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00005979 if (visitMemCmpCall(I))
5980 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005981 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005982 case LibFunc::memchr:
5983 if (visitMemChrCall(I))
5984 return;
5985 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00005986 case LibFunc::strcpy:
5987 if (visitStrCpyCall(I, false))
5988 return;
5989 break;
5990 case LibFunc::stpcpy:
5991 if (visitStrCpyCall(I, true))
5992 return;
5993 break;
Richard Sandifordca232712013-08-16 11:21:54 +00005994 case LibFunc::strcmp:
5995 if (visitStrCmpCall(I))
5996 return;
5997 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005998 case LibFunc::strlen:
5999 if (visitStrLenCall(I))
6000 return;
6001 break;
6002 case LibFunc::strnlen:
6003 if (visitStrNLenCall(I))
6004 return;
6005 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006006 }
6007 }
Dan Gohman575fad32008-09-03 16:12:24 +00006008 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006009
Dan Gohman575fad32008-09-03 16:12:24 +00006010 SDValue Callee;
6011 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00006012 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006013 else
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006014 Callee = DAG.getExternalSymbol(RenameFn,
6015 TM.getTargetLowering()->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006016
Bill Wendling0602f392009-12-23 01:28:19 +00006017 // Check if we can potentially perform a tail call. More detailed checking is
6018 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00006019 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00006020}
6021
Benjamin Kramer355ce072011-03-26 16:35:10 +00006022namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00006023
Dan Gohman575fad32008-09-03 16:12:24 +00006024/// AsmOperandInfo - This contains information for each constraint that we are
6025/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00006026class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00006027public:
Dan Gohman575fad32008-09-03 16:12:24 +00006028 /// CallOperand - If this is the result output operand or a clobber
6029 /// this is null, otherwise it is the incoming operand to the CallInst.
6030 /// This gets modified as the asm is processed.
6031 SDValue CallOperand;
6032
6033 /// AssignedRegs - If this is a register or register class operand, this
6034 /// contains the set of register corresponding to the operand.
6035 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006036
John Thompson1094c802010-09-13 18:15:37 +00006037 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohman575fad32008-09-03 16:12:24 +00006038 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
6039 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006040
Owen Anderson53aa7a92009-08-10 22:56:29 +00006041 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00006042 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00006043 /// MVT::Other.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006044 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson55f1c092009-08-13 21:58:54 +00006045 const TargetLowering &TLI,
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006046 const DataLayout *TD) const {
Owen Anderson9f944592009-08-11 20:47:22 +00006047 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006048
Chris Lattner3b1833c2008-10-17 17:05:25 +00006049 if (isa<BasicBlock>(CallOperandVal))
6050 return TLI.getPointerTy();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006051
Chris Lattner229907c2011-07-18 04:54:35 +00006052 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006053
Eric Christopher44804282011-05-09 20:04:43 +00006054 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00006055 // If this is an indirect operand, the operand is a pointer to the
6056 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006057 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00006058 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006059 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00006060 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006061 OpTy = PtrTy->getElementType();
6062 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006063
Eric Christopher44804282011-05-09 20:04:43 +00006064 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00006065 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00006066 if (STy->getNumElements() == 1)
6067 OpTy = STy->getElementType(0);
6068
Chris Lattner3b1833c2008-10-17 17:05:25 +00006069 // If OpTy is not a single value, it may be a struct/union that we
6070 // can tile with integers.
6071 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
6072 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
6073 switch (BitSize) {
6074 default: break;
6075 case 1:
6076 case 8:
6077 case 16:
6078 case 32:
6079 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00006080 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00006081 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006082 break;
6083 }
6084 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006085
Chris Lattner3b1833c2008-10-17 17:05:25 +00006086 return TLI.getValueType(OpTy, true);
6087 }
Dan Gohman575fad32008-09-03 16:12:24 +00006088};
Dan Gohman4db93c92010-05-29 17:53:24 +00006089
John Thompsone8360b72010-10-29 17:29:13 +00006090typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
6091
Benjamin Kramer355ce072011-03-26 16:35:10 +00006092} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00006093
Dan Gohman575fad32008-09-03 16:12:24 +00006094/// GetRegistersForValue - Assign registers (virtual or physical) for the
6095/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00006096/// register allocator to handle the assignment process. However, if the asm
6097/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00006098/// allocation. This produces generally horrible, but correct, code.
6099///
6100/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00006101///
Benjamin Kramer355ce072011-03-26 16:35:10 +00006102static void GetRegistersForValue(SelectionDAG &DAG,
6103 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006104 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00006105 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006106 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00006107
Dan Gohman575fad32008-09-03 16:12:24 +00006108 MachineFunction &MF = DAG.getMachineFunction();
6109 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006110
Dan Gohman575fad32008-09-03 16:12:24 +00006111 // If this is a constraint for a single physreg, or a constraint for a
6112 // register class, find it.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006113 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohman575fad32008-09-03 16:12:24 +00006114 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6115 OpInfo.ConstraintVT);
6116
6117 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00006118 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00006119 // If this is a FP input in an integer register (or visa versa) insert a bit
6120 // cast of the input value. More generally, handle any case where the input
6121 // value disagrees with the register class we plan to stick this in.
6122 if (OpInfo.Type == InlineAsm::isInput &&
6123 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006124 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00006125 // types are identical size, use a bitcast to convert (e.g. two differing
6126 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006127 MVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner4396e0d2008-10-21 00:45:36 +00006128 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006129 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006130 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006131 OpInfo.ConstraintVT = RegVT;
6132 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
6133 // If the input is a FP value and we want it in FP registers, do a
6134 // bitcast to the corresponding integer type. This turns an f64 value
6135 // into i64, which can be passed with two i32 values on a 32-bit
6136 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006137 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00006138 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006139 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006140 OpInfo.ConstraintVT = RegVT;
6141 }
6142 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006143
Owen Anderson117c9e82009-08-12 00:36:31 +00006144 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006145 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006146
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006147 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00006148 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006149
6150 // If this is a constraint for a specific physical register, like {r17},
6151 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006152 if (unsigned AssignedReg = PhysReg.first) {
6153 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00006154 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00006155 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006156
Dan Gohman575fad32008-09-03 16:12:24 +00006157 // Get the actual register value type. This is important, because the user
6158 // may have asked for (e.g.) the AX register in i32 type. We need to
6159 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006160 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006161
Dan Gohman575fad32008-09-03 16:12:24 +00006162 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006163 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00006164
6165 // If this is an expanded reference, add the rest of the regs to Regs.
6166 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006167 TargetRegisterClass::iterator I = RC->begin();
6168 for (; *I != AssignedReg; ++I)
6169 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006170
Dan Gohman575fad32008-09-03 16:12:24 +00006171 // Already added the first reg.
6172 --NumRegs; ++I;
6173 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006174 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00006175 Regs.push_back(*I);
6176 }
6177 }
Bill Wendlingac087582009-12-22 01:25:10 +00006178
Dan Gohmand16aa542010-05-29 17:03:36 +00006179 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00006180 return;
6181 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006182
Dan Gohman575fad32008-09-03 16:12:24 +00006183 // Otherwise, if this was a reference to an LLVM register class, create vregs
6184 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00006185 if (const TargetRegisterClass *RC = PhysReg.second) {
6186 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00006187 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00006188 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006189
Evan Cheng968c3b02009-03-23 08:01:15 +00006190 // Create the appropriate number of virtual registers.
6191 MachineRegisterInfo &RegInfo = MF.getRegInfo();
6192 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00006193 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006194
Dan Gohmand16aa542010-05-29 17:03:36 +00006195 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00006196 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006197 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006198
Dan Gohman575fad32008-09-03 16:12:24 +00006199 // Otherwise, we couldn't allocate enough registers for this.
6200}
6201
Dan Gohman575fad32008-09-03 16:12:24 +00006202/// visitInlineAsm - Handle a call to an InlineAsm object.
6203///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006204void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
6205 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006206
6207 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00006208 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006209
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006210 const TargetLowering *TLI = TM.getTargetLowering();
Evan Chengd26fc5e2011-05-06 20:52:23 +00006211 TargetLowering::AsmOperandInfoVector
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006212 TargetConstraints = TLI->ParseConstraints(CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00006213
John Thompson1094c802010-09-13 18:15:37 +00006214 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006215
Dan Gohman575fad32008-09-03 16:12:24 +00006216 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
6217 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00006218 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6219 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00006220 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006221
Patrik Hagglundf9934612012-12-19 15:19:11 +00006222 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00006223
6224 // Compute the value type for each operand.
6225 switch (OpInfo.Type) {
6226 case InlineAsm::isOutput:
6227 // Indirect outputs just consume an argument.
6228 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006229 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006230 break;
6231 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006232
Dan Gohman575fad32008-09-03 16:12:24 +00006233 // The return value of the call is this value. As such, there is no
6234 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00006235 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00006236 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006237 OpVT = TLI->getSimpleValueType(STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00006238 } else {
6239 assert(ResNo == 0 && "Asm only has one result!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006240 OpVT = TLI->getSimpleValueType(CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00006241 }
6242 ++ResNo;
6243 break;
6244 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006245 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006246 break;
6247 case InlineAsm::isClobber:
6248 // Nothing to do.
6249 break;
6250 }
6251
6252 // If this is an input or an indirect output, process the call argument.
6253 // BasicBlocks are labels, currently appearing only in asm's.
6254 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006255 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006256 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006257 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00006258 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00006259 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006260
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006261 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), *TLI, TD).
Patrik Hagglundf9934612012-12-19 15:19:11 +00006262 getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00006263 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006264
Dan Gohman575fad32008-09-03 16:12:24 +00006265 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006266
John Thompson1094c802010-09-13 18:15:37 +00006267 // Indirect operand accesses access memory.
6268 if (OpInfo.isIndirect)
6269 hasMemory = true;
6270 else {
6271 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006272 TargetLowering::ConstraintType
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006273 CType = TLI->getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00006274 if (CType == TargetLowering::C_Memory) {
6275 hasMemory = true;
6276 break;
6277 }
6278 }
6279 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00006280 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006281
John Thompson1094c802010-09-13 18:15:37 +00006282 SDValue Chain, Flag;
6283
6284 // We won't need to flush pending loads if this asm doesn't touch
6285 // memory and is nonvolatile.
6286 if (hasMemory || IA->hasSideEffects())
6287 Chain = getRoot();
6288 else
6289 Chain = DAG.getRoot();
6290
Chris Lattner160e8ab2008-10-18 18:49:30 +00006291 // Second pass over the constraints: compute which constraint option to use
6292 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00006293 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00006294 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006295
John Thompson8118ef82010-09-24 22:24:05 +00006296 // If this is an output operand with a matching input operand, look up the
6297 // matching input. If their types mismatch, e.g. one is an integer, the
6298 // other is floating point, or their sizes are different, flag it as an
6299 // error.
6300 if (OpInfo.hasMatchingInput()) {
6301 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006302
John Thompson8118ef82010-09-24 22:24:05 +00006303 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendlingd1634052012-07-19 00:04:14 +00006304 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006305 TLI->getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6306 OpInfo.ConstraintVT);
Bill Wendlingd1634052012-07-19 00:04:14 +00006307 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006308 TLI->getRegForInlineAsmConstraint(Input.ConstraintCode,
6309 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00006310 if ((OpInfo.ConstraintVT.isInteger() !=
6311 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00006312 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00006313 report_fatal_error("Unsupported asm: input constraint"
6314 " with a matching output constraint of"
6315 " incompatible type!");
6316 }
6317 Input.ConstraintVT = OpInfo.ConstraintVT;
6318 }
6319 }
6320
Dan Gohman575fad32008-09-03 16:12:24 +00006321 // Compute the constraint code and ConstraintType to use.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006322 TLI->ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00006323
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006324 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6325 OpInfo.Type == InlineAsm::isClobber)
6326 continue;
6327
Dan Gohman575fad32008-09-03 16:12:24 +00006328 // If this is a memory input, and if the operand is not indirect, do what we
6329 // need to to provide an address for the memory input.
6330 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6331 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006332 assert((OpInfo.isMultipleAlternative ||
6333 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006334 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006335
Dan Gohman575fad32008-09-03 16:12:24 +00006336 // Memory operands really want the address of the value. If we don't have
6337 // an indirect input, put it in the constpool if we can, otherwise spill
6338 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00006339 // TODO: This isn't quite right. We need to handle these according to
6340 // the addressing mode that the constraint wants. Also, this may take
6341 // an additional register for the computation and we don't want that
6342 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00006343
Dan Gohman575fad32008-09-03 16:12:24 +00006344 // If the operand is a float, integer, or vector constant, spill to a
6345 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006346 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00006347 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00006348 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006349 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006350 TLI->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006351 } else {
6352 // Otherwise, create a stack slot and emit a store to it before the
6353 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00006354 Type *Ty = OpVal->getType();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006355 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(Ty);
6356 unsigned Align = TLI->getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00006357 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00006358 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006359 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00006360 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00006361 OpInfo.CallOperand, StackSlot,
6362 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00006363 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00006364 OpInfo.CallOperand = StackSlot;
6365 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006366
Dan Gohman575fad32008-09-03 16:12:24 +00006367 // There is no longer a Value* corresponding to this operand.
6368 OpInfo.CallOperandVal = 0;
Bill Wendlingac087582009-12-22 01:25:10 +00006369
Dan Gohman575fad32008-09-03 16:12:24 +00006370 // It is now an indirect operand.
6371 OpInfo.isIndirect = true;
6372 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006373
Dan Gohman575fad32008-09-03 16:12:24 +00006374 // If this constraint is for a specific register, allocate it before
6375 // anything else.
6376 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006377 GetRegistersForValue(DAG, *TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00006378 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006379
Dan Gohman575fad32008-09-03 16:12:24 +00006380 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00006381 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00006382 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6383 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006384
Dan Gohman575fad32008-09-03 16:12:24 +00006385 // C_Register operands have already been allocated, Other/Memory don't need
6386 // to be.
6387 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006388 GetRegistersForValue(DAG, *TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006389 }
6390
Dan Gohman575fad32008-09-03 16:12:24 +00006391 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6392 std::vector<SDValue> AsmNodeOperands;
6393 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6394 AsmNodeOperands.push_back(
Dan Gohmanfeeced42010-01-04 21:00:54 +00006395 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006396 TLI->getPointerTy()));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006397
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006398 // If we have a !srcloc metadata node associated with it, we want to attach
6399 // this to the ultimately generated inline asm machineinstr. To do this, we
6400 // pass in the third operand as this (potentially null) inline asm MDNode.
6401 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6402 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006403
Chad Rosier9e1274f2012-10-30 19:11:54 +00006404 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6405 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006406 unsigned ExtraInfo = 0;
6407 if (IA->hasSideEffects())
6408 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6409 if (IA->isAlignStack())
6410 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006411 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006412 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006413
6414 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6415 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6416 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6417
6418 // Compute the constraint code and ConstraintType to use.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006419 TLI->ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006420
Chad Rosier86f60502012-10-30 20:01:12 +00006421 // Ideally, we would only check against memory constraints. However, the
6422 // meaning of an other constraint can be target-specific and we can't easily
6423 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6424 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006425 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6426 OpInfo.ConstraintType == TargetLowering::C_Other) {
6427 if (OpInfo.Type == InlineAsm::isInput)
6428 ExtraInfo |= InlineAsm::Extra_MayLoad;
6429 else if (OpInfo.Type == InlineAsm::isOutput)
6430 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006431 else if (OpInfo.Type == InlineAsm::isClobber)
6432 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006433 }
6434 }
6435
Evan Cheng6eb516d2011-01-07 23:50:32 +00006436 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006437 TLI->getPointerTy()));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006438
Dan Gohman575fad32008-09-03 16:12:24 +00006439 // Loop over all of the inputs, copying the operand values into the
6440 // appropriate registers and processing the output regs.
6441 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006442
Dan Gohman575fad32008-09-03 16:12:24 +00006443 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6444 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006445
Dan Gohman575fad32008-09-03 16:12:24 +00006446 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6447 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6448
6449 switch (OpInfo.Type) {
6450 case InlineAsm::isOutput: {
6451 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6452 OpInfo.ConstraintType != TargetLowering::C_Register) {
6453 // Memory output, or 'other' output (e.g. 'X' constraint).
6454 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6455
6456 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006457 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6458 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006459 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006460 AsmNodeOperands.push_back(OpInfo.CallOperand);
6461 break;
6462 }
6463
6464 // Otherwise, this is a register or register class output.
6465
6466 // Copy the output from the appropriate register. Find a register that
6467 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006468 if (OpInfo.AssignedRegs.Regs.empty()) {
6469 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006470 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006471 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006472 Twine(OpInfo.ConstraintCode) + "'");
6473 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006474 }
Dan Gohman575fad32008-09-03 16:12:24 +00006475
6476 // If this is an indirect operand, store through the pointer after the
6477 // asm.
6478 if (OpInfo.isIndirect) {
6479 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6480 OpInfo.CallOperandVal));
6481 } else {
6482 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006483 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006484 // Concatenate this output onto the outputs list.
6485 RetValRegs.append(OpInfo.AssignedRegs);
6486 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006487
Dan Gohman575fad32008-09-03 16:12:24 +00006488 // Add information to the INLINEASM node to know that this register is
6489 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006490 OpInfo.AssignedRegs
6491 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6492 ? InlineAsm::Kind_RegDefEarlyClobber
6493 : InlineAsm::Kind_RegDef,
6494 false, 0, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006495 break;
6496 }
6497 case InlineAsm::isInput: {
6498 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006499
Chris Lattner860df6e2008-10-17 16:47:46 +00006500 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006501 // If this is required to match an output register we have already set,
6502 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006503 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006504
Dan Gohman575fad32008-09-03 16:12:24 +00006505 // Scan until we find the definition we already emitted of this operand.
6506 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006507 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006508 for (; OperandNo; --OperandNo) {
6509 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006510 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006511 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006512 assert((InlineAsm::isRegDefKind(OpFlag) ||
6513 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6514 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006515 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006516 }
6517
Evan Cheng2e559232009-03-20 18:03:34 +00006518 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006519 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006520 if (InlineAsm::isRegDefKind(OpFlag) ||
6521 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006522 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006523 if (OpInfo.isIndirect) {
6524 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006525 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006526 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6527 " don't know how to handle tied "
6528 "indirect register inputs");
6529 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006530 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006531
Dan Gohman575fad32008-09-03 16:12:24 +00006532 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006533 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006534 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006535 MatchedRegs.RegVTs.push_back(RegVT);
6536 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006537 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006538 i != e; ++i) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006539 if (const TargetRegisterClass *RC = TLI->getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006540 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6541 else {
6542 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006543 Ctx.emitError(CS.getInstruction(),
6544 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006545 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006546 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006547 }
6548 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006549 // Use the produced MatchedRegs object to
Andrew Trickef9de2a2013-05-25 02:42:55 +00006550 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006551 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006552 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Cheng968c3b02009-03-23 08:01:15 +00006553 true, OpInfo.getMatchedOperand(),
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006554 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006555 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006556 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006557
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006558 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6559 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6560 "Unexpected number of operands");
6561 // Add information to the INLINEASM node to know about this input.
6562 // See InlineAsm.h isUseOperandTiedToDef.
6563 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6564 OpInfo.getMatchedOperand());
6565 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006566 TLI->getPointerTy()));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006567 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6568 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006569 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006570
Dale Johannesencaca5482010-07-13 20:17:05 +00006571 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006572 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6573 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006574 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006575
Dale Johannesencaca5482010-07-13 20:17:05 +00006576 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006577 std::vector<SDValue> Ops;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006578 TLI->LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
6579 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006580 if (Ops.empty()) {
6581 LLVMContext &Ctx = *DAG.getContext();
6582 Ctx.emitError(CS.getInstruction(),
6583 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006584 Twine(OpInfo.ConstraintCode) + "'");
6585 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006586 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006587
Dan Gohman575fad32008-09-03 16:12:24 +00006588 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006589 unsigned ResOpType =
6590 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006591 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006592 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006593 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6594 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006595 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006596
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006597 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006598 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006599 assert(InOperandVal.getValueType() == TLI->getPointerTy() &&
Dan Gohman575fad32008-09-03 16:12:24 +00006600 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006601
Dan Gohman575fad32008-09-03 16:12:24 +00006602 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006603 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesenc36660d2008-09-24 01:07:17 +00006604 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006605 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006606 AsmNodeOperands.push_back(InOperandVal);
6607 break;
6608 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006609
Dan Gohman575fad32008-09-03 16:12:24 +00006610 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6611 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6612 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006613
6614 // TODO: Support this.
6615 if (OpInfo.isIndirect) {
6616 LLVMContext &Ctx = *DAG.getContext();
6617 Ctx.emitError(CS.getInstruction(),
6618 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006619 "for constraint '" +
6620 Twine(OpInfo.ConstraintCode) + "'");
6621 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006622 }
Dan Gohman575fad32008-09-03 16:12:24 +00006623
6624 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006625 if (OpInfo.AssignedRegs.Regs.empty()) {
6626 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006627 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006628 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006629 Twine(OpInfo.ConstraintCode) + "'");
6630 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006631 }
Dan Gohman575fad32008-09-03 16:12:24 +00006632
Andrew Trickef9de2a2013-05-25 02:42:55 +00006633 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006634 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006635
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006636 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006637 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006638 break;
6639 }
6640 case InlineAsm::isClobber: {
6641 // Add the clobbered value to the operand list, so that the register
6642 // allocator is aware that the physreg got clobbered.
6643 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006644 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006645 false, 0, DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006646 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006647 break;
6648 }
6649 }
6650 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006651
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006652 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006653 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006654 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006655
Andrew Trickef9de2a2013-05-25 02:42:55 +00006656 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Chris Lattner3e5fbd72010-12-21 02:38:05 +00006657 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohman575fad32008-09-03 16:12:24 +00006658 &AsmNodeOperands[0], AsmNodeOperands.size());
6659 Flag = Chain.getValue(1);
6660
6661 // If this asm returns a register value, copy the result from that register
6662 // and set it as the value of the call.
6663 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006664 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006665 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006666
Chris Lattner160e8ab2008-10-18 18:49:30 +00006667 // FIXME: Why don't we do this for inline asms with MRVs?
6668 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006669 EVT ResultType = TLI->getValueType(CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006670
Chris Lattner160e8ab2008-10-18 18:49:30 +00006671 // If any of the results of the inline asm is a vector, it may have the
6672 // wrong width/num elts. This can happen for register classes that can
6673 // contain multiple different value types. The preg or vreg allocated may
6674 // not have the same VT as was expected. Convert it to the right type
6675 // with bit_convert.
6676 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006677 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006678 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006679
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006680 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006681 ResultType.isInteger() && Val.getValueType().isInteger()) {
6682 // If a result value was tied to an input value, the computed result may
6683 // have a wider width than the expected result. Extract the relevant
6684 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006685 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006686 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006687
Chris Lattner160e8ab2008-10-18 18:49:30 +00006688 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006689 }
Dan Gohman6de25562008-10-18 01:03:45 +00006690
Dan Gohman575fad32008-09-03 16:12:24 +00006691 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006692 // Don't need to use this as a chain in this case.
6693 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6694 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006695 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006696
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006697 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006698
Dan Gohman575fad32008-09-03 16:12:24 +00006699 // Process indirect outputs, first output all of the flagged copies out of
6700 // physregs.
6701 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6702 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006703 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006704 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006705 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006706 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6707 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006708
Dan Gohman575fad32008-09-03 16:12:24 +00006709 // Emit the non-flagged stores from the physregs.
6710 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006711 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006712 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006713 StoresToEmit[i].first,
6714 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006715 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006716 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006717 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006718 }
6719
Dan Gohman575fad32008-09-03 16:12:24 +00006720 if (!OutChains.empty())
Andrew Trickef9de2a2013-05-25 02:42:55 +00006721 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohman575fad32008-09-03 16:12:24 +00006722 &OutChains[0], OutChains.size());
Bill Wendlingac087582009-12-22 01:25:10 +00006723
Dan Gohman575fad32008-09-03 16:12:24 +00006724 DAG.setRoot(Chain);
6725}
6726
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006727void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006728 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006729 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006730 getValue(I.getArgOperand(0)),
6731 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006732}
6733
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006734void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006735 const TargetLowering *TLI = TM.getTargetLowering();
6736 const DataLayout &TD = *TLI->getDataLayout();
6737 SDValue V = DAG.getVAArg(TLI->getValueType(I.getType()), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00006738 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006739 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindolaa18c5a02010-07-12 18:11:17 +00006740 TD.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006741 setValue(&I, V);
6742 DAG.setRoot(V.getValue(1));
6743}
6744
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006745void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006746 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006747 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006748 getValue(I.getArgOperand(0)),
6749 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006750}
6751
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006752void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006753 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006754 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006755 getValue(I.getArgOperand(0)),
6756 getValue(I.getArgOperand(1)),
6757 DAG.getSrcValue(I.getArgOperand(0)),
6758 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006759}
6760
Andrew Trick74f4c742013-10-31 17:18:24 +00006761/// \brief Lower an argument list according to the target calling convention.
6762///
6763/// \return A tuple of <return-value, token-chain>
6764///
6765/// This is a helper for lowering intrinsics that follow a target calling
6766/// convention or require stack pointer adjustment. Only a subset of the
6767/// intrinsic's operands need to participate in the calling convention.
6768std::pair<SDValue, SDValue>
6769SelectionDAGBuilder::LowerCallOperands(const CallInst &CI, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006770 unsigned NumArgs, SDValue Callee,
6771 bool useVoidTy) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006772 TargetLowering::ArgListTy Args;
6773 Args.reserve(NumArgs);
6774
6775 // Populate the argument list.
6776 // Attributes for args start at offset 1, after the return attribute.
6777 ImmutableCallSite CS(&CI);
6778 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6779 ArgI != ArgE; ++ArgI) {
6780 const Value *V = CI.getOperand(ArgI);
6781
6782 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6783
6784 TargetLowering::ArgListEntry Entry;
6785 Entry.Node = getValue(V);
6786 Entry.Ty = V->getType();
6787 Entry.setAttributes(&CS, AttrI);
6788 Args.push_back(Entry);
6789 }
6790
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006791 Type *retTy = useVoidTy ? Type::getVoidTy(*DAG.getContext()) : CI.getType();
6792 TargetLowering::CallLoweringInfo CLI(getRoot(), retTy, /*retSExt*/ false,
6793 /*retZExt*/ false, /*isVarArg*/ false, /*isInReg*/ false, NumArgs,
6794 CI.getCallingConv(), /*isTailCall*/ false, /*doesNotReturn*/ false,
Andrew Trick74f4c742013-10-31 17:18:24 +00006795 /*isReturnValueUsed*/ CI.use_empty(), Callee, Args, DAG, getCurSDLoc());
6796
6797 const TargetLowering *TLI = TM.getTargetLowering();
6798 return TLI->LowerCallTo(CLI);
6799}
6800
Andrew Trick4a1abb72013-11-22 19:07:36 +00006801/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6802/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006803///
6804/// Constants are converted to TargetConstants purely as an optimization to
6805/// avoid constant materialization and register allocation.
6806///
6807/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6808/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6809/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6810/// address materialization and register allocation, but may also be required
6811/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6812/// alloca in the entry block, then the runtime may assume that the alloca's
6813/// StackMap location can be read immediately after compilation and that the
6814/// location is valid at any point during execution (this is similar to the
6815/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6816/// only available in a register, then the runtime would need to trap when
6817/// execution reaches the StackMap in order to read the alloca's location.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006818static void addStackMapLiveVars(const CallInst &CI, unsigned StartIdx,
6819 SmallVectorImpl<SDValue> &Ops,
6820 SelectionDAGBuilder &Builder) {
6821 for (unsigned i = StartIdx, e = CI.getNumArgOperands(); i != e; ++i) {
6822 SDValue OpVal = Builder.getValue(CI.getArgOperand(i));
6823 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6824 Ops.push_back(
6825 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, MVT::i64));
6826 Ops.push_back(
6827 Builder.DAG.getTargetConstant(C->getSExtValue(), MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006828 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6829 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
6830 Ops.push_back(
6831 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006832 } else
6833 Ops.push_back(OpVal);
6834 }
6835}
6836
Andrew Trick74f4c742013-10-31 17:18:24 +00006837/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6838void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6839 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6840 // [live variables...])
6841
6842 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6843
6844 SDValue Callee = getValue(CI.getCalledValue());
6845
6846 // Lower into a call sequence with no args and no return value.
6847 std::pair<SDValue, SDValue> Result = LowerCallOperands(CI, 0, 0, Callee);
6848 // Set the root to the target-lowered call chain.
6849 SDValue Chain = Result.second;
6850 DAG.setRoot(Chain);
6851
6852 /// Get a call instruction from the call sequence chain.
6853 /// Tail calls are not allowed.
6854 SDNode *CallEnd = Chain.getNode();
6855 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
6856 "Expected a callseq node.");
6857 SDNode *Call = CallEnd->getOperand(0).getNode();
6858 bool hasGlue = Call->getGluedNode();
6859
Andrew Trick74f4c742013-10-31 17:18:24 +00006860 // Replace the target specific call node with the stackmap intrinsic.
6861 SmallVector<SDValue, 8> Ops;
6862
6863 // Add the <id> and <numShadowBytes> constants.
6864 for (unsigned i = 0; i < 2; ++i) {
6865 SDValue tmp = getValue(CI.getOperand(i));
6866 Ops.push_back(DAG.getTargetConstant(
6867 cast<ConstantSDNode>(tmp)->getZExtValue(), MVT::i32));
6868 }
6869 // Push live variables for the stack map.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006870 addStackMapLiveVars(CI, 2, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006871
6872 // Push the chain (this is originally the first operand of the call, but
6873 // becomes now the last or second to last operand).
6874 Ops.push_back(*(Call->op_begin()));
6875
6876 // Push the glue flag (last operand).
6877 if (hasGlue)
6878 Ops.push_back(*(Call->op_end()-1));
6879
Andrew Trick74f4c742013-10-31 17:18:24 +00006880 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick6664df12013-11-05 22:44:04 +00006881
6882 // Replace the target specific call node with a STACKMAP node.
6883 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::STACKMAP, getCurSDLoc(),
6884 NodeTys, Ops);
6885
6886 // StackMap generates no value, so nothing goes in the NodeMap.
6887
6888 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
6889 // call sequence.
6890 DAG.ReplaceAllUsesWith(Call, MN);
6891
6892 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006893
6894 // Inform the Frame Information that we have a stackmap in this function.
6895 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00006896}
6897
6898/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
6899void SelectionDAGBuilder::visitPatchpoint(const CallInst &CI) {
Andrew Tricke8cba372013-12-13 18:37:10 +00006900 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00006901 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006902 // i8* <target>,
6903 // i32 <numArgs>,
6904 // [Args...],
6905 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00006906
Juergen Ributzka87ed9062013-11-09 01:51:33 +00006907 CallingConv::ID CC = CI.getCallingConv();
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006908 bool isAnyRegCC = CC == CallingConv::AnyReg;
6909 bool hasDef = !CI.getType()->isVoidTy();
Andrew Trick74f4c742013-10-31 17:18:24 +00006910 SDValue Callee = getValue(CI.getOperand(2)); // <target>
6911
6912 // Get the real number of arguments participating in the call <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006913 SDValue NArgVal = getValue(CI.getArgOperand(PatchPointOpers::NArgPos));
6914 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00006915
6916 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006917 // Intrinsics include all meta-operands up to but not including CC.
6918 unsigned NumMetaOpers = PatchPointOpers::CCPos;
6919 assert(CI.getNumArgOperands() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00006920 "Not enough arguments provided to the patchpoint intrinsic");
6921
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006922 // For AnyRegCC the arguments are lowered later on manually.
6923 unsigned NumCallArgs = isAnyRegCC ? 0 : NumArgs;
Andrew Trick74f4c742013-10-31 17:18:24 +00006924 std::pair<SDValue, SDValue> Result =
Andrew Tricka2428e02013-11-22 19:07:33 +00006925 LowerCallOperands(CI, NumMetaOpers, NumCallArgs, Callee, isAnyRegCC);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006926
Andrew Trick74f4c742013-10-31 17:18:24 +00006927 // Set the root to the target-lowered call chain.
6928 SDValue Chain = Result.second;
6929 DAG.setRoot(Chain);
6930
6931 SDNode *CallEnd = Chain.getNode();
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006932 if (hasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
6933 CallEnd = CallEnd->getOperand(0).getNode();
6934
Andrew Trick74f4c742013-10-31 17:18:24 +00006935 /// Get a call instruction from the call sequence chain.
6936 /// Tail calls are not allowed.
6937 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
6938 "Expected a callseq node.");
6939 SDNode *Call = CallEnd->getOperand(0).getNode();
6940 bool hasGlue = Call->getGluedNode();
6941
6942 // Replace the target specific call node with the patchable intrinsic.
6943 SmallVector<SDValue, 8> Ops;
6944
Andrew Tricka2428e02013-11-22 19:07:33 +00006945 // Add the <id> and <numBytes> constants.
6946 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6947 Ops.push_back(DAG.getTargetConstant(
Andrew Tricke8cba372013-12-13 18:37:10 +00006948 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
Andrew Tricka2428e02013-11-22 19:07:33 +00006949 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6950 Ops.push_back(DAG.getTargetConstant(
6951 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
6952
Andrew Trick74f4c742013-10-31 17:18:24 +00006953 // Assume that the Callee is a constant address.
Andrew Tricka2428e02013-11-22 19:07:33 +00006954 // FIXME: handle function symbols in the future.
Andrew Trick74f4c742013-10-31 17:18:24 +00006955 Ops.push_back(
Juergen Ributzka87ed9062013-11-09 01:51:33 +00006956 DAG.getIntPtrConstant(cast<ConstantSDNode>(Callee)->getZExtValue(),
6957 /*isTarget=*/true));
Andrew Trick74f4c742013-10-31 17:18:24 +00006958
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006959 // Adjust <numArgs> to account for any arguments that have been passed on the
6960 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00006961 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006962 unsigned NumCallRegArgs = Call->getNumOperands() - (hasGlue ? 4 : 3);
6963 NumCallRegArgs = isAnyRegCC ? NumArgs : NumCallRegArgs;
6964 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, MVT::i32));
6965
6966 // Add the calling convention
Juergen Ributzka87ed9062013-11-09 01:51:33 +00006967 Ops.push_back(DAG.getTargetConstant((unsigned)CC, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006968
6969 // Add the arguments we omitted previously. The register allocator should
6970 // place these in any free register.
6971 if (isAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00006972 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006973 Ops.push_back(getValue(CI.getArgOperand(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00006974
Andrew Tricka2428e02013-11-22 19:07:33 +00006975 // Push the arguments from the call instruction up to the register mask.
Andrew Trick74f4c742013-10-31 17:18:24 +00006976 SDNode::op_iterator e = hasGlue ? Call->op_end()-2 : Call->op_end()-1;
6977 for (SDNode::op_iterator i = Call->op_begin()+2; i != e; ++i)
6978 Ops.push_back(*i);
6979
6980 // Push live variables for the stack map.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006981 addStackMapLiveVars(CI, NumMetaOpers + NumArgs, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006982
6983 // Push the register mask info.
6984 if (hasGlue)
6985 Ops.push_back(*(Call->op_end()-2));
6986 else
6987 Ops.push_back(*(Call->op_end()-1));
6988
6989 // Push the chain (this is originally the first operand of the call, but
6990 // becomes now the last or second to last operand).
6991 Ops.push_back(*(Call->op_begin()));
6992
6993 // Push the glue flag (last operand).
6994 if (hasGlue)
6995 Ops.push_back(*(Call->op_end()-1));
6996
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006997 SDVTList NodeTys;
6998 if (isAnyRegCC && hasDef) {
6999 // Create the return types based on the intrinsic definition
7000 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7001 SmallVector<EVT, 3> ValueVTs;
7002 ComputeValueVTs(TLI, CI.getType(), ValueVTs);
7003 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00007004
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007005 // There is always a chain and a glue type at the end
7006 ValueVTs.push_back(MVT::Other);
7007 ValueVTs.push_back(MVT::Glue);
7008 NodeTys = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
7009 } else
7010 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7011
7012 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00007013 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
7014 getCurSDLoc(), NodeTys, Ops);
7015
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007016 // Update the NodeMap.
7017 if (hasDef) {
7018 if (isAnyRegCC)
7019 setValue(&CI, SDValue(MN, 0));
7020 else
7021 setValue(&CI, Result.first);
7022 }
Andrew Trick6664df12013-11-05 22:44:04 +00007023
7024 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007025 // call sequence. Furthermore the location of the chain and glue can change
7026 // when the AnyReg calling convention is used and the intrinsic returns a
7027 // value.
7028 if (isAnyRegCC && hasDef) {
7029 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
7030 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
7031 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
7032 } else
7033 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00007034 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00007035
7036 // Inform the Frame Information that we have a patchpoint in this function.
7037 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00007038}
7039
Dan Gohman575fad32008-09-03 16:12:24 +00007040/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007041/// implementation, which just calls LowerCall.
7042/// FIXME: When all targets are
7043/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00007044std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00007045TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00007046 // Handle the incoming return values from the call.
7047 CLI.Ins.clear();
7048 SmallVector<EVT, 4> RetTys;
7049 ComputeValueVTs(*this, CLI.RetTy, RetTys);
7050 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7051 EVT VT = RetTys[I];
7052 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7053 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7054 for (unsigned i = 0; i != NumRegs; ++i) {
7055 ISD::InputArg MyFlags;
7056 MyFlags.VT = RegisterVT;
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007057 MyFlags.ArgVT = VT;
Stephen Lin699808c2013-04-30 22:49:28 +00007058 MyFlags.Used = CLI.IsReturnValueUsed;
7059 if (CLI.RetSExt)
7060 MyFlags.Flags.setSExt();
7061 if (CLI.RetZExt)
7062 MyFlags.Flags.setZExt();
7063 if (CLI.IsInReg)
7064 MyFlags.Flags.setInReg();
7065 CLI.Ins.push_back(MyFlags);
7066 }
7067 }
7068
Dan Gohman575fad32008-09-03 16:12:24 +00007069 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007070 CLI.Outs.clear();
7071 CLI.OutVals.clear();
7072 ArgListTy &Args = CLI.Args;
Dan Gohman575fad32008-09-03 16:12:24 +00007073 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007074 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00007075 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
7076 for (unsigned Value = 0, NumValues = ValueVTs.size();
7077 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007078 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00007079 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00007080 SDValue Op = SDValue(Args[i].Node.getNode(),
7081 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00007082 ISD::ArgFlagsTy Flags;
7083 unsigned OriginalAlignment =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007084 getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007085
7086 if (Args[i].isZExt)
7087 Flags.setZExt();
7088 if (Args[i].isSExt)
7089 Flags.setSExt();
7090 if (Args[i].isInReg)
7091 Flags.setInReg();
7092 if (Args[i].isSRet)
7093 Flags.setSRet();
7094 if (Args[i].isByVal) {
7095 Flags.setByVal();
Chris Lattner229907c2011-07-18 04:54:35 +00007096 PointerType *Ty = cast<PointerType>(Args[i].Ty);
7097 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007098 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00007099 // For ByVal, alignment should come from FE. BE will guess if this
7100 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007101 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00007102 if (Args[i].Alignment)
7103 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00007104 else
7105 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007106 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00007107 }
7108 if (Args[i].isNest)
7109 Flags.setNest();
7110 Flags.setOrigAlign(OriginalAlignment);
7111
Patrik Hagglundbad545c2012-12-19 11:48:16 +00007112 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007113 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007114 SmallVector<SDValue, 4> Parts(NumParts);
7115 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
7116
7117 if (Args[i].isSExt)
7118 ExtendKind = ISD::SIGN_EXTEND;
7119 else if (Args[i].isZExt)
7120 ExtendKind = ISD::ZERO_EXTEND;
7121
Stephen Lin699808c2013-04-30 22:49:28 +00007122 // Conservatively only handle 'returned' on non-vectors for now
7123 if (Args[i].isReturned && !Op.getValueType().isVector()) {
7124 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
7125 "unexpected use of 'returned'");
7126 // Before passing 'returned' to the target lowering code, ensure that
7127 // either the register MVT and the actual EVT are the same size or that
7128 // the return value and argument are extended in the same way; in these
7129 // cases it's safe to pass the argument register value unchanged as the
7130 // return register value (although it's at the target's option whether
7131 // to do so)
7132 // TODO: allow code generation to take advantage of partially preserved
7133 // registers rather than clobbering the entire register when the
7134 // parameter extension method is not compatible with the return
7135 // extension method
7136 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
7137 (ExtendKind != ISD::ANY_EXTEND &&
7138 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
7139 Flags.setReturned();
7140 }
7141
Justin Holewinskiaa583972012-05-25 16:35:28 +00007142 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts,
Bill Wendling5def8912012-09-26 06:16:18 +00007143 PartVT, CLI.CS ? CLI.CS->getInstruction() : 0, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00007144
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007145 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00007146 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007147 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00007148 i < CLI.NumFixedArgs,
7149 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007150 if (NumParts > 1 && j == 0)
7151 MyFlags.Flags.setSplit();
7152 else if (j != 0)
7153 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00007154
Justin Holewinskiaa583972012-05-25 16:35:28 +00007155 CLI.Outs.push_back(MyFlags);
7156 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00007157 }
7158 }
7159 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007160
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007161 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007162 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007163
7164 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007165 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007166 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007167 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007168 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007169 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007170 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007171
7172 // For a tail call, the return value is merely live-out and there aren't
7173 // any nodes in the DAG representing it. Return a special value to
7174 // indicate that a tail call has been emitted and no more Instructions
7175 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007176 if (CLI.IsTailCall) {
7177 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007178 return std::make_pair(SDValue(), SDValue());
7179 }
7180
Justin Holewinskiaa583972012-05-25 16:35:28 +00007181 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00007182 assert(InVals[i].getNode() &&
7183 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007184 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00007185 "LowerCall emitted a value with the wrong type!");
7186 });
7187
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007188 // Collect the legal value parts into potentially illegal values
7189 // that correspond to the original function's return values.
7190 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007191 if (CLI.RetSExt)
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007192 AssertOp = ISD::AssertSext;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007193 else if (CLI.RetZExt)
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007194 AssertOp = ISD::AssertZext;
7195 SmallVector<SDValue, 4> ReturnValues;
7196 unsigned CurReg = 0;
7197 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007198 EVT VT = RetTys[I];
Patrik Hagglundbad545c2012-12-19 11:48:16 +00007199 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007200 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007201
Justin Holewinskiaa583972012-05-25 16:35:28 +00007202 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
Bill Wendling81406f62012-09-26 04:04:19 +00007203 NumRegs, RegisterVT, VT, NULL,
Bill Wendling954cb182010-01-28 21:51:40 +00007204 AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007205 CurReg += NumRegs;
7206 }
7207
7208 // For a function returning void, there is no return value. We can't create
7209 // such a node, so we just return a null return value in that case. In
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00007210 // that case, nothing will actually look at the value.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007211 if (ReturnValues.empty())
Justin Holewinskiaa583972012-05-25 16:35:28 +00007212 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007213
Justin Holewinskiaa583972012-05-25 16:35:28 +00007214 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
7215 CLI.DAG.getVTList(&RetTys[0], RetTys.size()),
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007216 &ReturnValues[0], ReturnValues.size());
Justin Holewinskiaa583972012-05-25 16:35:28 +00007217 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00007218}
7219
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007220void TargetLowering::LowerOperationWrapper(SDNode *N,
7221 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007222 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007223 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00007224 if (Res.getNode())
7225 Results.push_back(Res);
7226}
7227
Dan Gohman21cea8a2010-04-17 15:26:15 +00007228SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007229 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00007230}
7231
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007232void
7233SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00007234 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00007235 assert((Op.getOpcode() != ISD::CopyFromReg ||
7236 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
7237 "Copy from a reg to the same reg!");
7238 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
7239
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007240 const TargetLowering *TLI = TM.getTargetLowering();
7241 RegsForValue RFV(V->getContext(), *TLI, Reg, V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00007242 SDValue Chain = DAG.getEntryNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00007243 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, 0, V);
Dan Gohman575fad32008-09-03 16:12:24 +00007244 PendingExports.push_back(Chain);
7245}
7246
7247#include "llvm/CodeGen/SelectionDAGISel.h"
7248
Eli Friedman441a01a2011-05-05 16:53:34 +00007249/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7250/// entry block, return true. This includes arguments used by switches, since
7251/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007252static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007253 // With FastISel active, we may be splitting blocks, so force creation
7254 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007255 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00007256 return A->use_empty();
7257
7258 const BasicBlock *Entry = A->getParent()->begin();
7259 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
7260 UI != E; ++UI) {
7261 const User *U = *UI;
7262 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7263 return false; // Use not in entry block.
7264 }
7265 return true;
7266}
7267
Eli Bendersky33ebf832013-02-28 23:09:18 +00007268void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007269 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007270 SDLoc dl = SDB->getCurSDLoc();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007271 const TargetLowering *TLI = getTargetLowering();
Bill Wendlingf7719082013-06-06 00:43:09 +00007272 const DataLayout *TD = TLI->getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007273 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007274
Dan Gohmand16aa542010-05-29 17:03:36 +00007275 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007276 // Put in an sret pointer parameter before all the other parameters.
7277 SmallVector<EVT, 1> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007278 ComputeValueVTs(*getTargetLowering(),
7279 PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007280
7281 // NOTE: Assuming that a pointer will never break down to more than one VT
7282 // or one register.
7283 ISD::ArgFlagsTy Flags;
7284 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007285 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007286 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 0, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007287 Ins.push_back(RetArg);
7288 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007289
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007290 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007291 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007292 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007293 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007294 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007295 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007296 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007297 unsigned PartBase = 0;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007298 for (unsigned Value = 0, NumValues = ValueVTs.size();
7299 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007300 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007301 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007302 ISD::ArgFlagsTy Flags;
7303 unsigned OriginalAlignment =
7304 TD->getABITypeAlignment(ArgTy);
7305
Bill Wendling94dcaf82012-12-30 12:45:13 +00007306 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007307 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007308 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007309 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007310 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007311 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007312 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007313 Flags.setSRet();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007314 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal)) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007315 Flags.setByVal();
Chris Lattner229907c2011-07-18 04:54:35 +00007316 PointerType *Ty = cast<PointerType>(I->getType());
7317 Type *ElementTy = Ty->getElementType();
Chris Lattner68254fc2011-05-22 23:23:02 +00007318 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007319 // For ByVal, alignment should be passed from FE. BE will guess if
7320 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007321 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007322 if (F.getParamAlignment(Idx))
7323 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007324 else
Bill Wendlingf7719082013-06-06 00:43:09 +00007325 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007326 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007327 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007328 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007329 Flags.setNest();
7330 Flags.setOrigAlign(OriginalAlignment);
7331
Bill Wendlingf7719082013-06-06 00:43:09 +00007332 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7333 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007334 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007335 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7336 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007337 if (NumRegs > 1 && i == 0)
7338 MyFlags.Flags.setSplit();
7339 // if it isn't first piece, alignment must be 1
7340 else if (i > 0)
7341 MyFlags.Flags.setOrigAlign(1);
7342 Ins.push_back(MyFlags);
7343 }
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007344 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007345 }
7346 }
7347
7348 // Call the target to set up the argument values.
7349 SmallVector<SDValue, 8> InVals;
Bill Wendlingf7719082013-06-06 00:43:09 +00007350 SDValue NewRoot = TLI->LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
7351 F.isVarArg(), Ins,
7352 dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007353
7354 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007355 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007356 "LowerFormalArguments didn't return a valid chain!");
7357 assert(InVals.size() == Ins.size() &&
7358 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007359 DEBUG({
7360 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7361 assert(InVals[i].getNode() &&
7362 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007363 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007364 "LowerFormalArguments emitted a value with the wrong type!");
7365 }
7366 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007367
Dan Gohman695d8112009-08-06 15:37:27 +00007368 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007369 DAG.setRoot(NewRoot);
7370
7371 // Set up the argument values.
7372 unsigned i = 0;
7373 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007374 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007375 // Create a virtual register for the sret pointer, and put in a copy
7376 // from the sret argument into it.
7377 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007378 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007379 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007380 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007381 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007382 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling81406f62012-09-26 04:04:19 +00007383 RegVT, VT, NULL, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007384
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007385 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007386 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007387 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007388 FuncInfo->DemoteRegister = SRetReg;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007389 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(),
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00007390 SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007391 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007392
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007393 // i indexes lowered arguments. Bump it past the hidden sret argument.
7394 // Idx indexes LLVM arguments. Don't touch it.
7395 ++i;
7396 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007397
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007398 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007399 ++I, ++Idx) {
7400 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007401 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007402 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007403 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007404
7405 // If this argument is unused then remember its value. It is used to generate
7406 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007407 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007408 SDB->setUnusedArgValue(I, InVals[i]);
7409
Adrian Prantl9c930592013-05-16 23:44:12 +00007410 // Also remember any frame index for use in FastISel.
7411 if (FrameIndexSDNode *FI =
7412 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7413 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7414 }
7415
Eli Friedman441a01a2011-05-05 16:53:34 +00007416 for (unsigned Val = 0; Val != NumValues; ++Val) {
7417 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007418 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7419 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007420
7421 if (!I->use_empty()) {
7422 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007423 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007424 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007425 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007426 AssertOp = ISD::AssertZext;
7427
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007428 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007429 NumParts, PartVT, VT,
Bill Wendling81406f62012-09-26 04:04:19 +00007430 NULL, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007431 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007432
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007433 i += NumParts;
7434 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007435
Eli Friedman441a01a2011-05-05 16:53:34 +00007436 // We don't need to do anything else for unused arguments.
7437 if (ArgValues.empty())
7438 continue;
7439
Devang Patel9d904e12011-09-08 22:59:09 +00007440 // Note down frame index.
7441 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007442 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007443 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007444
Eli Friedman441a01a2011-05-05 16:53:34 +00007445 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
Andrew Trickef9de2a2013-05-25 02:42:55 +00007446 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007447
Eli Friedman441a01a2011-05-05 16:53:34 +00007448 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007449 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007450 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007451 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7452 if (FrameIndexSDNode *FI =
7453 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7454 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7455 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007456
Eli Friedman441a01a2011-05-05 16:53:34 +00007457 // If this argument is live outside of the entry block, insert a copy from
7458 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007459 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007460 // If we can, though, try to skip creating an unnecessary vreg.
7461 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007462 // general. It's also subtly incompatible with the hacks FastISel
7463 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007464 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7465 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7466 FuncInfo->ValueMap[I] = Reg;
7467 continue;
7468 }
7469 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007470 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007471 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007472 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007473 }
Dan Gohman575fad32008-09-03 16:12:24 +00007474 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007475
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007476 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007477
7478 // Finally, if the target has anything special to do, allow it to do so.
7479 // FIXME: this should insert code into the DAG!
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007480 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007481}
7482
7483/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7484/// ensure constants are generated when needed. Remember the virtual registers
7485/// that need to be added to the Machine PHI nodes as input. We cannot just
7486/// directly add them, because expansion might result in multiple MBB's for one
7487/// BB. As such, the start of the BB might correspond to a different MBB than
7488/// the end.
7489///
7490void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007491SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007492 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007493
7494 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7495
7496 // Check successor nodes' PHI nodes that expect a constant to be available
7497 // from this block.
7498 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007499 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007500 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007501 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007502
Dan Gohman575fad32008-09-03 16:12:24 +00007503 // If this terminator has multiple identical successors (common for
7504 // switches), only handle each succ once.
7505 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007506
Dan Gohman575fad32008-09-03 16:12:24 +00007507 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007508
7509 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7510 // nodes and Machine PHI nodes, but the incoming operands have not been
7511 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007512 for (BasicBlock::const_iterator I = SuccBB->begin();
7513 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007514 // Ignore dead phi's.
7515 if (PN->use_empty()) continue;
7516
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007517 // Skip empty types
7518 if (PN->getType()->isEmptyTy())
7519 continue;
7520
Dan Gohman575fad32008-09-03 16:12:24 +00007521 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007522 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007523
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007524 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007525 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007526 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007527 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007528 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007529 }
7530 Reg = RegOut;
7531 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007532 DenseMap<const Value *, unsigned>::iterator I =
7533 FuncInfo.ValueMap.find(PHIOp);
7534 if (I != FuncInfo.ValueMap.end())
7535 Reg = I->second;
7536 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007537 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007538 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007539 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007540 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007541 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007542 }
7543 }
7544
7545 // Remember that this register needs to added to the machine PHI node as
7546 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007547 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007548 const TargetLowering *TLI = TM.getTargetLowering();
7549 ComputeValueVTs(*TLI, PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007550 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007551 EVT VT = ValueVTs[vti];
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007552 unsigned NumRegisters = TLI->getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007553 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007554 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007555 Reg += NumRegisters;
7556 }
7557 }
7558 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007559
Dan Gohmanc594eab2010-04-22 20:46:50 +00007560 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007561}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007562
7563/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7564/// is 0.
7565MachineBasicBlock *
7566SelectionDAGBuilder::StackProtectorDescriptor::
7567AddSuccessorMBB(const BasicBlock *BB,
7568 MachineBasicBlock *ParentMBB,
7569 MachineBasicBlock *SuccMBB) {
7570 // If SuccBB has not been created yet, create it.
7571 if (!SuccMBB) {
7572 MachineFunction *MF = ParentMBB->getParent();
7573 MachineFunction::iterator BBI = ParentMBB;
7574 SuccMBB = MF->CreateMachineBasicBlock(BB);
7575 MF->insert(++BBI, SuccMBB);
7576 }
7577 // Add it as a successor of ParentMBB.
7578 ParentMBB->addSuccessor(SuccMBB);
7579 return SuccMBB;
7580}