blob: 57b97f87f2d39661518fb4e9773b32be4fbf6c3d [file] [log] [blame]
Quentin Colombet105cf2b2016-01-20 20:58:56 +00001//===-- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator --*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the IRTranslator class.
11//===----------------------------------------------------------------------===//
12
13#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
14
Quentin Colombetfd9d0a02016-02-11 19:59:41 +000015#include "llvm/ADT/SmallVector.h"
Quentin Colombetba2a0162016-02-16 19:26:02 +000016#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Tim Northovera9105be2016-11-09 22:39:54 +000017#include "llvm/CodeGen/Analysis.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000018#include "llvm/CodeGen/MachineFunction.h"
Tim Northoverbd505462016-07-22 16:59:52 +000019#include "llvm/CodeGen/MachineFrameInfo.h"
Tim Northovera9105be2016-11-09 22:39:54 +000020#include "llvm/CodeGen/MachineModuleInfo.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000022#include "llvm/CodeGen/TargetPassConfig.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000023#include "llvm/IR/Constant.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000024#include "llvm/IR/Function.h"
Tim Northovera7653b32016-09-12 11:20:22 +000025#include "llvm/IR/GetElementPtrTypeIterator.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000026#include "llvm/IR/IntrinsicInst.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000027#include "llvm/IR/Type.h"
28#include "llvm/IR/Value.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000029#include "llvm/Target/TargetIntrinsicInfo.h"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +000030#include "llvm/Target/TargetLowering.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000031
32#define DEBUG_TYPE "irtranslator"
33
Quentin Colombet105cf2b2016-01-20 20:58:56 +000034using namespace llvm;
35
36char IRTranslator::ID = 0;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000037INITIALIZE_PASS_BEGIN(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
38 false, false)
39INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
40INITIALIZE_PASS_END(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
Tim Northover884b47e2016-07-26 03:29:18 +000041 false, false)
Quentin Colombet105cf2b2016-01-20 20:58:56 +000042
Tim Northover60f23492016-11-08 01:12:17 +000043static void reportTranslationError(const Value &V, const Twine &Message) {
44 std::string ErrStorage;
45 raw_string_ostream Err(ErrStorage);
46 Err << Message << ": " << V << '\n';
47 report_fatal_error(Err.str());
48}
49
Quentin Colombeta7fae162016-02-11 17:53:23 +000050IRTranslator::IRTranslator() : MachineFunctionPass(ID), MRI(nullptr) {
Quentin Colombet39293d32016-03-08 01:38:55 +000051 initializeIRTranslatorPass(*PassRegistry::getPassRegistry());
Quentin Colombeta7fae162016-02-11 17:53:23 +000052}
53
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000054void IRTranslator::getAnalysisUsage(AnalysisUsage &AU) const {
55 AU.addRequired<TargetPassConfig>();
56 MachineFunctionPass::getAnalysisUsage(AU);
57}
58
59
Quentin Colombete225e252016-03-11 17:27:54 +000060unsigned IRTranslator::getOrCreateVReg(const Value &Val) {
61 unsigned &ValReg = ValToVReg[&Val];
Quentin Colombet17c494b2016-02-11 17:51:31 +000062 // Check if this is the first time we see Val.
Quentin Colombetccd77252016-02-11 21:48:32 +000063 if (!ValReg) {
Quentin Colombet17c494b2016-02-11 17:51:31 +000064 // Fill ValRegsSequence with the sequence of registers
65 // we need to concat together to produce the value.
Quentin Colombete225e252016-03-11 17:27:54 +000066 assert(Val.getType()->isSized() &&
Quentin Colombet17c494b2016-02-11 17:51:31 +000067 "Don't know how to create an empty vreg");
Tim Northover5ae83502016-09-15 09:20:34 +000068 unsigned VReg = MRI->createGenericVirtualRegister(LLT{*Val.getType(), *DL});
Quentin Colombetccd77252016-02-11 21:48:32 +000069 ValReg = VReg;
Tim Northover5ed648e2016-08-09 21:28:04 +000070
71 if (auto CV = dyn_cast<Constant>(&Val)) {
72 bool Success = translate(*CV, VReg);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000073 if (!Success) {
74 if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +000075 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000076 MachineFunctionProperties::Property::FailedISel);
Tim Northover6ad7b9f2016-12-05 21:40:33 +000077 return VReg;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000078 }
Tim Northover60f23492016-11-08 01:12:17 +000079 reportTranslationError(Val, "unable to translate constant");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000080 }
Tim Northover5ed648e2016-08-09 21:28:04 +000081 }
Quentin Colombet17c494b2016-02-11 17:51:31 +000082 }
Quentin Colombetccd77252016-02-11 21:48:32 +000083 return ValReg;
Quentin Colombet17c494b2016-02-11 17:51:31 +000084}
85
Tim Northovercdf23f12016-10-31 18:30:59 +000086int IRTranslator::getOrCreateFrameIndex(const AllocaInst &AI) {
87 if (FrameIndices.find(&AI) != FrameIndices.end())
88 return FrameIndices[&AI];
89
Tim Northovercdf23f12016-10-31 18:30:59 +000090 unsigned ElementSize = DL->getTypeStoreSize(AI.getAllocatedType());
91 unsigned Size =
92 ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue();
93
94 // Always allocate at least one byte.
95 Size = std::max(Size, 1u);
96
97 unsigned Alignment = AI.getAlignment();
98 if (!Alignment)
99 Alignment = DL->getABITypeAlignment(AI.getAllocatedType());
100
101 int &FI = FrameIndices[&AI];
Tim Northover50db7f412016-12-07 21:17:47 +0000102 FI = MF->getFrameInfo().CreateStackObject(Size, Alignment, false, &AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000103 return FI;
104}
105
Tim Northoverad2b7172016-07-26 20:23:26 +0000106unsigned IRTranslator::getMemOpAlignment(const Instruction &I) {
107 unsigned Alignment = 0;
108 Type *ValTy = nullptr;
109 if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) {
110 Alignment = SI->getAlignment();
111 ValTy = SI->getValueOperand()->getType();
112 } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) {
113 Alignment = LI->getAlignment();
114 ValTy = LI->getType();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000115 } else if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +0000116 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000117 MachineFunctionProperties::Property::FailedISel);
118 return 1;
Tim Northoverad2b7172016-07-26 20:23:26 +0000119 } else
120 llvm_unreachable("unhandled memory instruction");
121
122 return Alignment ? Alignment : DL->getABITypeAlignment(ValTy);
123}
124
Quentin Colombet53237a92016-03-11 17:27:43 +0000125MachineBasicBlock &IRTranslator::getOrCreateBB(const BasicBlock &BB) {
126 MachineBasicBlock *&MBB = BBToMBB[&BB];
Quentin Colombet17c494b2016-02-11 17:51:31 +0000127 if (!MBB) {
Tim Northover50db7f412016-12-07 21:17:47 +0000128 MBB = MF->CreateMachineBasicBlock();
129 MF->push_back(MBB);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000130 }
131 return *MBB;
132}
133
Tim Northover357f1be2016-08-10 23:02:41 +0000134bool IRTranslator::translateBinaryOp(unsigned Opcode, const User &U) {
Tim Northover0d56e052016-07-29 18:11:21 +0000135 // FIXME: handle signed/unsigned wrapping flags.
136
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000137 // Get or create a virtual register for each value.
138 // Unless the value is a Constant => loadimm cst?
139 // or inline constant each time?
140 // Creation of a virtual register needs to have a size.
Tim Northover357f1be2016-08-10 23:02:41 +0000141 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
142 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
143 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000144 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op0).addUse(Op1);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000145 return true;
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000146}
147
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000148bool IRTranslator::translateCompare(const User &U) {
149 const CmpInst *CI = dyn_cast<CmpInst>(&U);
150 unsigned Op0 = getOrCreateVReg(*U.getOperand(0));
151 unsigned Op1 = getOrCreateVReg(*U.getOperand(1));
152 unsigned Res = getOrCreateVReg(U);
153 CmpInst::Predicate Pred =
154 CI ? CI->getPredicate() : static_cast<CmpInst::Predicate>(
155 cast<ConstantExpr>(U).getPredicate());
Tim Northoverde3aea0412016-08-17 20:25:25 +0000156
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000157 if (CmpInst::isIntPredicate(Pred))
Tim Northover0f140c72016-09-09 11:46:34 +0000158 MIRBuilder.buildICmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000159 else
Tim Northover0f140c72016-09-09 11:46:34 +0000160 MIRBuilder.buildFCmp(Pred, Res, Op0, Op1);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000161
Tim Northoverde3aea0412016-08-17 20:25:25 +0000162 return true;
163}
164
Tim Northover357f1be2016-08-10 23:02:41 +0000165bool IRTranslator::translateRet(const User &U) {
166 const ReturnInst &RI = cast<ReturnInst>(U);
Tim Northover0d56e052016-07-29 18:11:21 +0000167 const Value *Ret = RI.getReturnValue();
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000168 // The target may mess up with the insertion point, but
169 // this is not important as a return is the last instruction
170 // of the block anyway.
Tom Stellardb72a65f2016-04-14 17:23:33 +0000171 return CLI->lowerReturn(MIRBuilder, Ret, !Ret ? 0 : getOrCreateVReg(*Ret));
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000172}
173
Tim Northover357f1be2016-08-10 23:02:41 +0000174bool IRTranslator::translateBr(const User &U) {
175 const BranchInst &BrInst = cast<BranchInst>(U);
Tim Northover69c2ba52016-07-29 17:58:00 +0000176 unsigned Succ = 0;
177 if (!BrInst.isUnconditional()) {
178 // We want a G_BRCOND to the true BB followed by an unconditional branch.
179 unsigned Tst = getOrCreateVReg(*BrInst.getCondition());
180 const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++));
181 MachineBasicBlock &TrueBB = getOrCreateBB(TrueTgt);
Tim Northover0f140c72016-09-09 11:46:34 +0000182 MIRBuilder.buildBrCond(Tst, TrueBB);
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000183 }
Tim Northover69c2ba52016-07-29 17:58:00 +0000184
185 const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ));
186 MachineBasicBlock &TgtBB = getOrCreateBB(BrTgt);
187 MIRBuilder.buildBr(TgtBB);
188
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000189 // Link successors.
190 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
191 for (const BasicBlock *Succ : BrInst.successors())
192 CurBB.addSuccessor(&getOrCreateBB(*Succ));
193 return true;
194}
195
Tim Northover357f1be2016-08-10 23:02:41 +0000196bool IRTranslator::translateLoad(const User &U) {
197 const LoadInst &LI = cast<LoadInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000198
Tim Northover7152dca2016-10-19 15:55:06 +0000199 if (!TPC->isGlobalISelAbortEnabled() && LI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000200 return false;
201
Tim Northover7152dca2016-10-19 15:55:06 +0000202 assert(!LI.isAtomic() && "only non-atomic loads are supported at the moment");
203 auto Flags = LI.isVolatile() ? MachineMemOperand::MOVolatile
204 : MachineMemOperand::MONone;
205 Flags |= MachineMemOperand::MOLoad;
Tim Northoverad2b7172016-07-26 20:23:26 +0000206
Tim Northoverad2b7172016-07-26 20:23:26 +0000207 unsigned Res = getOrCreateVReg(LI);
208 unsigned Addr = getOrCreateVReg(*LI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000209 LLT VTy{*LI.getType(), *DL}, PTy{*LI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000210 MIRBuilder.buildLoad(
Tim Northover0f140c72016-09-09 11:46:34 +0000211 Res, Addr,
Tim Northover50db7f412016-12-07 21:17:47 +0000212 *MF->getMachineMemOperand(MachinePointerInfo(LI.getPointerOperand()),
213 Flags, DL->getTypeStoreSize(LI.getType()),
214 getMemOpAlignment(LI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000215 return true;
216}
217
Tim Northover357f1be2016-08-10 23:02:41 +0000218bool IRTranslator::translateStore(const User &U) {
219 const StoreInst &SI = cast<StoreInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000220
Tim Northover7152dca2016-10-19 15:55:06 +0000221 if (!TPC->isGlobalISelAbortEnabled() && SI.isAtomic())
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000222 return false;
223
Tim Northover7152dca2016-10-19 15:55:06 +0000224 assert(!SI.isAtomic() && "only non-atomic stores supported at the moment");
225 auto Flags = SI.isVolatile() ? MachineMemOperand::MOVolatile
226 : MachineMemOperand::MONone;
227 Flags |= MachineMemOperand::MOStore;
Tim Northoverad2b7172016-07-26 20:23:26 +0000228
Tim Northoverad2b7172016-07-26 20:23:26 +0000229 unsigned Val = getOrCreateVReg(*SI.getValueOperand());
230 unsigned Addr = getOrCreateVReg(*SI.getPointerOperand());
Tim Northover5ae83502016-09-15 09:20:34 +0000231 LLT VTy{*SI.getValueOperand()->getType(), *DL},
232 PTy{*SI.getPointerOperand()->getType(), *DL};
Tim Northoverad2b7172016-07-26 20:23:26 +0000233
234 MIRBuilder.buildStore(
Tim Northover50db7f412016-12-07 21:17:47 +0000235 Val, Addr,
236 *MF->getMachineMemOperand(
237 MachinePointerInfo(SI.getPointerOperand()), Flags,
238 DL->getTypeStoreSize(SI.getValueOperand()->getType()),
239 getMemOpAlignment(SI)));
Tim Northoverad2b7172016-07-26 20:23:26 +0000240 return true;
241}
242
Tim Northover6f80b082016-08-19 17:47:05 +0000243bool IRTranslator::translateExtractValue(const User &U) {
Tim Northoverb6046222016-08-19 20:09:03 +0000244 const Value *Src = U.getOperand(0);
245 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northover6f80b082016-08-19 17:47:05 +0000246 SmallVector<Value *, 1> Indices;
247
248 // getIndexedOffsetInType is designed for GEPs, so the first index is the
249 // usual array element rather than looking into the actual aggregate.
250 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000251
252 if (const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(&U)) {
253 for (auto Idx : EVI->indices())
254 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
255 } else {
256 for (unsigned i = 1; i < U.getNumOperands(); ++i)
257 Indices.push_back(U.getOperand(i));
258 }
Tim Northover6f80b082016-08-19 17:47:05 +0000259
260 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
261
Tim Northoverb6046222016-08-19 20:09:03 +0000262 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000263 MIRBuilder.buildExtract(Res, Offset, getOrCreateVReg(*Src));
Tim Northover6f80b082016-08-19 17:47:05 +0000264
265 return true;
266}
267
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000268bool IRTranslator::translateInsertValue(const User &U) {
Tim Northoverb6046222016-08-19 20:09:03 +0000269 const Value *Src = U.getOperand(0);
270 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000271 SmallVector<Value *, 1> Indices;
272
273 // getIndexedOffsetInType is designed for GEPs, so the first index is the
274 // usual array element rather than looking into the actual aggregate.
275 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000276
277 if (const InsertValueInst *IVI = dyn_cast<InsertValueInst>(&U)) {
278 for (auto Idx : IVI->indices())
279 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
280 } else {
281 for (unsigned i = 2; i < U.getNumOperands(); ++i)
282 Indices.push_back(U.getOperand(i));
283 }
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000284
285 uint64_t Offset = 8 * DL->getIndexedOffsetInType(Src->getType(), Indices);
286
Tim Northoverb6046222016-08-19 20:09:03 +0000287 unsigned Res = getOrCreateVReg(U);
288 const Value &Inserted = *U.getOperand(1);
Tim Northover0f140c72016-09-09 11:46:34 +0000289 MIRBuilder.buildInsert(Res, getOrCreateVReg(*Src), getOrCreateVReg(Inserted),
290 Offset);
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000291
292 return true;
293}
294
Tim Northover5a28c362016-08-19 20:09:07 +0000295bool IRTranslator::translateSelect(const User &U) {
Tim Northover0f140c72016-09-09 11:46:34 +0000296 MIRBuilder.buildSelect(getOrCreateVReg(U), getOrCreateVReg(*U.getOperand(0)),
297 getOrCreateVReg(*U.getOperand(1)),
298 getOrCreateVReg(*U.getOperand(2)));
Tim Northover5a28c362016-08-19 20:09:07 +0000299 return true;
300}
301
Tim Northover357f1be2016-08-10 23:02:41 +0000302bool IRTranslator::translateBitCast(const User &U) {
Tim Northover5ae83502016-09-15 09:20:34 +0000303 if (LLT{*U.getOperand(0)->getType(), *DL} == LLT{*U.getType(), *DL}) {
Tim Northover357f1be2016-08-10 23:02:41 +0000304 unsigned &Reg = ValToVReg[&U];
Tim Northover7552ef52016-08-10 16:51:14 +0000305 if (Reg)
Tim Northover357f1be2016-08-10 23:02:41 +0000306 MIRBuilder.buildCopy(Reg, getOrCreateVReg(*U.getOperand(0)));
Tim Northover7552ef52016-08-10 16:51:14 +0000307 else
Tim Northover357f1be2016-08-10 23:02:41 +0000308 Reg = getOrCreateVReg(*U.getOperand(0));
Tim Northover7c9eba92016-07-25 21:01:29 +0000309 return true;
310 }
Tim Northover357f1be2016-08-10 23:02:41 +0000311 return translateCast(TargetOpcode::G_BITCAST, U);
Tim Northover7c9eba92016-07-25 21:01:29 +0000312}
313
Tim Northover357f1be2016-08-10 23:02:41 +0000314bool IRTranslator::translateCast(unsigned Opcode, const User &U) {
315 unsigned Op = getOrCreateVReg(*U.getOperand(0));
316 unsigned Res = getOrCreateVReg(U);
Tim Northover0f140c72016-09-09 11:46:34 +0000317 MIRBuilder.buildInstr(Opcode).addDef(Res).addUse(Op);
Tim Northover7c9eba92016-07-25 21:01:29 +0000318 return true;
319}
320
Tim Northovera7653b32016-09-12 11:20:22 +0000321bool IRTranslator::translateGetElementPtr(const User &U) {
322 // FIXME: support vector GEPs.
323 if (U.getType()->isVectorTy())
324 return false;
325
326 Value &Op0 = *U.getOperand(0);
327 unsigned BaseReg = getOrCreateVReg(Op0);
Tim Northover5ae83502016-09-15 09:20:34 +0000328 LLT PtrTy{*Op0.getType(), *DL};
Tim Northovera7653b32016-09-12 11:20:22 +0000329 unsigned PtrSize = DL->getPointerSizeInBits(PtrTy.getAddressSpace());
330 LLT OffsetTy = LLT::scalar(PtrSize);
331
332 int64_t Offset = 0;
333 for (gep_type_iterator GTI = gep_type_begin(&U), E = gep_type_end(&U);
334 GTI != E; ++GTI) {
335 const Value *Idx = GTI.getOperand();
Peter Collingbourne25a40752016-12-02 02:55:30 +0000336 if (StructType *StTy = GTI.getStructTypeOrNull()) {
Tim Northovera7653b32016-09-12 11:20:22 +0000337 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
338 Offset += DL->getStructLayout(StTy)->getElementOffset(Field);
339 continue;
340 } else {
341 uint64_t ElementSize = DL->getTypeAllocSize(GTI.getIndexedType());
342
343 // If this is a scalar constant or a splat vector of constants,
344 // handle it quickly.
345 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
346 Offset += ElementSize * CI->getSExtValue();
347 continue;
348 }
349
350 if (Offset != 0) {
351 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
352 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
353 MIRBuilder.buildConstant(OffsetReg, Offset);
354 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
355
356 BaseReg = NewBaseReg;
357 Offset = 0;
358 }
359
360 // N = N + Idx * ElementSize;
361 unsigned ElementSizeReg = MRI->createGenericVirtualRegister(OffsetTy);
362 MIRBuilder.buildConstant(ElementSizeReg, ElementSize);
363
364 unsigned IdxReg = getOrCreateVReg(*Idx);
365 if (MRI->getType(IdxReg) != OffsetTy) {
366 unsigned NewIdxReg = MRI->createGenericVirtualRegister(OffsetTy);
367 MIRBuilder.buildSExtOrTrunc(NewIdxReg, IdxReg);
368 IdxReg = NewIdxReg;
369 }
370
371 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
372 MIRBuilder.buildMul(OffsetReg, ElementSizeReg, IdxReg);
373
374 unsigned NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
375 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetReg);
376 BaseReg = NewBaseReg;
377 }
378 }
379
380 if (Offset != 0) {
381 unsigned OffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
382 MIRBuilder.buildConstant(OffsetReg, Offset);
383 MIRBuilder.buildGEP(getOrCreateVReg(U), BaseReg, OffsetReg);
384 return true;
385 }
386
387 MIRBuilder.buildCopy(getOrCreateVReg(U), BaseReg);
388 return true;
389}
390
Tim Northover3f186032016-10-18 20:03:45 +0000391bool IRTranslator::translateMemcpy(const CallInst &CI) {
392 LLT SizeTy{*CI.getArgOperand(2)->getType(), *DL};
393 if (cast<PointerType>(CI.getArgOperand(0)->getType())->getAddressSpace() !=
394 0 ||
395 cast<PointerType>(CI.getArgOperand(1)->getType())->getAddressSpace() !=
396 0 ||
397 SizeTy.getSizeInBits() != DL->getPointerSizeInBits(0))
398 return false;
399
400 SmallVector<CallLowering::ArgInfo, 8> Args;
401 for (int i = 0; i < 3; ++i) {
402 const auto &Arg = CI.getArgOperand(i);
403 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
404 }
405
406 MachineOperand Callee = MachineOperand::CreateES("memcpy");
407
408 return CLI->lowerCall(MIRBuilder, Callee,
409 CallLowering::ArgInfo(0, CI.getType()), Args);
410}
Tim Northovera7653b32016-09-12 11:20:22 +0000411
Tim Northovercdf23f12016-10-31 18:30:59 +0000412void IRTranslator::getStackGuard(unsigned DstReg) {
413 auto MIB = MIRBuilder.buildInstr(TargetOpcode::LOAD_STACK_GUARD);
414 MIB.addDef(DstReg);
415
Tim Northover50db7f412016-12-07 21:17:47 +0000416 auto &TLI = *MF->getSubtarget().getTargetLowering();
417 Value *Global = TLI.getSDagStackGuard(*MF->getFunction()->getParent());
Tim Northovercdf23f12016-10-31 18:30:59 +0000418 if (!Global)
419 return;
420
421 MachinePointerInfo MPInfo(Global);
Tim Northover50db7f412016-12-07 21:17:47 +0000422 MachineInstr::mmo_iterator MemRefs = MF->allocateMemRefsArray(1);
Tim Northovercdf23f12016-10-31 18:30:59 +0000423 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
424 MachineMemOperand::MODereferenceable;
425 *MemRefs =
Tim Northover50db7f412016-12-07 21:17:47 +0000426 MF->getMachineMemOperand(MPInfo, Flags, DL->getPointerSizeInBits() / 8,
427 DL->getPointerABIAlignment());
Tim Northovercdf23f12016-10-31 18:30:59 +0000428 MIB.setMemRefs(MemRefs, MemRefs + 1);
429}
430
Tim Northover91c81732016-08-19 17:17:06 +0000431bool IRTranslator::translateKnownIntrinsic(const CallInst &CI,
432 Intrinsic::ID ID) {
433 unsigned Op = 0;
434 switch (ID) {
435 default: return false;
436 case Intrinsic::uadd_with_overflow: Op = TargetOpcode::G_UADDE; break;
437 case Intrinsic::sadd_with_overflow: Op = TargetOpcode::G_SADDO; break;
438 case Intrinsic::usub_with_overflow: Op = TargetOpcode::G_USUBE; break;
439 case Intrinsic::ssub_with_overflow: Op = TargetOpcode::G_SSUBO; break;
440 case Intrinsic::umul_with_overflow: Op = TargetOpcode::G_UMULO; break;
441 case Intrinsic::smul_with_overflow: Op = TargetOpcode::G_SMULO; break;
Tim Northover3f186032016-10-18 20:03:45 +0000442 case Intrinsic::memcpy:
443 return translateMemcpy(CI);
Tim Northovera9105be2016-11-09 22:39:54 +0000444 case Intrinsic::eh_typeid_for: {
445 GlobalValue *GV = ExtractTypeInfo(CI.getArgOperand(0));
446 unsigned Reg = getOrCreateVReg(CI);
Tim Northover50db7f412016-12-07 21:17:47 +0000447 unsigned TypeID = MF->getTypeIDFor(GV);
Tim Northovera9105be2016-11-09 22:39:54 +0000448 MIRBuilder.buildConstant(Reg, TypeID);
449 return true;
450 }
Tim Northover6e904302016-10-18 20:03:51 +0000451 case Intrinsic::objectsize: {
452 // If we don't know by now, we're never going to know.
453 const ConstantInt *Min = cast<ConstantInt>(CI.getArgOperand(1));
454
455 MIRBuilder.buildConstant(getOrCreateVReg(CI), Min->isZero() ? -1ULL : 0);
456 return true;
457 }
Tim Northovercdf23f12016-10-31 18:30:59 +0000458 case Intrinsic::stackguard:
459 getStackGuard(getOrCreateVReg(CI));
460 return true;
461 case Intrinsic::stackprotector: {
Tim Northovercdf23f12016-10-31 18:30:59 +0000462 LLT PtrTy{*CI.getArgOperand(0)->getType(), *DL};
463 unsigned GuardVal = MRI->createGenericVirtualRegister(PtrTy);
464 getStackGuard(GuardVal);
465
466 AllocaInst *Slot = cast<AllocaInst>(CI.getArgOperand(1));
467 MIRBuilder.buildStore(
468 GuardVal, getOrCreateVReg(*Slot),
Tim Northover50db7f412016-12-07 21:17:47 +0000469 *MF->getMachineMemOperand(
470 MachinePointerInfo::getFixedStack(*MF,
471 getOrCreateFrameIndex(*Slot)),
Tim Northovercdf23f12016-10-31 18:30:59 +0000472 MachineMemOperand::MOStore | MachineMemOperand::MOVolatile,
473 PtrTy.getSizeInBits() / 8, 8));
474 return true;
475 }
Tim Northover91c81732016-08-19 17:17:06 +0000476 }
477
Tim Northover5ae83502016-09-15 09:20:34 +0000478 LLT Ty{*CI.getOperand(0)->getType(), *DL};
Tim Northover91c81732016-08-19 17:17:06 +0000479 LLT s1 = LLT::scalar(1);
480 unsigned Width = Ty.getSizeInBits();
Tim Northover0f140c72016-09-09 11:46:34 +0000481 unsigned Res = MRI->createGenericVirtualRegister(Ty);
482 unsigned Overflow = MRI->createGenericVirtualRegister(s1);
483 auto MIB = MIRBuilder.buildInstr(Op)
Tim Northover91c81732016-08-19 17:17:06 +0000484 .addDef(Res)
485 .addDef(Overflow)
486 .addUse(getOrCreateVReg(*CI.getOperand(0)))
487 .addUse(getOrCreateVReg(*CI.getOperand(1)));
488
489 if (Op == TargetOpcode::G_UADDE || Op == TargetOpcode::G_USUBE) {
Tim Northover0f140c72016-09-09 11:46:34 +0000490 unsigned Zero = MRI->createGenericVirtualRegister(s1);
491 EntryBuilder.buildConstant(Zero, 0);
Tim Northover91c81732016-08-19 17:17:06 +0000492 MIB.addUse(Zero);
493 }
494
Tim Northover0f140c72016-09-09 11:46:34 +0000495 MIRBuilder.buildSequence(getOrCreateVReg(CI), Res, 0, Overflow, Width);
Tim Northover91c81732016-08-19 17:17:06 +0000496 return true;
497}
498
Tim Northover357f1be2016-08-10 23:02:41 +0000499bool IRTranslator::translateCall(const User &U) {
500 const CallInst &CI = cast<CallInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000501 auto TII = MF->getTarget().getIntrinsicInfo();
Tim Northover406024a2016-08-10 21:44:01 +0000502 const Function *F = CI.getCalledFunction();
Tim Northover5fb414d2016-07-29 22:32:36 +0000503
Tim Northover406024a2016-08-10 21:44:01 +0000504 if (!F || !F->isIntrinsic()) {
Tim Northover406024a2016-08-10 21:44:01 +0000505 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
506 SmallVector<unsigned, 8> Args;
507 for (auto &Arg: CI.arg_operands())
508 Args.push_back(getOrCreateVReg(*Arg));
509
Tim Northoverfe5f89b2016-08-29 19:07:08 +0000510 return CLI->lowerCall(MIRBuilder, CI, Res, Args, [&]() {
511 return getOrCreateVReg(*CI.getCalledValue());
512 });
Tim Northover406024a2016-08-10 21:44:01 +0000513 }
514
515 Intrinsic::ID ID = F->getIntrinsicID();
516 if (TII && ID == Intrinsic::not_intrinsic)
517 ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(F));
518
519 assert(ID != Intrinsic::not_intrinsic && "unknown intrinsic");
Tim Northover5fb414d2016-07-29 22:32:36 +0000520
Tim Northover91c81732016-08-19 17:17:06 +0000521 if (translateKnownIntrinsic(CI, ID))
522 return true;
523
Tim Northover5fb414d2016-07-29 22:32:36 +0000524 unsigned Res = CI.getType()->isVoidTy() ? 0 : getOrCreateVReg(CI);
525 MachineInstrBuilder MIB =
Tim Northover0f140c72016-09-09 11:46:34 +0000526 MIRBuilder.buildIntrinsic(ID, Res, !CI.doesNotAccessMemory());
Tim Northover5fb414d2016-07-29 22:32:36 +0000527
528 for (auto &Arg : CI.arg_operands()) {
529 if (ConstantInt *CI = dyn_cast<ConstantInt>(Arg))
530 MIB.addImm(CI->getSExtValue());
531 else
532 MIB.addUse(getOrCreateVReg(*Arg));
533 }
534 return true;
535}
536
Tim Northovera9105be2016-11-09 22:39:54 +0000537bool IRTranslator::translateInvoke(const User &U) {
538 const InvokeInst &I = cast<InvokeInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +0000539 MCContext &Context = MF->getContext();
Tim Northovera9105be2016-11-09 22:39:54 +0000540
541 const BasicBlock *ReturnBB = I.getSuccessor(0);
542 const BasicBlock *EHPadBB = I.getSuccessor(1);
543
544 const Value *Callee(I.getCalledValue());
545 const Function *Fn = dyn_cast<Function>(Callee);
546 if (isa<InlineAsm>(Callee))
547 return false;
548
549 // FIXME: support invoking patchpoint and statepoint intrinsics.
550 if (Fn && Fn->isIntrinsic())
551 return false;
552
553 // FIXME: support whatever these are.
554 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
555 return false;
556
557 // FIXME: support Windows exception handling.
558 if (!isa<LandingPadInst>(EHPadBB->front()))
559 return false;
560
561
Matthias Braund0ee66c2016-12-01 19:32:15 +0000562 // Emit the actual call, bracketed by EH_LABELs so that the MF knows about
Tim Northovera9105be2016-11-09 22:39:54 +0000563 // the region covered by the try.
Matthias Braund0ee66c2016-12-01 19:32:15 +0000564 MCSymbol *BeginSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000565 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(BeginSymbol);
566
567 unsigned Res = I.getType()->isVoidTy() ? 0 : getOrCreateVReg(I);
568 SmallVector<CallLowering::ArgInfo, 8> Args;
569 for (auto &Arg: I.arg_operands())
570 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
571
572 if (!CLI->lowerCall(MIRBuilder, MachineOperand::CreateGA(Fn, 0),
573 CallLowering::ArgInfo(Res, I.getType()), Args))
574 return false;
575
Matthias Braund0ee66c2016-12-01 19:32:15 +0000576 MCSymbol *EndSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +0000577 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(EndSymbol);
578
579 // FIXME: track probabilities.
580 MachineBasicBlock &EHPadMBB = getOrCreateBB(*EHPadBB),
581 &ReturnMBB = getOrCreateBB(*ReturnBB);
Tim Northover50db7f412016-12-07 21:17:47 +0000582 MF->addInvoke(&EHPadMBB, BeginSymbol, EndSymbol);
Tim Northovera9105be2016-11-09 22:39:54 +0000583 MIRBuilder.getMBB().addSuccessor(&ReturnMBB);
584 MIRBuilder.getMBB().addSuccessor(&EHPadMBB);
585
586 return true;
587}
588
589bool IRTranslator::translateLandingPad(const User &U) {
590 const LandingPadInst &LP = cast<LandingPadInst>(U);
591
592 MachineBasicBlock &MBB = MIRBuilder.getMBB();
Matthias Braund0ee66c2016-12-01 19:32:15 +0000593 addLandingPadInfo(LP, MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000594
595 MBB.setIsEHPad();
596
597 // If there aren't registers to copy the values into (e.g., during SjLj
598 // exceptions), then don't bother.
Tim Northover50db7f412016-12-07 21:17:47 +0000599 auto &TLI = *MF->getSubtarget().getTargetLowering();
600 const Constant *PersonalityFn = MF->getFunction()->getPersonalityFn();
Tim Northovera9105be2016-11-09 22:39:54 +0000601 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
602 TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
603 return true;
604
605 // If landingpad's return type is token type, we don't create DAG nodes
606 // for its exception pointer and selector value. The extraction of exception
607 // pointer or selector value from token type landingpads is not currently
608 // supported.
609 if (LP.getType()->isTokenTy())
610 return true;
611
612 // Add a label to mark the beginning of the landing pad. Deletion of the
613 // landing pad can thus be detected via the MachineModuleInfo.
614 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL)
Tim Northover50db7f412016-12-07 21:17:47 +0000615 .addSym(MF->addLandingPad(&MBB));
Tim Northovera9105be2016-11-09 22:39:54 +0000616
617 // Mark exception register as live in.
618 SmallVector<unsigned, 2> Regs;
619 SmallVector<uint64_t, 2> Offsets;
620 LLT p0 = LLT::pointer(0, DL->getPointerSizeInBits());
621 if (unsigned Reg = TLI.getExceptionPointerRegister(PersonalityFn)) {
622 unsigned VReg = MRI->createGenericVirtualRegister(p0);
623 MIRBuilder.buildCopy(VReg, Reg);
624 Regs.push_back(VReg);
625 Offsets.push_back(0);
626 }
627
628 if (unsigned Reg = TLI.getExceptionSelectorRegister(PersonalityFn)) {
629 unsigned VReg = MRI->createGenericVirtualRegister(p0);
630 MIRBuilder.buildCopy(VReg, Reg);
631 Regs.push_back(VReg);
632 Offsets.push_back(p0.getSizeInBits());
633 }
634
635 MIRBuilder.buildSequence(getOrCreateVReg(LP), Regs, Offsets);
636 return true;
637}
638
Tim Northoverbd505462016-07-22 16:59:52 +0000639bool IRTranslator::translateStaticAlloca(const AllocaInst &AI) {
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000640 if (!TPC->isGlobalISelAbortEnabled() && !AI.isStaticAlloca())
641 return false;
642
Tim Northoverbd505462016-07-22 16:59:52 +0000643 assert(AI.isStaticAlloca() && "only handle static allocas now");
Tim Northoverbd505462016-07-22 16:59:52 +0000644 unsigned Res = getOrCreateVReg(AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000645 int FI = getOrCreateFrameIndex(AI);
Tim Northover0f140c72016-09-09 11:46:34 +0000646 MIRBuilder.buildFrameIndex(Res, FI);
Tim Northoverbd505462016-07-22 16:59:52 +0000647 return true;
648}
649
Tim Northover357f1be2016-08-10 23:02:41 +0000650bool IRTranslator::translatePHI(const User &U) {
651 const PHINode &PI = cast<PHINode>(U);
Tim Northover25d12862016-09-09 11:47:31 +0000652 auto MIB = MIRBuilder.buildInstr(TargetOpcode::PHI);
Tim Northover97d0cb32016-08-05 17:16:40 +0000653 MIB.addDef(getOrCreateVReg(PI));
654
655 PendingPHIs.emplace_back(&PI, MIB.getInstr());
656 return true;
657}
658
659void IRTranslator::finishPendingPhis() {
660 for (std::pair<const PHINode *, MachineInstr *> &Phi : PendingPHIs) {
661 const PHINode *PI = Phi.first;
662 MachineInstrBuilder MIB(MIRBuilder.getMF(), Phi.second);
663
664 // All MachineBasicBlocks exist, add them to the PHI. We assume IRTranslator
665 // won't create extra control flow here, otherwise we need to find the
666 // dominating predecessor here (or perhaps force the weirder IRTranslators
667 // to provide a simple boundary).
668 for (unsigned i = 0; i < PI->getNumIncomingValues(); ++i) {
669 assert(BBToMBB[PI->getIncomingBlock(i)]->isSuccessor(MIB->getParent()) &&
670 "I appear to have misunderstood Machine PHIs");
671 MIB.addUse(getOrCreateVReg(*PI->getIncomingValue(i)));
672 MIB.addMBB(BBToMBB[PI->getIncomingBlock(i)]);
673 }
674 }
675}
676
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000677bool IRTranslator::translate(const Instruction &Inst) {
Quentin Colombeta7fae162016-02-11 17:53:23 +0000678 MIRBuilder.setDebugLoc(Inst.getDebugLoc());
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000679 switch(Inst.getOpcode()) {
Tim Northover357f1be2016-08-10 23:02:41 +0000680#define HANDLE_INST(NUM, OPCODE, CLASS) \
681 case Instruction::OPCODE: return translate##OPCODE(Inst);
682#include "llvm/IR/Instruction.def"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000683 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000684 if (!TPC->isGlobalISelAbortEnabled())
685 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000686 llvm_unreachable("unknown opcode");
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000687 }
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000688}
689
Tim Northover5ed648e2016-08-09 21:28:04 +0000690bool IRTranslator::translate(const Constant &C, unsigned Reg) {
Tim Northoverd403a3d2016-08-09 23:01:30 +0000691 if (auto CI = dyn_cast<ConstantInt>(&C))
Tim Northovercc35f902016-12-05 21:54:17 +0000692 EntryBuilder.buildConstant(Reg, *CI);
Tim Northoverb16734f2016-08-19 20:09:15 +0000693 else if (auto CF = dyn_cast<ConstantFP>(&C))
Tim Northover0f140c72016-09-09 11:46:34 +0000694 EntryBuilder.buildFConstant(Reg, *CF);
Tim Northoverd403a3d2016-08-09 23:01:30 +0000695 else if (isa<UndefValue>(C))
696 EntryBuilder.buildInstr(TargetOpcode::IMPLICIT_DEF).addDef(Reg);
Tim Northover8e0c53a2016-08-11 21:40:55 +0000697 else if (isa<ConstantPointerNull>(C))
Tim Northover9267ac52016-12-05 21:47:07 +0000698 EntryBuilder.buildConstant(Reg, 0);
Tim Northover032548f2016-09-12 12:10:41 +0000699 else if (auto GV = dyn_cast<GlobalValue>(&C))
700 EntryBuilder.buildGlobalValue(Reg, GV);
Tim Northover357f1be2016-08-10 23:02:41 +0000701 else if (auto CE = dyn_cast<ConstantExpr>(&C)) {
702 switch(CE->getOpcode()) {
703#define HANDLE_INST(NUM, OPCODE, CLASS) \
704 case Instruction::OPCODE: return translate##OPCODE(*CE);
705#include "llvm/IR/Instruction.def"
706 default:
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000707 if (!TPC->isGlobalISelAbortEnabled())
708 return false;
Tim Northover357f1be2016-08-10 23:02:41 +0000709 llvm_unreachable("unknown opcode");
710 }
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000711 } else if (!TPC->isGlobalISelAbortEnabled())
712 return false;
713 else
Tim Northoverd403a3d2016-08-09 23:01:30 +0000714 llvm_unreachable("unhandled constant kind");
Tim Northover5ed648e2016-08-09 21:28:04 +0000715
Tim Northoverd403a3d2016-08-09 23:01:30 +0000716 return true;
Tim Northover5ed648e2016-08-09 21:28:04 +0000717}
718
Tim Northover0d510442016-08-11 16:21:29 +0000719void IRTranslator::finalizeFunction() {
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000720 // Release the memory used by the different maps we
721 // needed during the translation.
Tim Northover800638f2016-12-05 23:10:19 +0000722 PendingPHIs.clear();
Quentin Colombetccd77252016-02-11 21:48:32 +0000723 ValToVReg.clear();
Tim Northovercdf23f12016-10-31 18:30:59 +0000724 FrameIndices.clear();
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000725 Constants.clear();
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000726}
727
Tim Northover50db7f412016-12-07 21:17:47 +0000728bool IRTranslator::runOnMachineFunction(MachineFunction &CurMF) {
729 MF = &CurMF;
730 const Function &F = *MF->getFunction();
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000731 if (F.empty())
732 return false;
Tim Northover50db7f412016-12-07 21:17:47 +0000733 CLI = MF->getSubtarget().getCallLowering();
734 MIRBuilder.setMF(*MF);
735 EntryBuilder.setMF(*MF);
736 MRI = &MF->getRegInfo();
Tim Northoverbd505462016-07-22 16:59:52 +0000737 DL = &F.getParent()->getDataLayout();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000738 TPC = &getAnalysis<TargetPassConfig>();
Tim Northoverbd505462016-07-22 16:59:52 +0000739
Tim Northover14e7f732016-08-05 17:50:36 +0000740 assert(PendingPHIs.empty() && "stale PHIs");
741
Tim Northover05cc4852016-12-07 21:05:38 +0000742 // Setup a separate basic-block for the arguments and constants, falling
743 // through to the IR-level Function's entry block.
Tim Northover50db7f412016-12-07 21:17:47 +0000744 MachineBasicBlock *EntryBB = MF->CreateMachineBasicBlock();
745 MF->push_back(EntryBB);
Tim Northover05cc4852016-12-07 21:05:38 +0000746 EntryBB->addSuccessor(&getOrCreateBB(F.front()));
747 EntryBuilder.setMBB(*EntryBB);
748
749 // Lower the actual args into this basic block.
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000750 SmallVector<unsigned, 8> VRegArgs;
751 for (const Argument &Arg: F.args())
Quentin Colombete225e252016-03-11 17:27:54 +0000752 VRegArgs.push_back(getOrCreateVReg(Arg));
Tim Northover05cc4852016-12-07 21:05:38 +0000753 bool Succeeded = CLI->lowerFormalArguments(EntryBuilder, F, VRegArgs);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000754 if (!Succeeded) {
755 if (!TPC->isGlobalISelAbortEnabled()) {
Tim Northover50db7f412016-12-07 21:17:47 +0000756 MF->getProperties().set(
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000757 MachineFunctionProperties::Property::FailedISel);
Tim Northover800638f2016-12-05 23:10:19 +0000758 finalizeFunction();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000759 return false;
760 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000761 report_fatal_error("Unable to lower arguments");
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000762 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +0000763
Tim Northover05cc4852016-12-07 21:05:38 +0000764 // And translate the function!
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000765 for (const BasicBlock &BB: F) {
Quentin Colombet53237a92016-03-11 17:27:43 +0000766 MachineBasicBlock &MBB = getOrCreateBB(BB);
Quentin Colombet91ebd712016-03-11 17:27:47 +0000767 // Set the insertion point of all the following translations to
768 // the end of this basic block.
769 MIRBuilder.setMBB(MBB);
Tim Northovera9105be2016-11-09 22:39:54 +0000770
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000771 for (const Instruction &Inst: BB) {
Tim Northover800638f2016-12-05 23:10:19 +0000772 Succeeded &= translate(Inst);
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000773 if (!Succeeded) {
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000774 if (TPC->isGlobalISelAbortEnabled())
Tim Northover60f23492016-11-08 01:12:17 +0000775 reportTranslationError(Inst, "unable to translate instruction");
Tim Northover50db7f412016-12-07 21:17:47 +0000776 MF->getProperties().set(
777 MachineFunctionProperties::Property::FailedISel);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000778 break;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000779 }
780 }
781 }
Tim Northover72eebfa2016-07-12 22:23:42 +0000782
Tim Northover800638f2016-12-05 23:10:19 +0000783 if (Succeeded) {
784 finishPendingPhis();
Tim Northover97d0cb32016-08-05 17:16:40 +0000785
Tim Northover800638f2016-12-05 23:10:19 +0000786 // Now that the MachineFrameInfo has been configured, no further changes to
787 // the reserved registers are possible.
Tim Northover50db7f412016-12-07 21:17:47 +0000788 MRI->freezeReservedRegs(*MF);
Tim Northover800638f2016-12-05 23:10:19 +0000789 }
790
791 finalizeFunction();
Tim Northover72eebfa2016-07-12 22:23:42 +0000792
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000793 return false;
794}