blob: 7b0a7f4b6058ea008c228055a51b0f74459f306a [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPU.h - MachineFunction passes hw codegen --------------*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8/// \file
9//===----------------------------------------------------------------------===//
10
Matt Arsenault6b6a2c32016-03-11 08:00:27 +000011#ifndef LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
12#define LLVM_LIB_TARGET_AMDGPU_AMDGPU_H
Tom Stellard75aadc22012-12-11 21:25:42 +000013
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000014#include "llvm/Target/TargetMachine.h"
15
Tom Stellard75aadc22012-12-11 21:25:42 +000016namespace llvm {
17
Tom Stellard75aadc22012-12-11 21:25:42 +000018class AMDGPUTargetMachine;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000019class FunctionPass;
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +000020class GCNTargetMachine;
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000021class ModulePass;
22class Pass;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000023class Target;
24class TargetMachine;
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000025class PassRegistry;
Tom Stellard75aadc22012-12-11 21:25:42 +000026
27// R600 Passes
Vincent Lejeunedec18752013-06-05 21:38:04 +000028FunctionPass *createR600VectorRegMerger(TargetMachine &tm);
Tom Stellard75aadc22012-12-11 21:25:42 +000029FunctionPass *createR600ExpandSpecialInstrsPass(TargetMachine &tm);
Tom Stellard1de55822013-12-11 17:51:41 +000030FunctionPass *createR600EmitClauseMarkers();
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +000031FunctionPass *createR600ClauseMergePass(TargetMachine &tm);
Vincent Lejeune147700b2013-04-30 00:14:27 +000032FunctionPass *createR600Packetizer(TargetMachine &tm);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000033FunctionPass *createR600ControlFlowFinalizer(TargetMachine &tm);
Tom Stellardf2ba9722013-12-11 17:51:47 +000034FunctionPass *createAMDGPUCFGStructurizerPass();
Tom Stellard75aadc22012-12-11 21:25:42 +000035
36// SI Passes
Tom Stellard9fa17912013-08-14 23:24:45 +000037FunctionPass *createSITypeRewriter();
Tom Stellardf8794352012-12-19 22:10:31 +000038FunctionPass *createSIAnnotateControlFlowPass();
Tom Stellard6596ba72014-11-21 22:06:37 +000039FunctionPass *createSIFoldOperandsPass();
Tom Stellard1bd80722014-04-30 15:31:33 +000040FunctionPass *createSILowerI1CopiesPass();
Tom Stellard1aaad692014-07-21 16:55:33 +000041FunctionPass *createSIShrinkInstructionsPass();
Matt Arsenault41033282014-10-10 22:01:59 +000042FunctionPass *createSILoadStoreOptimizerPass(TargetMachine &tm);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000043FunctionPass *createSIWholeQuadModePass();
Tom Stellard28d13a42015-05-12 17:13:02 +000044FunctionPass *createSIFixControlFlowLiveIntervalsPass();
Matt Arsenault782c03b2015-11-03 22:30:13 +000045FunctionPass *createSIFixSGPRCopiesPass();
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +000046FunctionPass *createSIDebuggerInsertNopsPass();
Tom Stellard6e1967e2016-02-05 17:42:38 +000047FunctionPass *createSIInsertWaitsPass();
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +000048FunctionPass *createAMDGPUCodeGenPreparePass(const GCNTargetMachine *TM = nullptr);
Tom Stellard75aadc22012-12-11 21:25:42 +000049
Matt Arsenault39319482015-11-06 18:01:57 +000050ModulePass *createAMDGPUAnnotateKernelFeaturesPass();
51void initializeAMDGPUAnnotateKernelFeaturesPass(PassRegistry &);
52extern char &AMDGPUAnnotateKernelFeaturesID;
53
Tom Stellard6596ba72014-11-21 22:06:37 +000054void initializeSIFoldOperandsPass(PassRegistry &);
55extern char &SIFoldOperandsID;
56
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +000057void initializeSIShrinkInstructionsPass(PassRegistry&);
58extern char &SIShrinkInstructionsID;
59
Matt Arsenault782c03b2015-11-03 22:30:13 +000060void initializeSIFixSGPRCopiesPass(PassRegistry &);
61extern char &SIFixSGPRCopiesID;
62
Tom Stellard1bd80722014-04-30 15:31:33 +000063void initializeSILowerI1CopiesPass(PassRegistry &);
64extern char &SILowerI1CopiesID;
65
Matt Arsenault41033282014-10-10 22:01:59 +000066void initializeSILoadStoreOptimizerPass(PassRegistry &);
67extern char &SILoadStoreOptimizerID;
68
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000069void initializeSIWholeQuadModePass(PassRegistry &);
70extern char &SIWholeQuadModeID;
71
Matt Arsenault55d49cf2016-02-12 02:16:10 +000072void initializeSILowerControlFlowPass(PassRegistry &);
Matt Arsenault78fc9da2016-08-22 19:33:16 +000073extern char &SILowerControlFlowID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +000074
Matt Arsenault78fc9da2016-08-22 19:33:16 +000075void initializeSIInsertSkipsPass(PassRegistry &);
76extern char &SIInsertSkipsPassID;
Matt Arsenault55d49cf2016-02-12 02:16:10 +000077
Matt Arsenaulte6740752016-09-29 01:44:16 +000078void initializeSIOptimizeExecMaskingPass(PassRegistry &);
79extern char &SIOptimizeExecMaskingID;
80
Tom Stellard75aadc22012-12-11 21:25:42 +000081// Passes common to R600 and SI
Matt Arsenaulte0132462016-01-30 05:19:45 +000082FunctionPass *createAMDGPUPromoteAlloca(const TargetMachine *TM = nullptr);
83void initializeAMDGPUPromoteAllocaPass(PassRegistry&);
84extern char &AMDGPUPromoteAllocaID;
85
Tom Stellardf8794352012-12-19 22:10:31 +000086Pass *createAMDGPUStructurizeCFGPass();
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000087FunctionPass *createAMDGPUISelDag(TargetMachine &TM,
88 CodeGenOpt::Level OptLevel);
Tom Stellard5cbb53c2014-11-03 19:49:05 +000089ModulePass *createAMDGPUAlwaysInlinePass();
Tom Stellardfd253952015-08-07 23:19:30 +000090ModulePass *createAMDGPUOpenCLImageTypeLoweringPass();
Tom Stellarda6f24c62015-12-15 20:55:55 +000091FunctionPass *createAMDGPUAnnotateUniformValues();
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000092
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +000093FunctionPass* createAMDGPUUnifyMetadataPass();
94void initializeAMDGPUUnifyMetadataPass(PassRegistry&);
95extern char &AMDGPUUnifyMetadataID;
96
Tom Stellard28d13a42015-05-12 17:13:02 +000097void initializeSIFixControlFlowLiveIntervalsPass(PassRegistry&);
98extern char &SIFixControlFlowLiveIntervalsID;
99
Tom Stellarda6f24c62015-12-15 20:55:55 +0000100void initializeAMDGPUAnnotateUniformValuesPass(PassRegistry&);
101extern char &AMDGPUAnnotateUniformValuesPassID;
Tom Stellardb2de94e2014-07-02 20:53:48 +0000102
Matt Arsenault86de4862016-06-24 07:07:55 +0000103void initializeAMDGPUCodeGenPreparePass(PassRegistry&);
104extern char &AMDGPUCodeGenPrepareID;
105
Tom Stellard77a17772016-01-20 15:48:27 +0000106void initializeSIAnnotateControlFlowPass(PassRegistry&);
107extern char &SIAnnotateControlFlowPassID;
108
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +0000109void initializeSIDebuggerInsertNopsPass(PassRegistry&);
110extern char &SIDebuggerInsertNopsID;
Tom Stellardcc7067a62016-03-03 03:53:29 +0000111
Tom Stellard6e1967e2016-02-05 17:42:38 +0000112void initializeSIInsertWaitsPass(PassRegistry&);
113extern char &SIInsertWaitsID;
114
Mehdi Aminif42454b2016-10-09 23:00:34 +0000115Target &getTheAMDGPUTarget();
116Target &getTheGCNTarget();
Tom Stellard75aadc22012-12-11 21:25:42 +0000117
Tom Stellard067c8152014-07-21 14:01:14 +0000118namespace AMDGPU {
119enum TargetIndex {
Tom Stellard95292bb2015-01-20 17:49:47 +0000120 TI_CONSTDATA_START,
121 TI_SCRATCH_RSRC_DWORD0,
122 TI_SCRATCH_RSRC_DWORD1,
123 TI_SCRATCH_RSRC_DWORD2,
124 TI_SCRATCH_RSRC_DWORD3
Tom Stellard067c8152014-07-21 14:01:14 +0000125};
126}
127
Tom Stellard75aadc22012-12-11 21:25:42 +0000128} // End namespace llvm
129
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000130/// OpenCL uses address spaces to differentiate between
131/// various memory regions on the hardware. On the CPU
132/// all of the address spaces point to the same memory,
133/// however on the GPU, each address space points to
Alp Tokercb402912014-01-24 17:20:08 +0000134/// a separate piece of memory that is unique from other
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000135/// memory locations.
136namespace AMDGPUAS {
Reid Kleckner218a9592015-06-08 21:57:57 +0000137enum AddressSpaces : unsigned {
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000138 PRIVATE_ADDRESS = 0, ///< Address space for private memory.
139 GLOBAL_ADDRESS = 1, ///< Address space for global memory (RAT0, VTX0).
Jan Vesely81f1b302016-05-13 20:39:16 +0000140 CONSTANT_ADDRESS = 2, ///< Address space for constant memory (VTX2)
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000141 LOCAL_ADDRESS = 3, ///< Address space for local memory.
Matt Arsenault46b51b72014-05-22 18:27:07 +0000142 FLAT_ADDRESS = 4, ///< Address space for flat memory.
143 REGION_ADDRESS = 5, ///< Address space for region memory.
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000144 PARAM_D_ADDRESS = 6, ///< Address space for direct addressible parameter memory (CONST0)
145 PARAM_I_ADDRESS = 7, ///< Address space for indirect addressible parameter memory (VTX1)
Tom Stellard1e803092013-07-23 01:48:18 +0000146
147 // Do not re-order the CONSTANT_BUFFER_* enums. Several places depend on this
148 // order to be able to dynamically index a constant buffer, for example:
149 //
150 // ConstantBufferAS = CONSTANT_BUFFER_0 + CBIdx
151
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000152 CONSTANT_BUFFER_0 = 8,
153 CONSTANT_BUFFER_1 = 9,
154 CONSTANT_BUFFER_2 = 10,
155 CONSTANT_BUFFER_3 = 11,
156 CONSTANT_BUFFER_4 = 12,
157 CONSTANT_BUFFER_5 = 13,
158 CONSTANT_BUFFER_6 = 14,
159 CONSTANT_BUFFER_7 = 15,
160 CONSTANT_BUFFER_8 = 16,
161 CONSTANT_BUFFER_9 = 17,
162 CONSTANT_BUFFER_10 = 18,
163 CONSTANT_BUFFER_11 = 19,
164 CONSTANT_BUFFER_12 = 20,
165 CONSTANT_BUFFER_13 = 21,
166 CONSTANT_BUFFER_14 = 22,
167 CONSTANT_BUFFER_15 = 23,
Matt Arsenault73e06fa2015-06-04 16:17:42 +0000168
169 // Some places use this if the address space can't be determined.
170 UNKNOWN_ADDRESS_SPACE = ~0u
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000171};
172
173} // namespace AMDGPUAS
174
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000175#endif