blob: b690926eeefaea6f7c9188d382aeddec47ed2840 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUMCTargetDesc.cpp - AMDGPU Target Descriptions ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief This file provides AMDGPU specific target descriptions.
12//
13//===----------------------------------------------------------------------===//
14
15#include "AMDGPUMCTargetDesc.h"
16#include "AMDGPUMCAsmInfo.h"
Tom Stellard347ac792015-06-26 21:15:07 +000017#include "AMDGPUTargetStreamer.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000018#include "InstPrinter/AMDGPUInstPrinter.h"
19#include "SIDefines.h"
20#include "llvm/MC/MCCodeGenInfo.h"
21#include "llvm/MC/MCContext.h"
22#include "llvm/MC/MCInstrInfo.h"
23#include "llvm/MC/MCRegisterInfo.h"
24#include "llvm/MC/MCStreamer.h"
25#include "llvm/MC/MCSubtargetInfo.h"
26#include "llvm/MC/MachineLocation.h"
27#include "llvm/Support/ErrorHandling.h"
28#include "llvm/Support/TargetRegistry.h"
29
30using namespace llvm;
31
32#define GET_INSTRINFO_MC_DESC
33#include "AMDGPUGenInstrInfo.inc"
34
35#define GET_SUBTARGETINFO_MC_DESC
36#include "AMDGPUGenSubtargetInfo.inc"
37
38#define GET_REGINFO_MC_DESC
39#include "AMDGPUGenRegisterInfo.inc"
40
41static MCInstrInfo *createAMDGPUMCInstrInfo() {
42 MCInstrInfo *X = new MCInstrInfo();
43 InitAMDGPUMCInstrInfo(X);
44 return X;
45}
46
Daniel Sanders153010c2015-09-15 14:08:28 +000047static MCRegisterInfo *createAMDGPUMCRegisterInfo(const TargetTuple &TT) {
Tom Stellard45bb48e2015-06-13 03:28:10 +000048 MCRegisterInfo *X = new MCRegisterInfo();
49 InitAMDGPUMCRegisterInfo(X, 0);
50 return X;
51}
52
Daniel Sanders153010c2015-09-15 14:08:28 +000053static MCSubtargetInfo *createAMDGPUMCSubtargetInfo(const TargetTuple &TT,
54 StringRef CPU,
55 StringRef FS) {
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +000056 return createAMDGPUMCSubtargetInfoImpl(TT, CPU, FS);
Tom Stellard45bb48e2015-06-13 03:28:10 +000057}
58
Daniel Sanders153010c2015-09-15 14:08:28 +000059static MCCodeGenInfo *createAMDGPUMCCodeGenInfo(const TargetTuple &TT,
Daniel Sandersf423f562015-07-06 16:56:07 +000060 Reloc::Model RM,
61 CodeModel::Model CM,
62 CodeGenOpt::Level OL) {
Tom Stellard45bb48e2015-06-13 03:28:10 +000063 MCCodeGenInfo *X = new MCCodeGenInfo();
64 X->initMCCodeGenInfo(RM, CM, OL);
65 return X;
66}
67
Daniel Sanders153010c2015-09-15 14:08:28 +000068static MCInstPrinter *createAMDGPUMCInstPrinter(const TargetTuple &T,
Tom Stellard45bb48e2015-06-13 03:28:10 +000069 unsigned SyntaxVariant,
70 const MCAsmInfo &MAI,
71 const MCInstrInfo &MII,
72 const MCRegisterInfo &MRI) {
73 return new AMDGPUInstPrinter(MAI, MII, MRI);
74}
75
Tom Stellard347ac792015-06-26 21:15:07 +000076static MCTargetStreamer *createAMDGPUAsmTargetStreamer(MCStreamer &S,
77 formatted_raw_ostream &OS,
78 MCInstPrinter *InstPrint,
79 bool isVerboseAsm) {
80 return new AMDGPUTargetAsmStreamer(S, OS);
81}
82
83static MCTargetStreamer * createAMDGPUObjectTargetStreamer(
84 MCStreamer &S,
85 const MCSubtargetInfo &STI) {
86 return new AMDGPUTargetELFStreamer(S);
87}
88
Tom Stellard45bb48e2015-06-13 03:28:10 +000089extern "C" void LLVMInitializeAMDGPUTargetMC() {
90 for (Target *T : {&TheAMDGPUTarget, &TheGCNTarget}) {
91 RegisterMCAsmInfo<AMDGPUMCAsmInfo> X(*T);
92
93 TargetRegistry::RegisterMCCodeGenInfo(*T, createAMDGPUMCCodeGenInfo);
94 TargetRegistry::RegisterMCInstrInfo(*T, createAMDGPUMCInstrInfo);
95 TargetRegistry::RegisterMCRegInfo(*T, createAMDGPUMCRegisterInfo);
96 TargetRegistry::RegisterMCSubtargetInfo(*T, createAMDGPUMCSubtargetInfo);
97 TargetRegistry::RegisterMCInstPrinter(*T, createAMDGPUMCInstPrinter);
98 TargetRegistry::RegisterMCAsmBackend(*T, createAMDGPUAsmBackend);
99 }
100
Tom Stellard347ac792015-06-26 21:15:07 +0000101 // R600 specific registration
Tom Stellard45bb48e2015-06-13 03:28:10 +0000102 TargetRegistry::RegisterMCCodeEmitter(TheAMDGPUTarget,
103 createR600MCCodeEmitter);
Tom Stellard347ac792015-06-26 21:15:07 +0000104
105 // GCN specific registration
Tom Stellard45bb48e2015-06-13 03:28:10 +0000106 TargetRegistry::RegisterMCCodeEmitter(TheGCNTarget, createSIMCCodeEmitter);
Tom Stellard347ac792015-06-26 21:15:07 +0000107
108 TargetRegistry::RegisterAsmTargetStreamer(TheGCNTarget,
109 createAMDGPUAsmTargetStreamer);
110 TargetRegistry::RegisterObjectTargetStreamer(TheGCNTarget,
111 createAMDGPUObjectTargetStreamer);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000112}