blob: 537d8e05cf26654f32896a63cf853c5c56fe05ee [file] [log] [blame]
Michael Gottesman3923bec2013-08-12 21:02:02 +00001//===-- SelectionDAGBuilder.h - Selection-DAG building --------*- C++ -*---===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000014#ifndef LLVM_LIB_CODEGEN_SELECTIONDAG_SELECTIONDAGBUILDER_H
15#define LLVM_LIB_CODEGEN_SELECTIONDAG_SELECTIONDAGBUILDER_H
Dan Gohman575fad32008-09-03 16:12:24 +000016
Chandler Carruthd9903882015-01-14 11:23:27 +000017#include "StatepointLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000018#include "llvm/ADT/APInt.h"
19#include "llvm/ADT/DenseMap.h"
Sanjoy Das3936a972015-05-05 23:06:54 +000020#include "llvm/CodeGen/Analysis.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000021#include "llvm/CodeGen/SelectionDAG.h"
Dan Gohman575fad32008-09-03 16:12:24 +000022#include "llvm/CodeGen/SelectionDAGNodes.h"
Chandler Carruth219b89b2014-03-04 11:01:28 +000023#include "llvm/IR/CallSite.h"
Igor Laevsky7fc58a42015-02-20 15:28:35 +000024#include "llvm/IR/Statepoint.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000025#include "llvm/IR/Constants.h"
Torok Edwin56d06592009-07-11 20:10:48 +000026#include "llvm/Support/ErrorHandling.h"
Juergen Ributzkafd4633e2014-10-16 21:26:35 +000027#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000028#include <vector>
Dan Gohman575fad32008-09-03 16:12:24 +000029
30namespace llvm {
31
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +000032class AddrSpaceCastInst;
Dan Gohman575fad32008-09-03 16:12:24 +000033class AliasAnalysis;
34class AllocaInst;
35class BasicBlock;
36class BitCastInst;
37class BranchInst;
38class CallInst;
Devang Patelb12ff592010-08-26 23:35:15 +000039class DbgValueInst;
Dan Gohman575fad32008-09-03 16:12:24 +000040class ExtractElementInst;
41class ExtractValueInst;
42class FCmpInst;
43class FPExtInst;
44class FPToSIInst;
45class FPToUIInst;
46class FPTruncInst;
Dan Gohman575fad32008-09-03 16:12:24 +000047class Function;
Dan Gohmana3624b62009-11-23 17:16:22 +000048class FunctionLoweringInfo;
Dan Gohman575fad32008-09-03 16:12:24 +000049class GetElementPtrInst;
50class GCFunctionInfo;
51class ICmpInst;
52class IntToPtrInst;
Chris Lattnerd04cb6d2009-10-28 00:19:10 +000053class IndirectBrInst;
Dan Gohman575fad32008-09-03 16:12:24 +000054class InvokeInst;
55class InsertElementInst;
56class InsertValueInst;
57class Instruction;
58class LoadInst;
59class MachineBasicBlock;
Dan Gohman575fad32008-09-03 16:12:24 +000060class MachineInstr;
Dan Gohman575fad32008-09-03 16:12:24 +000061class MachineRegisterInfo;
Evan Cheng6e822452010-04-28 23:08:54 +000062class MDNode;
Patrik Hagglund1da35122014-03-12 08:00:24 +000063class MVT;
Dan Gohman575fad32008-09-03 16:12:24 +000064class PHINode;
65class PtrToIntInst;
66class ReturnInst;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +000067class SDDbgValue;
Dan Gohman575fad32008-09-03 16:12:24 +000068class SExtInst;
69class SelectInst;
70class ShuffleVectorInst;
71class SIToFPInst;
72class StoreInst;
73class SwitchInst;
Micah Villmowcdfe20b2012-10-08 16:38:25 +000074class DataLayout;
Owen Andersonbb15fec2011-12-08 22:15:21 +000075class TargetLibraryInfo;
Dan Gohman575fad32008-09-03 16:12:24 +000076class TargetLowering;
77class TruncInst;
78class UIToFPInst;
79class UnreachableInst;
Dan Gohman575fad32008-09-03 16:12:24 +000080class VAArgInst;
81class ZExtInst;
82
Dan Gohman575fad32008-09-03 16:12:24 +000083//===----------------------------------------------------------------------===//
Dan Gohman1a6c47f2009-11-23 18:04:58 +000084/// SelectionDAGBuilder - This is the common target-independent lowering
Dan Gohman575fad32008-09-03 16:12:24 +000085/// implementation that is parameterized by a TargetLowering object.
Dan Gohman575fad32008-09-03 16:12:24 +000086///
Benjamin Kramer079b96e2013-09-11 18:05:11 +000087class SelectionDAGBuilder {
Andrew Trick175143b2013-05-25 02:20:36 +000088 /// CurInst - The current instruction being visited
89 const Instruction *CurInst;
Dale Johannesendb7c5f62009-01-31 02:22:37 +000090
Dan Gohman575fad32008-09-03 16:12:24 +000091 DenseMap<const Value*, SDValue> NodeMap;
Andrew Trickd4d1d9c2013-10-31 17:18:07 +000092
Devang Patelb0c76392010-06-01 19:59:01 +000093 /// UnusedArgNodeMap - Maps argument value for unused arguments. This is used
94 /// to preserve debug information for incoming arguments.
95 DenseMap<const Value*, SDValue> UnusedArgNodeMap;
Dan Gohman575fad32008-09-03 16:12:24 +000096
Dale Johannesenbfd4fd72010-07-16 00:02:08 +000097 /// DanglingDebugInfo - Helper type for DanglingDebugInfoMap.
98 class DanglingDebugInfo {
Devang Patelb12ff592010-08-26 23:35:15 +000099 const DbgValueInst* DI;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000100 DebugLoc dl;
101 unsigned SDNodeOrder;
102 public:
Craig Topperada08572014-04-16 04:21:27 +0000103 DanglingDebugInfo() : DI(nullptr), dl(DebugLoc()), SDNodeOrder(0) { }
Devang Patelb12ff592010-08-26 23:35:15 +0000104 DanglingDebugInfo(const DbgValueInst *di, DebugLoc DL, unsigned SDNO) :
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000105 DI(di), dl(DL), SDNodeOrder(SDNO) { }
Devang Patelb12ff592010-08-26 23:35:15 +0000106 const DbgValueInst* getDI() { return DI; }
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000107 DebugLoc getdl() { return dl; }
108 unsigned getSDNodeOrder() { return SDNodeOrder; }
109 };
110
111 /// DanglingDebugInfoMap - Keeps track of dbg_values for which we have not
112 /// yet seen the referent. We defer handling these until we do see it.
113 DenseMap<const Value*, DanglingDebugInfo> DanglingDebugInfoMap;
114
Chris Lattner1a32ede2009-12-24 00:37:38 +0000115public:
Dan Gohman575fad32008-09-03 16:12:24 +0000116 /// PendingLoads - Loads are not emitted to the program immediately. We bunch
117 /// them up and then emit token factor nodes when possible. This allows us to
118 /// get simple disambiguation between loads without worrying about alias
119 /// analysis.
120 SmallVector<SDValue, 8> PendingLoads;
Philip Reames1a1bdb22014-12-02 18:50:36 +0000121
122 /// State used while lowering a statepoint sequence (gc_statepoint,
123 /// gc_relocate, and gc_result). See StatepointLowering.hpp/cpp for details.
124 StatepointLoweringState StatepointLowering;
Chris Lattner1a32ede2009-12-24 00:37:38 +0000125private:
Dan Gohman575fad32008-09-03 16:12:24 +0000126
127 /// PendingExports - CopyToReg nodes that copy values to virtual registers
128 /// for export to other blocks need to be emitted before any terminator
129 /// instruction, but they have no other ordering requirements. We bunch them
130 /// up and the emit a single tokenfactor for them just before terminator
131 /// instructions.
132 SmallVector<SDValue, 8> PendingExports;
133
Bill Wendling022d18f2009-12-18 23:32:53 +0000134 /// SDNodeOrder - A unique monotonically increasing number used to order the
135 /// SDNodes we create.
136 unsigned SDNodeOrder;
137
Hans Wennborg0867b152015-04-23 16:45:24 +0000138 enum CaseClusterKind {
139 /// A cluster of adjacent case labels with the same destination, or just one
140 /// case.
141 CC_Range,
142 /// A cluster of cases suitable for jump table lowering.
143 CC_JumpTable,
144 /// A cluster of cases suitable for bit test lowering.
145 CC_BitTests
146 };
Dan Gohman575fad32008-09-03 16:12:24 +0000147
Hans Wennborg0867b152015-04-23 16:45:24 +0000148 /// A cluster of case labels.
149 struct CaseCluster {
150 CaseClusterKind Kind;
151 const ConstantInt *Low, *High;
152 union {
153 MachineBasicBlock *MBB;
154 unsigned JTCasesIndex;
155 unsigned BTCasesIndex;
156 };
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +0000157 uint32_t Weight;
Jakub Staszak0480a8f2011-07-29 22:25:21 +0000158
Hans Wennborg0867b152015-04-23 16:45:24 +0000159 static CaseCluster range(const ConstantInt *Low, const ConstantInt *High,
160 MachineBasicBlock *MBB, uint32_t Weight) {
161 CaseCluster C;
162 C.Kind = CC_Range;
163 C.Low = Low;
164 C.High = High;
165 C.MBB = MBB;
166 C.Weight = Weight;
167 return C;
168 }
169
170 static CaseCluster jumpTable(const ConstantInt *Low,
171 const ConstantInt *High, unsigned JTCasesIndex,
172 uint32_t Weight) {
173 CaseCluster C;
174 C.Kind = CC_JumpTable;
175 C.Low = Low;
176 C.High = High;
177 C.JTCasesIndex = JTCasesIndex;
178 C.Weight = Weight;
179 return C;
180 }
181
182 static CaseCluster bitTests(const ConstantInt *Low, const ConstantInt *High,
183 unsigned BTCasesIndex, uint32_t Weight) {
184 CaseCluster C;
185 C.Kind = CC_BitTests;
186 C.Low = Low;
187 C.High = High;
188 C.BTCasesIndex = BTCasesIndex;
189 C.Weight = Weight;
190 return C;
Dan Gohman575fad32008-09-03 16:12:24 +0000191 }
192 };
193
Hans Wennborg0867b152015-04-23 16:45:24 +0000194 typedef std::vector<CaseCluster> CaseClusterVector;
195 typedef CaseClusterVector::iterator CaseClusterIt;
196
Dan Gohman575fad32008-09-03 16:12:24 +0000197 struct CaseBits {
198 uint64_t Mask;
199 MachineBasicBlock* BB;
200 unsigned Bits;
Manman Rencf104462012-08-24 18:14:27 +0000201 uint32_t ExtraWeight;
Dan Gohman575fad32008-09-03 16:12:24 +0000202
Manman Rencf104462012-08-24 18:14:27 +0000203 CaseBits(uint64_t mask, MachineBasicBlock* bb, unsigned bits,
204 uint32_t Weight):
205 Mask(mask), BB(bb), Bits(bits), ExtraWeight(Weight) { }
Hans Wennborg0867b152015-04-23 16:45:24 +0000206
207 CaseBits() : Mask(0), BB(nullptr), Bits(0), ExtraWeight(0) {}
Dan Gohman575fad32008-09-03 16:12:24 +0000208 };
209
Hans Wennborg0867b152015-04-23 16:45:24 +0000210 typedef std::vector<CaseBits> CaseBitsVector;
Dan Gohman575fad32008-09-03 16:12:24 +0000211
Hans Wennborg0867b152015-04-23 16:45:24 +0000212 /// Sort Clusters and merge adjacent cases.
213 void sortAndRangeify(CaseClusterVector &Clusters);
Anton Korobeynikov6f219132008-12-23 22:25:27 +0000214
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000215 /// CaseBlock - This structure is used to communicate between
216 /// SelectionDAGBuilder and SDISel for the code generation of additional basic
217 /// blocks needed by multi-case switch statements.
Dan Gohman575fad32008-09-03 16:12:24 +0000218 struct CaseBlock {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000219 CaseBlock(ISD::CondCode cc, const Value *cmplhs, const Value *cmprhs,
220 const Value *cmpmiddle,
Dan Gohman575fad32008-09-03 16:12:24 +0000221 MachineBasicBlock *truebb, MachineBasicBlock *falsebb,
Jakub Staszak0480a8f2011-07-29 22:25:21 +0000222 MachineBasicBlock *me,
223 uint32_t trueweight = 0, uint32_t falseweight = 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000224 : CC(cc), CmpLHS(cmplhs), CmpMHS(cmpmiddle), CmpRHS(cmprhs),
Jakub Staszak0480a8f2011-07-29 22:25:21 +0000225 TrueBB(truebb), FalseBB(falsebb), ThisBB(me),
226 TrueWeight(trueweight), FalseWeight(falseweight) { }
227
Dan Gohman575fad32008-09-03 16:12:24 +0000228 // CC - the condition code to use for the case block's setcc node
229 ISD::CondCode CC;
Jakub Staszak0480a8f2011-07-29 22:25:21 +0000230
Dan Gohman575fad32008-09-03 16:12:24 +0000231 // CmpLHS/CmpRHS/CmpMHS - The LHS/MHS/RHS of the comparison to emit.
232 // Emit by default LHS op RHS. MHS is used for range comparisons:
233 // If MHS is not null: (LHS <= MHS) and (MHS <= RHS).
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000234 const Value *CmpLHS, *CmpMHS, *CmpRHS;
Jakub Staszak0480a8f2011-07-29 22:25:21 +0000235
Dan Gohman575fad32008-09-03 16:12:24 +0000236 // TrueBB/FalseBB - the block to branch to if the setcc is true/false.
237 MachineBasicBlock *TrueBB, *FalseBB;
Jakub Staszak0480a8f2011-07-29 22:25:21 +0000238
Dan Gohman575fad32008-09-03 16:12:24 +0000239 // ThisBB - the block into which to emit the code for the setcc and branches
240 MachineBasicBlock *ThisBB;
Jakub Staszak0480a8f2011-07-29 22:25:21 +0000241
242 // TrueWeight/FalseWeight - branch weights.
243 uint32_t TrueWeight, FalseWeight;
Dan Gohman575fad32008-09-03 16:12:24 +0000244 };
Jakub Staszak0480a8f2011-07-29 22:25:21 +0000245
Dan Gohman575fad32008-09-03 16:12:24 +0000246 struct JumpTable {
247 JumpTable(unsigned R, unsigned J, MachineBasicBlock *M,
248 MachineBasicBlock *D): Reg(R), JTI(J), MBB(M), Default(D) {}
Andrew Trickd4d1d9c2013-10-31 17:18:07 +0000249
Dan Gohman575fad32008-09-03 16:12:24 +0000250 /// Reg - the virtual register containing the index of the jump table entry
251 //. to jump to.
252 unsigned Reg;
253 /// JTI - the JumpTableIndex for this jump table in the function.
254 unsigned JTI;
255 /// MBB - the MBB into which to emit the code for the indirect jump.
256 MachineBasicBlock *MBB;
257 /// Default - the MBB of the default bb, which is a successor of the range
258 /// check MBB. This is when updating PHI nodes in successors.
259 MachineBasicBlock *Default;
260 };
261 struct JumpTableHeader {
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000262 JumpTableHeader(APInt F, APInt L, const Value *SV, MachineBasicBlock *H,
Dan Gohman575fad32008-09-03 16:12:24 +0000263 bool E = false):
264 First(F), Last(L), SValue(SV), HeaderBB(H), Emitted(E) {}
Anton Korobeynikov6f219132008-12-23 22:25:27 +0000265 APInt First;
266 APInt Last;
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000267 const Value *SValue;
Dan Gohman575fad32008-09-03 16:12:24 +0000268 MachineBasicBlock *HeaderBB;
269 bool Emitted;
270 };
271 typedef std::pair<JumpTableHeader, JumpTable> JumpTableBlock;
272
273 struct BitTestCase {
Manman Rencf104462012-08-24 18:14:27 +0000274 BitTestCase(uint64_t M, MachineBasicBlock* T, MachineBasicBlock* Tr,
275 uint32_t Weight):
276 Mask(M), ThisBB(T), TargetBB(Tr), ExtraWeight(Weight) { }
Dan Gohman575fad32008-09-03 16:12:24 +0000277 uint64_t Mask;
Chris Lattner24576a52010-01-01 23:37:34 +0000278 MachineBasicBlock *ThisBB;
279 MachineBasicBlock *TargetBB;
Manman Rencf104462012-08-24 18:14:27 +0000280 uint32_t ExtraWeight;
Dan Gohman575fad32008-09-03 16:12:24 +0000281 };
282
283 typedef SmallVector<BitTestCase, 3> BitTestInfo;
284
285 struct BitTestBlock {
Cong Hou03127702015-08-26 23:15:32 +0000286 BitTestBlock(APInt F, APInt R, const Value *SV, unsigned Rg, MVT RgVT,
287 bool E, bool CR, MachineBasicBlock *P, MachineBasicBlock *D,
288 BitTestInfo C, uint32_t W)
289 : First(F), Range(R), SValue(SV), Reg(Rg), RegVT(RgVT), Emitted(E),
290 ContiguousRange(CR), Parent(P), Default(D), Cases(std::move(C)),
291 Weight(W) {}
Anton Korobeynikov6f219132008-12-23 22:25:27 +0000292 APInt First;
293 APInt Range;
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000294 const Value *SValue;
Dan Gohman575fad32008-09-03 16:12:24 +0000295 unsigned Reg;
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000296 MVT RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000297 bool Emitted;
Cong Houcd595912015-08-25 21:34:38 +0000298 bool ContiguousRange;
Dan Gohman575fad32008-09-03 16:12:24 +0000299 MachineBasicBlock *Parent;
300 MachineBasicBlock *Default;
301 BitTestInfo Cases;
Cong Hou03127702015-08-26 23:15:32 +0000302 uint32_t Weight;
Dan Gohman575fad32008-09-03 16:12:24 +0000303 };
304
Hans Wennborg0867b152015-04-23 16:45:24 +0000305 /// Minimum jump table density, in percent.
306 enum { MinJumpTableDensity = 40 };
307
308 /// Check whether a range of clusters is dense enough for a jump table.
309 bool isDense(const CaseClusterVector &Clusters, unsigned *TotalCases,
310 unsigned First, unsigned Last);
311
312 /// Build a jump table cluster from Clusters[First..Last]. Returns false if it
313 /// decides it's not a good idea.
314 bool buildJumpTable(CaseClusterVector &Clusters, unsigned First,
315 unsigned Last, const SwitchInst *SI,
316 MachineBasicBlock *DefaultMBB, CaseCluster &JTCluster);
317
318 /// Find clusters of cases suitable for jump table lowering.
319 void findJumpTables(CaseClusterVector &Clusters, const SwitchInst *SI,
320 MachineBasicBlock *DefaultMBB);
321
322 /// Check whether the range [Low,High] fits in a machine word.
323 bool rangeFitsInWord(const APInt &Low, const APInt &High);
324
325 /// Check whether these clusters are suitable for lowering with bit tests based
326 /// on the number of destinations, comparison metric, and range.
327 bool isSuitableForBitTests(unsigned NumDests, unsigned NumCmps,
328 const APInt &Low, const APInt &High);
329
330 /// Build a bit test cluster from Clusters[First..Last]. Returns false if it
331 /// decides it's not a good idea.
332 bool buildBitTests(CaseClusterVector &Clusters, unsigned First, unsigned Last,
333 const SwitchInst *SI, CaseCluster &BTCluster);
334
335 /// Find clusters of cases suitable for bit test lowering.
336 void findBitTestClusters(CaseClusterVector &Clusters, const SwitchInst *SI);
337
338 struct SwitchWorkListItem {
339 MachineBasicBlock *MBB;
340 CaseClusterIt FirstCluster;
341 CaseClusterIt LastCluster;
342 const ConstantInt *GE;
343 const ConstantInt *LT;
344 };
345 typedef SmallVector<SwitchWorkListItem, 4> SwitchWorkList;
346
Hans Wennborg6ed81cb2015-06-20 17:14:07 +0000347 /// Determine the rank by weight of CC in [First,Last]. If CC has more weight
348 /// than each cluster in the range, its rank is 0.
349 static unsigned caseClusterRank(const CaseCluster &CC, CaseClusterIt First,
350 CaseClusterIt Last);
351
Hans Wennborg0867b152015-04-23 16:45:24 +0000352 /// Emit comparison and split W into two subtrees.
353 void splitWorkItem(SwitchWorkList &WorkList, const SwitchWorkListItem &W,
354 Value *Cond, MachineBasicBlock *SwitchMBB);
355
356 /// Lower W.
357 void lowerWorkItem(SwitchWorkListItem W, Value *Cond,
358 MachineBasicBlock *SwitchMBB,
359 MachineBasicBlock *DefaultMBB);
360
361
Michael Gottesmanb27f0f12013-08-20 07:00:16 +0000362 /// A class which encapsulates all of the information needed to generate a
363 /// stack protector check and signals to isel via its state being initialized
364 /// that a stack protector needs to be generated.
365 ///
366 /// *NOTE* The following is a high level documentation of SelectionDAG Stack
367 /// Protector Generation. The reason that it is placed here is for a lack of
368 /// other good places to stick it.
369 ///
370 /// High Level Overview of SelectionDAG Stack Protector Generation:
371 ///
372 /// Previously, generation of stack protectors was done exclusively in the
373 /// pre-SelectionDAG Codegen LLVM IR Pass "Stack Protector". This necessitated
374 /// splitting basic blocks at the IR level to create the success/failure basic
375 /// blocks in the tail of the basic block in question. As a result of this,
376 /// calls that would have qualified for the sibling call optimization were no
377 /// longer eligible for optimization since said calls were no longer right in
378 /// the "tail position" (i.e. the immediate predecessor of a ReturnInst
379 /// instruction).
380 ///
381 /// Then it was noticed that since the sibling call optimization causes the
382 /// callee to reuse the caller's stack, if we could delay the generation of
383 /// the stack protector check until later in CodeGen after the sibling call
384 /// decision was made, we get both the tail call optimization and the stack
385 /// protector check!
386 ///
387 /// A few goals in solving this problem were:
388 ///
389 /// 1. Preserve the architecture independence of stack protector generation.
390 ///
391 /// 2. Preserve the normal IR level stack protector check for platforms like
Alp Tokercf218752014-06-30 18:57:16 +0000392 /// OpenBSD for which we support platform-specific stack protector
Michael Gottesmanb27f0f12013-08-20 07:00:16 +0000393 /// generation.
394 ///
395 /// The main problem that guided the present solution is that one can not
396 /// solve this problem in an architecture independent manner at the IR level
397 /// only. This is because:
398 ///
399 /// 1. The decision on whether or not to perform a sibling call on certain
400 /// platforms (for instance i386) requires lower level information
401 /// related to available registers that can not be known at the IR level.
402 ///
403 /// 2. Even if the previous point were not true, the decision on whether to
404 /// perform a tail call is done in LowerCallTo in SelectionDAG which
405 /// occurs after the Stack Protector Pass. As a result, one would need to
406 /// put the relevant callinst into the stack protector check success
407 /// basic block (where the return inst is placed) and then move it back
408 /// later at SelectionDAG/MI time before the stack protector check if the
409 /// tail call optimization failed. The MI level option was nixed
Alp Tokercf218752014-06-30 18:57:16 +0000410 /// immediately since it would require platform-specific pattern
Michael Gottesmanb27f0f12013-08-20 07:00:16 +0000411 /// matching. The SelectionDAG level option was nixed because
412 /// SelectionDAG only processes one IR level basic block at a time
413 /// implying one could not create a DAG Combine to move the callinst.
414 ///
415 /// To get around this problem a few things were realized:
416 ///
417 /// 1. While one can not handle multiple IR level basic blocks at the
418 /// SelectionDAG Level, one can generate multiple machine basic blocks
419 /// for one IR level basic block. This is how we handle bit tests and
420 /// switches.
421 ///
422 /// 2. At the MI level, tail calls are represented via a special return
423 /// MIInst called "tcreturn". Thus if we know the basic block in which we
424 /// wish to insert the stack protector check, we get the correct behavior
425 /// by always inserting the stack protector check right before the return
426 /// statement. This is a "magical transformation" since no matter where
427 /// the stack protector check intrinsic is, we always insert the stack
428 /// protector check code at the end of the BB.
429 ///
430 /// Given the aforementioned constraints, the following solution was devised:
431 ///
432 /// 1. On platforms that do not support SelectionDAG stack protector check
433 /// generation, allow for the normal IR level stack protector check
434 /// generation to continue.
435 ///
436 /// 2. On platforms that do support SelectionDAG stack protector check
437 /// generation:
438 ///
439 /// a. Use the IR level stack protector pass to decide if a stack
440 /// protector is required/which BB we insert the stack protector check
441 /// in by reusing the logic already therein. If we wish to generate a
442 /// stack protector check in a basic block, we place a special IR
443 /// intrinsic called llvm.stackprotectorcheck right before the BB's
444 /// returninst or if there is a callinst that could potentially be
445 /// sibling call optimized, before the call inst.
446 ///
447 /// b. Then when a BB with said intrinsic is processed, we codegen the BB
448 /// normally via SelectBasicBlock. In said process, when we visit the
449 /// stack protector check, we do not actually emit anything into the
450 /// BB. Instead, we just initialize the stack protector descriptor
451 /// class (which involves stashing information/creating the success
452 /// mbbb and the failure mbb if we have not created one for this
453 /// function yet) and export the guard variable that we are going to
454 /// compare.
455 ///
456 /// c. After we finish selecting the basic block, in FinishBasicBlock if
457 /// the StackProtectorDescriptor attached to the SelectionDAGBuilder is
458 /// initialized, we first find a splice point in the parent basic block
459 /// before the terminator and then splice the terminator of said basic
460 /// block into the success basic block. Then we code-gen a new tail for
461 /// the parent basic block consisting of the two loads, the comparison,
462 /// and finally two branches to the success/failure basic blocks. We
463 /// conclude by code-gening the failure basic block if we have not
464 /// code-gened it already (all stack protector checks we generate in
465 /// the same function, use the same failure basic block).
466 class StackProtectorDescriptor {
467 public:
Craig Topperada08572014-04-16 04:21:27 +0000468 StackProtectorDescriptor() : ParentMBB(nullptr), SuccessMBB(nullptr),
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +0000469 FailureMBB(nullptr), Guard(nullptr),
470 GuardReg(0) { }
Michael Gottesmanb27f0f12013-08-20 07:00:16 +0000471
472 /// Returns true if all fields of the stack protector descriptor are
473 /// initialized implying that we should/are ready to emit a stack protector.
474 bool shouldEmitStackProtector() const {
475 return ParentMBB && SuccessMBB && FailureMBB && Guard;
476 }
477
478 /// Initialize the stack protector descriptor structure for a new basic
479 /// block.
480 void initialize(const BasicBlock *BB,
481 MachineBasicBlock *MBB,
482 const CallInst &StackProtCheckCall) {
483 // Make sure we are not initialized yet.
484 assert(!shouldEmitStackProtector() && "Stack Protector Descriptor is "
485 "already initialized!");
486 ParentMBB = MBB;
Akira Hatanakab9991a22014-12-01 04:27:03 +0000487 SuccessMBB = AddSuccessorMBB(BB, MBB, /* IsLikely */ true);
488 FailureMBB = AddSuccessorMBB(BB, MBB, /* IsLikely */ false, FailureMBB);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +0000489 if (!Guard)
490 Guard = StackProtCheckCall.getArgOperand(0);
491 }
492
493 /// Reset state that changes when we handle different basic blocks.
494 ///
495 /// This currently includes:
496 ///
497 /// 1. The specific basic block we are generating a
498 /// stack protector for (ParentMBB).
499 ///
500 /// 2. The successor machine basic block that will contain the tail of
501 /// parent mbb after we create the stack protector check (SuccessMBB). This
502 /// BB is visited only on stack protector check success.
503 void resetPerBBState() {
Craig Topperada08572014-04-16 04:21:27 +0000504 ParentMBB = nullptr;
505 SuccessMBB = nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +0000506 }
507
508 /// Reset state that only changes when we switch functions.
509 ///
510 /// This currently includes:
511 ///
512 /// 1. FailureMBB since we reuse the failure code path for all stack
513 /// protector checks created in an individual function.
514 ///
515 /// 2.The guard variable since the guard variable we are checking against is
516 /// always the same.
517 void resetPerFunctionState() {
Craig Topperada08572014-04-16 04:21:27 +0000518 FailureMBB = nullptr;
519 Guard = nullptr;
Matthias Braun4e7ded82015-08-26 20:46:52 +0000520 GuardReg = 0;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +0000521 }
522
523 MachineBasicBlock *getParentMBB() { return ParentMBB; }
524 MachineBasicBlock *getSuccessMBB() { return SuccessMBB; }
525 MachineBasicBlock *getFailureMBB() { return FailureMBB; }
526 const Value *getGuard() { return Guard; }
527
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +0000528 unsigned getGuardReg() const { return GuardReg; }
529 void setGuardReg(unsigned R) { GuardReg = R; }
530
Michael Gottesmanb27f0f12013-08-20 07:00:16 +0000531 private:
532 /// The basic block for which we are generating the stack protector.
533 ///
534 /// As a result of stack protector generation, we will splice the
535 /// terminators of this basic block into the successor mbb SuccessMBB and
536 /// replace it with a compare/branch to the successor mbbs
537 /// SuccessMBB/FailureMBB depending on whether or not the stack protector
538 /// was violated.
539 MachineBasicBlock *ParentMBB;
540
541 /// A basic block visited on stack protector check success that contains the
542 /// terminators of ParentMBB.
543 MachineBasicBlock *SuccessMBB;
544
545 /// This basic block visited on stack protector check failure that will
546 /// contain a call to __stack_chk_fail().
547 MachineBasicBlock *FailureMBB;
548
549 /// The guard variable which we will compare against the stored value in the
550 /// stack protector stack slot.
551 const Value *Guard;
552
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +0000553 /// The virtual register holding the stack guard value.
554 unsigned GuardReg;
555
Michael Gottesmanb27f0f12013-08-20 07:00:16 +0000556 /// Add a successor machine basic block to ParentMBB. If the successor mbb
557 /// has not been created yet (i.e. if SuccMBB = 0), then the machine basic
Akira Hatanakab9991a22014-12-01 04:27:03 +0000558 /// block will be created. Assign a large weight if IsLikely is true.
Michael Gottesmanb27f0f12013-08-20 07:00:16 +0000559 MachineBasicBlock *AddSuccessorMBB(const BasicBlock *BB,
560 MachineBasicBlock *ParentMBB,
Akira Hatanakab9991a22014-12-01 04:27:03 +0000561 bool IsLikely,
Craig Topperada08572014-04-16 04:21:27 +0000562 MachineBasicBlock *SuccMBB = nullptr);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +0000563 };
564
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000565private:
Dan Gohmanc3349602010-04-19 19:05:59 +0000566 const TargetMachine &TM;
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000567public:
Nico Rieckb5262d62014-01-12 14:09:17 +0000568 /// Lowest valid SDNodeOrder. The special case 0 is reserved for scheduling
569 /// nodes without a corresponding SDNode.
570 static const unsigned LowestSDNodeOrder = 1;
571
Dan Gohman575fad32008-09-03 16:12:24 +0000572 SelectionDAG &DAG;
Rafael Espindola5f57f462014-02-21 18:34:28 +0000573 const DataLayout *DL;
Dan Gohman575fad32008-09-03 16:12:24 +0000574 AliasAnalysis *AA;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000575 const TargetLibraryInfo *LibInfo;
Dan Gohman575fad32008-09-03 16:12:24 +0000576
577 /// SwitchCases - Vector of CaseBlock structures used to communicate
578 /// SwitchInst code generation information.
579 std::vector<CaseBlock> SwitchCases;
580 /// JTCases - Vector of JumpTable structures used to communicate
581 /// SwitchInst code generation information.
582 std::vector<JumpTableBlock> JTCases;
583 /// BitTestCases - Vector of BitTestBlock structures used to communicate
584 /// SwitchInst code generation information.
585 std::vector<BitTestBlock> BitTestCases;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +0000586 /// A StackProtectorDescriptor structure used to communicate stack protector
587 /// information in between SelectBasicBlock and FinishBasicBlock.
588 StackProtectorDescriptor SPDescriptor;
Evan Cheng270d0f92009-09-18 21:02:19 +0000589
Dan Gohman575fad32008-09-03 16:12:24 +0000590 // Emit PHI-node-operand constants only once even if used by multiple
591 // PHI nodes.
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000592 DenseMap<const Constant *, unsigned> ConstantsOut;
Dan Gohman575fad32008-09-03 16:12:24 +0000593
594 /// FuncInfo - Information about the function as a whole.
595 ///
596 FunctionLoweringInfo &FuncInfo;
Bill Wendling19e0a5b2009-02-19 21:12:54 +0000597
Bill Wendling084669a2009-04-29 00:15:41 +0000598 /// OptLevel - What optimization level we're generating code for.
Andrew Trickd4d1d9c2013-10-31 17:18:07 +0000599 ///
Bill Wendling026e5d72009-04-29 23:29:43 +0000600 CodeGenOpt::Level OptLevel;
Andrew Trickd4d1d9c2013-10-31 17:18:07 +0000601
Dan Gohman575fad32008-09-03 16:12:24 +0000602 /// GFI - Garbage collection metadata for the function.
603 GCFunctionInfo *GFI;
604
Bill Wendling267f3232011-10-05 22:24:35 +0000605 /// LPadToCallSiteMap - Map a landing pad to the call site indexes.
606 DenseMap<MachineBasicBlock*, SmallVector<unsigned, 4> > LPadToCallSiteMap;
Bill Wendling3d11aa72011-10-04 22:00:35 +0000607
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000608 /// HasTailCall - This is set to true if a call in the current
609 /// block has been translated as a tail call. In this case,
610 /// no subsequent DAG nodes should be created.
611 ///
612 bool HasTailCall;
613
Owen Anderson53a52212009-07-13 04:09:18 +0000614 LLVMContext *Context;
615
Dan Gohmanc3349602010-04-19 19:05:59 +0000616 SelectionDAGBuilder(SelectionDAG &dag, FunctionLoweringInfo &funcinfo,
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000617 CodeGenOpt::Level ol)
Craig Topperada08572014-04-16 04:21:27 +0000618 : CurInst(nullptr), SDNodeOrder(LowestSDNodeOrder), TM(dag.getTarget()),
Dan Gohmanc3349602010-04-19 19:05:59 +0000619 DAG(dag), FuncInfo(funcinfo), OptLevel(ol),
Richard Smith3fb20472012-08-22 00:42:39 +0000620 HasTailCall(false) {
Dan Gohman575fad32008-09-03 16:12:24 +0000621 }
622
Owen Andersonbb15fec2011-12-08 22:15:21 +0000623 void init(GCFunctionInfo *gfi, AliasAnalysis &aa,
624 const TargetLibraryInfo *li);
Dan Gohman575fad32008-09-03 16:12:24 +0000625
Dan Gohmanf5cca352010-04-14 18:24:06 +0000626 /// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000627 /// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000628 /// for a new block. This doesn't clear out information about
629 /// additional blocks that are needed to complete switch lowering
630 /// or PHI node updating; that information is cleared out as it is
631 /// consumed.
632 void clear();
633
Devang Patel799288382011-05-23 17:44:13 +0000634 /// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000635 /// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000636 /// information that is dangling in a basic block can be properly
637 /// resolved in a different basic block. This allows the
638 /// SelectionDAG to resolve dangling debug information attached
639 /// to PHI nodes.
640 void clearDanglingDebugInfo();
641
Dan Gohman575fad32008-09-03 16:12:24 +0000642 /// getRoot - Return the current virtual root of the Selection DAG,
643 /// flushing any PendingLoad items. This must be done before emitting
644 /// a store or any other node that may need to be ordered after any
645 /// prior load instructions.
646 ///
647 SDValue getRoot();
648
649 /// getControlRoot - Similar to getRoot, but instead of flushing all the
650 /// PendingLoad items, flush all the PendingExports items. It is necessary
651 /// to do this before emitting a terminator instruction.
652 ///
653 SDValue getControlRoot();
654
Andrew Trick175143b2013-05-25 02:20:36 +0000655 SDLoc getCurSDLoc() const {
Andrew Trick175143b2013-05-25 02:20:36 +0000656 return SDLoc(CurInst, SDNodeOrder);
657 }
658
659 DebugLoc getCurDebugLoc() const {
660 return CurInst ? CurInst->getDebugLoc() : DebugLoc();
661 }
Devang Patelf3292b22011-02-21 23:21:26 +0000662
Bill Wendling919b7aa2009-12-22 02:10:19 +0000663 unsigned getSDNodeOrder() const { return SDNodeOrder; }
664
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000665 void CopyValueToVirtualRegister(const Value *V, unsigned Reg);
Dan Gohman575fad32008-09-03 16:12:24 +0000666
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000667 void visit(const Instruction &I);
Dan Gohman575fad32008-09-03 16:12:24 +0000668
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000669 void visit(unsigned Opcode, const User &I);
Dan Gohman575fad32008-09-03 16:12:24 +0000670
Igor Laevsky85f7f722015-03-10 16:26:48 +0000671 /// getCopyFromRegs - If there was virtual register allocated for the value V
672 /// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
673 SDValue getCopyFromRegs(const Value *V, Type *Ty);
674
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000675 // resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
676 // generate the debug data structures now that we've seen its definition.
677 void resolveDanglingDebugInfo(const Value *V, SDValue Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000678 SDValue getValue(const Value *V);
Elena Demikhovsky584ce372015-04-28 07:57:37 +0000679 bool findValue(const Value *V) const;
680
Dan Gohmand4322232010-07-01 01:59:43 +0000681 SDValue getNonRegisterValue(const Value *V);
682 SDValue getValueImpl(const Value *V);
Dan Gohman575fad32008-09-03 16:12:24 +0000683
684 void setValue(const Value *V, SDValue NewN) {
685 SDValue &N = NodeMap[V];
Craig Topperada08572014-04-16 04:21:27 +0000686 assert(!N.getNode() && "Already set a value for this node!");
Dan Gohman575fad32008-09-03 16:12:24 +0000687 N = NewN;
688 }
Andrew Trickd4d1d9c2013-10-31 17:18:07 +0000689
Devang Patelb0c76392010-06-01 19:59:01 +0000690 void setUnusedArgValue(const Value *V, SDValue NewN) {
691 SDValue &N = UnusedArgNodeMap[V];
Craig Topperada08572014-04-16 04:21:27 +0000692 assert(!N.getNode() && "Already set a value for this node!");
Devang Patelb0c76392010-06-01 19:59:01 +0000693 N = NewN;
694 }
Dan Gohman575fad32008-09-03 16:12:24 +0000695
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000696 void FindMergedConditions(const Value *Cond, MachineBasicBlock *TBB,
Dan Gohman575fad32008-09-03 16:12:24 +0000697 MachineBasicBlock *FBB, MachineBasicBlock *CurBB,
Pete Cooper69234612015-07-15 01:31:26 +0000698 MachineBasicBlock *SwitchBB,
699 Instruction::BinaryOps Opc,
Manman Ren4ece7452014-01-31 00:42:44 +0000700 uint32_t TW, uint32_t FW);
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000701 void EmitBranchForMergedCondition(const Value *Cond, MachineBasicBlock *TBB,
Dan Gohmand01ddb52008-10-17 21:16:08 +0000702 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +0000703 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +0000704 MachineBasicBlock *SwitchBB,
705 uint32_t TW, uint32_t FW);
Dan Gohman575fad32008-09-03 16:12:24 +0000706 bool ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases);
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000707 bool isExportableFromCurrentBlock(const Value *V, const BasicBlock *FromBB);
708 void CopyToExportRegsIfNeeded(const Value *V);
709 void ExportFromCurrentBlock(const Value *V);
710 void LowerCallTo(ImmutableCallSite CS, SDValue Callee, bool IsTailCall,
Craig Topperada08572014-04-16 04:21:27 +0000711 MachineBasicBlock *LandingPad = nullptr);
Dan Gohman575fad32008-09-03 16:12:24 +0000712
Juergen Ributzkaad2363f2014-10-17 17:39:00 +0000713 std::pair<SDValue, SDValue> lowerCallOperands(
714 ImmutableCallSite CS,
715 unsigned ArgIdx,
716 unsigned NumArgs,
717 SDValue Callee,
Sanjoy Das84153c42015-05-05 23:06:52 +0000718 Type *ReturnTy,
Hal Finkel0ad96c82015-01-13 17:48:04 +0000719 MachineBasicBlock *LandingPad = nullptr,
720 bool IsPatchPoint = false);
Andrew Trick74f4c742013-10-31 17:18:24 +0000721
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +0000722 /// UpdateSplitBlock - When an MBB was split during scheduling, update the
Alp Toker798060e2014-01-11 14:01:43 +0000723 /// references that need to refer to the last resulting block.
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +0000724 void UpdateSplitBlock(MachineBasicBlock *First, MachineBasicBlock *Last);
725
Igor Laevsky7fc58a42015-02-20 15:28:35 +0000726 // This function is responsible for the whole statepoint lowering process.
Igor Laevsky85f7f722015-03-10 16:26:48 +0000727 // It uniformly handles invoke and call statepoints.
728 void LowerStatepoint(ImmutableStatepoint Statepoint,
729 MachineBasicBlock *LandingPad = nullptr);
Dan Gohman575fad32008-09-03 16:12:24 +0000730private:
Juergen Ributzkafd4633e2014-10-16 21:26:35 +0000731 std::pair<SDValue, SDValue> lowerInvokable(
732 TargetLowering::CallLoweringInfo &CLI,
733 MachineBasicBlock *LandingPad);
734
Dan Gohman575fad32008-09-03 16:12:24 +0000735 // Terminator instructions.
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000736 void visitRet(const ReturnInst &I);
737 void visitBr(const BranchInst &I);
738 void visitSwitch(const SwitchInst &I);
739 void visitIndirectBr(const IndirectBrInst &I);
Yaron Kerend7ba46b2014-04-19 13:47:43 +0000740 void visitUnreachable(const UnreachableInst &I);
David Majnemer654e1302015-07-31 17:58:14 +0000741 void visitCleanupRet(const CleanupReturnInst &I);
742 void visitCatchEndPad(const CatchEndPadInst &I);
743 void visitCatchRet(const CatchReturnInst &I);
744 void visitCatchPad(const CatchPadInst &I);
745 void visitTerminatePad(const TerminatePadInst &TPI);
746 void visitCleanupPad(const CleanupPadInst &CPI);
Dan Gohman575fad32008-09-03 16:12:24 +0000747
Jakub Staszak96f8c552011-12-20 20:03:10 +0000748 uint32_t getEdgeWeight(const MachineBasicBlock *Src,
749 const MachineBasicBlock *Dst) const;
Jakub Staszak0480a8f2011-07-29 22:25:21 +0000750 void addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
751 uint32_t Weight = 0);
Dan Gohman575fad32008-09-03 16:12:24 +0000752public:
Dan Gohman7c0303a2010-04-19 22:41:47 +0000753 void visitSwitchCase(CaseBlock &CB,
754 MachineBasicBlock *SwitchBB);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +0000755 void visitSPDescriptorParent(StackProtectorDescriptor &SPD,
756 MachineBasicBlock *ParentBB);
757 void visitSPDescriptorFailure(StackProtectorDescriptor &SPD);
Dan Gohman7c0303a2010-04-19 22:41:47 +0000758 void visitBitTestHeader(BitTestBlock &B, MachineBasicBlock *SwitchBB);
Evan Chengac730dd2011-01-06 01:02:44 +0000759 void visitBitTestCase(BitTestBlock &BB,
760 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +0000761 uint32_t BranchWeightToNext,
Dan Gohman575fad32008-09-03 16:12:24 +0000762 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +0000763 BitTestCase &B,
764 MachineBasicBlock *SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +0000765 void visitJumpTable(JumpTable &JT);
Dan Gohman7c0303a2010-04-19 22:41:47 +0000766 void visitJumpTableHeader(JumpTable &JT, JumpTableHeader &JTH,
767 MachineBasicBlock *SwitchBB);
Andrew Trickd4d1d9c2013-10-31 17:18:07 +0000768
Dan Gohman575fad32008-09-03 16:12:24 +0000769private:
770 // These all get lowered before this pass.
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000771 void visitInvoke(const InvokeInst &I);
Bill Wendlingf891bf82011-07-31 06:30:59 +0000772 void visitResume(const ResumeInst &I);
Dan Gohman575fad32008-09-03 16:12:24 +0000773
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000774 void visitBinary(const User &I, unsigned OpCode);
775 void visitShift(const User &I, unsigned Opcode);
776 void visitAdd(const User &I) { visitBinary(I, ISD::ADD); }
777 void visitFAdd(const User &I) { visitBinary(I, ISD::FADD); }
778 void visitSub(const User &I) { visitBinary(I, ISD::SUB); }
779 void visitFSub(const User &I);
780 void visitMul(const User &I) { visitBinary(I, ISD::MUL); }
781 void visitFMul(const User &I) { visitBinary(I, ISD::FMUL); }
782 void visitURem(const User &I) { visitBinary(I, ISD::UREM); }
783 void visitSRem(const User &I) { visitBinary(I, ISD::SREM); }
784 void visitFRem(const User &I) { visitBinary(I, ISD::FREM); }
785 void visitUDiv(const User &I) { visitBinary(I, ISD::UDIV); }
Benjamin Kramer9960a252011-07-08 10:31:30 +0000786 void visitSDiv(const User &I);
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000787 void visitFDiv(const User &I) { visitBinary(I, ISD::FDIV); }
788 void visitAnd (const User &I) { visitBinary(I, ISD::AND); }
789 void visitOr (const User &I) { visitBinary(I, ISD::OR); }
790 void visitXor (const User &I) { visitBinary(I, ISD::XOR); }
791 void visitShl (const User &I) { visitShift(I, ISD::SHL); }
792 void visitLShr(const User &I) { visitShift(I, ISD::SRL); }
793 void visitAShr(const User &I) { visitShift(I, ISD::SRA); }
794 void visitICmp(const User &I);
795 void visitFCmp(const User &I);
Dan Gohman575fad32008-09-03 16:12:24 +0000796 // Visit the conversion instructions
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000797 void visitTrunc(const User &I);
798 void visitZExt(const User &I);
799 void visitSExt(const User &I);
800 void visitFPTrunc(const User &I);
801 void visitFPExt(const User &I);
802 void visitFPToUI(const User &I);
803 void visitFPToSI(const User &I);
804 void visitUIToFP(const User &I);
805 void visitSIToFP(const User &I);
806 void visitPtrToInt(const User &I);
807 void visitIntToPtr(const User &I);
808 void visitBitCast(const User &I);
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +0000809 void visitAddrSpaceCast(const User &I);
Dan Gohman575fad32008-09-03 16:12:24 +0000810
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000811 void visitExtractElement(const User &I);
812 void visitInsertElement(const User &I);
813 void visitShuffleVector(const User &I);
Dan Gohman575fad32008-09-03 16:12:24 +0000814
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000815 void visitExtractValue(const ExtractValueInst &I);
816 void visitInsertValue(const InsertValueInst &I);
Bill Wendlingfae14752011-08-12 20:24:12 +0000817 void visitLandingPad(const LandingPadInst &I);
Dan Gohman575fad32008-09-03 16:12:24 +0000818
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000819 void visitGetElementPtr(const User &I);
820 void visitSelect(const User &I);
Dan Gohman575fad32008-09-03 16:12:24 +0000821
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000822 void visitAlloca(const AllocaInst &I);
823 void visitLoad(const LoadInst &I);
824 void visitStore(const StoreInst &I);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +0000825 void visitMaskedLoad(const CallInst &I);
826 void visitMaskedStore(const CallInst &I);
Elena Demikhovsky584ce372015-04-28 07:57:37 +0000827 void visitMaskedGather(const CallInst &I);
828 void visitMaskedScatter(const CallInst &I);
Eli Friedmanc9a551e2011-07-28 21:48:00 +0000829 void visitAtomicCmpXchg(const AtomicCmpXchgInst &I);
830 void visitAtomicRMW(const AtomicRMWInst &I);
Eli Friedmanfee02c62011-07-25 23:16:38 +0000831 void visitFence(const FenceInst &I);
Dan Gohmanf41ad472010-04-20 15:00:41 +0000832 void visitPHI(const PHINode &I);
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000833 void visitCall(const CallInst &I);
834 bool visitMemCmpCall(const CallInst &I);
Richard Sandiford6f6d5512013-08-20 09:38:48 +0000835 bool visitMemChrCall(const CallInst &I);
Richard Sandifordbb83a502013-08-16 11:29:37 +0000836 bool visitStrCpyCall(const CallInst &I, bool isStpcpy);
Richard Sandifordca232712013-08-16 11:21:54 +0000837 bool visitStrCmpCall(const CallInst &I);
Richard Sandiford0dec06a2013-08-16 11:41:43 +0000838 bool visitStrLenCall(const CallInst &I);
839 bool visitStrNLenCall(const CallInst &I);
Bob Wilson874886c2012-08-03 23:29:17 +0000840 bool visitUnaryFloatCall(const CallInst &I, unsigned Opcode);
Matt Arsenault7c936902014-10-21 23:01:01 +0000841 bool visitBinaryFloatCall(const CallInst &I, unsigned Opcode);
Eli Friedman342e8df2011-08-24 20:50:09 +0000842 void visitAtomicLoad(const LoadInst &I);
843 void visitAtomicStore(const StoreInst &I);
844
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000845 void visitInlineAsm(ImmutableCallSite CS);
846 const char *visitIntrinsicCall(const CallInst &I, unsigned Intrinsic);
847 void visitTargetIntrinsic(const CallInst &I, unsigned Intrinsic);
Dan Gohman575fad32008-09-03 16:12:24 +0000848
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000849 void visitVAStart(const CallInst &I);
850 void visitVAArg(const VAArgInst &I);
851 void visitVAEnd(const CallInst &I);
852 void visitVACopy(const CallInst &I);
Andrew Trick74f4c742013-10-31 17:18:24 +0000853 void visitStackmap(const CallInst &I);
Juergen Ributzkaad2363f2014-10-17 17:39:00 +0000854 void visitPatchpoint(ImmutableCallSite CS,
855 MachineBasicBlock *LandingPad = nullptr);
Dan Gohman575fad32008-09-03 16:12:24 +0000856
Philip Reames1a1bdb22014-12-02 18:50:36 +0000857 // These three are implemented in StatepointLowering.cpp
858 void visitStatepoint(const CallInst &I);
859 void visitGCRelocate(const CallInst &I);
860 void visitGCResult(const CallInst &I);
861
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000862 void visitUserOp1(const Instruction &I) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000863 llvm_unreachable("UserOp1 should not exist at instruction selection time!");
Dan Gohman575fad32008-09-03 16:12:24 +0000864 }
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000865 void visitUserOp2(const Instruction &I) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000866 llvm_unreachable("UserOp2 should not exist at instruction selection time!");
Dan Gohman575fad32008-09-03 16:12:24 +0000867 }
Dan Gohman5b43aa02010-04-22 20:55:53 +0000868
Richard Sandiforde3827752013-08-16 10:55:47 +0000869 void processIntegerCallValue(const Instruction &I,
870 SDValue Value, bool IsSigned);
871
Dan Gohman5b43aa02010-04-22 20:55:53 +0000872 void HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB);
Evan Cheng6e822452010-04-28 23:08:54 +0000873
Devang Patel32a72ab2010-08-25 20:41:24 +0000874 /// EmitFuncArgumentDbgValue - If V is an function argument then create
Andrew Trickd4d1d9c2013-10-31 17:18:07 +0000875 /// corresponding DBG_VALUE machine instruction for it now. At the end of
Devang Patel32a72ab2010-08-25 20:41:24 +0000876 /// instruction selection, they will be inserted to the entry BB.
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +0000877 bool EmitFuncArgumentDbgValue(const Value *V, DILocalVariable *Variable,
878 DIExpression *Expr, DILocation *DL,
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000879 int64_t Offset, bool IsIndirect,
880 const SDValue &N);
Hans Wennborgb4db1422015-03-19 20:41:48 +0000881
882 /// Return the next block after MBB, or nullptr if there is none.
883 MachineBasicBlock *NextBlock(MachineBasicBlock *MBB);
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +0000884
885 /// Update the DAG and DAG builder with the relevant information after
886 /// a new root node has been created which could be a tail call.
887 void updateDAGForMaybeTailCall(SDValue MaybeTC);
Dan Gohman575fad32008-09-03 16:12:24 +0000888};
889
Sanjoy Das3936a972015-05-05 23:06:54 +0000890/// RegsForValue - This struct represents the registers (physical or virtual)
891/// that a particular set of values is assigned, and the type information about
892/// the value. The most common situation is to represent one value at a time,
893/// but struct or array values are handled element-wise as multiple values. The
894/// splitting of aggregates is performed recursively, so that we never have
895/// aggregate-typed registers. The values at this point do not necessarily have
896/// legal types, so each value may require one or more registers of some legal
897/// type.
898///
899struct RegsForValue {
900 /// ValueVTs - The value types of the values, which may not be legal, and
901 /// may need be promoted or synthesized from one or more registers.
902 ///
903 SmallVector<EVT, 4> ValueVTs;
904
905 /// RegVTs - The value types of the registers. This is the same size as
906 /// ValueVTs and it records, for each value, what the type of the assigned
907 /// register or registers are. (Individual values are never synthesized
908 /// from more than one type of register.)
909 ///
910 /// With virtual registers, the contents of RegVTs is redundant with TLI's
911 /// getRegisterType member function, however when with physical registers
912 /// it is necessary to have a separate record of the types.
913 ///
914 SmallVector<MVT, 4> RegVTs;
915
916 /// Regs - This list holds the registers assigned to the values.
917 /// Each legal or promoted value requires one register, and each
918 /// expanded value requires multiple registers.
919 ///
920 SmallVector<unsigned, 4> Regs;
921
922 RegsForValue();
923
924 RegsForValue(const SmallVector<unsigned, 4> &regs, MVT regvt, EVT valuevt);
925
Mehdi Amini56228da2015-07-09 01:57:34 +0000926 RegsForValue(LLVMContext &Context, const TargetLowering &TLI,
927 const DataLayout &DL, unsigned Reg, Type *Ty);
Sanjoy Das3936a972015-05-05 23:06:54 +0000928
929 /// append - Add the specified values to this one.
930 void append(const RegsForValue &RHS) {
931 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
932 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
933 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
934 }
935
936 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
937 /// this value and returns the result as a ValueVTs value. This uses
938 /// Chain/Flag as the input and updates them for the output Chain/Flag.
939 /// If the Flag pointer is NULL, no flag is used.
940 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
941 SDLoc dl,
942 SDValue &Chain, SDValue *Flag,
943 const Value *V = nullptr) const;
944
Sanjoy Das1194d1e72015-05-05 23:06:57 +0000945 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the specified
946 /// value into the registers specified by this object. This uses Chain/Flag
947 /// as the input and updates them for the output Chain/Flag. If the Flag
948 /// pointer is nullptr, no flag is used. If V is not nullptr, then it is used
949 /// in printing better diagnostic messages on error.
Sanjoy Das3936a972015-05-05 23:06:54 +0000950 void
951 getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl, SDValue &Chain,
Sanjoy Das1194d1e72015-05-05 23:06:57 +0000952 SDValue *Flag, const Value *V = nullptr,
Sanjoy Das3936a972015-05-05 23:06:54 +0000953 ISD::NodeType PreferredExtendType = ISD::ANY_EXTEND) const;
954
955 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
956 /// operand list. This adds the code marker, matching input operand index
957 /// (if applicable), and includes the number of values added into it.
958 void AddInlineAsmOperands(unsigned Kind,
959 bool HasMatching, unsigned MatchingIdx, SDLoc dl,
960 SelectionDAG &DAG,
961 std::vector<SDValue> &Ops) const;
962};
963
Dan Gohman575fad32008-09-03 16:12:24 +0000964} // end namespace llvm
965
966#endif