Jia Liu | 9f61011 | 2012-02-17 08:55:11 +0000 | [diff] [blame] | 1 | //===-- MipsInstPrinter.cpp - Convert Mips MCInst to assembly syntax ------===// |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This class prints an Mips MCInst to a .s file. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #define DEBUG_TYPE "asm-printer" |
| 15 | #include "MipsInstPrinter.h" |
Akira Hatanaka | 7d33c78 | 2012-07-05 19:26:38 +0000 | [diff] [blame] | 16 | #include "MipsInstrInfo.h" |
Bruno Cardoso Lopes | d5edb38 | 2011-11-08 22:26:47 +0000 | [diff] [blame] | 17 | #include "llvm/ADT/StringExtras.h" |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 18 | #include "llvm/MC/MCExpr.h" |
| 19 | #include "llvm/MC/MCInst.h" |
Craig Topper | dab9e35 | 2012-04-02 07:01:04 +0000 | [diff] [blame] | 20 | #include "llvm/MC/MCInstrInfo.h" |
Bruno Cardoso Lopes | d5edb38 | 2011-11-08 22:26:47 +0000 | [diff] [blame] | 21 | #include "llvm/MC/MCSymbol.h" |
Benjamin Kramer | dbdff47 | 2011-07-08 20:18:13 +0000 | [diff] [blame] | 22 | #include "llvm/Support/ErrorHandling.h" |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 23 | #include "llvm/Support/raw_ostream.h" |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 24 | using namespace llvm; |
| 25 | |
Jack Carter | 9c1a027 | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 26 | #define PRINT_ALIAS_INSTR |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 27 | #include "MipsGenAsmWriter.inc" |
| 28 | |
Akira Hatanaka | 53900e5 | 2013-07-26 18:34:25 +0000 | [diff] [blame] | 29 | template<unsigned R> |
| 30 | static bool isReg(const MCInst &MI, unsigned OpNo) { |
| 31 | assert(MI.getOperand(OpNo).isReg() && "Register operand expected."); |
| 32 | return MI.getOperand(OpNo).getReg() == R; |
| 33 | } |
| 34 | |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 35 | const char* Mips::MipsFCCToString(Mips::CondCode CC) { |
| 36 | switch (CC) { |
| 37 | case FCOND_F: |
| 38 | case FCOND_T: return "f"; |
| 39 | case FCOND_UN: |
| 40 | case FCOND_OR: return "un"; |
| 41 | case FCOND_OEQ: |
| 42 | case FCOND_UNE: return "eq"; |
| 43 | case FCOND_UEQ: |
| 44 | case FCOND_ONE: return "ueq"; |
| 45 | case FCOND_OLT: |
| 46 | case FCOND_UGE: return "olt"; |
| 47 | case FCOND_ULT: |
| 48 | case FCOND_OGE: return "ult"; |
| 49 | case FCOND_OLE: |
| 50 | case FCOND_UGT: return "ole"; |
| 51 | case FCOND_ULE: |
| 52 | case FCOND_OGT: return "ule"; |
| 53 | case FCOND_SF: |
| 54 | case FCOND_ST: return "sf"; |
| 55 | case FCOND_NGLE: |
| 56 | case FCOND_GLE: return "ngle"; |
| 57 | case FCOND_SEQ: |
| 58 | case FCOND_SNE: return "seq"; |
| 59 | case FCOND_NGL: |
| 60 | case FCOND_GL: return "ngl"; |
| 61 | case FCOND_LT: |
| 62 | case FCOND_NLT: return "lt"; |
| 63 | case FCOND_NGE: |
| 64 | case FCOND_GE: return "nge"; |
| 65 | case FCOND_LE: |
| 66 | case FCOND_NLE: return "le"; |
| 67 | case FCOND_NGT: |
| 68 | case FCOND_GT: return "ngt"; |
| 69 | } |
Benjamin Kramer | dbdff47 | 2011-07-08 20:18:13 +0000 | [diff] [blame] | 70 | llvm_unreachable("Impossible condition code!"); |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 71 | } |
| 72 | |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 73 | void MipsInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const { |
Benjamin Kramer | 20baffb | 2011-11-06 20:37:06 +0000 | [diff] [blame] | 74 | OS << '$' << StringRef(getRegisterName(RegNo)).lower(); |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 75 | } |
| 76 | |
Owen Anderson | a0c3b97 | 2011-09-15 23:38:46 +0000 | [diff] [blame] | 77 | void MipsInstPrinter::printInst(const MCInst *MI, raw_ostream &O, |
| 78 | StringRef Annot) { |
Akira Hatanaka | 7d33c78 | 2012-07-05 19:26:38 +0000 | [diff] [blame] | 79 | switch (MI->getOpcode()) { |
| 80 | default: |
| 81 | break; |
| 82 | case Mips::RDHWR: |
| 83 | case Mips::RDHWR64: |
| 84 | O << "\t.set\tpush\n"; |
| 85 | O << "\t.set\tmips32r2\n"; |
| 86 | } |
| 87 | |
Jack Carter | 9c1a027 | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 88 | // Try to print any aliases first. |
Akira Hatanaka | 53900e5 | 2013-07-26 18:34:25 +0000 | [diff] [blame] | 89 | if (!printAliasInstr(MI, O) && !printAlias(*MI, O)) |
Jack Carter | 9c1a027 | 2013-02-05 08:32:10 +0000 | [diff] [blame] | 90 | printInstruction(MI, O); |
Owen Anderson | bcc3fad | 2011-09-21 17:58:45 +0000 | [diff] [blame] | 91 | printAnnotation(O, Annot); |
Akira Hatanaka | 7d33c78 | 2012-07-05 19:26:38 +0000 | [diff] [blame] | 92 | |
| 93 | switch (MI->getOpcode()) { |
| 94 | default: |
| 95 | break; |
| 96 | case Mips::RDHWR: |
| 97 | case Mips::RDHWR64: |
| 98 | O << "\n\t.set\tpop"; |
| 99 | } |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 100 | } |
| 101 | |
Bruno Cardoso Lopes | d5edb38 | 2011-11-08 22:26:47 +0000 | [diff] [blame] | 102 | static void printExpr(const MCExpr *Expr, raw_ostream &OS) { |
| 103 | int Offset = 0; |
| 104 | const MCSymbolRefExpr *SRE; |
| 105 | |
| 106 | if (const MCBinaryExpr *BE = dyn_cast<MCBinaryExpr>(Expr)) { |
| 107 | SRE = dyn_cast<MCSymbolRefExpr>(BE->getLHS()); |
| 108 | const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(BE->getRHS()); |
| 109 | assert(SRE && CE && "Binary expression must be sym+const."); |
| 110 | Offset = CE->getValue(); |
| 111 | } |
| 112 | else if (!(SRE = dyn_cast<MCSymbolRefExpr>(Expr))) |
| 113 | assert(false && "Unexpected MCExpr type."); |
| 114 | |
| 115 | MCSymbolRefExpr::VariantKind Kind = SRE->getKind(); |
| 116 | |
| 117 | switch (Kind) { |
Craig Topper | e55c556 | 2012-02-07 02:50:20 +0000 | [diff] [blame] | 118 | default: llvm_unreachable("Invalid kind!"); |
Akira Hatanaka | 9e1d369 | 2011-12-19 19:52:25 +0000 | [diff] [blame] | 119 | case MCSymbolRefExpr::VK_None: break; |
| 120 | case MCSymbolRefExpr::VK_Mips_GPREL: OS << "%gp_rel("; break; |
| 121 | case MCSymbolRefExpr::VK_Mips_GOT_CALL: OS << "%call16("; break; |
| 122 | case MCSymbolRefExpr::VK_Mips_GOT16: OS << "%got("; break; |
| 123 | case MCSymbolRefExpr::VK_Mips_GOT: OS << "%got("; break; |
| 124 | case MCSymbolRefExpr::VK_Mips_ABS_HI: OS << "%hi("; break; |
| 125 | case MCSymbolRefExpr::VK_Mips_ABS_LO: OS << "%lo("; break; |
| 126 | case MCSymbolRefExpr::VK_Mips_TLSGD: OS << "%tlsgd("; break; |
| 127 | case MCSymbolRefExpr::VK_Mips_TLSLDM: OS << "%tlsldm("; break; |
| 128 | case MCSymbolRefExpr::VK_Mips_DTPREL_HI: OS << "%dtprel_hi("; break; |
| 129 | case MCSymbolRefExpr::VK_Mips_DTPREL_LO: OS << "%dtprel_lo("; break; |
| 130 | case MCSymbolRefExpr::VK_Mips_GOTTPREL: OS << "%gottprel("; break; |
| 131 | case MCSymbolRefExpr::VK_Mips_TPREL_HI: OS << "%tprel_hi("; break; |
| 132 | case MCSymbolRefExpr::VK_Mips_TPREL_LO: OS << "%tprel_lo("; break; |
| 133 | case MCSymbolRefExpr::VK_Mips_GPOFF_HI: OS << "%hi(%neg(%gp_rel("; break; |
| 134 | case MCSymbolRefExpr::VK_Mips_GPOFF_LO: OS << "%lo(%neg(%gp_rel("; break; |
| 135 | case MCSymbolRefExpr::VK_Mips_GOT_DISP: OS << "%got_disp("; break; |
| 136 | case MCSymbolRefExpr::VK_Mips_GOT_PAGE: OS << "%got_page("; break; |
| 137 | case MCSymbolRefExpr::VK_Mips_GOT_OFST: OS << "%got_ofst("; break; |
Akira Hatanaka | 6035fe7 | 2012-07-21 03:09:04 +0000 | [diff] [blame] | 138 | case MCSymbolRefExpr::VK_Mips_HIGHER: OS << "%higher("; break; |
| 139 | case MCSymbolRefExpr::VK_Mips_HIGHEST: OS << "%highest("; break; |
Akira Hatanaka | bb6e74a | 2012-11-21 20:40:38 +0000 | [diff] [blame] | 140 | case MCSymbolRefExpr::VK_Mips_GOT_HI16: OS << "%got_hi("; break; |
| 141 | case MCSymbolRefExpr::VK_Mips_GOT_LO16: OS << "%got_lo("; break; |
| 142 | case MCSymbolRefExpr::VK_Mips_CALL_HI16: OS << "%call_hi("; break; |
| 143 | case MCSymbolRefExpr::VK_Mips_CALL_LO16: OS << "%call_lo("; break; |
Bruno Cardoso Lopes | d5edb38 | 2011-11-08 22:26:47 +0000 | [diff] [blame] | 144 | } |
| 145 | |
| 146 | OS << SRE->getSymbol(); |
| 147 | |
| 148 | if (Offset) { |
| 149 | if (Offset > 0) |
| 150 | OS << '+'; |
| 151 | OS << Offset; |
| 152 | } |
| 153 | |
Akira Hatanaka | aa1f4c7 | 2011-11-11 03:58:36 +0000 | [diff] [blame] | 154 | if ((Kind == MCSymbolRefExpr::VK_Mips_GPOFF_HI) || |
| 155 | (Kind == MCSymbolRefExpr::VK_Mips_GPOFF_LO)) |
| 156 | OS << ")))"; |
| 157 | else if (Kind != MCSymbolRefExpr::VK_None) |
Bruno Cardoso Lopes | d5edb38 | 2011-11-08 22:26:47 +0000 | [diff] [blame] | 158 | OS << ')'; |
| 159 | } |
| 160 | |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 161 | void MipsInstPrinter::printOperand(const MCInst *MI, unsigned OpNo, |
| 162 | raw_ostream &O) { |
| 163 | const MCOperand &Op = MI->getOperand(OpNo); |
| 164 | if (Op.isReg()) { |
| 165 | printRegName(O, Op.getReg()); |
| 166 | return; |
| 167 | } |
Jia Liu | f54f60f | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 168 | |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 169 | if (Op.isImm()) { |
| 170 | O << Op.getImm(); |
| 171 | return; |
| 172 | } |
Jia Liu | f54f60f | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 173 | |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 174 | assert(Op.isExpr() && "unknown operand kind in printOperand"); |
Bruno Cardoso Lopes | d5edb38 | 2011-11-08 22:26:47 +0000 | [diff] [blame] | 175 | printExpr(Op.getExpr(), O); |
Akira Hatanaka | 9c6028f | 2011-07-07 23:56:50 +0000 | [diff] [blame] | 176 | } |
| 177 | |
| 178 | void MipsInstPrinter::printUnsignedImm(const MCInst *MI, int opNum, |
| 179 | raw_ostream &O) { |
| 180 | const MCOperand &MO = MI->getOperand(opNum); |
| 181 | if (MO.isImm()) |
| 182 | O << (unsigned short int)MO.getImm(); |
| 183 | else |
| 184 | printOperand(MI, opNum, O); |
| 185 | } |
| 186 | |
| 187 | void MipsInstPrinter:: |
| 188 | printMemOperand(const MCInst *MI, int opNum, raw_ostream &O) { |
| 189 | // Load/Store memory operands -- imm($reg) |
| 190 | // If PIC target the target is loaded as the |
| 191 | // pattern lw $25,%call16($28) |
| 192 | printOperand(MI, opNum+1, O); |
| 193 | O << "("; |
| 194 | printOperand(MI, opNum, O); |
| 195 | O << ")"; |
| 196 | } |
| 197 | |
| 198 | void MipsInstPrinter:: |
| 199 | printMemOperandEA(const MCInst *MI, int opNum, raw_ostream &O) { |
| 200 | // when using stack locations for not load/store instructions |
| 201 | // print the same way as all normal 3 operand instructions. |
| 202 | printOperand(MI, opNum, O); |
| 203 | O << ", "; |
| 204 | printOperand(MI, opNum+1, O); |
| 205 | return; |
| 206 | } |
| 207 | |
| 208 | void MipsInstPrinter:: |
| 209 | printFCCOperand(const MCInst *MI, int opNum, raw_ostream &O) { |
| 210 | const MCOperand& MO = MI->getOperand(opNum); |
| 211 | O << MipsFCCToString((Mips::CondCode)MO.getImm()); |
| 212 | } |
Akira Hatanaka | 53900e5 | 2013-07-26 18:34:25 +0000 | [diff] [blame] | 213 | |
| 214 | bool MipsInstPrinter::printAlias(const char *Str, const MCInst &MI, |
| 215 | unsigned OpNo, raw_ostream &OS) { |
| 216 | OS << "\t" << Str << "\t"; |
| 217 | printOperand(&MI, OpNo, OS); |
| 218 | return true; |
| 219 | } |
| 220 | |
| 221 | bool MipsInstPrinter::printAlias(const char *Str, const MCInst &MI, |
| 222 | unsigned OpNo0, unsigned OpNo1, |
| 223 | raw_ostream &OS) { |
| 224 | printAlias(Str, MI, OpNo0, OS); |
| 225 | OS << ", "; |
| 226 | printOperand(&MI, OpNo1, OS); |
| 227 | return true; |
| 228 | } |
| 229 | |
| 230 | bool MipsInstPrinter::printAlias(const MCInst &MI, raw_ostream &OS) { |
| 231 | switch (MI.getOpcode()) { |
| 232 | case Mips::BEQ: |
Akira Hatanaka | 52dd808 | 2013-07-29 19:08:34 +0000 | [diff] [blame^] | 233 | // beq $r0, $zero, $L2 => beqz $r0, $L2 |
| 234 | return isReg<Mips::ZERO>(MI, 1) && printAlias("beqz", MI, 0, 2, OS); |
Akira Hatanaka | 53900e5 | 2013-07-26 18:34:25 +0000 | [diff] [blame] | 235 | case Mips::BEQ64: |
Akira Hatanaka | 52dd808 | 2013-07-29 19:08:34 +0000 | [diff] [blame^] | 236 | // beq $r0, $zero, $L2 => beqz $r0, $L2 |
| 237 | return isReg<Mips::ZERO_64>(MI, 1) && printAlias("beqz", MI, 0, 2, OS); |
Akira Hatanaka | 53900e5 | 2013-07-26 18:34:25 +0000 | [diff] [blame] | 238 | case Mips::BNE: |
Akira Hatanaka | 52dd808 | 2013-07-29 19:08:34 +0000 | [diff] [blame^] | 239 | // bne $r0, $zero, $L2 => bnez $r0, $L2 |
| 240 | return isReg<Mips::ZERO>(MI, 1) && printAlias("bnez", MI, 0, 2, OS); |
Akira Hatanaka | 53900e5 | 2013-07-26 18:34:25 +0000 | [diff] [blame] | 241 | case Mips::BNE64: |
Akira Hatanaka | 52dd808 | 2013-07-29 19:08:34 +0000 | [diff] [blame^] | 242 | // bne $r0, $zero, $L2 => bnez $r0, $L2 |
| 243 | return isReg<Mips::ZERO_64>(MI, 1) && printAlias("bnez", MI, 0, 2, OS); |
Akira Hatanaka | 1fb1b8b | 2013-07-26 20:13:47 +0000 | [diff] [blame] | 244 | case Mips::BC1T: |
Akira Hatanaka | 52dd808 | 2013-07-29 19:08:34 +0000 | [diff] [blame^] | 245 | // bc1t $fcc0, $L1 => bc1t $L1 |
| 246 | return isReg<Mips::FCC0>(MI, 0) && printAlias("bc1t", MI, 1, OS); |
Akira Hatanaka | 1fb1b8b | 2013-07-26 20:13:47 +0000 | [diff] [blame] | 247 | case Mips::BC1F: |
Akira Hatanaka | 52dd808 | 2013-07-29 19:08:34 +0000 | [diff] [blame^] | 248 | // bc1f $fcc0, $L1 => bc1f $L1 |
| 249 | return isReg<Mips::FCC0>(MI, 0) && printAlias("bc1f", MI, 1, OS); |
Akira Hatanaka | 53900e5 | 2013-07-26 18:34:25 +0000 | [diff] [blame] | 250 | case Mips::OR: |
Akira Hatanaka | 52dd808 | 2013-07-29 19:08:34 +0000 | [diff] [blame^] | 251 | // or $r0, $r1, $zero => move $r0, $r1 |
| 252 | return isReg<Mips::ZERO>(MI, 2) && printAlias("move", MI, 0, 1, OS); |
Akira Hatanaka | 53900e5 | 2013-07-26 18:34:25 +0000 | [diff] [blame] | 253 | default: return false; |
| 254 | } |
Akira Hatanaka | 53900e5 | 2013-07-26 18:34:25 +0000 | [diff] [blame] | 255 | } |